blob: 38e662ff1a7068b39c241b2d744b931132832c74 [file] [log] [blame]
Andrew Chewff859ba2011-03-22 16:34:55 -07001/*
2 * An RTC driver for the NVIDIA Tegra 200 series internal RTC.
3 *
4 * Copyright (c) 2010, NVIDIA Corporation.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along
17 * with this program; if not, write to the Free Software Foundation, Inc.,
18 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
19 */
Thierry Reding0ae20592017-01-12 17:07:42 +010020
Andrew Chewff859ba2011-03-22 16:34:55 -070021#include <linux/delay.h>
Thierry Reding0ae20592017-01-12 17:07:42 +010022#include <linux/init.h>
23#include <linux/io.h>
24#include <linux/irq.h>
25#include <linux/kernel.h>
26#include <linux/module.h>
Andrew Chewff859ba2011-03-22 16:34:55 -070027#include <linux/platform_device.h>
Laxman Dewangan3443ad02013-04-29 16:19:23 -070028#include <linux/pm.h>
Thierry Reding0ae20592017-01-12 17:07:42 +010029#include <linux/rtc.h>
30#include <linux/slab.h>
Andrew Chewff859ba2011-03-22 16:34:55 -070031
32/* set to 1 = busy every eight 32kHz clocks during copy of sec+msec to AHB */
33#define TEGRA_RTC_REG_BUSY 0x004
34#define TEGRA_RTC_REG_SECONDS 0x008
35/* when msec is read, the seconds are buffered into shadow seconds. */
36#define TEGRA_RTC_REG_SHADOW_SECONDS 0x00c
37#define TEGRA_RTC_REG_MILLI_SECONDS 0x010
38#define TEGRA_RTC_REG_SECONDS_ALARM0 0x014
39#define TEGRA_RTC_REG_SECONDS_ALARM1 0x018
40#define TEGRA_RTC_REG_MILLI_SECONDS_ALARM0 0x01c
41#define TEGRA_RTC_REG_INTR_MASK 0x028
42/* write 1 bits to clear status bits */
43#define TEGRA_RTC_REG_INTR_STATUS 0x02c
44
45/* bits in INTR_MASK */
46#define TEGRA_RTC_INTR_MASK_MSEC_CDN_ALARM (1<<4)
47#define TEGRA_RTC_INTR_MASK_SEC_CDN_ALARM (1<<3)
48#define TEGRA_RTC_INTR_MASK_MSEC_ALARM (1<<2)
49#define TEGRA_RTC_INTR_MASK_SEC_ALARM1 (1<<1)
50#define TEGRA_RTC_INTR_MASK_SEC_ALARM0 (1<<0)
51
52/* bits in INTR_STATUS */
53#define TEGRA_RTC_INTR_STATUS_MSEC_CDN_ALARM (1<<4)
54#define TEGRA_RTC_INTR_STATUS_SEC_CDN_ALARM (1<<3)
55#define TEGRA_RTC_INTR_STATUS_MSEC_ALARM (1<<2)
56#define TEGRA_RTC_INTR_STATUS_SEC_ALARM1 (1<<1)
57#define TEGRA_RTC_INTR_STATUS_SEC_ALARM0 (1<<0)
58
59struct tegra_rtc_info {
60 struct platform_device *pdev;
61 struct rtc_device *rtc_dev;
62 void __iomem *rtc_base; /* NULL if not initialized. */
63 int tegra_rtc_irq; /* alarm and periodic irq */
64 spinlock_t tegra_rtc_lock;
65};
66
67/* RTC hardware is busy when it is updating its values over AHB once
68 * every eight 32kHz clocks (~250uS).
69 * outside of these updates the CPU is free to write.
70 * CPU is always free to read.
71 */
72static inline u32 tegra_rtc_check_busy(struct tegra_rtc_info *info)
73{
74 return readl(info->rtc_base + TEGRA_RTC_REG_BUSY) & 1;
75}
76
77/* Wait for hardware to be ready for writing.
78 * This function tries to maximize the amount of time before the next update.
79 * It does this by waiting for the RTC to become busy with its periodic update,
80 * then returning once the RTC first becomes not busy.
81 * This periodic update (where the seconds and milliseconds are copied to the
82 * AHB side) occurs every eight 32kHz clocks (~250uS).
83 * The behavior of this function allows us to make some assumptions without
84 * introducing a race, because 250uS is plenty of time to read/write a value.
85 */
86static int tegra_rtc_wait_while_busy(struct device *dev)
87{
88 struct tegra_rtc_info *info = dev_get_drvdata(dev);
89
90 int retries = 500; /* ~490 us is the worst case, ~250 us is best. */
91
92 /* first wait for the RTC to become busy. this is when it
93 * posts its updated seconds+msec registers to AHB side. */
94 while (tegra_rtc_check_busy(info)) {
95 if (!retries--)
96 goto retry_failed;
97 udelay(1);
98 }
99
100 /* now we have about 250 us to manipulate registers */
101 return 0;
102
103retry_failed:
104 dev_err(dev, "write failed:retry count exceeded.\n");
105 return -ETIMEDOUT;
106}
107
108static int tegra_rtc_read_time(struct device *dev, struct rtc_time *tm)
109{
110 struct tegra_rtc_info *info = dev_get_drvdata(dev);
111 unsigned long sec, msec;
112 unsigned long sl_irq_flags;
113
114 /* RTC hardware copies seconds to shadow seconds when a read
115 * of milliseconds occurs. use a lock to keep other threads out. */
116 spin_lock_irqsave(&info->tegra_rtc_lock, sl_irq_flags);
117
118 msec = readl(info->rtc_base + TEGRA_RTC_REG_MILLI_SECONDS);
119 sec = readl(info->rtc_base + TEGRA_RTC_REG_SHADOW_SECONDS);
120
121 spin_unlock_irqrestore(&info->tegra_rtc_lock, sl_irq_flags);
122
123 rtc_time_to_tm(sec, tm);
124
125 dev_vdbg(dev, "time read as %lu. %d/%d/%d %d:%02u:%02u\n",
126 sec,
127 tm->tm_mon + 1,
128 tm->tm_mday,
129 tm->tm_year + 1900,
130 tm->tm_hour,
131 tm->tm_min,
132 tm->tm_sec
133 );
134
135 return 0;
136}
137
138static int tegra_rtc_set_time(struct device *dev, struct rtc_time *tm)
139{
140 struct tegra_rtc_info *info = dev_get_drvdata(dev);
141 unsigned long sec;
142 int ret;
143
144 /* convert tm to seconds. */
145 ret = rtc_valid_tm(tm);
146 if (ret)
147 return ret;
148
149 rtc_tm_to_time(tm, &sec);
150
151 dev_vdbg(dev, "time set to %lu. %d/%d/%d %d:%02u:%02u\n",
152 sec,
153 tm->tm_mon+1,
154 tm->tm_mday,
155 tm->tm_year+1900,
156 tm->tm_hour,
157 tm->tm_min,
158 tm->tm_sec
159 );
160
161 /* seconds only written if wait succeeded. */
162 ret = tegra_rtc_wait_while_busy(dev);
163 if (!ret)
164 writel(sec, info->rtc_base + TEGRA_RTC_REG_SECONDS);
165
166 dev_vdbg(dev, "time read back as %d\n",
167 readl(info->rtc_base + TEGRA_RTC_REG_SECONDS));
168
169 return ret;
170}
171
172static int tegra_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alarm)
173{
174 struct tegra_rtc_info *info = dev_get_drvdata(dev);
175 unsigned long sec;
176 unsigned tmp;
177
178 sec = readl(info->rtc_base + TEGRA_RTC_REG_SECONDS_ALARM0);
179
180 if (sec == 0) {
181 /* alarm is disabled. */
182 alarm->enabled = 0;
Andrew Chewff859ba2011-03-22 16:34:55 -0700183 } else {
184 /* alarm is enabled. */
185 alarm->enabled = 1;
186 rtc_time_to_tm(sec, &alarm->time);
187 }
188
189 tmp = readl(info->rtc_base + TEGRA_RTC_REG_INTR_STATUS);
190 alarm->pending = (tmp & TEGRA_RTC_INTR_STATUS_SEC_ALARM0) != 0;
191
192 return 0;
193}
194
195static int tegra_rtc_alarm_irq_enable(struct device *dev, unsigned int enabled)
196{
197 struct tegra_rtc_info *info = dev_get_drvdata(dev);
198 unsigned status;
199 unsigned long sl_irq_flags;
200
201 tegra_rtc_wait_while_busy(dev);
202 spin_lock_irqsave(&info->tegra_rtc_lock, sl_irq_flags);
203
204 /* read the original value, and OR in the flag. */
205 status = readl(info->rtc_base + TEGRA_RTC_REG_INTR_MASK);
206 if (enabled)
207 status |= TEGRA_RTC_INTR_MASK_SEC_ALARM0; /* set it */
208 else
209 status &= ~TEGRA_RTC_INTR_MASK_SEC_ALARM0; /* clear it */
210
211 writel(status, info->rtc_base + TEGRA_RTC_REG_INTR_MASK);
212
213 spin_unlock_irqrestore(&info->tegra_rtc_lock, sl_irq_flags);
214
215 return 0;
216}
217
218static int tegra_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alarm)
219{
220 struct tegra_rtc_info *info = dev_get_drvdata(dev);
221 unsigned long sec;
222
223 if (alarm->enabled)
224 rtc_tm_to_time(&alarm->time, &sec);
225 else
226 sec = 0;
227
228 tegra_rtc_wait_while_busy(dev);
229 writel(sec, info->rtc_base + TEGRA_RTC_REG_SECONDS_ALARM0);
230 dev_vdbg(dev, "alarm read back as %d\n",
231 readl(info->rtc_base + TEGRA_RTC_REG_SECONDS_ALARM0));
232
233 /* if successfully written and alarm is enabled ... */
234 if (sec) {
235 tegra_rtc_alarm_irq_enable(dev, 1);
236
237 dev_vdbg(dev, "alarm set as %lu. %d/%d/%d %d:%02u:%02u\n",
238 sec,
239 alarm->time.tm_mon+1,
240 alarm->time.tm_mday,
241 alarm->time.tm_year+1900,
242 alarm->time.tm_hour,
243 alarm->time.tm_min,
244 alarm->time.tm_sec);
245 } else {
246 /* disable alarm if 0 or write error. */
247 dev_vdbg(dev, "alarm disabled\n");
248 tegra_rtc_alarm_irq_enable(dev, 0);
249 }
250
251 return 0;
252}
253
254static int tegra_rtc_proc(struct device *dev, struct seq_file *seq)
255{
256 if (!dev || !dev->driver)
257 return 0;
258
Joe Perches4395eb12015-04-15 16:17:51 -0700259 seq_printf(seq, "name\t\t: %s\n", dev_name(dev));
260
261 return 0;
Andrew Chewff859ba2011-03-22 16:34:55 -0700262}
263
264static irqreturn_t tegra_rtc_irq_handler(int irq, void *data)
265{
266 struct device *dev = data;
267 struct tegra_rtc_info *info = dev_get_drvdata(dev);
268 unsigned long events = 0;
269 unsigned status;
270 unsigned long sl_irq_flags;
271
272 status = readl(info->rtc_base + TEGRA_RTC_REG_INTR_STATUS);
273 if (status) {
274 /* clear the interrupt masks and status on any irq. */
275 tegra_rtc_wait_while_busy(dev);
276 spin_lock_irqsave(&info->tegra_rtc_lock, sl_irq_flags);
277 writel(0, info->rtc_base + TEGRA_RTC_REG_INTR_MASK);
278 writel(status, info->rtc_base + TEGRA_RTC_REG_INTR_STATUS);
279 spin_unlock_irqrestore(&info->tegra_rtc_lock, sl_irq_flags);
280 }
281
282 /* check if Alarm */
283 if ((status & TEGRA_RTC_INTR_STATUS_SEC_ALARM0))
284 events |= RTC_IRQF | RTC_AF;
285
286 /* check if Periodic */
287 if ((status & TEGRA_RTC_INTR_STATUS_SEC_CDN_ALARM))
288 events |= RTC_IRQF | RTC_PF;
289
290 rtc_update_irq(info->rtc_dev, 1, events);
291
292 return IRQ_HANDLED;
293}
294
Julia Lawall34c7b3a2016-08-31 10:05:25 +0200295static const struct rtc_class_ops tegra_rtc_ops = {
Andrew Chewff859ba2011-03-22 16:34:55 -0700296 .read_time = tegra_rtc_read_time,
297 .set_time = tegra_rtc_set_time,
298 .read_alarm = tegra_rtc_read_alarm,
299 .set_alarm = tegra_rtc_set_alarm,
300 .proc = tegra_rtc_proc,
301 .alarm_irq_enable = tegra_rtc_alarm_irq_enable,
302};
303
Joseph Lo2d79cf82013-01-04 15:34:45 -0800304static const struct of_device_id tegra_rtc_dt_match[] = {
305 { .compatible = "nvidia,tegra20-rtc", },
306 {}
307};
308MODULE_DEVICE_TABLE(of, tegra_rtc_dt_match);
309
Jingoo Han51b38c62013-04-29 16:18:27 -0700310static int __init tegra_rtc_probe(struct platform_device *pdev)
Andrew Chewff859ba2011-03-22 16:34:55 -0700311{
312 struct tegra_rtc_info *info;
313 struct resource *res;
314 int ret;
315
Hannu Heikkinen621bae72012-05-29 15:07:40 -0700316 info = devm_kzalloc(&pdev->dev, sizeof(struct tegra_rtc_info),
317 GFP_KERNEL);
Andrew Chewff859ba2011-03-22 16:34:55 -0700318 if (!info)
319 return -ENOMEM;
320
321 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Reding8cbce1e2013-01-21 11:09:17 +0100322 info->rtc_base = devm_ioremap_resource(&pdev->dev, res);
323 if (IS_ERR(info->rtc_base))
324 return PTR_ERR(info->rtc_base);
Andrew Chewff859ba2011-03-22 16:34:55 -0700325
326 info->tegra_rtc_irq = platform_get_irq(pdev, 0);
Hannu Heikkinen621bae72012-05-29 15:07:40 -0700327 if (info->tegra_rtc_irq <= 0)
328 return -EBUSY;
Andrew Chewff859ba2011-03-22 16:34:55 -0700329
330 /* set context info. */
331 info->pdev = pdev;
Uwe Kleine-Könige57ee012011-07-25 17:13:34 -0700332 spin_lock_init(&info->tegra_rtc_lock);
Andrew Chewff859ba2011-03-22 16:34:55 -0700333
334 platform_set_drvdata(pdev, info);
335
336 /* clear out the hardware. */
337 writel(0, info->rtc_base + TEGRA_RTC_REG_SECONDS_ALARM0);
338 writel(0xffffffff, info->rtc_base + TEGRA_RTC_REG_INTR_STATUS);
339 writel(0, info->rtc_base + TEGRA_RTC_REG_INTR_MASK);
340
341 device_init_wakeup(&pdev->dev, 1);
342
Laxman Dewangan68567112013-04-29 16:19:25 -0700343 info->rtc_dev = devm_rtc_device_register(&pdev->dev,
344 dev_name(&pdev->dev), &tegra_rtc_ops,
345 THIS_MODULE);
Andrew Chewff859ba2011-03-22 16:34:55 -0700346 if (IS_ERR(info->rtc_dev)) {
347 ret = PTR_ERR(info->rtc_dev);
Laxman Dewangan68567112013-04-29 16:19:25 -0700348 dev_err(&pdev->dev, "Unable to register device (err=%d).\n",
Andrew Chewff859ba2011-03-22 16:34:55 -0700349 ret);
Hannu Heikkinen621bae72012-05-29 15:07:40 -0700350 return ret;
Andrew Chewff859ba2011-03-22 16:34:55 -0700351 }
352
Hannu Heikkinen621bae72012-05-29 15:07:40 -0700353 ret = devm_request_irq(&pdev->dev, info->tegra_rtc_irq,
354 tegra_rtc_irq_handler, IRQF_TRIGGER_HIGH,
Laxman Dewangan57bff982013-04-29 16:19:24 -0700355 dev_name(&pdev->dev), &pdev->dev);
Andrew Chewff859ba2011-03-22 16:34:55 -0700356 if (ret) {
357 dev_err(&pdev->dev,
358 "Unable to request interrupt for device (err=%d).\n",
359 ret);
Laxman Dewangan68567112013-04-29 16:19:25 -0700360 return ret;
Andrew Chewff859ba2011-03-22 16:34:55 -0700361 }
362
363 dev_notice(&pdev->dev, "Tegra internal Real Time Clock\n");
364
365 return 0;
Andrew Chewff859ba2011-03-22 16:34:55 -0700366}
367
Laxman Dewangan38a62762013-04-29 16:19:21 -0700368#ifdef CONFIG_PM_SLEEP
Laxman Dewangan3443ad02013-04-29 16:19:23 -0700369static int tegra_rtc_suspend(struct device *dev)
Andrew Chewff859ba2011-03-22 16:34:55 -0700370{
Laxman Dewangan3443ad02013-04-29 16:19:23 -0700371 struct tegra_rtc_info *info = dev_get_drvdata(dev);
Andrew Chewff859ba2011-03-22 16:34:55 -0700372
373 tegra_rtc_wait_while_busy(dev);
374
375 /* only use ALARM0 as a wake source. */
376 writel(0xffffffff, info->rtc_base + TEGRA_RTC_REG_INTR_STATUS);
377 writel(TEGRA_RTC_INTR_STATUS_SEC_ALARM0,
378 info->rtc_base + TEGRA_RTC_REG_INTR_MASK);
379
380 dev_vdbg(dev, "alarm sec = %d\n",
381 readl(info->rtc_base + TEGRA_RTC_REG_SECONDS_ALARM0));
382
383 dev_vdbg(dev, "Suspend (device_may_wakeup=%d) irq:%d\n",
384 device_may_wakeup(dev), info->tegra_rtc_irq);
385
386 /* leave the alarms on as a wake source. */
387 if (device_may_wakeup(dev))
388 enable_irq_wake(info->tegra_rtc_irq);
389
390 return 0;
391}
392
Laxman Dewangan3443ad02013-04-29 16:19:23 -0700393static int tegra_rtc_resume(struct device *dev)
Andrew Chewff859ba2011-03-22 16:34:55 -0700394{
Laxman Dewangan3443ad02013-04-29 16:19:23 -0700395 struct tegra_rtc_info *info = dev_get_drvdata(dev);
Andrew Chewff859ba2011-03-22 16:34:55 -0700396
397 dev_vdbg(dev, "Resume (device_may_wakeup=%d)\n",
398 device_may_wakeup(dev));
399 /* alarms were left on as a wake source, turn them off. */
400 if (device_may_wakeup(dev))
401 disable_irq_wake(info->tegra_rtc_irq);
402
403 return 0;
404}
405#endif
406
Laxman Dewangan3443ad02013-04-29 16:19:23 -0700407static SIMPLE_DEV_PM_OPS(tegra_rtc_pm_ops, tegra_rtc_suspend, tegra_rtc_resume);
408
Andrew Chewff859ba2011-03-22 16:34:55 -0700409static void tegra_rtc_shutdown(struct platform_device *pdev)
410{
411 dev_vdbg(&pdev->dev, "disabling interrupts.\n");
412 tegra_rtc_alarm_irq_enable(&pdev->dev, 0);
413}
414
415MODULE_ALIAS("platform:tegra_rtc");
416static struct platform_driver tegra_rtc_driver = {
Andrew Chewff859ba2011-03-22 16:34:55 -0700417 .shutdown = tegra_rtc_shutdown,
418 .driver = {
419 .name = "tegra_rtc",
Joseph Lo2d79cf82013-01-04 15:34:45 -0800420 .of_match_table = tegra_rtc_dt_match,
Laxman Dewangan3443ad02013-04-29 16:19:23 -0700421 .pm = &tegra_rtc_pm_ops,
Andrew Chewff859ba2011-03-22 16:34:55 -0700422 },
Andrew Chewff859ba2011-03-22 16:34:55 -0700423};
424
Jingoo Han0e2c4812013-04-29 16:18:53 -0700425module_platform_driver_probe(tegra_rtc_driver, tegra_rtc_probe);
Andrew Chewff859ba2011-03-22 16:34:55 -0700426
427MODULE_AUTHOR("Jon Mayo <jmayo@nvidia.com>");
428MODULE_DESCRIPTION("driver for Tegra internal RTC");
429MODULE_LICENSE("GPL");