blob: 5f695041090cc327ff41b72a625b6025a438226b [file] [log] [blame]
Ingo Molnar06fcb0c2006-06-29 02:24:40 -07001#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
Linus Torvalds1da177e2005-04-16 15:20:36 -07003
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
Adrian Bunk23f9b312005-12-21 02:27:50 +010012#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013
Ingo Molnar06fcb0c2006-06-29 02:24:40 -070014#ifndef CONFIG_S390
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16#include <linux/linkage.h>
17#include <linux/cache.h>
18#include <linux/spinlock.h>
19#include <linux/cpumask.h>
Ralf Baechle503e5762009-03-29 12:59:50 +020020#include <linux/gfp.h>
Jan Beulich908dcec2006-06-23 02:06:00 -070021#include <linux/irqreturn.h>
Thomas Gleixnerdd3a1db2008-10-16 18:20:58 +020022#include <linux/irqnr.h>
David Howells77904fd2007-02-28 20:13:26 -080023#include <linux/errno.h>
Ralf Baechle503e5762009-03-29 12:59:50 +020024#include <linux/topology.h>
Thomas Gleixner3aa551c2009-03-23 18:28:15 +010025#include <linux/wait.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
27#include <asm/irq.h>
28#include <asm/ptrace.h>
David Howells7d12e782006-10-05 14:55:46 +010029#include <asm/irq_regs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
Thomas Gleixnerab7798f2011-03-25 16:48:50 +010031struct seq_file;
David Howells57a58a92006-10-05 13:06:34 +010032struct irq_desc;
Thomas Gleixner78129572011-02-10 15:14:20 +010033struct irq_data;
Harvey Harrisonec701582008-02-08 04:19:55 -080034typedef void (*irq_flow_handler_t)(unsigned int irq,
David Howells7d12e782006-10-05 14:55:46 +010035 struct irq_desc *desc);
Thomas Gleixner78129572011-02-10 15:14:20 +010036typedef void (*irq_preflow_handler_t)(struct irq_data *data);
David Howells57a58a92006-10-05 13:06:34 +010037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038/*
39 * IRQ line status.
Thomas Gleixner6e213612006-07-01 19:29:03 -070040 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010041 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
Thomas Gleixner6e213612006-07-01 19:29:03 -070042 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010043 * IRQ_TYPE_NONE - default, unspecified type
44 * IRQ_TYPE_EDGE_RISING - rising edge triggered
45 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
46 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
47 * IRQ_TYPE_LEVEL_HIGH - high level triggered
48 * IRQ_TYPE_LEVEL_LOW - low level triggered
49 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
50 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
51 * IRQ_TYPE_PROBE - Special flag for probing in progress
52 *
53 * Bits which can be modified via irq_set/clear/modify_status_flags()
54 * IRQ_LEVEL - Interrupt is level type. Will be also
55 * updated in the code when the above trigger
Geert Uytterhoeven0911f122011-04-10 11:01:51 +020056 * bits are modified via irq_set_irq_type()
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010057 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
58 * it from affinity setting
59 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
60 * IRQ_NOREQUEST - Interrupt cannot be requested via
61 * request_irq()
Paul Mundt7f1b1242011-04-07 06:01:44 +090062 * IRQ_NOTHREAD - Interrupt cannot be threaded
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010063 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
64 * request/setup_irq()
65 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
66 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
67 * IRQ_NESTED_TRHEAD - Interrupt nests into another thread
Linus Torvalds1da177e2005-04-16 15:20:36 -070068 */
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010069enum {
70 IRQ_TYPE_NONE = 0x00000000,
71 IRQ_TYPE_EDGE_RISING = 0x00000001,
72 IRQ_TYPE_EDGE_FALLING = 0x00000002,
73 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
74 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
75 IRQ_TYPE_LEVEL_LOW = 0x00000008,
76 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
77 IRQ_TYPE_SENSE_MASK = 0x0000000f,
Thomas Gleixner876dbd42011-02-08 17:28:12 +010078
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010079 IRQ_TYPE_PROBE = 0x00000010,
Thomas Gleixner6e213612006-07-01 19:29:03 -070080
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010081 IRQ_LEVEL = (1 << 8),
82 IRQ_PER_CPU = (1 << 9),
83 IRQ_NOPROBE = (1 << 10),
84 IRQ_NOREQUEST = (1 << 11),
85 IRQ_NOAUTOEN = (1 << 12),
86 IRQ_NO_BALANCING = (1 << 13),
87 IRQ_MOVE_PCNTXT = (1 << 14),
88 IRQ_NESTED_THREAD = (1 << 15),
Paul Mundt7f1b1242011-04-07 06:01:44 +090089 IRQ_NOTHREAD = (1 << 16),
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010090};
Thomas Gleixner950f4422007-02-16 01:27:24 -080091
Thomas Gleixner44247182010-09-28 10:40:18 +020092#define IRQF_MODIFY_MASK \
93 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
Thomas Gleixner872434d2011-02-05 16:25:25 +010094 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
Thomas Gleixner6f91a522011-02-14 13:33:16 +010095 IRQ_PER_CPU | IRQ_NESTED_THREAD)
Thomas Gleixner44247182010-09-28 10:40:18 +020096
Thomas Gleixner8f53f922011-02-08 16:50:00 +010097#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
98
Thomas Gleixner3b8249e2011-02-07 16:02:20 +010099/*
100 * Return value for chip->irq_set_affinity()
101 *
102 * IRQ_SET_MASK_OK - OK, core updates irq_data.affinity
103 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_data.affinity
104 */
105enum {
106 IRQ_SET_MASK_OK = 0,
107 IRQ_SET_MASK_OK_NOCOPY,
108};
109
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700110struct msi_desc;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700111
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700112/**
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000113 * struct irq_data - per irq and irq chip data passed down to chip functions
114 * @irq: interrupt number
115 * @node: node index useful for balancing
Randy Dunlap30398bf2011-03-18 09:33:56 -0700116 * @state_use_accessors: status information for irq chip functions.
Thomas Gleixner91c49912011-02-03 20:48:29 +0100117 * Use accessor functions to deal with it
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000118 * @chip: low level interrupt hardware access
119 * @handler_data: per-IRQ data for the irq_chip methods
120 * @chip_data: platform-specific per-chip private data for the chip
121 * methods, to allow shared chip implementations
122 * @msi_desc: MSI descriptor
123 * @affinity: IRQ affinity on SMP
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000124 *
125 * The fields here need to overlay the ones in irq_desc until we
126 * cleaned up the direct references and switched everything over to
127 * irq_data.
128 */
129struct irq_data {
130 unsigned int irq;
131 unsigned int node;
Thomas Gleixner91c49912011-02-03 20:48:29 +0100132 unsigned int state_use_accessors;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000133 struct irq_chip *chip;
134 void *handler_data;
135 void *chip_data;
136 struct msi_desc *msi_desc;
137#ifdef CONFIG_SMP
138 cpumask_var_t affinity;
139#endif
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000140};
141
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100142/*
143 * Bit masks for irq_data.state
144 *
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100145 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100146 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
Thomas Gleixnera0056772011-02-08 17:11:03 +0100147 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
148 * IRQD_PER_CPU - Interrupt is per cpu
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100149 * IRQD_AFFINITY_SET - Interrupt affinity was set
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100150 * IRQD_LEVEL - Interrupt is level triggered
Thomas Gleixner7f942262011-02-10 19:46:26 +0100151 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
152 * from suspend
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100153 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
154 * context
Thomas Gleixner32f41252011-03-28 14:10:52 +0200155 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
156 * IRQD_IRQ_MASKED - Masked state of the interrupt
157 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100158 */
159enum {
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100160 IRQD_TRIGGER_MASK = 0xf,
Thomas Gleixnera0056772011-02-08 17:11:03 +0100161 IRQD_SETAFFINITY_PENDING = (1 << 8),
162 IRQD_NO_BALANCING = (1 << 10),
163 IRQD_PER_CPU = (1 << 11),
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100164 IRQD_AFFINITY_SET = (1 << 12),
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100165 IRQD_LEVEL = (1 << 13),
Thomas Gleixner7f942262011-02-10 19:46:26 +0100166 IRQD_WAKEUP_STATE = (1 << 14),
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100167 IRQD_MOVE_PCNTXT = (1 << 15),
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200168 IRQD_IRQ_DISABLED = (1 << 16),
Thomas Gleixner32f41252011-03-28 14:10:52 +0200169 IRQD_IRQ_MASKED = (1 << 17),
170 IRQD_IRQ_INPROGRESS = (1 << 18),
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100171};
172
173static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
174{
175 return d->state_use_accessors & IRQD_SETAFFINITY_PENDING;
176}
177
Thomas Gleixnera0056772011-02-08 17:11:03 +0100178static inline bool irqd_is_per_cpu(struct irq_data *d)
179{
180 return d->state_use_accessors & IRQD_PER_CPU;
181}
182
183static inline bool irqd_can_balance(struct irq_data *d)
184{
185 return !(d->state_use_accessors & (IRQD_PER_CPU | IRQD_NO_BALANCING));
186}
187
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100188static inline bool irqd_affinity_was_set(struct irq_data *d)
189{
190 return d->state_use_accessors & IRQD_AFFINITY_SET;
191}
192
Thomas Gleixneree38c042011-03-28 17:11:13 +0200193static inline void irqd_mark_affinity_was_set(struct irq_data *d)
194{
195 d->state_use_accessors |= IRQD_AFFINITY_SET;
196}
197
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100198static inline u32 irqd_get_trigger_type(struct irq_data *d)
199{
200 return d->state_use_accessors & IRQD_TRIGGER_MASK;
201}
202
203/*
204 * Must only be called inside irq_chip.irq_set_type() functions.
205 */
206static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
207{
208 d->state_use_accessors &= ~IRQD_TRIGGER_MASK;
209 d->state_use_accessors |= type & IRQD_TRIGGER_MASK;
210}
211
212static inline bool irqd_is_level_type(struct irq_data *d)
213{
214 return d->state_use_accessors & IRQD_LEVEL;
215}
216
Thomas Gleixner7f942262011-02-10 19:46:26 +0100217static inline bool irqd_is_wakeup_set(struct irq_data *d)
218{
219 return d->state_use_accessors & IRQD_WAKEUP_STATE;
220}
221
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100222static inline bool irqd_can_move_in_process_context(struct irq_data *d)
223{
224 return d->state_use_accessors & IRQD_MOVE_PCNTXT;
225}
226
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200227static inline bool irqd_irq_disabled(struct irq_data *d)
228{
229 return d->state_use_accessors & IRQD_IRQ_DISABLED;
230}
231
Thomas Gleixner32f41252011-03-28 14:10:52 +0200232static inline bool irqd_irq_masked(struct irq_data *d)
233{
234 return d->state_use_accessors & IRQD_IRQ_MASKED;
235}
236
237static inline bool irqd_irq_inprogress(struct irq_data *d)
238{
239 return d->state_use_accessors & IRQD_IRQ_INPROGRESS;
240}
241
Thomas Gleixner9cff60d2011-03-28 16:41:14 +0200242/*
243 * Functions for chained handlers which can be enabled/disabled by the
244 * standard disable_irq/enable_irq calls. Must be called with
245 * irq_desc->lock held.
246 */
247static inline void irqd_set_chained_irq_inprogress(struct irq_data *d)
248{
249 d->state_use_accessors |= IRQD_IRQ_INPROGRESS;
250}
251
252static inline void irqd_clr_chained_irq_inprogress(struct irq_data *d)
253{
254 d->state_use_accessors &= ~IRQD_IRQ_INPROGRESS;
255}
256
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000257/**
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700258 * struct irq_chip - hardware interrupt chip descriptor
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700259 *
260 * @name: name for /proc/interrupts
Thomas Gleixnerf8822652010-09-27 12:44:32 +0000261 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
262 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
263 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
264 * @irq_disable: disable the interrupt
265 * @irq_ack: start of a new interrupt
266 * @irq_mask: mask an interrupt source
267 * @irq_mask_ack: ack and mask an interrupt source
268 * @irq_unmask: unmask an interrupt source
269 * @irq_eoi: end of interrupt
270 * @irq_set_affinity: set the CPU affinity on SMP machines
271 * @irq_retrigger: resend an IRQ to the CPU
272 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
273 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
274 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
275 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
David Daney0fdb4b22011-03-25 12:38:49 -0700276 * @irq_cpu_online: configure an interrupt source for a secondary CPU
277 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200278 * @irq_suspend: function called from core code on suspend once per chip
279 * @irq_resume: function called from core code on resume once per chip
280 * @irq_pm_shutdown: function called from core code on shutdown once per chip
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100281 * @irq_print_chip: optional to print special chip info in show_interrupts
Thomas Gleixner2bff17a2011-02-10 13:08:38 +0100282 * @flags: chip specific flags
Thomas Gleixner70aedd22009-08-13 12:17:48 +0200283 *
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700284 * @release: release function solely used by UML
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 */
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700286struct irq_chip {
287 const char *name;
Thomas Gleixnerf8822652010-09-27 12:44:32 +0000288 unsigned int (*irq_startup)(struct irq_data *data);
289 void (*irq_shutdown)(struct irq_data *data);
290 void (*irq_enable)(struct irq_data *data);
291 void (*irq_disable)(struct irq_data *data);
292
293 void (*irq_ack)(struct irq_data *data);
294 void (*irq_mask)(struct irq_data *data);
295 void (*irq_mask_ack)(struct irq_data *data);
296 void (*irq_unmask)(struct irq_data *data);
297 void (*irq_eoi)(struct irq_data *data);
298
299 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
300 int (*irq_retrigger)(struct irq_data *data);
301 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
302 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
303
304 void (*irq_bus_lock)(struct irq_data *data);
305 void (*irq_bus_sync_unlock)(struct irq_data *data);
306
David Daney0fdb4b22011-03-25 12:38:49 -0700307 void (*irq_cpu_online)(struct irq_data *data);
308 void (*irq_cpu_offline)(struct irq_data *data);
309
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200310 void (*irq_suspend)(struct irq_data *data);
311 void (*irq_resume)(struct irq_data *data);
312 void (*irq_pm_shutdown)(struct irq_data *data);
313
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100314 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
315
Thomas Gleixner2bff17a2011-02-10 13:08:38 +0100316 unsigned long flags;
317
Paolo 'Blaisorblade' Giarrussob77d6ad2005-06-21 17:16:24 -0700318 /* Currently used only by UML, might disappear one day.*/
319#ifdef CONFIG_IRQ_RELEASE_METHOD
Ingo Molnar71d218b2006-06-29 02:24:41 -0700320 void (*release)(unsigned int irq, void *dev_id);
Paolo 'Blaisorblade' Giarrussob77d6ad2005-06-21 17:16:24 -0700321#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322};
323
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100324/*
325 * irq_chip specific flags
326 *
Thomas Gleixner77694b42011-02-15 10:33:57 +0100327 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
328 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
Thomas Gleixnerd209a692011-03-11 21:22:14 +0100329 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
Thomas Gleixnerb3d42232011-03-27 16:05:36 +0200330 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
331 * when irq enabled
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100332 */
333enum {
334 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
Thomas Gleixner77694b42011-02-15 10:33:57 +0100335 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
Thomas Gleixnerd209a692011-03-11 21:22:14 +0100336 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
Thomas Gleixnerb3d42232011-03-27 16:05:36 +0200337 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100338};
339
Thomas Gleixnere1447102010-10-01 16:03:45 +0200340/* This include will go away once we isolated irq_desc usage to core code */
341#include <linux/irqdesc.h>
Thomas Gleixnerc6b76742008-10-15 14:31:29 +0200342
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700343/*
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700344 * Pick up the arch-dependent methods:
345 */
346#include <asm/hw_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347
Thomas Gleixnerb683de22010-09-27 20:55:03 +0200348#ifndef NR_IRQS_LEGACY
349# define NR_IRQS_LEGACY 0
350#endif
351
Thomas Gleixner1318a482010-09-27 21:01:37 +0200352#ifndef ARCH_IRQ_INIT_FLAGS
353# define ARCH_IRQ_INIT_FLAGS 0
354#endif
355
Thomas Gleixnerc1594b72011-02-07 22:11:30 +0100356#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
Thomas Gleixner1318a482010-09-27 21:01:37 +0200357
Thomas Gleixnere1447102010-10-01 16:03:45 +0200358struct irqaction;
Ingo Molnar06fcb0c2006-06-29 02:24:40 -0700359extern int setup_irq(unsigned int irq, struct irqaction *new);
Magnus Dammcbf94f02009-03-12 21:05:51 +0900360extern void remove_irq(unsigned int irq, struct irqaction *act);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361
David Daney0fdb4b22011-03-25 12:38:49 -0700362extern void irq_cpu_online(void);
363extern void irq_cpu_offline(void);
David Daneyc2d0c552011-03-25 12:38:50 -0700364extern int __irq_set_affinity_locked(struct irq_data *data, const struct cpumask *cpumask);
David Daney0fdb4b22011-03-25 12:38:49 -0700365
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366#ifdef CONFIG_GENERIC_HARDIRQS
Ingo Molnar06fcb0c2006-06-29 02:24:40 -0700367
Thomas Gleixner3a3856d02010-10-04 13:47:12 +0200368#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
Thomas Gleixnera4395202011-02-04 18:46:16 +0100369void irq_move_irq(struct irq_data *data);
370void irq_move_masked_irq(struct irq_data *data);
Thomas Gleixnere1447102010-10-01 16:03:45 +0200371#else
Thomas Gleixnera4395202011-02-04 18:46:16 +0100372static inline void irq_move_irq(struct irq_data *data) { }
373static inline void irq_move_masked_irq(struct irq_data *data) { }
Thomas Gleixnere1447102010-10-01 16:03:45 +0200374#endif
Ashok Raj54d5d422005-09-06 15:16:15 -0700375
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376extern int no_irq_affinity;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377
Ingo Molnar2e60bbb2006-06-29 02:24:39 -0700378/*
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700379 * Built-in IRQ handlers for various IRQ types,
Krzysztof Halasabebd04c2009-11-15 18:57:24 +0100380 * callable via desc->handle_irq()
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700381 */
Harvey Harrisonec701582008-02-08 04:19:55 -0800382extern void handle_level_irq(unsigned int irq, struct irq_desc *desc);
383extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc);
384extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc);
Thomas Gleixner0521c8f2011-03-28 16:13:24 +0200385extern void handle_edge_eoi_irq(unsigned int irq, struct irq_desc *desc);
Harvey Harrisonec701582008-02-08 04:19:55 -0800386extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc);
387extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc);
388extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc);
Mark Brown31b47cf2009-08-24 20:28:04 +0100389extern void handle_nested_irq(unsigned int irq);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700390
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700391/* Handling of unhandled and spurious interrupts: */
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700392extern void note_interrupt(unsigned int irq, struct irq_desc *desc,
Thomas Gleixnerbedd30d2008-09-30 23:14:27 +0200393 irqreturn_t action_ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394
Thomas Gleixnera4633adc2006-06-29 02:24:48 -0700395
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700396/* Enable/disable irq debugging output: */
397extern int noirqdebug_setup(char *str);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700399/* Checks whether the interrupt can be requested by request_irq(): */
400extern int can_request_irq(unsigned int irq, unsigned long irqflags);
401
Thomas Gleixnerf8b54732006-07-01 22:30:08 +0100402/* Dummy irq-chip implementations: */
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700403extern struct irq_chip no_irq_chip;
Thomas Gleixnerf8b54732006-07-01 22:30:08 +0100404extern struct irq_chip dummy_irq_chip;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700405
406extern void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100407irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
Ingo Molnara460e742006-10-17 00:10:03 -0700408 irq_flow_handler_t handle, const char *name);
409
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100410static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
411 irq_flow_handler_t handle)
412{
413 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
414}
415
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700416extern void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100417__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
Ingo Molnara460e742006-10-17 00:10:03 -0700418 const char *name);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700419
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700420static inline void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100421irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700422{
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100423 __irq_set_handler(irq, handle, 0, NULL);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700424}
425
426/*
427 * Set a highlevel chained flow handler for a given IRQ.
428 * (a chained handler is automatically enabled and set to
Paul Mundt7f1b1242011-04-07 06:01:44 +0900429 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700430 */
431static inline void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100432irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700433{
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100434 __irq_set_handler(irq, handle, 1, NULL);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700435}
436
Thomas Gleixner44247182010-09-28 10:40:18 +0200437void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
438
439static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
440{
441 irq_modify_status(irq, 0, set);
442}
443
444static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
445{
446 irq_modify_status(irq, clr, 0);
447}
448
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100449static inline void irq_set_noprobe(unsigned int irq)
Thomas Gleixner44247182010-09-28 10:40:18 +0200450{
451 irq_modify_status(irq, 0, IRQ_NOPROBE);
452}
453
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100454static inline void irq_set_probe(unsigned int irq)
Thomas Gleixner44247182010-09-28 10:40:18 +0200455{
456 irq_modify_status(irq, IRQ_NOPROBE, 0);
457}
Ralf Baechle46f4f8f2008-02-08 04:22:01 -0800458
Paul Mundt7f1b1242011-04-07 06:01:44 +0900459static inline void irq_set_nothread(unsigned int irq)
460{
461 irq_modify_status(irq, 0, IRQ_NOTHREAD);
462}
463
464static inline void irq_set_thread(unsigned int irq)
465{
466 irq_modify_status(irq, IRQ_NOTHREAD, 0);
467}
468
Thomas Gleixner6f91a522011-02-14 13:33:16 +0100469static inline void irq_set_nested_thread(unsigned int irq, bool nest)
470{
471 if (nest)
472 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
473 else
474 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
475}
476
Eric W. Biederman3a16d712006-10-04 02:16:37 -0700477/* Handle dynamic irq creation and destruction */
Yinghai Lud047f53a2009-04-27 18:02:23 -0700478extern unsigned int create_irq_nr(unsigned int irq_want, int node);
Eric W. Biederman3a16d712006-10-04 02:16:37 -0700479extern int create_irq(void);
480extern void destroy_irq(unsigned int irq);
Thomas Gleixnerdd87eb32006-06-29 02:24:53 -0700481
Thomas Gleixnerb7b29332010-09-29 18:46:55 +0200482/*
483 * Dynamic irq helper functions. Obsolete. Use irq_alloc_desc* and
484 * irq_free_desc instead.
485 */
Eric W. Biederman3a16d712006-10-04 02:16:37 -0700486extern void dynamic_irq_cleanup(unsigned int irq);
Thomas Gleixnerb7b29332010-09-29 18:46:55 +0200487static inline void dynamic_irq_init(unsigned int irq)
488{
489 dynamic_irq_cleanup(irq);
490}
Eric W. Biederman3a16d712006-10-04 02:16:37 -0700491
492/* Set/get chip/data for an IRQ: */
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100493extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
494extern int irq_set_handler_data(unsigned int irq, void *data);
495extern int irq_set_chip_data(unsigned int irq, void *data);
496extern int irq_set_irq_type(unsigned int irq, unsigned int type);
497extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200498extern struct irq_data *irq_get_irq_data(unsigned int irq);
Thomas Gleixnerdd87eb32006-06-29 02:24:53 -0700499
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100500static inline struct irq_chip *irq_get_chip(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200501{
502 struct irq_data *d = irq_get_irq_data(irq);
503 return d ? d->chip : NULL;
504}
505
506static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
507{
508 return d->chip;
509}
510
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100511static inline void *irq_get_chip_data(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200512{
513 struct irq_data *d = irq_get_irq_data(irq);
514 return d ? d->chip_data : NULL;
515}
516
517static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
518{
519 return d->chip_data;
520}
521
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100522static inline void *irq_get_handler_data(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200523{
524 struct irq_data *d = irq_get_irq_data(irq);
525 return d ? d->handler_data : NULL;
526}
527
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100528static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200529{
530 return d->handler_data;
531}
532
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100533static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200534{
535 struct irq_data *d = irq_get_irq_data(irq);
536 return d ? d->msi_desc : NULL;
537}
538
539static inline struct msi_desc *irq_data_get_msi(struct irq_data *d)
540{
541 return d->msi_desc;
542}
543
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200544int irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node);
545void irq_free_descs(unsigned int irq, unsigned int cnt);
Thomas Gleixner06f6c332010-10-12 12:31:46 +0200546int irq_reserve_irqs(unsigned int from, unsigned int cnt);
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200547
548static inline int irq_alloc_desc(int node)
549{
550 return irq_alloc_descs(-1, 0, 1, node);
551}
552
553static inline int irq_alloc_desc_at(unsigned int at, int node)
554{
555 return irq_alloc_descs(at, at, 1, node);
556}
557
558static inline int irq_alloc_desc_from(unsigned int from, int node)
559{
560 return irq_alloc_descs(-1, from, 1, node);
561}
562
563static inline void irq_free_desc(unsigned int irq)
564{
565 irq_free_descs(irq, 1);
566}
567
Paul Mundt639bd122010-10-26 16:19:13 +0900568static inline int irq_reserve_irq(unsigned int irq)
569{
570 return irq_reserve_irqs(irq, 1);
571}
572
Thomas Gleixner7d828062011-04-03 11:42:53 +0200573#ifndef irq_reg_writel
574# define irq_reg_writel(val, addr) writel(val, addr)
575#endif
576#ifndef irq_reg_readl
577# define irq_reg_readl(addr) readl(addr)
578#endif
579
580/**
581 * struct irq_chip_regs - register offsets for struct irq_gci
582 * @enable: Enable register offset to reg_base
583 * @disable: Disable register offset to reg_base
584 * @mask: Mask register offset to reg_base
585 * @ack: Ack register offset to reg_base
586 * @eoi: Eoi register offset to reg_base
587 * @type: Type configuration register offset to reg_base
588 * @polarity: Polarity configuration register offset to reg_base
589 */
590struct irq_chip_regs {
591 unsigned long enable;
592 unsigned long disable;
593 unsigned long mask;
594 unsigned long ack;
595 unsigned long eoi;
596 unsigned long type;
597 unsigned long polarity;
598};
599
600/**
601 * struct irq_chip_type - Generic interrupt chip instance for a flow type
602 * @chip: The real interrupt chip which provides the callbacks
603 * @regs: Register offsets for this chip
604 * @handler: Flow handler associated with this chip
605 * @type: Chip can handle these flow types
606 *
607 * A irq_generic_chip can have several instances of irq_chip_type when
608 * it requires different functions and register offsets for different
609 * flow types.
610 */
611struct irq_chip_type {
612 struct irq_chip chip;
613 struct irq_chip_regs regs;
614 irq_flow_handler_t handler;
615 u32 type;
616};
617
618/**
619 * struct irq_chip_generic - Generic irq chip data structure
620 * @lock: Lock to protect register and cache data access
621 * @reg_base: Register base address (virtual)
622 * @irq_base: Interrupt base nr for this chip
623 * @irq_cnt: Number of interrupts handled by this chip
624 * @mask_cache: Cached mask register
625 * @type_cache: Cached type register
626 * @polarity_cache: Cached polarity register
627 * @wake_enabled: Interrupt can wakeup from suspend
628 * @wake_active: Interrupt is marked as an wakeup from suspend source
629 * @num_ct: Number of available irq_chip_type instances (usually 1)
630 * @private: Private data for non generic chip callbacks
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200631 * @list: List head for keeping track of instances
Thomas Gleixner7d828062011-04-03 11:42:53 +0200632 * @chip_types: Array of interrupt irq_chip_types
633 *
634 * Note, that irq_chip_generic can have multiple irq_chip_type
635 * implementations which can be associated to a particular irq line of
636 * an irq_chip_generic instance. That allows to share and protect
637 * state in an irq_chip_generic instance when we need to implement
638 * different flow mechanisms (level/edge) for it.
639 */
640struct irq_chip_generic {
641 raw_spinlock_t lock;
642 void __iomem *reg_base;
643 unsigned int irq_base;
644 unsigned int irq_cnt;
645 u32 mask_cache;
646 u32 type_cache;
647 u32 polarity_cache;
648 u32 wake_enabled;
649 u32 wake_active;
650 unsigned int num_ct;
651 void *private;
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200652 struct list_head list;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200653 struct irq_chip_type chip_types[0];
654};
655
656/**
657 * enum irq_gc_flags - Initialization flags for generic irq chips
658 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
659 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
660 * irq chips which need to call irq_set_wake() on
661 * the parent irq. Usually GPIO implementations
662 */
663enum irq_gc_flags {
664 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
665 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
666};
667
668/* Generic chip callback functions */
669void irq_gc_noop(struct irq_data *d);
670void irq_gc_mask_disable_reg(struct irq_data *d);
671void irq_gc_mask_set_bit(struct irq_data *d);
672void irq_gc_mask_clr_bit(struct irq_data *d);
673void irq_gc_unmask_enable_reg(struct irq_data *d);
Simon Guinot659fb322011-07-06 12:41:31 -0400674void irq_gc_ack_set_bit(struct irq_data *d);
675void irq_gc_ack_clr_bit(struct irq_data *d);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200676void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
677void irq_gc_eoi(struct irq_data *d);
678int irq_gc_set_wake(struct irq_data *d, unsigned int on);
679
680/* Setup functions for irq_chip_generic */
681struct irq_chip_generic *
682irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
683 void __iomem *reg_base, irq_flow_handler_t handler);
684void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
685 enum irq_gc_flags flags, unsigned int clr,
686 unsigned int set);
687int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200688void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
689 unsigned int clr, unsigned int set);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200690
691static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
692{
693 return container_of(d->chip, struct irq_chip_type, chip);
694}
695
696#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
697
698#ifdef CONFIG_SMP
699static inline void irq_gc_lock(struct irq_chip_generic *gc)
700{
701 raw_spin_lock(&gc->lock);
702}
703
704static inline void irq_gc_unlock(struct irq_chip_generic *gc)
705{
706 raw_spin_unlock(&gc->lock);
707}
708#else
709static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
710static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
711#endif
712
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700713#endif /* CONFIG_GENERIC_HARDIRQS */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714
Ingo Molnar06fcb0c2006-06-29 02:24:40 -0700715#endif /* !CONFIG_S390 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716
Ingo Molnar06fcb0c2006-06-29 02:24:40 -0700717#endif /* _LINUX_IRQ_H */