blob: 6038c49ed68a53bef5fb54ab2d64cd67a339ea6c [file] [log] [blame]
David Brownell1abb0dc2006-06-25 05:48:17 -07001/*
2 * rtc-ds1307.c - RTC driver for some mostly-compatible I2C chips.
3 *
4 * Copyright (C) 2005 James Chapman (ds1337 core)
5 * Copyright (C) 2006 David Brownell
Matthias Fuchsa2166852009-03-31 15:24:58 -07006 * Copyright (C) 2009 Matthias Fuchs (rx8025 support)
Bertrand Achardbc48b902013-04-29 16:19:26 -07007 * Copyright (C) 2012 Bertrand Achard (nvram access fixes)
David Brownell1abb0dc2006-06-25 05:48:17 -07008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Tin Huynh9c19b892016-11-30 09:57:31 +070014#include <linux/acpi.h>
David Brownell1abb0dc2006-06-25 05:48:17 -070015#include <linux/bcd.h>
Nishanth Menoneac72372015-06-23 11:15:12 -050016#include <linux/i2c.h>
17#include <linux/init.h>
18#include <linux/module.h>
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -030019#include <linux/of_device.h>
Wolfram Sangeb86c302012-05-29 15:07:38 -070020#include <linux/rtc/ds1307.h>
Nishanth Menoneac72372015-06-23 11:15:12 -050021#include <linux/rtc.h>
22#include <linux/slab.h>
23#include <linux/string.h>
Akinobu Mita445c0202016-01-25 00:22:16 +090024#include <linux/hwmon.h>
25#include <linux/hwmon-sysfs.h>
Akinobu Mita6c6ff142016-01-31 23:10:10 +090026#include <linux/clk-provider.h>
Heiner Kallweit11e58902017-03-10 18:52:34 +010027#include <linux/regmap.h>
David Brownell1abb0dc2006-06-25 05:48:17 -070028
David Anders40ce9722012-03-23 15:02:37 -070029/*
30 * We can't determine type by probing, but if we expect pre-Linux code
David Brownell1abb0dc2006-06-25 05:48:17 -070031 * to have set the chip up as a clock (turning on the oscillator and
32 * setting the date and time), Linux can ignore the non-clock features.
33 * That's a natural job for a factory or repair bench.
David Brownell1abb0dc2006-06-25 05:48:17 -070034 */
35enum ds_type {
David Brownell045e0e82007-07-17 04:04:55 -070036 ds_1307,
Sean Nyekjaer300a7732017-06-08 12:36:54 +020037 ds_1308,
David Brownell045e0e82007-07-17 04:04:55 -070038 ds_1337,
39 ds_1338,
40 ds_1339,
41 ds_1340,
Nikita Yushchenko0759c882017-08-24 09:32:11 +030042 ds_1341,
Joakim Tjernlund33df2ee2009-06-17 16:26:08 -070043 ds_1388,
Wolfram Sang97f902b2009-06-17 16:26:10 -070044 ds_3231,
Stefan Agner8566f702017-03-23 16:54:57 -070045 m41t0,
David Brownell045e0e82007-07-17 04:04:55 -070046 m41t00,
Tomas Novotnyf4199f82014-12-10 15:53:57 -080047 mcp794xx,
Matthias Fuchsa2166852009-03-31 15:24:58 -070048 rx_8025,
Marek Vasutee0981b2017-06-18 22:55:28 +020049 rx_8130,
Wolfram Sang32d322b2012-03-23 15:02:36 -070050 last_ds_type /* always last */
David Anders40ce9722012-03-23 15:02:37 -070051 /* rs5c372 too? different address... */
David Brownell1abb0dc2006-06-25 05:48:17 -070052};
53
David Brownell1abb0dc2006-06-25 05:48:17 -070054
55/* RTC registers don't differ much, except for the century flag */
56#define DS1307_REG_SECS 0x00 /* 00-59 */
57# define DS1307_BIT_CH 0x80
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -070058# define DS1340_BIT_nEOSC 0x80
Tomas Novotnyf4199f82014-12-10 15:53:57 -080059# define MCP794XX_BIT_ST 0x80
David Brownell1abb0dc2006-06-25 05:48:17 -070060#define DS1307_REG_MIN 0x01 /* 00-59 */
Stefan Agner8566f702017-03-23 16:54:57 -070061# define M41T0_BIT_OF 0x80
David Brownell1abb0dc2006-06-25 05:48:17 -070062#define DS1307_REG_HOUR 0x02 /* 00-23, or 1-12{am,pm} */
David Brownellc065f352007-07-17 04:05:10 -070063# define DS1307_BIT_12HR 0x40 /* in REG_HOUR */
64# define DS1307_BIT_PM 0x20 /* in REG_HOUR */
David Brownell1abb0dc2006-06-25 05:48:17 -070065# define DS1340_BIT_CENTURY_EN 0x80 /* in REG_HOUR */
66# define DS1340_BIT_CENTURY 0x40 /* in REG_HOUR */
67#define DS1307_REG_WDAY 0x03 /* 01-07 */
Tomas Novotnyf4199f82014-12-10 15:53:57 -080068# define MCP794XX_BIT_VBATEN 0x08
David Brownell1abb0dc2006-06-25 05:48:17 -070069#define DS1307_REG_MDAY 0x04 /* 01-31 */
70#define DS1307_REG_MONTH 0x05 /* 01-12 */
71# define DS1337_BIT_CENTURY 0x80 /* in REG_MONTH */
72#define DS1307_REG_YEAR 0x06 /* 00-99 */
73
David Anders40ce9722012-03-23 15:02:37 -070074/*
75 * Other registers (control, status, alarms, trickle charge, NVRAM, etc)
David Brownell045e0e82007-07-17 04:04:55 -070076 * start at 7, and they differ a LOT. Only control and status matter for
77 * basic RTC date and time functionality; be careful using them.
David Brownell1abb0dc2006-06-25 05:48:17 -070078 */
David Brownell045e0e82007-07-17 04:04:55 -070079#define DS1307_REG_CONTROL 0x07 /* or ds1338 */
David Brownell1abb0dc2006-06-25 05:48:17 -070080# define DS1307_BIT_OUT 0x80
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -070081# define DS1338_BIT_OSF 0x20
David Brownell1abb0dc2006-06-25 05:48:17 -070082# define DS1307_BIT_SQWE 0x10
83# define DS1307_BIT_RS1 0x02
84# define DS1307_BIT_RS0 0x01
85#define DS1337_REG_CONTROL 0x0e
86# define DS1337_BIT_nEOSC 0x80
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -070087# define DS1339_BIT_BBSQI 0x20
Wolfram Sang97f902b2009-06-17 16:26:10 -070088# define DS3231_BIT_BBSQW 0x40 /* same as BBSQI */
David Brownell1abb0dc2006-06-25 05:48:17 -070089# define DS1337_BIT_RS2 0x10
90# define DS1337_BIT_RS1 0x08
91# define DS1337_BIT_INTCN 0x04
92# define DS1337_BIT_A2IE 0x02
93# define DS1337_BIT_A1IE 0x01
David Brownell045e0e82007-07-17 04:04:55 -070094#define DS1340_REG_CONTROL 0x07
95# define DS1340_BIT_OUT 0x80
96# define DS1340_BIT_FT 0x40
97# define DS1340_BIT_CALIB_SIGN 0x20
98# define DS1340_M_CALIBRATION 0x1f
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -070099#define DS1340_REG_FLAG 0x09
100# define DS1340_BIT_OSF 0x80
David Brownell1abb0dc2006-06-25 05:48:17 -0700101#define DS1337_REG_STATUS 0x0f
102# define DS1337_BIT_OSF 0x80
Akinobu Mita6c6ff142016-01-31 23:10:10 +0900103# define DS3231_BIT_EN32KHZ 0x08
David Brownell1abb0dc2006-06-25 05:48:17 -0700104# define DS1337_BIT_A2I 0x02
105# define DS1337_BIT_A1I 0x01
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700106#define DS1339_REG_ALARM1_SECS 0x07
Wolfram Sangeb86c302012-05-29 15:07:38 -0700107
108#define DS13XX_TRICKLE_CHARGER_MAGIC 0xa0
David Brownell1abb0dc2006-06-25 05:48:17 -0700109
Matthias Fuchsa2166852009-03-31 15:24:58 -0700110#define RX8025_REG_CTRL1 0x0e
111# define RX8025_BIT_2412 0x20
112#define RX8025_REG_CTRL2 0x0f
113# define RX8025_BIT_PON 0x10
114# define RX8025_BIT_VDET 0x40
115# define RX8025_BIT_XST 0x20
David Brownell1abb0dc2006-06-25 05:48:17 -0700116
117
118struct ds1307 {
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700119 u8 regs[11];
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200120 struct nvmem_config nvmem_cfg;
David Brownell1abb0dc2006-06-25 05:48:17 -0700121 enum ds_type type;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700122 unsigned long flags;
123#define HAS_NVRAM 0 /* bit 0 == sysfs file active */
124#define HAS_ALARM 1 /* bit 1 == irq claimed */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100125 struct device *dev;
126 struct regmap *regmap;
127 const char *name;
David Brownell1abb0dc2006-06-25 05:48:17 -0700128 struct rtc_device *rtc;
Akinobu Mita6c6ff142016-01-31 23:10:10 +0900129#ifdef CONFIG_COMMON_CLK
130 struct clk_hw clks[2];
131#endif
David Brownell1abb0dc2006-06-25 05:48:17 -0700132};
133
David Brownell045e0e82007-07-17 04:04:55 -0700134struct chip_desc {
David Brownell045e0e82007-07-17 04:04:55 -0700135 unsigned alarm:1;
Austin Boyle9eab0a72012-03-23 15:02:38 -0700136 u16 nvram_offset;
137 u16 nvram_size;
Heiner Kallweite5531702017-07-12 07:49:47 +0200138 u8 offset; /* register's offset */
Heiner Kallweite48585d2017-06-05 17:57:33 +0200139 u8 century_reg;
140 u8 century_enable_bit;
141 u8 century_bit;
Heiner Kallweit0b6ee802017-07-12 07:49:22 +0200142 u8 bbsqi_bit;
Heiner Kallweit45947122017-07-12 07:49:41 +0200143 irq_handler_t irq_handler;
Heiner Kallweit1efb98b2017-07-12 07:49:44 +0200144 const struct rtc_class_ops *rtc_ops;
Wolfram Sangeb86c302012-05-29 15:07:38 -0700145 u16 trickle_charger_reg;
Heiner Kallweit11e58902017-03-10 18:52:34 +0100146 u8 (*do_trickle_setup)(struct ds1307 *, uint32_t,
147 bool);
David Brownell045e0e82007-07-17 04:04:55 -0700148};
149
Heiner Kallweit1efb98b2017-07-12 07:49:44 +0200150static int ds1307_get_time(struct device *dev, struct rtc_time *t);
151static int ds1307_set_time(struct device *dev, struct rtc_time *t);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100152static u8 do_trickle_setup_ds1339(struct ds1307 *, uint32_t ohms, bool diode);
Heiner Kallweit45947122017-07-12 07:49:41 +0200153static irqreturn_t rx8130_irq(int irq, void *dev_id);
Heiner Kallweit1efb98b2017-07-12 07:49:44 +0200154static int rx8130_read_alarm(struct device *dev, struct rtc_wkalrm *t);
155static int rx8130_set_alarm(struct device *dev, struct rtc_wkalrm *t);
156static int rx8130_alarm_irq_enable(struct device *dev, unsigned int enabled);
Heiner Kallweit45947122017-07-12 07:49:41 +0200157static irqreturn_t mcp794xx_irq(int irq, void *dev_id);
Heiner Kallweit1efb98b2017-07-12 07:49:44 +0200158static int mcp794xx_read_alarm(struct device *dev, struct rtc_wkalrm *t);
159static int mcp794xx_set_alarm(struct device *dev, struct rtc_wkalrm *t);
160static int mcp794xx_alarm_irq_enable(struct device *dev, unsigned int enabled);
161
162static const struct rtc_class_ops rx8130_rtc_ops = {
163 .read_time = ds1307_get_time,
164 .set_time = ds1307_set_time,
165 .read_alarm = rx8130_read_alarm,
166 .set_alarm = rx8130_set_alarm,
167 .alarm_irq_enable = rx8130_alarm_irq_enable,
168};
169
170static const struct rtc_class_ops mcp794xx_rtc_ops = {
171 .read_time = ds1307_get_time,
172 .set_time = ds1307_set_time,
173 .read_alarm = mcp794xx_read_alarm,
174 .set_alarm = mcp794xx_set_alarm,
175 .alarm_irq_enable = mcp794xx_alarm_irq_enable,
176};
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700177
Heiner Kallweit7624df42017-07-12 07:49:33 +0200178static const struct chip_desc chips[last_ds_type] = {
Wolfram Sang32d322b2012-03-23 15:02:36 -0700179 [ds_1307] = {
Austin Boyle9eab0a72012-03-23 15:02:38 -0700180 .nvram_offset = 8,
181 .nvram_size = 56,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700182 },
Sean Nyekjaer300a7732017-06-08 12:36:54 +0200183 [ds_1308] = {
184 .nvram_offset = 8,
185 .nvram_size = 56,
186 },
Wolfram Sang32d322b2012-03-23 15:02:36 -0700187 [ds_1337] = {
188 .alarm = 1,
Heiner Kallweite48585d2017-06-05 17:57:33 +0200189 .century_reg = DS1307_REG_MONTH,
190 .century_bit = DS1337_BIT_CENTURY,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700191 },
192 [ds_1338] = {
Austin Boyle9eab0a72012-03-23 15:02:38 -0700193 .nvram_offset = 8,
194 .nvram_size = 56,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700195 },
196 [ds_1339] = {
197 .alarm = 1,
Heiner Kallweite48585d2017-06-05 17:57:33 +0200198 .century_reg = DS1307_REG_MONTH,
199 .century_bit = DS1337_BIT_CENTURY,
Heiner Kallweit0b6ee802017-07-12 07:49:22 +0200200 .bbsqi_bit = DS1339_BIT_BBSQI,
Wolfram Sangeb86c302012-05-29 15:07:38 -0700201 .trickle_charger_reg = 0x10,
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700202 .do_trickle_setup = &do_trickle_setup_ds1339,
Wolfram Sangeb86c302012-05-29 15:07:38 -0700203 },
204 [ds_1340] = {
Heiner Kallweite48585d2017-06-05 17:57:33 +0200205 .century_reg = DS1307_REG_HOUR,
206 .century_enable_bit = DS1340_BIT_CENTURY_EN,
207 .century_bit = DS1340_BIT_CENTURY,
Wolfram Sangeb86c302012-05-29 15:07:38 -0700208 .trickle_charger_reg = 0x08,
209 },
Nikita Yushchenko0759c882017-08-24 09:32:11 +0300210 [ds_1341] = {
211 .century_reg = DS1307_REG_MONTH,
212 .century_bit = DS1337_BIT_CENTURY,
213 },
Wolfram Sangeb86c302012-05-29 15:07:38 -0700214 [ds_1388] = {
Heiner Kallweite5531702017-07-12 07:49:47 +0200215 .offset = 1,
Wolfram Sangeb86c302012-05-29 15:07:38 -0700216 .trickle_charger_reg = 0x0a,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700217 },
218 [ds_3231] = {
219 .alarm = 1,
Heiner Kallweite48585d2017-06-05 17:57:33 +0200220 .century_reg = DS1307_REG_MONTH,
221 .century_bit = DS1337_BIT_CENTURY,
Heiner Kallweit0b6ee802017-07-12 07:49:22 +0200222 .bbsqi_bit = DS3231_BIT_BBSQW,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700223 },
Marek Vasutee0981b2017-06-18 22:55:28 +0200224 [rx_8130] = {
225 .alarm = 1,
226 /* this is battery backed SRAM */
227 .nvram_offset = 0x20,
228 .nvram_size = 4, /* 32bit (4 word x 8 bit) */
Heiner Kallweite5531702017-07-12 07:49:47 +0200229 .offset = 0x10,
Heiner Kallweit45947122017-07-12 07:49:41 +0200230 .irq_handler = rx8130_irq,
Heiner Kallweit1efb98b2017-07-12 07:49:44 +0200231 .rtc_ops = &rx8130_rtc_ops,
Marek Vasutee0981b2017-06-18 22:55:28 +0200232 },
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800233 [mcp794xx] = {
Simon Guinot1d1945d2014-04-03 14:49:55 -0700234 .alarm = 1,
Austin Boyle9eab0a72012-03-23 15:02:38 -0700235 /* this is battery backed SRAM */
236 .nvram_offset = 0x20,
237 .nvram_size = 0x40,
Heiner Kallweit45947122017-07-12 07:49:41 +0200238 .irq_handler = mcp794xx_irq,
Heiner Kallweit1efb98b2017-07-12 07:49:44 +0200239 .rtc_ops = &mcp794xx_rtc_ops,
Austin Boyle9eab0a72012-03-23 15:02:38 -0700240 },
Wolfram Sang32d322b2012-03-23 15:02:36 -0700241};
David Brownell045e0e82007-07-17 04:04:55 -0700242
Jean Delvare3760f732008-04-29 23:11:40 +0200243static const struct i2c_device_id ds1307_id[] = {
244 { "ds1307", ds_1307 },
Sean Nyekjaer300a7732017-06-08 12:36:54 +0200245 { "ds1308", ds_1308 },
Jean Delvare3760f732008-04-29 23:11:40 +0200246 { "ds1337", ds_1337 },
247 { "ds1338", ds_1338 },
248 { "ds1339", ds_1339 },
Joakim Tjernlund33df2ee2009-06-17 16:26:08 -0700249 { "ds1388", ds_1388 },
Jean Delvare3760f732008-04-29 23:11:40 +0200250 { "ds1340", ds_1340 },
Nikita Yushchenko0759c882017-08-24 09:32:11 +0300251 { "ds1341", ds_1341 },
Wolfram Sang97f902b2009-06-17 16:26:10 -0700252 { "ds3231", ds_3231 },
Stefan Agner8566f702017-03-23 16:54:57 -0700253 { "m41t0", m41t0 },
Jean Delvare3760f732008-04-29 23:11:40 +0200254 { "m41t00", m41t00 },
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800255 { "mcp7940x", mcp794xx },
256 { "mcp7941x", mcp794xx },
Priyanka Jain31c17712011-06-27 16:18:04 -0700257 { "pt7c4338", ds_1307 },
Matthias Fuchsa2166852009-03-31 15:24:58 -0700258 { "rx8025", rx_8025 },
Alexandre Belloni78aaa062016-07-13 02:36:41 +0200259 { "isl12057", ds_1337 },
Marek Vasutee0981b2017-06-18 22:55:28 +0200260 { "rx8130", rx_8130 },
Jean Delvare3760f732008-04-29 23:11:40 +0200261 { }
262};
263MODULE_DEVICE_TABLE(i2c, ds1307_id);
David Brownell1abb0dc2006-06-25 05:48:17 -0700264
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -0300265#ifdef CONFIG_OF
266static const struct of_device_id ds1307_of_match[] = {
267 {
268 .compatible = "dallas,ds1307",
269 .data = (void *)ds_1307
270 },
271 {
Sean Nyekjaer300a7732017-06-08 12:36:54 +0200272 .compatible = "dallas,ds1308",
273 .data = (void *)ds_1308
274 },
275 {
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -0300276 .compatible = "dallas,ds1337",
277 .data = (void *)ds_1337
278 },
279 {
280 .compatible = "dallas,ds1338",
281 .data = (void *)ds_1338
282 },
283 {
284 .compatible = "dallas,ds1339",
285 .data = (void *)ds_1339
286 },
287 {
288 .compatible = "dallas,ds1388",
289 .data = (void *)ds_1388
290 },
291 {
292 .compatible = "dallas,ds1340",
293 .data = (void *)ds_1340
294 },
295 {
Nikita Yushchenko0759c882017-08-24 09:32:11 +0300296 .compatible = "dallas,ds1341",
297 .data = (void *)ds_1341
298 },
299 {
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -0300300 .compatible = "maxim,ds3231",
301 .data = (void *)ds_3231
302 },
303 {
Alexandre Bellonidb2f8142017-04-08 17:22:02 +0200304 .compatible = "st,m41t0",
305 .data = (void *)m41t00
306 },
307 {
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -0300308 .compatible = "st,m41t00",
309 .data = (void *)m41t00
310 },
311 {
312 .compatible = "microchip,mcp7940x",
313 .data = (void *)mcp794xx
314 },
315 {
316 .compatible = "microchip,mcp7941x",
317 .data = (void *)mcp794xx
318 },
319 {
320 .compatible = "pericom,pt7c4338",
321 .data = (void *)ds_1307
322 },
323 {
324 .compatible = "epson,rx8025",
325 .data = (void *)rx_8025
326 },
327 {
328 .compatible = "isil,isl12057",
329 .data = (void *)ds_1337
330 },
331 { }
332};
333MODULE_DEVICE_TABLE(of, ds1307_of_match);
334#endif
335
Tin Huynh9c19b892016-11-30 09:57:31 +0700336#ifdef CONFIG_ACPI
337static const struct acpi_device_id ds1307_acpi_ids[] = {
338 { .id = "DS1307", .driver_data = ds_1307 },
Sean Nyekjaer300a7732017-06-08 12:36:54 +0200339 { .id = "DS1308", .driver_data = ds_1308 },
Tin Huynh9c19b892016-11-30 09:57:31 +0700340 { .id = "DS1337", .driver_data = ds_1337 },
341 { .id = "DS1338", .driver_data = ds_1338 },
342 { .id = "DS1339", .driver_data = ds_1339 },
343 { .id = "DS1388", .driver_data = ds_1388 },
344 { .id = "DS1340", .driver_data = ds_1340 },
Nikita Yushchenko0759c882017-08-24 09:32:11 +0300345 { .id = "DS1341", .driver_data = ds_1341 },
Tin Huynh9c19b892016-11-30 09:57:31 +0700346 { .id = "DS3231", .driver_data = ds_3231 },
Stefan Agner8566f702017-03-23 16:54:57 -0700347 { .id = "M41T0", .driver_data = m41t0 },
Tin Huynh9c19b892016-11-30 09:57:31 +0700348 { .id = "M41T00", .driver_data = m41t00 },
349 { .id = "MCP7940X", .driver_data = mcp794xx },
350 { .id = "MCP7941X", .driver_data = mcp794xx },
351 { .id = "PT7C4338", .driver_data = ds_1307 },
352 { .id = "RX8025", .driver_data = rx_8025 },
353 { .id = "ISL12057", .driver_data = ds_1337 },
354 { }
355};
356MODULE_DEVICE_TABLE(acpi, ds1307_acpi_ids);
357#endif
358
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700359/*
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700360 * The ds1337 and ds1339 both have two alarms, but we only use the first
361 * one (with a "seconds" field). For ds1337 we expect nINTA is our alarm
362 * signal; ds1339 chips have only one alarm signal.
363 */
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500364static irqreturn_t ds1307_irq(int irq, void *dev_id)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700365{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100366 struct ds1307 *ds1307 = dev_id;
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500367 struct mutex *lock = &ds1307->rtc->ops_lock;
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200368 int stat, ret;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700369
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700370 mutex_lock(lock);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100371 ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &stat);
372 if (ret)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700373 goto out;
374
375 if (stat & DS1337_BIT_A1I) {
376 stat &= ~DS1337_BIT_A1I;
Heiner Kallweit11e58902017-03-10 18:52:34 +0100377 regmap_write(ds1307->regmap, DS1337_REG_STATUS, stat);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700378
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200379 ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
380 DS1337_BIT_A1IE, 0);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100381 if (ret)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700382 goto out;
383
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700384 rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700385 }
386
387out:
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700388 mutex_unlock(lock);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700389
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700390 return IRQ_HANDLED;
391}
392
393/*----------------------------------------------------------------------*/
394
David Brownell1abb0dc2006-06-25 05:48:17 -0700395static int ds1307_get_time(struct device *dev, struct rtc_time *t)
396{
397 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100398 int tmp, ret;
Heiner Kallweite48585d2017-06-05 17:57:33 +0200399 const struct chip_desc *chip = &chips[ds1307->type];
David Brownell1abb0dc2006-06-25 05:48:17 -0700400
David Brownell045e0e82007-07-17 04:04:55 -0700401 /* read the RTC date and time registers all at once */
Heiner Kallweite5531702017-07-12 07:49:47 +0200402 ret = regmap_bulk_read(ds1307->regmap, chip->offset, ds1307->regs, 7);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100403 if (ret) {
404 dev_err(dev, "%s error %d\n", "read", ret);
405 return ret;
David Brownell1abb0dc2006-06-25 05:48:17 -0700406 }
407
Andy Shevchenko01a4ca12013-02-21 16:44:22 -0800408 dev_dbg(dev, "%s: %7ph\n", "read", ds1307->regs);
David Brownell1abb0dc2006-06-25 05:48:17 -0700409
Stefan Agner8566f702017-03-23 16:54:57 -0700410 /* if oscillator fail bit is set, no data can be trusted */
411 if (ds1307->type == m41t0 &&
412 ds1307->regs[DS1307_REG_MIN] & M41T0_BIT_OF) {
413 dev_warn_once(dev, "oscillator failed, set time!\n");
414 return -EINVAL;
415 }
416
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700417 t->tm_sec = bcd2bin(ds1307->regs[DS1307_REG_SECS] & 0x7f);
418 t->tm_min = bcd2bin(ds1307->regs[DS1307_REG_MIN] & 0x7f);
David Brownell1abb0dc2006-06-25 05:48:17 -0700419 tmp = ds1307->regs[DS1307_REG_HOUR] & 0x3f;
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700420 t->tm_hour = bcd2bin(tmp);
421 t->tm_wday = bcd2bin(ds1307->regs[DS1307_REG_WDAY] & 0x07) - 1;
422 t->tm_mday = bcd2bin(ds1307->regs[DS1307_REG_MDAY] & 0x3f);
David Brownell1abb0dc2006-06-25 05:48:17 -0700423 tmp = ds1307->regs[DS1307_REG_MONTH] & 0x1f;
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700424 t->tm_mon = bcd2bin(tmp) - 1;
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700425 t->tm_year = bcd2bin(ds1307->regs[DS1307_REG_YEAR]) + 100;
David Brownell1abb0dc2006-06-25 05:48:17 -0700426
Heiner Kallweite48585d2017-06-05 17:57:33 +0200427 if (ds1307->regs[chip->century_reg] & chip->century_bit &&
428 IS_ENABLED(CONFIG_RTC_DRV_DS1307_CENTURY))
429 t->tm_year += 100;
Alexandre Belloni50d6c0e2016-07-13 02:26:08 +0200430
David Brownell1abb0dc2006-06-25 05:48:17 -0700431 dev_dbg(dev, "%s secs=%d, mins=%d, "
432 "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
433 "read", t->tm_sec, t->tm_min,
434 t->tm_hour, t->tm_mday,
435 t->tm_mon, t->tm_year, t->tm_wday);
436
David Brownell045e0e82007-07-17 04:04:55 -0700437 /* initial clock setting can be undefined */
438 return rtc_valid_tm(t);
David Brownell1abb0dc2006-06-25 05:48:17 -0700439}
440
441static int ds1307_set_time(struct device *dev, struct rtc_time *t)
442{
443 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Heiner Kallweite48585d2017-06-05 17:57:33 +0200444 const struct chip_desc *chip = &chips[ds1307->type];
David Brownell1abb0dc2006-06-25 05:48:17 -0700445 int result;
446 int tmp;
447 u8 *buf = ds1307->regs;
448
449 dev_dbg(dev, "%s secs=%d, mins=%d, "
450 "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
Jeff Garzik11966ad2006-10-04 04:41:53 -0400451 "write", t->tm_sec, t->tm_min,
452 t->tm_hour, t->tm_mday,
453 t->tm_mon, t->tm_year, t->tm_wday);
David Brownell1abb0dc2006-06-25 05:48:17 -0700454
Alexandre Belloni50d6c0e2016-07-13 02:26:08 +0200455 if (t->tm_year < 100)
456 return -EINVAL;
457
Heiner Kallweite48585d2017-06-05 17:57:33 +0200458#ifdef CONFIG_RTC_DRV_DS1307_CENTURY
459 if (t->tm_year > (chip->century_bit ? 299 : 199))
460 return -EINVAL;
Alexandre Belloni50d6c0e2016-07-13 02:26:08 +0200461#else
Heiner Kallweite48585d2017-06-05 17:57:33 +0200462 if (t->tm_year > 199)
Alexandre Belloni50d6c0e2016-07-13 02:26:08 +0200463 return -EINVAL;
464#endif
465
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700466 buf[DS1307_REG_SECS] = bin2bcd(t->tm_sec);
467 buf[DS1307_REG_MIN] = bin2bcd(t->tm_min);
468 buf[DS1307_REG_HOUR] = bin2bcd(t->tm_hour);
469 buf[DS1307_REG_WDAY] = bin2bcd(t->tm_wday + 1);
470 buf[DS1307_REG_MDAY] = bin2bcd(t->tm_mday);
471 buf[DS1307_REG_MONTH] = bin2bcd(t->tm_mon + 1);
David Brownell1abb0dc2006-06-25 05:48:17 -0700472
473 /* assume 20YY not 19YY */
474 tmp = t->tm_year - 100;
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700475 buf[DS1307_REG_YEAR] = bin2bcd(tmp);
David Brownell1abb0dc2006-06-25 05:48:17 -0700476
Heiner Kallweite48585d2017-06-05 17:57:33 +0200477 if (chip->century_enable_bit)
478 buf[chip->century_reg] |= chip->century_enable_bit;
479 if (t->tm_year > 199 && chip->century_bit)
480 buf[chip->century_reg] |= chip->century_bit;
481
482 if (ds1307->type == mcp794xx) {
David Anders40ce9722012-03-23 15:02:37 -0700483 /*
484 * these bits were cleared when preparing the date/time
485 * values and need to be set again before writing the
486 * buffer out to the device.
487 */
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800488 buf[DS1307_REG_SECS] |= MCP794XX_BIT_ST;
489 buf[DS1307_REG_WDAY] |= MCP794XX_BIT_VBATEN;
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -0700490 }
David Brownell1abb0dc2006-06-25 05:48:17 -0700491
Andy Shevchenko01a4ca12013-02-21 16:44:22 -0800492 dev_dbg(dev, "%s: %7ph\n", "write", buf);
David Brownell1abb0dc2006-06-25 05:48:17 -0700493
Heiner Kallweite5531702017-07-12 07:49:47 +0200494 result = regmap_bulk_write(ds1307->regmap, chip->offset, buf, 7);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100495 if (result) {
BARRE Sebastienfed40b72009-01-07 18:07:13 -0800496 dev_err(dev, "%s error %d\n", "write", result);
497 return result;
David Brownell1abb0dc2006-06-25 05:48:17 -0700498 }
499 return 0;
500}
501
Jüri Reitel74d88eb2009-01-07 18:07:16 -0800502static int ds1337_read_alarm(struct device *dev, struct rtc_wkalrm *t)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700503{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100504 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700505 int ret;
506
507 if (!test_bit(HAS_ALARM, &ds1307->flags))
508 return -EINVAL;
509
510 /* read all ALARM1, ALARM2, and status registers at once */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100511 ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS,
512 ds1307->regs, 9);
513 if (ret) {
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700514 dev_err(dev, "%s error %d\n", "alarm read", ret);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100515 return ret;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700516 }
517
Rasmus Villemoesff67abd2015-11-24 14:51:23 +0100518 dev_dbg(dev, "%s: %4ph, %3ph, %2ph\n", "alarm read",
519 &ds1307->regs[0], &ds1307->regs[4], &ds1307->regs[7]);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700520
David Anders40ce9722012-03-23 15:02:37 -0700521 /*
522 * report alarm time (ALARM1); assume 24 hour and day-of-month modes,
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700523 * and that all four fields are checked matches
524 */
525 t->time.tm_sec = bcd2bin(ds1307->regs[0] & 0x7f);
526 t->time.tm_min = bcd2bin(ds1307->regs[1] & 0x7f);
527 t->time.tm_hour = bcd2bin(ds1307->regs[2] & 0x3f);
528 t->time.tm_mday = bcd2bin(ds1307->regs[3] & 0x3f);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700529
530 /* ... and status */
531 t->enabled = !!(ds1307->regs[7] & DS1337_BIT_A1IE);
532 t->pending = !!(ds1307->regs[8] & DS1337_BIT_A1I);
533
534 dev_dbg(dev, "%s secs=%d, mins=%d, "
535 "hours=%d, mday=%d, enabled=%d, pending=%d\n",
536 "alarm read", t->time.tm_sec, t->time.tm_min,
537 t->time.tm_hour, t->time.tm_mday,
538 t->enabled, t->pending);
539
540 return 0;
541}
542
Jüri Reitel74d88eb2009-01-07 18:07:16 -0800543static int ds1337_set_alarm(struct device *dev, struct rtc_wkalrm *t)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700544{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100545 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700546 unsigned char *buf = ds1307->regs;
547 u8 control, status;
548 int ret;
549
550 if (!test_bit(HAS_ALARM, &ds1307->flags))
551 return -EINVAL;
552
553 dev_dbg(dev, "%s secs=%d, mins=%d, "
554 "hours=%d, mday=%d, enabled=%d, pending=%d\n",
555 "alarm set", t->time.tm_sec, t->time.tm_min,
556 t->time.tm_hour, t->time.tm_mday,
557 t->enabled, t->pending);
558
559 /* read current status of both alarms and the chip */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100560 ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS, buf, 9);
561 if (ret) {
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700562 dev_err(dev, "%s error %d\n", "alarm write", ret);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100563 return ret;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700564 }
565 control = ds1307->regs[7];
566 status = ds1307->regs[8];
567
Rasmus Villemoesff67abd2015-11-24 14:51:23 +0100568 dev_dbg(dev, "%s: %4ph, %3ph, %02x %02x\n", "alarm set (old status)",
569 &ds1307->regs[0], &ds1307->regs[4], control, status);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700570
571 /* set ALARM1, using 24 hour and day-of-month modes */
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700572 buf[0] = bin2bcd(t->time.tm_sec);
573 buf[1] = bin2bcd(t->time.tm_min);
574 buf[2] = bin2bcd(t->time.tm_hour);
575 buf[3] = bin2bcd(t->time.tm_mday);
576
577 /* set ALARM2 to non-garbage */
578 buf[4] = 0;
579 buf[5] = 0;
580 buf[6] = 0;
581
Nicolas Boullis5919fb92016-04-10 13:23:05 +0200582 /* disable alarms */
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700583 buf[7] = control & ~(DS1337_BIT_A1IE | DS1337_BIT_A2IE);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700584 buf[8] = status & ~(DS1337_BIT_A1I | DS1337_BIT_A2I);
585
Heiner Kallweit11e58902017-03-10 18:52:34 +0100586 ret = regmap_bulk_write(ds1307->regmap, DS1339_REG_ALARM1_SECS, buf, 9);
587 if (ret) {
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700588 dev_err(dev, "can't set alarm time\n");
BARRE Sebastienfed40b72009-01-07 18:07:13 -0800589 return ret;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700590 }
591
Nicolas Boullis5919fb92016-04-10 13:23:05 +0200592 /* optionally enable ALARM1 */
593 if (t->enabled) {
594 dev_dbg(dev, "alarm IRQ armed\n");
595 buf[7] |= DS1337_BIT_A1IE; /* only ALARM1 is used */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100596 regmap_write(ds1307->regmap, DS1337_REG_CONTROL, buf[7]);
Nicolas Boullis5919fb92016-04-10 13:23:05 +0200597 }
598
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700599 return 0;
600}
601
John Stultz16380c12011-02-02 17:02:41 -0800602static int ds1307_alarm_irq_enable(struct device *dev, unsigned int enabled)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700603{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100604 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700605
John Stultz16380c12011-02-02 17:02:41 -0800606 if (!test_bit(HAS_ALARM, &ds1307->flags))
607 return -ENOTTY;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700608
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200609 return regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
610 DS1337_BIT_A1IE,
611 enabled ? DS1337_BIT_A1IE : 0);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700612}
613
David Brownellff8371a2006-09-30 23:28:17 -0700614static const struct rtc_class_ops ds13xx_rtc_ops = {
David Brownell1abb0dc2006-06-25 05:48:17 -0700615 .read_time = ds1307_get_time,
616 .set_time = ds1307_set_time,
Jüri Reitel74d88eb2009-01-07 18:07:16 -0800617 .read_alarm = ds1337_read_alarm,
618 .set_alarm = ds1337_set_alarm,
John Stultz16380c12011-02-02 17:02:41 -0800619 .alarm_irq_enable = ds1307_alarm_irq_enable,
David Brownell1abb0dc2006-06-25 05:48:17 -0700620};
621
David Brownell682d73f2007-11-14 16:58:32 -0800622/*----------------------------------------------------------------------*/
623
Simon Guinot1d1945d2014-04-03 14:49:55 -0700624/*
Marek Vasutee0981b2017-06-18 22:55:28 +0200625 * Alarm support for rx8130 devices.
626 */
627
628#define RX8130_REG_ALARM_MIN 0x07
629#define RX8130_REG_ALARM_HOUR 0x08
630#define RX8130_REG_ALARM_WEEK_OR_DAY 0x09
631#define RX8130_REG_EXTENSION 0x0c
632#define RX8130_REG_EXTENSION_WADA (1 << 3)
633#define RX8130_REG_FLAG 0x0d
634#define RX8130_REG_FLAG_AF (1 << 3)
635#define RX8130_REG_CONTROL0 0x0e
636#define RX8130_REG_CONTROL0_AIE (1 << 3)
637
638static irqreturn_t rx8130_irq(int irq, void *dev_id)
639{
640 struct ds1307 *ds1307 = dev_id;
641 struct mutex *lock = &ds1307->rtc->ops_lock;
642 u8 ctl[3];
643 int ret;
644
645 mutex_lock(lock);
646
647 /* Read control registers. */
648 ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
649 if (ret < 0)
650 goto out;
651 if (!(ctl[1] & RX8130_REG_FLAG_AF))
652 goto out;
653 ctl[1] &= ~RX8130_REG_FLAG_AF;
654 ctl[2] &= ~RX8130_REG_CONTROL0_AIE;
655
656 ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
657 if (ret < 0)
658 goto out;
659
660 rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
661
662out:
663 mutex_unlock(lock);
664
665 return IRQ_HANDLED;
666}
667
668static int rx8130_read_alarm(struct device *dev, struct rtc_wkalrm *t)
669{
670 struct ds1307 *ds1307 = dev_get_drvdata(dev);
671 u8 ald[3], ctl[3];
672 int ret;
673
674 if (!test_bit(HAS_ALARM, &ds1307->flags))
675 return -EINVAL;
676
677 /* Read alarm registers. */
678 ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_ALARM_MIN, ald, 3);
679 if (ret < 0)
680 return ret;
681
682 /* Read control registers. */
683 ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
684 if (ret < 0)
685 return ret;
686
687 t->enabled = !!(ctl[2] & RX8130_REG_CONTROL0_AIE);
688 t->pending = !!(ctl[1] & RX8130_REG_FLAG_AF);
689
690 /* Report alarm 0 time assuming 24-hour and day-of-month modes. */
691 t->time.tm_sec = -1;
692 t->time.tm_min = bcd2bin(ald[0] & 0x7f);
693 t->time.tm_hour = bcd2bin(ald[1] & 0x7f);
694 t->time.tm_wday = -1;
695 t->time.tm_mday = bcd2bin(ald[2] & 0x7f);
696 t->time.tm_mon = -1;
697 t->time.tm_year = -1;
698 t->time.tm_yday = -1;
699 t->time.tm_isdst = -1;
700
701 dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d enabled=%d\n",
702 __func__, t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
703 t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled);
704
705 return 0;
706}
707
708static int rx8130_set_alarm(struct device *dev, struct rtc_wkalrm *t)
709{
710 struct ds1307 *ds1307 = dev_get_drvdata(dev);
711 u8 ald[3], ctl[3];
712 int ret;
713
714 if (!test_bit(HAS_ALARM, &ds1307->flags))
715 return -EINVAL;
716
717 dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
718 "enabled=%d pending=%d\n", __func__,
719 t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
720 t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
721 t->enabled, t->pending);
722
723 /* Read control registers. */
724 ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
725 if (ret < 0)
726 return ret;
727
728 ctl[0] &= ~RX8130_REG_EXTENSION_WADA;
729 ctl[1] |= RX8130_REG_FLAG_AF;
730 ctl[2] &= ~RX8130_REG_CONTROL0_AIE;
731
732 ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
733 if (ret < 0)
734 return ret;
735
736 /* Hardware alarm precision is 1 minute! */
737 ald[0] = bin2bcd(t->time.tm_min);
738 ald[1] = bin2bcd(t->time.tm_hour);
739 ald[2] = bin2bcd(t->time.tm_mday);
740
741 ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_ALARM_MIN, ald, 3);
742 if (ret < 0)
743 return ret;
744
745 if (!t->enabled)
746 return 0;
747
748 ctl[2] |= RX8130_REG_CONTROL0_AIE;
749
750 return regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
751}
752
753static int rx8130_alarm_irq_enable(struct device *dev, unsigned int enabled)
754{
755 struct ds1307 *ds1307 = dev_get_drvdata(dev);
756 int ret, reg;
757
758 if (!test_bit(HAS_ALARM, &ds1307->flags))
759 return -EINVAL;
760
761 ret = regmap_read(ds1307->regmap, RX8130_REG_CONTROL0, &reg);
762 if (ret < 0)
763 return ret;
764
765 if (enabled)
766 reg |= RX8130_REG_CONTROL0_AIE;
767 else
768 reg &= ~RX8130_REG_CONTROL0_AIE;
769
770 return regmap_write(ds1307->regmap, RX8130_REG_CONTROL0, reg);
771}
772
Marek Vasutee0981b2017-06-18 22:55:28 +0200773/*----------------------------------------------------------------------*/
774
775/*
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800776 * Alarm support for mcp794xx devices.
Simon Guinot1d1945d2014-04-03 14:49:55 -0700777 */
778
Keerthye29385f2016-06-01 16:19:07 +0530779#define MCP794XX_REG_WEEKDAY 0x3
780#define MCP794XX_REG_WEEKDAY_WDAY_MASK 0x7
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800781#define MCP794XX_REG_CONTROL 0x07
782# define MCP794XX_BIT_ALM0_EN 0x10
783# define MCP794XX_BIT_ALM1_EN 0x20
784#define MCP794XX_REG_ALARM0_BASE 0x0a
785#define MCP794XX_REG_ALARM0_CTRL 0x0d
786#define MCP794XX_REG_ALARM1_BASE 0x11
787#define MCP794XX_REG_ALARM1_CTRL 0x14
788# define MCP794XX_BIT_ALMX_IF (1 << 3)
789# define MCP794XX_BIT_ALMX_C0 (1 << 4)
790# define MCP794XX_BIT_ALMX_C1 (1 << 5)
791# define MCP794XX_BIT_ALMX_C2 (1 << 6)
792# define MCP794XX_BIT_ALMX_POL (1 << 7)
793# define MCP794XX_MSK_ALMX_MATCH (MCP794XX_BIT_ALMX_C0 | \
794 MCP794XX_BIT_ALMX_C1 | \
795 MCP794XX_BIT_ALMX_C2)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700796
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500797static irqreturn_t mcp794xx_irq(int irq, void *dev_id)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700798{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100799 struct ds1307 *ds1307 = dev_id;
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500800 struct mutex *lock = &ds1307->rtc->ops_lock;
Simon Guinot1d1945d2014-04-03 14:49:55 -0700801 int reg, ret;
802
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500803 mutex_lock(lock);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700804
805 /* Check and clear alarm 0 interrupt flag. */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100806 ret = regmap_read(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, &reg);
807 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700808 goto out;
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800809 if (!(reg & MCP794XX_BIT_ALMX_IF))
Simon Guinot1d1945d2014-04-03 14:49:55 -0700810 goto out;
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800811 reg &= ~MCP794XX_BIT_ALMX_IF;
Heiner Kallweit11e58902017-03-10 18:52:34 +0100812 ret = regmap_write(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, reg);
813 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700814 goto out;
815
816 /* Disable alarm 0. */
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200817 ret = regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL,
818 MCP794XX_BIT_ALM0_EN, 0);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100819 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700820 goto out;
821
822 rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
823
824out:
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500825 mutex_unlock(lock);
826
827 return IRQ_HANDLED;
Simon Guinot1d1945d2014-04-03 14:49:55 -0700828}
829
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800830static int mcp794xx_read_alarm(struct device *dev, struct rtc_wkalrm *t)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700831{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100832 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700833 u8 *regs = ds1307->regs;
834 int ret;
835
836 if (!test_bit(HAS_ALARM, &ds1307->flags))
837 return -EINVAL;
838
839 /* Read control and alarm 0 registers. */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100840 ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs, 10);
841 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700842 return ret;
843
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800844 t->enabled = !!(regs[0] & MCP794XX_BIT_ALM0_EN);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700845
846 /* Report alarm 0 time assuming 24-hour and day-of-month modes. */
847 t->time.tm_sec = bcd2bin(ds1307->regs[3] & 0x7f);
848 t->time.tm_min = bcd2bin(ds1307->regs[4] & 0x7f);
849 t->time.tm_hour = bcd2bin(ds1307->regs[5] & 0x3f);
850 t->time.tm_wday = bcd2bin(ds1307->regs[6] & 0x7) - 1;
851 t->time.tm_mday = bcd2bin(ds1307->regs[7] & 0x3f);
852 t->time.tm_mon = bcd2bin(ds1307->regs[8] & 0x1f) - 1;
853 t->time.tm_year = -1;
854 t->time.tm_yday = -1;
855 t->time.tm_isdst = -1;
856
857 dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
858 "enabled=%d polarity=%d irq=%d match=%d\n", __func__,
859 t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
860 t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled,
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800861 !!(ds1307->regs[6] & MCP794XX_BIT_ALMX_POL),
862 !!(ds1307->regs[6] & MCP794XX_BIT_ALMX_IF),
863 (ds1307->regs[6] & MCP794XX_MSK_ALMX_MATCH) >> 4);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700864
865 return 0;
866}
867
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800868static int mcp794xx_set_alarm(struct device *dev, struct rtc_wkalrm *t)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700869{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100870 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700871 unsigned char *regs = ds1307->regs;
872 int ret;
873
874 if (!test_bit(HAS_ALARM, &ds1307->flags))
875 return -EINVAL;
876
877 dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
878 "enabled=%d pending=%d\n", __func__,
879 t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
880 t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
881 t->enabled, t->pending);
882
883 /* Read control and alarm 0 registers. */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100884 ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs, 10);
885 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700886 return ret;
887
888 /* Set alarm 0, using 24-hour and day-of-month modes. */
889 regs[3] = bin2bcd(t->time.tm_sec);
890 regs[4] = bin2bcd(t->time.tm_min);
891 regs[5] = bin2bcd(t->time.tm_hour);
Tero Kristo62c8c202015-10-23 09:29:57 +0300892 regs[6] = bin2bcd(t->time.tm_wday + 1);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700893 regs[7] = bin2bcd(t->time.tm_mday);
Tero Kristo62c8c202015-10-23 09:29:57 +0300894 regs[8] = bin2bcd(t->time.tm_mon + 1);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700895
896 /* Clear the alarm 0 interrupt flag. */
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800897 regs[6] &= ~MCP794XX_BIT_ALMX_IF;
Simon Guinot1d1945d2014-04-03 14:49:55 -0700898 /* Set alarm match: second, minute, hour, day, date, month. */
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800899 regs[6] |= MCP794XX_MSK_ALMX_MATCH;
Nishanth Menone3edd672015-04-20 19:51:34 -0500900 /* Disable interrupt. We will not enable until completely programmed */
901 regs[0] &= ~MCP794XX_BIT_ALM0_EN;
Simon Guinot1d1945d2014-04-03 14:49:55 -0700902
Heiner Kallweit11e58902017-03-10 18:52:34 +0100903 ret = regmap_bulk_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs, 10);
904 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700905 return ret;
906
Nishanth Menone3edd672015-04-20 19:51:34 -0500907 if (!t->enabled)
908 return 0;
909 regs[0] |= MCP794XX_BIT_ALM0_EN;
Heiner Kallweit11e58902017-03-10 18:52:34 +0100910 return regmap_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs[0]);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700911}
912
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800913static int mcp794xx_alarm_irq_enable(struct device *dev, unsigned int enabled)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700914{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100915 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700916
917 if (!test_bit(HAS_ALARM, &ds1307->flags))
918 return -EINVAL;
919
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200920 return regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL,
921 MCP794XX_BIT_ALM0_EN,
922 enabled ? MCP794XX_BIT_ALM0_EN : 0);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700923}
924
Simon Guinot1d1945d2014-04-03 14:49:55 -0700925/*----------------------------------------------------------------------*/
926
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200927static int ds1307_nvram_read(void *priv, unsigned int offset, void *val,
928 size_t bytes)
David Brownell682d73f2007-11-14 16:58:32 -0800929{
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200930 struct ds1307 *ds1307 = priv;
Heiner Kallweit969fa072017-07-12 07:49:54 +0200931 const struct chip_desc *chip = &chips[ds1307->type];
David Brownell682d73f2007-11-14 16:58:32 -0800932
Heiner Kallweit969fa072017-07-12 07:49:54 +0200933 return regmap_bulk_read(ds1307->regmap, chip->nvram_offset + offset,
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200934 val, bytes);
David Brownell682d73f2007-11-14 16:58:32 -0800935}
936
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200937static int ds1307_nvram_write(void *priv, unsigned int offset, void *val,
938 size_t bytes)
David Brownell682d73f2007-11-14 16:58:32 -0800939{
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200940 struct ds1307 *ds1307 = priv;
Heiner Kallweit969fa072017-07-12 07:49:54 +0200941 const struct chip_desc *chip = &chips[ds1307->type];
David Brownell682d73f2007-11-14 16:58:32 -0800942
Heiner Kallweit969fa072017-07-12 07:49:54 +0200943 return regmap_bulk_write(ds1307->regmap, chip->nvram_offset + offset,
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200944 val, bytes);
David Brownell682d73f2007-11-14 16:58:32 -0800945}
946
David Brownell682d73f2007-11-14 16:58:32 -0800947/*----------------------------------------------------------------------*/
948
Heiner Kallweit11e58902017-03-10 18:52:34 +0100949static u8 do_trickle_setup_ds1339(struct ds1307 *ds1307,
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700950 uint32_t ohms, bool diode)
951{
952 u8 setup = (diode) ? DS1307_TRICKLE_CHARGER_DIODE :
953 DS1307_TRICKLE_CHARGER_NO_DIODE;
954
955 switch (ohms) {
956 case 250:
957 setup |= DS1307_TRICKLE_CHARGER_250_OHM;
958 break;
959 case 2000:
960 setup |= DS1307_TRICKLE_CHARGER_2K_OHM;
961 break;
962 case 4000:
963 setup |= DS1307_TRICKLE_CHARGER_4K_OHM;
964 break;
965 default:
Heiner Kallweit11e58902017-03-10 18:52:34 +0100966 dev_warn(ds1307->dev,
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700967 "Unsupported ohm value %u in dt\n", ohms);
968 return 0;
969 }
970 return setup;
971}
972
Heiner Kallweitd8490fd2017-07-12 07:49:28 +0200973static u8 ds1307_trickle_init(struct ds1307 *ds1307,
Heiner Kallweit7624df42017-07-12 07:49:33 +0200974 const struct chip_desc *chip)
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700975{
Heiner Kallweitd8490fd2017-07-12 07:49:28 +0200976 uint32_t ohms;
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700977 bool diode = true;
978
979 if (!chip->do_trickle_setup)
Heiner Kallweitd8490fd2017-07-12 07:49:28 +0200980 return 0;
981
Heiner Kallweit11e58902017-03-10 18:52:34 +0100982 if (device_property_read_u32(ds1307->dev, "trickle-resistor-ohms",
983 &ohms))
Heiner Kallweitd8490fd2017-07-12 07:49:28 +0200984 return 0;
985
Heiner Kallweit11e58902017-03-10 18:52:34 +0100986 if (device_property_read_bool(ds1307->dev, "trickle-diode-disable"))
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700987 diode = false;
Heiner Kallweitd8490fd2017-07-12 07:49:28 +0200988
989 return chip->do_trickle_setup(ds1307, ohms, diode);
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700990}
991
Akinobu Mita445c0202016-01-25 00:22:16 +0900992/*----------------------------------------------------------------------*/
993
994#ifdef CONFIG_RTC_DRV_DS1307_HWMON
995
996/*
997 * Temperature sensor support for ds3231 devices.
998 */
999
1000#define DS3231_REG_TEMPERATURE 0x11
1001
1002/*
1003 * A user-initiated temperature conversion is not started by this function,
1004 * so the temperature is updated once every 64 seconds.
1005 */
Zhuang Yuyao9a3dce62016-04-18 09:21:42 +09001006static int ds3231_hwmon_read_temp(struct device *dev, s32 *mC)
Akinobu Mita445c0202016-01-25 00:22:16 +09001007{
1008 struct ds1307 *ds1307 = dev_get_drvdata(dev);
1009 u8 temp_buf[2];
1010 s16 temp;
1011 int ret;
1012
Heiner Kallweit11e58902017-03-10 18:52:34 +01001013 ret = regmap_bulk_read(ds1307->regmap, DS3231_REG_TEMPERATURE,
1014 temp_buf, sizeof(temp_buf));
1015 if (ret)
Akinobu Mita445c0202016-01-25 00:22:16 +09001016 return ret;
Akinobu Mita445c0202016-01-25 00:22:16 +09001017 /*
1018 * Temperature is represented as a 10-bit code with a resolution of
1019 * 0.25 degree celsius and encoded in two's complement format.
1020 */
1021 temp = (temp_buf[0] << 8) | temp_buf[1];
1022 temp >>= 6;
1023 *mC = temp * 250;
1024
1025 return 0;
1026}
1027
1028static ssize_t ds3231_hwmon_show_temp(struct device *dev,
1029 struct device_attribute *attr, char *buf)
1030{
1031 int ret;
Zhuang Yuyao9a3dce62016-04-18 09:21:42 +09001032 s32 temp;
Akinobu Mita445c0202016-01-25 00:22:16 +09001033
1034 ret = ds3231_hwmon_read_temp(dev, &temp);
1035 if (ret)
1036 return ret;
1037
1038 return sprintf(buf, "%d\n", temp);
1039}
1040static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, ds3231_hwmon_show_temp,
1041 NULL, 0);
1042
1043static struct attribute *ds3231_hwmon_attrs[] = {
1044 &sensor_dev_attr_temp1_input.dev_attr.attr,
1045 NULL,
1046};
1047ATTRIBUTE_GROUPS(ds3231_hwmon);
1048
1049static void ds1307_hwmon_register(struct ds1307 *ds1307)
1050{
1051 struct device *dev;
1052
1053 if (ds1307->type != ds_3231)
1054 return;
1055
Heiner Kallweit11e58902017-03-10 18:52:34 +01001056 dev = devm_hwmon_device_register_with_groups(ds1307->dev, ds1307->name,
Akinobu Mita445c0202016-01-25 00:22:16 +09001057 ds1307, ds3231_hwmon_groups);
1058 if (IS_ERR(dev)) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001059 dev_warn(ds1307->dev, "unable to register hwmon device %ld\n",
1060 PTR_ERR(dev));
Akinobu Mita445c0202016-01-25 00:22:16 +09001061 }
1062}
1063
1064#else
1065
1066static void ds1307_hwmon_register(struct ds1307 *ds1307)
1067{
1068}
1069
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001070#endif /* CONFIG_RTC_DRV_DS1307_HWMON */
1071
1072/*----------------------------------------------------------------------*/
1073
1074/*
1075 * Square-wave output support for DS3231
1076 * Datasheet: https://datasheets.maximintegrated.com/en/ds/DS3231.pdf
1077 */
1078#ifdef CONFIG_COMMON_CLK
1079
1080enum {
1081 DS3231_CLK_SQW = 0,
1082 DS3231_CLK_32KHZ,
1083};
1084
1085#define clk_sqw_to_ds1307(clk) \
1086 container_of(clk, struct ds1307, clks[DS3231_CLK_SQW])
1087#define clk_32khz_to_ds1307(clk) \
1088 container_of(clk, struct ds1307, clks[DS3231_CLK_32KHZ])
1089
1090static int ds3231_clk_sqw_rates[] = {
1091 1,
1092 1024,
1093 4096,
1094 8192,
1095};
1096
1097static int ds1337_write_control(struct ds1307 *ds1307, u8 mask, u8 value)
1098{
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001099 struct mutex *lock = &ds1307->rtc->ops_lock;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001100 int ret;
1101
1102 mutex_lock(lock);
Heiner Kallweit078f3f62017-06-05 17:57:29 +02001103 ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
1104 mask, value);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001105 mutex_unlock(lock);
1106
1107 return ret;
1108}
1109
1110static unsigned long ds3231_clk_sqw_recalc_rate(struct clk_hw *hw,
1111 unsigned long parent_rate)
1112{
1113 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001114 int control, ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001115 int rate_sel = 0;
1116
Heiner Kallweit11e58902017-03-10 18:52:34 +01001117 ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control);
1118 if (ret)
1119 return ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001120 if (control & DS1337_BIT_RS1)
1121 rate_sel += 1;
1122 if (control & DS1337_BIT_RS2)
1123 rate_sel += 2;
1124
1125 return ds3231_clk_sqw_rates[rate_sel];
1126}
1127
1128static long ds3231_clk_sqw_round_rate(struct clk_hw *hw, unsigned long rate,
1129 unsigned long *prate)
1130{
1131 int i;
1132
1133 for (i = ARRAY_SIZE(ds3231_clk_sqw_rates) - 1; i >= 0; i--) {
1134 if (ds3231_clk_sqw_rates[i] <= rate)
1135 return ds3231_clk_sqw_rates[i];
1136 }
1137
1138 return 0;
1139}
1140
1141static int ds3231_clk_sqw_set_rate(struct clk_hw *hw, unsigned long rate,
1142 unsigned long parent_rate)
1143{
1144 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
1145 int control = 0;
1146 int rate_sel;
1147
1148 for (rate_sel = 0; rate_sel < ARRAY_SIZE(ds3231_clk_sqw_rates);
1149 rate_sel++) {
1150 if (ds3231_clk_sqw_rates[rate_sel] == rate)
1151 break;
1152 }
1153
1154 if (rate_sel == ARRAY_SIZE(ds3231_clk_sqw_rates))
1155 return -EINVAL;
1156
1157 if (rate_sel & 1)
1158 control |= DS1337_BIT_RS1;
1159 if (rate_sel & 2)
1160 control |= DS1337_BIT_RS2;
1161
1162 return ds1337_write_control(ds1307, DS1337_BIT_RS1 | DS1337_BIT_RS2,
1163 control);
1164}
1165
1166static int ds3231_clk_sqw_prepare(struct clk_hw *hw)
1167{
1168 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
1169
1170 return ds1337_write_control(ds1307, DS1337_BIT_INTCN, 0);
1171}
1172
1173static void ds3231_clk_sqw_unprepare(struct clk_hw *hw)
1174{
1175 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
1176
1177 ds1337_write_control(ds1307, DS1337_BIT_INTCN, DS1337_BIT_INTCN);
1178}
1179
1180static int ds3231_clk_sqw_is_prepared(struct clk_hw *hw)
1181{
1182 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001183 int control, ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001184
Heiner Kallweit11e58902017-03-10 18:52:34 +01001185 ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control);
1186 if (ret)
1187 return ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001188
1189 return !(control & DS1337_BIT_INTCN);
1190}
1191
1192static const struct clk_ops ds3231_clk_sqw_ops = {
1193 .prepare = ds3231_clk_sqw_prepare,
1194 .unprepare = ds3231_clk_sqw_unprepare,
1195 .is_prepared = ds3231_clk_sqw_is_prepared,
1196 .recalc_rate = ds3231_clk_sqw_recalc_rate,
1197 .round_rate = ds3231_clk_sqw_round_rate,
1198 .set_rate = ds3231_clk_sqw_set_rate,
1199};
1200
1201static unsigned long ds3231_clk_32khz_recalc_rate(struct clk_hw *hw,
1202 unsigned long parent_rate)
1203{
1204 return 32768;
1205}
1206
1207static int ds3231_clk_32khz_control(struct ds1307 *ds1307, bool enable)
1208{
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001209 struct mutex *lock = &ds1307->rtc->ops_lock;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001210 int ret;
1211
1212 mutex_lock(lock);
Heiner Kallweit078f3f62017-06-05 17:57:29 +02001213 ret = regmap_update_bits(ds1307->regmap, DS1337_REG_STATUS,
1214 DS3231_BIT_EN32KHZ,
1215 enable ? DS3231_BIT_EN32KHZ : 0);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001216 mutex_unlock(lock);
1217
1218 return ret;
1219}
1220
1221static int ds3231_clk_32khz_prepare(struct clk_hw *hw)
1222{
1223 struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
1224
1225 return ds3231_clk_32khz_control(ds1307, true);
1226}
1227
1228static void ds3231_clk_32khz_unprepare(struct clk_hw *hw)
1229{
1230 struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
1231
1232 ds3231_clk_32khz_control(ds1307, false);
1233}
1234
1235static int ds3231_clk_32khz_is_prepared(struct clk_hw *hw)
1236{
1237 struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001238 int status, ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001239
Heiner Kallweit11e58902017-03-10 18:52:34 +01001240 ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &status);
1241 if (ret)
1242 return ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001243
1244 return !!(status & DS3231_BIT_EN32KHZ);
1245}
1246
1247static const struct clk_ops ds3231_clk_32khz_ops = {
1248 .prepare = ds3231_clk_32khz_prepare,
1249 .unprepare = ds3231_clk_32khz_unprepare,
1250 .is_prepared = ds3231_clk_32khz_is_prepared,
1251 .recalc_rate = ds3231_clk_32khz_recalc_rate,
1252};
1253
1254static struct clk_init_data ds3231_clks_init[] = {
1255 [DS3231_CLK_SQW] = {
1256 .name = "ds3231_clk_sqw",
1257 .ops = &ds3231_clk_sqw_ops,
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001258 },
1259 [DS3231_CLK_32KHZ] = {
1260 .name = "ds3231_clk_32khz",
1261 .ops = &ds3231_clk_32khz_ops,
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001262 },
1263};
1264
1265static int ds3231_clks_register(struct ds1307 *ds1307)
1266{
Heiner Kallweit11e58902017-03-10 18:52:34 +01001267 struct device_node *node = ds1307->dev->of_node;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001268 struct clk_onecell_data *onecell;
1269 int i;
1270
Heiner Kallweit11e58902017-03-10 18:52:34 +01001271 onecell = devm_kzalloc(ds1307->dev, sizeof(*onecell), GFP_KERNEL);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001272 if (!onecell)
1273 return -ENOMEM;
1274
1275 onecell->clk_num = ARRAY_SIZE(ds3231_clks_init);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001276 onecell->clks = devm_kcalloc(ds1307->dev, onecell->clk_num,
1277 sizeof(onecell->clks[0]), GFP_KERNEL);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001278 if (!onecell->clks)
1279 return -ENOMEM;
1280
1281 for (i = 0; i < ARRAY_SIZE(ds3231_clks_init); i++) {
1282 struct clk_init_data init = ds3231_clks_init[i];
1283
1284 /*
1285 * Interrupt signal due to alarm conditions and square-wave
1286 * output share same pin, so don't initialize both.
1287 */
1288 if (i == DS3231_CLK_SQW && test_bit(HAS_ALARM, &ds1307->flags))
1289 continue;
1290
1291 /* optional override of the clockname */
1292 of_property_read_string_index(node, "clock-output-names", i,
1293 &init.name);
1294 ds1307->clks[i].init = &init;
1295
Heiner Kallweit11e58902017-03-10 18:52:34 +01001296 onecell->clks[i] = devm_clk_register(ds1307->dev,
1297 &ds1307->clks[i]);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001298 if (IS_ERR(onecell->clks[i]))
1299 return PTR_ERR(onecell->clks[i]);
1300 }
1301
1302 if (!node)
1303 return 0;
1304
1305 of_clk_add_provider(node, of_clk_src_onecell_get, onecell);
1306
1307 return 0;
1308}
1309
1310static void ds1307_clks_register(struct ds1307 *ds1307)
1311{
1312 int ret;
1313
1314 if (ds1307->type != ds_3231)
1315 return;
1316
1317 ret = ds3231_clks_register(ds1307);
1318 if (ret) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001319 dev_warn(ds1307->dev, "unable to register clock device %d\n",
1320 ret);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001321 }
1322}
1323
1324#else
1325
1326static void ds1307_clks_register(struct ds1307 *ds1307)
1327{
1328}
1329
1330#endif /* CONFIG_COMMON_CLK */
Akinobu Mita445c0202016-01-25 00:22:16 +09001331
Heiner Kallweit11e58902017-03-10 18:52:34 +01001332static const struct regmap_config regmap_config = {
1333 .reg_bits = 8,
1334 .val_bits = 8,
1335 .max_register = 0x12,
1336};
1337
Greg Kroah-Hartman5a167f42012-12-21 13:09:38 -08001338static int ds1307_probe(struct i2c_client *client,
1339 const struct i2c_device_id *id)
David Brownell1abb0dc2006-06-25 05:48:17 -07001340{
1341 struct ds1307 *ds1307;
1342 int err = -ENODEV;
Keerthye29385f2016-06-01 16:19:07 +05301343 int tmp, wday;
Heiner Kallweit7624df42017-07-12 07:49:33 +02001344 const struct chip_desc *chip;
Heiner Kallweit82e2d432017-07-12 07:49:37 +02001345 bool want_irq;
Michael Lange8bc2a402016-01-21 18:10:16 +01001346 bool ds1307_can_wakeup_device = false;
BARRE Sebastienfed40b72009-01-07 18:07:13 -08001347 unsigned char *buf;
Jingoo Han01ce8932013-11-12 15:10:41 -08001348 struct ds1307_platform_data *pdata = dev_get_platdata(&client->dev);
Keerthye29385f2016-06-01 16:19:07 +05301349 struct rtc_time tm;
1350 unsigned long timestamp;
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001351 u8 trickle_charger_setup = 0;
Keerthye29385f2016-06-01 16:19:07 +05301352
Jingoo Hanedca66d2013-07-03 15:07:05 -07001353 ds1307 = devm_kzalloc(&client->dev, sizeof(struct ds1307), GFP_KERNEL);
David Anders40ce9722012-03-23 15:02:37 -07001354 if (!ds1307)
David Brownellc065f352007-07-17 04:05:10 -07001355 return -ENOMEM;
David Brownell045e0e82007-07-17 04:04:55 -07001356
Heiner Kallweit11e58902017-03-10 18:52:34 +01001357 dev_set_drvdata(&client->dev, ds1307);
1358 ds1307->dev = &client->dev;
1359 ds1307->name = client->name;
Joakim Tjernlund33df2ee2009-06-17 16:26:08 -07001360
Heiner Kallweit11e58902017-03-10 18:52:34 +01001361 ds1307->regmap = devm_regmap_init_i2c(client, &regmap_config);
1362 if (IS_ERR(ds1307->regmap)) {
1363 dev_err(ds1307->dev, "regmap allocation failed\n");
1364 return PTR_ERR(ds1307->regmap);
1365 }
1366
1367 i2c_set_clientdata(client, ds1307);
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -03001368
1369 if (client->dev.of_node) {
1370 ds1307->type = (enum ds_type)
1371 of_device_get_match_data(&client->dev);
1372 chip = &chips[ds1307->type];
1373 } else if (id) {
Tin Huynh9c19b892016-11-30 09:57:31 +07001374 chip = &chips[id->driver_data];
1375 ds1307->type = id->driver_data;
1376 } else {
1377 const struct acpi_device_id *acpi_id;
Joakim Tjernlund33df2ee2009-06-17 16:26:08 -07001378
Tin Huynh9c19b892016-11-30 09:57:31 +07001379 acpi_id = acpi_match_device(ACPI_PTR(ds1307_acpi_ids),
Heiner Kallweit11e58902017-03-10 18:52:34 +01001380 ds1307->dev);
Tin Huynh9c19b892016-11-30 09:57:31 +07001381 if (!acpi_id)
1382 return -ENODEV;
1383 chip = &chips[acpi_id->driver_data];
1384 ds1307->type = acpi_id->driver_data;
1385 }
1386
Heiner Kallweit82e2d432017-07-12 07:49:37 +02001387 want_irq = client->irq > 0 && chip->alarm;
1388
Tin Huynh9c19b892016-11-30 09:57:31 +07001389 if (!pdata)
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001390 trickle_charger_setup = ds1307_trickle_init(ds1307, chip);
Tin Huynh9c19b892016-11-30 09:57:31 +07001391 else if (pdata->trickle_charger_setup)
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001392 trickle_charger_setup = pdata->trickle_charger_setup;
Matti Vaittinen33b04b72014-10-13 15:52:48 -07001393
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001394 if (trickle_charger_setup && chip->trickle_charger_reg) {
1395 trickle_charger_setup |= DS13XX_TRICKLE_CHARGER_MAGIC;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001396 dev_dbg(ds1307->dev,
1397 "writing trickle charger info 0x%x to 0x%x\n",
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001398 trickle_charger_setup, chip->trickle_charger_reg);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001399 regmap_write(ds1307->regmap, chip->trickle_charger_reg,
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001400 trickle_charger_setup);
Matti Vaittinen33b04b72014-10-13 15:52:48 -07001401 }
Wolfram Sangeb86c302012-05-29 15:07:38 -07001402
BARRE Sebastienfed40b72009-01-07 18:07:13 -08001403 buf = ds1307->regs;
David Brownell045e0e82007-07-17 04:04:55 -07001404
Michael Lange8bc2a402016-01-21 18:10:16 +01001405#ifdef CONFIG_OF
1406/*
1407 * For devices with no IRQ directly connected to the SoC, the RTC chip
1408 * can be forced as a wakeup source by stating that explicitly in
1409 * the device's .dts file using the "wakeup-source" boolean property.
1410 * If the "wakeup-source" property is set, don't request an IRQ.
1411 * This will guarantee the 'wakealarm' sysfs entry is available on the device,
1412 * if supported by the RTC.
1413 */
Heiner Kallweit82e2d432017-07-12 07:49:37 +02001414 if (chip->alarm && of_property_read_bool(client->dev.of_node,
1415 "wakeup-source"))
Michael Lange8bc2a402016-01-21 18:10:16 +01001416 ds1307_can_wakeup_device = true;
Michael Lange8bc2a402016-01-21 18:10:16 +01001417#endif
1418
David Brownell045e0e82007-07-17 04:04:55 -07001419 switch (ds1307->type) {
1420 case ds_1337:
1421 case ds_1339:
Nikita Yushchenko0759c882017-08-24 09:32:11 +03001422 case ds_1341:
Wolfram Sang97f902b2009-06-17 16:26:10 -07001423 case ds_3231:
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001424 /* get registers that the "rtc" read below won't read... */
Heiner Kallweit11e58902017-03-10 18:52:34 +01001425 err = regmap_bulk_read(ds1307->regmap, DS1337_REG_CONTROL,
1426 buf, 2);
1427 if (err) {
1428 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001429 goto exit;
David Brownell1abb0dc2006-06-25 05:48:17 -07001430 }
1431
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001432 /* oscillator off? turn it on, so clock can tick. */
1433 if (ds1307->regs[0] & DS1337_BIT_nEOSC)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001434 ds1307->regs[0] &= ~DS1337_BIT_nEOSC;
1435
David Anders40ce9722012-03-23 15:02:37 -07001436 /*
Michael Lange8bc2a402016-01-21 18:10:16 +01001437 * Using IRQ or defined as wakeup-source?
1438 * Disable the square wave and both alarms.
Wolfram Sang97f902b2009-06-17 16:26:10 -07001439 * For some variants, be sure alarms can trigger when we're
1440 * running on Vbackup (BBSQI/BBSQW)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001441 */
Heiner Kallweit82e2d432017-07-12 07:49:37 +02001442 if (want_irq || ds1307_can_wakeup_device) {
Heiner Kallweit0b6ee802017-07-12 07:49:22 +02001443 ds1307->regs[0] |= DS1337_BIT_INTCN | chip->bbsqi_bit;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001444 ds1307->regs[0] &= ~(DS1337_BIT_A2IE | DS1337_BIT_A1IE);
1445 }
1446
Heiner Kallweit11e58902017-03-10 18:52:34 +01001447 regmap_write(ds1307->regmap, DS1337_REG_CONTROL,
1448 ds1307->regs[0]);
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001449
1450 /* oscillator fault? clear flag, and warn */
1451 if (ds1307->regs[1] & DS1337_BIT_OSF) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001452 regmap_write(ds1307->regmap, DS1337_REG_STATUS,
1453 ds1307->regs[1] & ~DS1337_BIT_OSF);
1454 dev_warn(ds1307->dev, "SET TIME!\n");
David Brownell1abb0dc2006-06-25 05:48:17 -07001455 }
David Brownell045e0e82007-07-17 04:04:55 -07001456 break;
Matthias Fuchsa2166852009-03-31 15:24:58 -07001457
1458 case rx_8025:
Heiner Kallweit11e58902017-03-10 18:52:34 +01001459 err = regmap_bulk_read(ds1307->regmap,
1460 RX8025_REG_CTRL1 << 4 | 0x08, buf, 2);
1461 if (err) {
1462 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001463 goto exit;
Matthias Fuchsa2166852009-03-31 15:24:58 -07001464 }
1465
1466 /* oscillator off? turn it on, so clock can tick. */
1467 if (!(ds1307->regs[1] & RX8025_BIT_XST)) {
1468 ds1307->regs[1] |= RX8025_BIT_XST;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001469 regmap_write(ds1307->regmap,
1470 RX8025_REG_CTRL2 << 4 | 0x08,
1471 ds1307->regs[1]);
1472 dev_warn(ds1307->dev,
Matthias Fuchsa2166852009-03-31 15:24:58 -07001473 "oscillator stop detected - SET TIME!\n");
1474 }
1475
1476 if (ds1307->regs[1] & RX8025_BIT_PON) {
1477 ds1307->regs[1] &= ~RX8025_BIT_PON;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001478 regmap_write(ds1307->regmap,
1479 RX8025_REG_CTRL2 << 4 | 0x08,
1480 ds1307->regs[1]);
1481 dev_warn(ds1307->dev, "power-on detected\n");
Matthias Fuchsa2166852009-03-31 15:24:58 -07001482 }
1483
1484 if (ds1307->regs[1] & RX8025_BIT_VDET) {
1485 ds1307->regs[1] &= ~RX8025_BIT_VDET;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001486 regmap_write(ds1307->regmap,
1487 RX8025_REG_CTRL2 << 4 | 0x08,
1488 ds1307->regs[1]);
1489 dev_warn(ds1307->dev, "voltage drop detected\n");
Matthias Fuchsa2166852009-03-31 15:24:58 -07001490 }
1491
1492 /* make sure we are running in 24hour mode */
1493 if (!(ds1307->regs[0] & RX8025_BIT_2412)) {
1494 u8 hour;
1495
1496 /* switch to 24 hour mode */
Heiner Kallweit11e58902017-03-10 18:52:34 +01001497 regmap_write(ds1307->regmap,
1498 RX8025_REG_CTRL1 << 4 | 0x08,
1499 ds1307->regs[0] | RX8025_BIT_2412);
Matthias Fuchsa2166852009-03-31 15:24:58 -07001500
Heiner Kallweit11e58902017-03-10 18:52:34 +01001501 err = regmap_bulk_read(ds1307->regmap,
1502 RX8025_REG_CTRL1 << 4 | 0x08,
1503 buf, 2);
1504 if (err) {
1505 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001506 goto exit;
Matthias Fuchsa2166852009-03-31 15:24:58 -07001507 }
1508
1509 /* correct hour */
1510 hour = bcd2bin(ds1307->regs[DS1307_REG_HOUR]);
1511 if (hour == 12)
1512 hour = 0;
1513 if (ds1307->regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
1514 hour += 12;
1515
Heiner Kallweit11e58902017-03-10 18:52:34 +01001516 regmap_write(ds1307->regmap,
1517 DS1307_REG_HOUR << 4 | 0x08, hour);
Matthias Fuchsa2166852009-03-31 15:24:58 -07001518 }
1519 break;
David Brownell045e0e82007-07-17 04:04:55 -07001520 default:
1521 break;
1522 }
David Brownell1abb0dc2006-06-25 05:48:17 -07001523
1524read_rtc:
1525 /* read RTC registers */
Heiner Kallweite5531702017-07-12 07:49:47 +02001526 err = regmap_bulk_read(ds1307->regmap, chip->offset, buf, 8);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001527 if (err) {
1528 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001529 goto exit;
David Brownell1abb0dc2006-06-25 05:48:17 -07001530 }
1531
David Anders40ce9722012-03-23 15:02:37 -07001532 /*
1533 * minimal sanity checking; some chips (like DS1340) don't
David Brownell1abb0dc2006-06-25 05:48:17 -07001534 * specify the extra bits as must-be-zero, but there are
1535 * still a few values that are clearly out-of-range.
1536 */
1537 tmp = ds1307->regs[DS1307_REG_SECS];
David Brownell045e0e82007-07-17 04:04:55 -07001538 switch (ds1307->type) {
1539 case ds_1307:
Stefan Agner8566f702017-03-23 16:54:57 -07001540 case m41t0:
David Brownell045e0e82007-07-17 04:04:55 -07001541 case m41t00:
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001542 /* clock halted? turn it on, so clock can tick. */
David Brownell045e0e82007-07-17 04:04:55 -07001543 if (tmp & DS1307_BIT_CH) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001544 regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
1545 dev_warn(ds1307->dev, "SET TIME!\n");
David Brownell045e0e82007-07-17 04:04:55 -07001546 goto read_rtc;
David Brownell1abb0dc2006-06-25 05:48:17 -07001547 }
David Brownell045e0e82007-07-17 04:04:55 -07001548 break;
Sean Nyekjaer300a7732017-06-08 12:36:54 +02001549 case ds_1308:
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001550 case ds_1338:
1551 /* clock halted? turn it on, so clock can tick. */
David Brownell045e0e82007-07-17 04:04:55 -07001552 if (tmp & DS1307_BIT_CH)
Heiner Kallweit11e58902017-03-10 18:52:34 +01001553 regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001554
1555 /* oscillator fault? clear flag, and warn */
1556 if (ds1307->regs[DS1307_REG_CONTROL] & DS1338_BIT_OSF) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001557 regmap_write(ds1307->regmap, DS1307_REG_CONTROL,
1558 ds1307->regs[DS1307_REG_CONTROL] &
1559 ~DS1338_BIT_OSF);
1560 dev_warn(ds1307->dev, "SET TIME!\n");
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001561 goto read_rtc;
1562 }
David Brownell045e0e82007-07-17 04:04:55 -07001563 break;
frederic Rodofcd8db02008-02-06 01:38:55 -08001564 case ds_1340:
1565 /* clock halted? turn it on, so clock can tick. */
1566 if (tmp & DS1340_BIT_nEOSC)
Heiner Kallweit11e58902017-03-10 18:52:34 +01001567 regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
frederic Rodofcd8db02008-02-06 01:38:55 -08001568
Heiner Kallweit11e58902017-03-10 18:52:34 +01001569 err = regmap_read(ds1307->regmap, DS1340_REG_FLAG, &tmp);
1570 if (err) {
1571 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001572 goto exit;
frederic Rodofcd8db02008-02-06 01:38:55 -08001573 }
1574
1575 /* oscillator fault? clear flag, and warn */
1576 if (tmp & DS1340_BIT_OSF) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001577 regmap_write(ds1307->regmap, DS1340_REG_FLAG, 0);
1578 dev_warn(ds1307->dev, "SET TIME!\n");
frederic Rodofcd8db02008-02-06 01:38:55 -08001579 }
1580 break;
Tomas Novotnyf4199f82014-12-10 15:53:57 -08001581 case mcp794xx:
David Anders43fcb812011-11-02 13:37:53 -07001582 /* make sure that the backup battery is enabled */
Tomas Novotnyf4199f82014-12-10 15:53:57 -08001583 if (!(ds1307->regs[DS1307_REG_WDAY] & MCP794XX_BIT_VBATEN)) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001584 regmap_write(ds1307->regmap, DS1307_REG_WDAY,
1585 ds1307->regs[DS1307_REG_WDAY] |
1586 MCP794XX_BIT_VBATEN);
David Anders43fcb812011-11-02 13:37:53 -07001587 }
1588
1589 /* clock halted? turn it on, so clock can tick. */
Tomas Novotnyf4199f82014-12-10 15:53:57 -08001590 if (!(tmp & MCP794XX_BIT_ST)) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001591 regmap_write(ds1307->regmap, DS1307_REG_SECS,
1592 MCP794XX_BIT_ST);
1593 dev_warn(ds1307->dev, "SET TIME!\n");
David Anders43fcb812011-11-02 13:37:53 -07001594 goto read_rtc;
1595 }
1596
1597 break;
Wolfram Sang32d322b2012-03-23 15:02:36 -07001598 default:
David Brownell045e0e82007-07-17 04:04:55 -07001599 break;
David Brownell1abb0dc2006-06-25 05:48:17 -07001600 }
David Brownell045e0e82007-07-17 04:04:55 -07001601
David Brownell1abb0dc2006-06-25 05:48:17 -07001602 tmp = ds1307->regs[DS1307_REG_HOUR];
David Brownellc065f352007-07-17 04:05:10 -07001603 switch (ds1307->type) {
1604 case ds_1340:
Stefan Agner8566f702017-03-23 16:54:57 -07001605 case m41t0:
David Brownellc065f352007-07-17 04:05:10 -07001606 case m41t00:
David Anders40ce9722012-03-23 15:02:37 -07001607 /*
1608 * NOTE: ignores century bits; fix before deploying
David Brownellc065f352007-07-17 04:05:10 -07001609 * systems that will run through year 2100.
1610 */
1611 break;
Matthias Fuchsa2166852009-03-31 15:24:58 -07001612 case rx_8025:
1613 break;
David Brownellc065f352007-07-17 04:05:10 -07001614 default:
1615 if (!(tmp & DS1307_BIT_12HR))
1616 break;
1617
David Anders40ce9722012-03-23 15:02:37 -07001618 /*
1619 * Be sure we're in 24 hour mode. Multi-master systems
David Brownellc065f352007-07-17 04:05:10 -07001620 * take note...
1621 */
Adrian Bunkfe20ba72008-10-18 20:28:41 -07001622 tmp = bcd2bin(tmp & 0x1f);
David Brownellc065f352007-07-17 04:05:10 -07001623 if (tmp == 12)
1624 tmp = 0;
1625 if (ds1307->regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
1626 tmp += 12;
Heiner Kallweite5531702017-07-12 07:49:47 +02001627 regmap_write(ds1307->regmap, chip->offset + DS1307_REG_HOUR,
Heiner Kallweit11e58902017-03-10 18:52:34 +01001628 bin2bcd(tmp));
David Brownell1abb0dc2006-06-25 05:48:17 -07001629 }
1630
Keerthye29385f2016-06-01 16:19:07 +05301631 /*
1632 * Some IPs have weekday reset value = 0x1 which might not correct
1633 * hence compute the wday using the current date/month/year values
1634 */
Heiner Kallweit11e58902017-03-10 18:52:34 +01001635 ds1307_get_time(ds1307->dev, &tm);
Keerthye29385f2016-06-01 16:19:07 +05301636 wday = tm.tm_wday;
1637 timestamp = rtc_tm_to_time64(&tm);
1638 rtc_time64_to_tm(timestamp, &tm);
1639
1640 /*
1641 * Check if reset wday is different from the computed wday
1642 * If different then set the wday which we computed using
1643 * timestamp
1644 */
Heiner Kallweit078f3f62017-06-05 17:57:29 +02001645 if (wday != tm.tm_wday)
1646 regmap_update_bits(ds1307->regmap, MCP794XX_REG_WEEKDAY,
1647 MCP794XX_REG_WEEKDAY_WDAY_MASK,
1648 tm.tm_wday + 1);
Keerthye29385f2016-06-01 16:19:07 +05301649
Heiner Kallweit82e2d432017-07-12 07:49:37 +02001650 if (want_irq || ds1307_can_wakeup_device) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001651 device_set_wakeup_capable(ds1307->dev, true);
Simon Guinot3abb1ad2015-11-26 15:37:13 +01001652 set_bit(HAS_ALARM, &ds1307->flags);
1653 }
Alexandre Belloni69b119a2017-07-06 11:42:06 +02001654
1655 ds1307->rtc = devm_rtc_allocate_device(ds1307->dev);
David Brownell1abb0dc2006-06-25 05:48:17 -07001656 if (IS_ERR(ds1307->rtc)) {
Alessandro Zummo4071ea22014-04-03 14:49:36 -07001657 return PTR_ERR(ds1307->rtc);
David Brownell1abb0dc2006-06-25 05:48:17 -07001658 }
1659
Heiner Kallweit82e2d432017-07-12 07:49:37 +02001660 if (ds1307_can_wakeup_device && !want_irq) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001661 dev_info(ds1307->dev,
1662 "'wakeup-source' is set, request for an IRQ is disabled!\n");
Michael Lange8bc2a402016-01-21 18:10:16 +01001663 /* We cannot support UIE mode if we do not have an IRQ line */
1664 ds1307->rtc->uie_unsupported = 1;
1665 }
1666
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001667 if (want_irq) {
Heiner Kallweit45947122017-07-12 07:49:41 +02001668 err = devm_request_threaded_irq(ds1307->dev, client->irq, NULL,
1669 chip->irq_handler ?: ds1307_irq,
Nishanth Menonc5983192015-06-23 11:15:11 -05001670 IRQF_SHARED | IRQF_ONESHOT,
Alexandre Belloni4b9e2a02017-06-02 14:13:21 +02001671 ds1307->name, ds1307);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001672 if (err) {
Alessandro Zummo4071ea22014-04-03 14:49:36 -07001673 client->irq = 0;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001674 device_set_wakeup_capable(ds1307->dev, false);
Simon Guinot3abb1ad2015-11-26 15:37:13 +01001675 clear_bit(HAS_ALARM, &ds1307->flags);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001676 dev_err(ds1307->dev, "unable to request IRQ!\n");
Simon Guinot3abb1ad2015-11-26 15:37:13 +01001677 } else
Heiner Kallweit11e58902017-03-10 18:52:34 +01001678 dev_dbg(ds1307->dev, "got IRQ %d\n", client->irq);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001679 }
1680
Austin Boyle9eab0a72012-03-23 15:02:38 -07001681 if (chip->nvram_size) {
Alexandre Belloniabc925f2017-07-06 11:42:07 +02001682 ds1307->nvmem_cfg.name = "ds1307_nvram";
1683 ds1307->nvmem_cfg.word_size = 1;
1684 ds1307->nvmem_cfg.stride = 1;
1685 ds1307->nvmem_cfg.size = chip->nvram_size;
1686 ds1307->nvmem_cfg.reg_read = ds1307_nvram_read;
1687 ds1307->nvmem_cfg.reg_write = ds1307_nvram_write;
1688 ds1307->nvmem_cfg.priv = ds1307;
Alessandro Zummo4071ea22014-04-03 14:49:36 -07001689
Alexandre Belloniabc925f2017-07-06 11:42:07 +02001690 ds1307->rtc->nvmem_config = &ds1307->nvmem_cfg;
1691 ds1307->rtc->nvram_old_abi = true;
David Brownell682d73f2007-11-14 16:58:32 -08001692 }
1693
Heiner Kallweit1efb98b2017-07-12 07:49:44 +02001694 ds1307->rtc->ops = chip->rtc_ops ?: &ds13xx_rtc_ops;
Alexandre Belloni69b119a2017-07-06 11:42:06 +02001695 err = rtc_register_device(ds1307->rtc);
1696 if (err)
1697 return err;
1698
Akinobu Mita445c0202016-01-25 00:22:16 +09001699 ds1307_hwmon_register(ds1307);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001700 ds1307_clks_register(ds1307);
Akinobu Mita445c0202016-01-25 00:22:16 +09001701
David Brownell1abb0dc2006-06-25 05:48:17 -07001702 return 0;
1703
Jingoo Hanedca66d2013-07-03 15:07:05 -07001704exit:
David Brownell1abb0dc2006-06-25 05:48:17 -07001705 return err;
1706}
1707
David Brownell1abb0dc2006-06-25 05:48:17 -07001708static struct i2c_driver ds1307_driver = {
1709 .driver = {
David Brownellc065f352007-07-17 04:05:10 -07001710 .name = "rtc-ds1307",
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -03001711 .of_match_table = of_match_ptr(ds1307_of_match),
Tin Huynh9c19b892016-11-30 09:57:31 +07001712 .acpi_match_table = ACPI_PTR(ds1307_acpi_ids),
David Brownell1abb0dc2006-06-25 05:48:17 -07001713 },
David Brownellc065f352007-07-17 04:05:10 -07001714 .probe = ds1307_probe,
Jean Delvare3760f732008-04-29 23:11:40 +02001715 .id_table = ds1307_id,
David Brownell1abb0dc2006-06-25 05:48:17 -07001716};
1717
Axel Lin0abc9202012-03-23 15:02:31 -07001718module_i2c_driver(ds1307_driver);
David Brownell1abb0dc2006-06-25 05:48:17 -07001719
1720MODULE_DESCRIPTION("RTC driver for DS1307 and similar chips");
1721MODULE_LICENSE("GPL");