blob: 791bd8ea475dee34b5f1df6e5d93b8511a0030ac [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002 * Derived from "arch/i386/kernel/process.c"
3 * Copyright (C) 1995 Linus Torvalds
4 *
5 * Updated and modified by Cort Dougan (cort@cs.nmt.edu) and
6 * Paul Mackerras (paulus@cs.anu.edu.au)
7 *
8 * PowerPC version
9 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation; either version
14 * 2 of the License, or (at your option) any later version.
15 */
16
Paul Mackerras14cf11a2005-09-26 16:04:21 +100017#include <linux/errno.h>
18#include <linux/sched.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010019#include <linux/sched/debug.h>
Ingo Molnar29930022017-02-08 18:51:36 +010020#include <linux/sched/task.h>
Ingo Molnar68db0cf2017-02-08 18:51:37 +010021#include <linux/sched/task_stack.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100022#include <linux/kernel.h>
23#include <linux/mm.h>
24#include <linux/smp.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100025#include <linux/stddef.h>
26#include <linux/unistd.h>
27#include <linux/ptrace.h>
28#include <linux/slab.h>
29#include <linux/user.h>
30#include <linux/elf.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100031#include <linux/prctl.h>
32#include <linux/init_task.h>
Paul Gortmaker4b16f8e2011-07-22 18:24:23 -040033#include <linux/export.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100034#include <linux/kallsyms.h>
35#include <linux/mqueue.h>
36#include <linux/hardirq.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100037#include <linux/utsname.h>
Steven Rostedt6794c782009-02-09 21:10:27 -080038#include <linux/ftrace.h>
Martin Schwidefsky79741dd2008-12-31 15:11:38 +010039#include <linux/kernel_stat.h>
Anton Blanchardd8390882009-02-22 01:50:03 +000040#include <linux/personality.h>
41#include <linux/random.h>
K.Prasad5aae8a52010-06-15 11:35:19 +053042#include <linux/hw_breakpoint.h>
Anton Blanchard7b051f62014-10-13 20:27:15 +110043#include <linux/uaccess.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110044#include <linux/elf-randomize.h>
Ram Pai06bb53b2018-01-18 17:50:31 -080045#include <linux/pkeys.h>
Christophe Leroyfb2d9502018-10-06 16:51:14 +000046#include <linux/seq_buf.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100047
48#include <asm/pgtable.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100049#include <asm/io.h>
50#include <asm/processor.h>
51#include <asm/mmu.h>
52#include <asm/prom.h>
Michael Ellerman76032de2005-11-07 13:12:03 +110053#include <asm/machdep.h>
Paul Mackerrasc6622f62006-02-24 10:06:59 +110054#include <asm/time.h>
David Howellsae3a1972012-03-28 18:30:02 +010055#include <asm/runlatch.h>
Arnd Bergmanna7f31842006-03-23 00:00:08 +010056#include <asm/syscalls.h>
David Howellsae3a1972012-03-28 18:30:02 +010057#include <asm/switch_to.h>
Michael Neulingfb096922013-02-13 16:21:37 +000058#include <asm/tm.h>
David Howellsae3a1972012-03-28 18:30:02 +010059#include <asm/debug.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100060#ifdef CONFIG_PPC64
61#include <asm/firmware.h>
Madhavan Srinivasanc2e480b2017-12-20 09:25:42 +053062#include <asm/hw_irq.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100063#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +110064#include <asm/code-patching.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110065#include <asm/exec.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110066#include <asm/livepatch.h>
Kevin Haob92a2262016-07-23 14:42:40 +053067#include <asm/cpu_has_feature.h>
Daniel Axtens0545d542016-09-06 15:32:43 +100068#include <asm/asm-prototypes.h>
Christophe Leroyc9386bf2018-10-09 16:46:25 +110069#include <asm/stacktrace.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110070
Luis Machadod6a61bf2008-07-24 02:10:41 +100071#include <linux/kprobes.h>
72#include <linux/kdebug.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100073
Michael Neuling8b3c34c2013-02-13 16:21:32 +000074/* Transactional Memory debug */
75#ifdef TM_DEBUG_SW
76#define TM_DEBUG(x...) printk(KERN_INFO x)
77#else
78#define TM_DEBUG(x...) do { } while(0)
79#endif
80
Paul Mackerras14cf11a2005-09-26 16:04:21 +100081extern unsigned long _get_SP(void);
82
Paul Mackerrasd31626f2014-01-13 15:56:29 +110083#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Michael Ellerman54820532017-10-12 21:17:18 +110084/*
85 * Are we running in "Suspend disabled" mode? If so we have to block any
86 * sigreturn that would get us into suspended state, and we also warn in some
87 * other paths that we should never reach with suspend disabled.
88 */
89bool tm_suspend_disabled __ro_after_init = false;
90
Anton Blanchardb86fd2b2015-10-29 11:43:58 +110091static void check_if_tm_restore_required(struct task_struct *tsk)
Paul Mackerrasd31626f2014-01-13 15:56:29 +110092{
93 /*
94 * If we are saving the current thread's registers, and the
95 * thread is in a transactional state, set the TIF_RESTORE_TM
96 * bit so that we know to restore the registers before
97 * returning to userspace.
98 */
99 if (tsk == current && tsk->thread.regs &&
100 MSR_TM_ACTIVE(tsk->thread.regs->msr) &&
101 !test_thread_flag(TIF_RESTORE_TM)) {
Anshuman Khandual829023d2015-07-06 16:24:10 +0530102 tsk->thread.ckpt_regs.msr = tsk->thread.regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100103 set_thread_flag(TIF_RESTORE_TM);
104 }
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100105}
Cyril Burdc16b552016-09-23 16:18:08 +1000106
Cyril Bura7771172017-11-02 14:09:03 +1100107static bool tm_active_with_fp(struct task_struct *tsk)
108{
Breno Leitao5c784c82018-08-16 14:21:07 -0300109 return MSR_TM_ACTIVE(tsk->thread.regs->msr) &&
Cyril Bura7771172017-11-02 14:09:03 +1100110 (tsk->thread.ckpt_regs.msr & MSR_FP);
111}
112
113static bool tm_active_with_altivec(struct task_struct *tsk)
114{
Breno Leitao5c784c82018-08-16 14:21:07 -0300115 return MSR_TM_ACTIVE(tsk->thread.regs->msr) &&
Cyril Bura7771172017-11-02 14:09:03 +1100116 (tsk->thread.ckpt_regs.msr & MSR_VEC);
117}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100118#else
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100119static inline void check_if_tm_restore_required(struct task_struct *tsk) { }
Cyril Bura7771172017-11-02 14:09:03 +1100120static inline bool tm_active_with_fp(struct task_struct *tsk) { return false; }
121static inline bool tm_active_with_altivec(struct task_struct *tsk) { return false; }
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100122#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
123
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100124bool strict_msr_control;
125EXPORT_SYMBOL(strict_msr_control);
126
127static int __init enable_strict_msr_control(char *str)
128{
129 strict_msr_control = true;
130 pr_info("Enabling strict facility control\n");
131
132 return 0;
133}
134early_param("ppc_strict_facility_enable", enable_strict_msr_control);
135
Cyril Bur3cee0702016-09-23 16:18:10 +1000136unsigned long msr_check_and_set(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100137{
138 unsigned long oldmsr = mfmsr();
139 unsigned long newmsr;
140
141 newmsr = oldmsr | bits;
142
143#ifdef CONFIG_VSX
144 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
145 newmsr |= MSR_VSX;
146#endif
147
148 if (oldmsr != newmsr)
149 mtmsr_isync(newmsr);
Cyril Bur3cee0702016-09-23 16:18:10 +1000150
151 return newmsr;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100152}
Simon Guod1c72112018-05-23 15:01:44 +0800153EXPORT_SYMBOL_GPL(msr_check_and_set);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100154
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100155void __msr_check_and_clear(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100156{
157 unsigned long oldmsr = mfmsr();
158 unsigned long newmsr;
159
160 newmsr = oldmsr & ~bits;
161
162#ifdef CONFIG_VSX
163 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
164 newmsr &= ~MSR_VSX;
165#endif
166
167 if (oldmsr != newmsr)
168 mtmsr_isync(newmsr);
169}
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100170EXPORT_SYMBOL(__msr_check_and_clear);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100171
Kevin Hao037f0ee2013-07-14 17:02:05 +0800172#ifdef CONFIG_PPC_FPU
Mathieu Malaterre1cdf0392018-02-25 18:22:23 +0100173static void __giveup_fpu(struct task_struct *tsk)
Cyril Bur87924682016-02-29 17:53:49 +1100174{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000175 unsigned long msr;
176
Cyril Bur87924682016-02-29 17:53:49 +1100177 save_fpu(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000178 msr = tsk->thread.regs->msr;
Mark Cave-Aylandfe1ef6b2019-02-08 14:33:19 +0000179 msr &= ~(MSR_FP|MSR_FE0|MSR_FE1);
Cyril Bur87924682016-02-29 17:53:49 +1100180#ifdef CONFIG_VSX
181 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000182 msr &= ~MSR_VSX;
Cyril Bur87924682016-02-29 17:53:49 +1100183#endif
Anton Blanchard8eb98032016-05-29 22:03:50 +1000184 tsk->thread.regs->msr = msr;
Cyril Bur87924682016-02-29 17:53:49 +1100185}
186
Anton Blanchard98da5812015-10-29 11:44:01 +1100187void giveup_fpu(struct task_struct *tsk)
188{
Anton Blanchard98da5812015-10-29 11:44:01 +1100189 check_if_tm_restore_required(tsk);
190
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100191 msr_check_and_set(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100192 __giveup_fpu(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100193 msr_check_and_clear(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100194}
195EXPORT_SYMBOL(giveup_fpu);
196
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000197/*
198 * Make sure the floating-point register state in the
199 * the thread_struct is up to date for task tsk.
200 */
201void flush_fp_to_thread(struct task_struct *tsk)
202{
203 if (tsk->thread.regs) {
204 /*
205 * We need to disable preemption here because if we didn't,
206 * another process could get scheduled after the regs->msr
207 * test but before we have finished saving the FP registers
208 * to the thread_struct. That process could take over the
209 * FPU, and then when we get scheduled again we would store
210 * bogus values for the remaining FP registers.
211 */
212 preempt_disable();
213 if (tsk->thread.regs->msr & MSR_FP) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000214 /*
215 * This should only ever be called for current or
216 * for a stopped child process. Since we save away
Anton Blanchardaf1bbc32015-10-29 11:43:57 +1100217 * the FP register state on context switch,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000218 * there is something wrong if a stopped child appears
219 * to still have its FP state in the CPU registers.
220 */
221 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100222 giveup_fpu(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000223 }
224 preempt_enable();
225 }
226}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000227EXPORT_SYMBOL_GPL(flush_fp_to_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000228
229void enable_kernel_fp(void)
230{
Cyril Bure909fb82016-09-23 16:18:11 +1000231 unsigned long cpumsr;
232
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000233 WARN_ON(preemptible());
234
Cyril Bure909fb82016-09-23 16:18:11 +1000235 cpumsr = msr_check_and_set(MSR_FP);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100236
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100237 if (current->thread.regs && (current->thread.regs->msr & MSR_FP)) {
238 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000239 /*
240 * If a thread has already been reclaimed then the
241 * checkpointed registers are on the CPU but have definitely
242 * been saved by the reclaim code. Don't need to and *cannot*
243 * giveup as this would save to the 'live' structure not the
244 * checkpointed structure.
245 */
Breno Leitao5c784c82018-08-16 14:21:07 -0300246 if (!MSR_TM_ACTIVE(cpumsr) &&
247 MSR_TM_ACTIVE(current->thread.regs->msr))
Cyril Bure909fb82016-09-23 16:18:11 +1000248 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100249 __giveup_fpu(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100250 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000251}
252EXPORT_SYMBOL(enable_kernel_fp);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100253
Benjamin Herrenschmidt6a303832017-08-16 16:01:15 +1000254static int restore_fp(struct task_struct *tsk)
255{
Cyril Bura7771172017-11-02 14:09:03 +1100256 if (tsk->thread.load_fp || tm_active_with_fp(tsk)) {
Cyril Bur70fe3d92016-02-29 17:53:47 +1100257 load_fp_state(&current->thread.fp_state);
258 current->thread.load_fp++;
259 return 1;
260 }
261 return 0;
262}
263#else
264static int restore_fp(struct task_struct *tsk) { return 0; }
Anton Blanchardd1e1cf22015-10-29 11:44:11 +1100265#endif /* CONFIG_PPC_FPU */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000266
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000267#ifdef CONFIG_ALTIVEC
Cyril Bur70fe3d92016-02-29 17:53:47 +1100268#define loadvec(thr) ((thr).load_vec)
269
Cyril Bur6f515d82016-02-29 17:53:50 +1100270static void __giveup_altivec(struct task_struct *tsk)
271{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000272 unsigned long msr;
273
Cyril Bur6f515d82016-02-29 17:53:50 +1100274 save_altivec(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000275 msr = tsk->thread.regs->msr;
276 msr &= ~MSR_VEC;
Cyril Bur6f515d82016-02-29 17:53:50 +1100277#ifdef CONFIG_VSX
278 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000279 msr &= ~MSR_VSX;
Cyril Bur6f515d82016-02-29 17:53:50 +1100280#endif
Anton Blanchard8eb98032016-05-29 22:03:50 +1000281 tsk->thread.regs->msr = msr;
Cyril Bur6f515d82016-02-29 17:53:50 +1100282}
283
Anton Blanchard98da5812015-10-29 11:44:01 +1100284void giveup_altivec(struct task_struct *tsk)
285{
Anton Blanchard98da5812015-10-29 11:44:01 +1100286 check_if_tm_restore_required(tsk);
287
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100288 msr_check_and_set(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100289 __giveup_altivec(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100290 msr_check_and_clear(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100291}
292EXPORT_SYMBOL(giveup_altivec);
293
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000294void enable_kernel_altivec(void)
295{
Cyril Bure909fb82016-09-23 16:18:11 +1000296 unsigned long cpumsr;
297
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000298 WARN_ON(preemptible());
299
Cyril Bure909fb82016-09-23 16:18:11 +1000300 cpumsr = msr_check_and_set(MSR_VEC);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100301
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100302 if (current->thread.regs && (current->thread.regs->msr & MSR_VEC)) {
303 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000304 /*
305 * If a thread has already been reclaimed then the
306 * checkpointed registers are on the CPU but have definitely
307 * been saved by the reclaim code. Don't need to and *cannot*
308 * giveup as this would save to the 'live' structure not the
309 * checkpointed structure.
310 */
Breno Leitao5c784c82018-08-16 14:21:07 -0300311 if (!MSR_TM_ACTIVE(cpumsr) &&
312 MSR_TM_ACTIVE(current->thread.regs->msr))
Cyril Bure909fb82016-09-23 16:18:11 +1000313 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100314 __giveup_altivec(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100315 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000316}
317EXPORT_SYMBOL(enable_kernel_altivec);
318
319/*
320 * Make sure the VMX/Altivec register state in the
321 * the thread_struct is up to date for task tsk.
322 */
323void flush_altivec_to_thread(struct task_struct *tsk)
324{
325 if (tsk->thread.regs) {
326 preempt_disable();
327 if (tsk->thread.regs->msr & MSR_VEC) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000328 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100329 giveup_altivec(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000330 }
331 preempt_enable();
332 }
333}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000334EXPORT_SYMBOL_GPL(flush_altivec_to_thread);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100335
336static int restore_altivec(struct task_struct *tsk)
337{
Cyril Burdc16b552016-09-23 16:18:08 +1000338 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
Cyril Bura7771172017-11-02 14:09:03 +1100339 (tsk->thread.load_vec || tm_active_with_altivec(tsk))) {
Cyril Bur70fe3d92016-02-29 17:53:47 +1100340 load_vr_state(&tsk->thread.vr_state);
341 tsk->thread.used_vr = 1;
342 tsk->thread.load_vec++;
343
344 return 1;
345 }
346 return 0;
347}
348#else
349#define loadvec(thr) 0
350static inline int restore_altivec(struct task_struct *tsk) { return 0; }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000351#endif /* CONFIG_ALTIVEC */
352
Michael Neulingce48b212008-06-25 14:07:18 +1000353#ifdef CONFIG_VSX
Cyril Burbf6a4d52016-02-29 17:53:51 +1100354static void __giveup_vsx(struct task_struct *tsk)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100355{
Benjamin Herrenschmidtdc801082017-08-16 16:01:17 +1000356 unsigned long msr = tsk->thread.regs->msr;
357
358 /*
359 * We should never be ssetting MSR_VSX without also setting
360 * MSR_FP and MSR_VEC
361 */
362 WARN_ON((msr & MSR_VSX) && !((msr & MSR_FP) && (msr & MSR_VEC)));
363
364 /* __giveup_fpu will clear MSR_VSX */
365 if (msr & MSR_FP)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100366 __giveup_fpu(tsk);
Benjamin Herrenschmidtdc801082017-08-16 16:01:17 +1000367 if (msr & MSR_VEC)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100368 __giveup_altivec(tsk);
Cyril Burbf6a4d52016-02-29 17:53:51 +1100369}
370
371static void giveup_vsx(struct task_struct *tsk)
372{
373 check_if_tm_restore_required(tsk);
374
375 msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100376 __giveup_vsx(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100377 msr_check_and_clear(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100378}
Cyril Burbf6a4d52016-02-29 17:53:51 +1100379
Michael Neulingce48b212008-06-25 14:07:18 +1000380void enable_kernel_vsx(void)
381{
Cyril Bure909fb82016-09-23 16:18:11 +1000382 unsigned long cpumsr;
383
Michael Neulingce48b212008-06-25 14:07:18 +1000384 WARN_ON(preemptible());
385
Cyril Bure909fb82016-09-23 16:18:11 +1000386 cpumsr = msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100387
Benjamin Herrenschmidt5a69aec2017-08-16 16:01:14 +1000388 if (current->thread.regs &&
389 (current->thread.regs->msr & (MSR_VSX|MSR_VEC|MSR_FP))) {
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100390 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000391 /*
392 * If a thread has already been reclaimed then the
393 * checkpointed registers are on the CPU but have definitely
394 * been saved by the reclaim code. Don't need to and *cannot*
395 * giveup as this would save to the 'live' structure not the
396 * checkpointed structure.
397 */
Breno Leitao5c784c82018-08-16 14:21:07 -0300398 if (!MSR_TM_ACTIVE(cpumsr) &&
399 MSR_TM_ACTIVE(current->thread.regs->msr))
Cyril Bure909fb82016-09-23 16:18:11 +1000400 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100401 __giveup_vsx(current);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100402 }
Michael Neulingce48b212008-06-25 14:07:18 +1000403}
404EXPORT_SYMBOL(enable_kernel_vsx);
Michael Neulingce48b212008-06-25 14:07:18 +1000405
406void flush_vsx_to_thread(struct task_struct *tsk)
407{
408 if (tsk->thread.regs) {
409 preempt_disable();
Benjamin Herrenschmidt5a69aec2017-08-16 16:01:14 +1000410 if (tsk->thread.regs->msr & (MSR_VSX|MSR_VEC|MSR_FP)) {
Michael Neulingce48b212008-06-25 14:07:18 +1000411 BUG_ON(tsk != current);
Michael Neulingce48b212008-06-25 14:07:18 +1000412 giveup_vsx(tsk);
413 }
414 preempt_enable();
415 }
416}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000417EXPORT_SYMBOL_GPL(flush_vsx_to_thread);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100418
419static int restore_vsx(struct task_struct *tsk)
420{
421 if (cpu_has_feature(CPU_FTR_VSX)) {
422 tsk->thread.used_vsr = 1;
423 return 1;
424 }
425
426 return 0;
427}
428#else
429static inline int restore_vsx(struct task_struct *tsk) { return 0; }
Michael Neulingce48b212008-06-25 14:07:18 +1000430#endif /* CONFIG_VSX */
431
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000432#ifdef CONFIG_SPE
Anton Blanchard98da5812015-10-29 11:44:01 +1100433void giveup_spe(struct task_struct *tsk)
434{
Anton Blanchard98da5812015-10-29 11:44:01 +1100435 check_if_tm_restore_required(tsk);
436
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100437 msr_check_and_set(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100438 __giveup_spe(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100439 msr_check_and_clear(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100440}
441EXPORT_SYMBOL(giveup_spe);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000442
443void enable_kernel_spe(void)
444{
445 WARN_ON(preemptible());
446
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100447 msr_check_and_set(MSR_SPE);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100448
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100449 if (current->thread.regs && (current->thread.regs->msr & MSR_SPE)) {
450 check_if_tm_restore_required(current);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100451 __giveup_spe(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100452 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000453}
454EXPORT_SYMBOL(enable_kernel_spe);
455
456void flush_spe_to_thread(struct task_struct *tsk)
457{
458 if (tsk->thread.regs) {
459 preempt_disable();
460 if (tsk->thread.regs->msr & MSR_SPE) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000461 BUG_ON(tsk != current);
yu liu685659e2011-06-14 18:34:25 -0500462 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
Kumar Gala0ee6c152007-08-28 21:15:53 -0500463 giveup_spe(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000464 }
465 preempt_enable();
466 }
467}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000468#endif /* CONFIG_SPE */
469
Anton Blanchardc2085052015-10-29 11:44:08 +1100470static unsigned long msr_all_available;
471
472static int __init init_msr_all_available(void)
473{
474#ifdef CONFIG_PPC_FPU
475 msr_all_available |= MSR_FP;
476#endif
477#ifdef CONFIG_ALTIVEC
478 if (cpu_has_feature(CPU_FTR_ALTIVEC))
479 msr_all_available |= MSR_VEC;
480#endif
481#ifdef CONFIG_VSX
482 if (cpu_has_feature(CPU_FTR_VSX))
483 msr_all_available |= MSR_VSX;
484#endif
485#ifdef CONFIG_SPE
486 if (cpu_has_feature(CPU_FTR_SPE))
487 msr_all_available |= MSR_SPE;
488#endif
489
490 return 0;
491}
492early_initcall(init_msr_all_available);
493
494void giveup_all(struct task_struct *tsk)
495{
496 unsigned long usermsr;
497
498 if (!tsk->thread.regs)
499 return;
500
501 usermsr = tsk->thread.regs->msr;
502
503 if ((usermsr & msr_all_available) == 0)
504 return;
505
506 msr_check_and_set(msr_all_available);
Cyril Burb0f16b42016-09-23 16:18:09 +1000507 check_if_tm_restore_required(tsk);
Anton Blanchardc2085052015-10-29 11:44:08 +1100508
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000509 WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC)));
510
Anton Blanchardc2085052015-10-29 11:44:08 +1100511#ifdef CONFIG_PPC_FPU
512 if (usermsr & MSR_FP)
513 __giveup_fpu(tsk);
514#endif
515#ifdef CONFIG_ALTIVEC
516 if (usermsr & MSR_VEC)
517 __giveup_altivec(tsk);
518#endif
Anton Blanchardc2085052015-10-29 11:44:08 +1100519#ifdef CONFIG_SPE
520 if (usermsr & MSR_SPE)
521 __giveup_spe(tsk);
522#endif
523
524 msr_check_and_clear(msr_all_available);
525}
526EXPORT_SYMBOL(giveup_all);
527
Cyril Bur70fe3d92016-02-29 17:53:47 +1100528void restore_math(struct pt_regs *regs)
529{
530 unsigned long msr;
531
Breno Leitao5c784c82018-08-16 14:21:07 -0300532 if (!MSR_TM_ACTIVE(regs->msr) &&
Cyril Burdc16b552016-09-23 16:18:08 +1000533 !current->thread.load_fp && !loadvec(current->thread))
Cyril Bur70fe3d92016-02-29 17:53:47 +1100534 return;
535
536 msr = regs->msr;
537 msr_check_and_set(msr_all_available);
538
539 /*
540 * Only reload if the bit is not set in the user MSR, the bit BEING set
541 * indicates that the registers are hot
542 */
543 if ((!(msr & MSR_FP)) && restore_fp(current))
544 msr |= MSR_FP | current->thread.fpexc_mode;
545
546 if ((!(msr & MSR_VEC)) && restore_altivec(current))
547 msr |= MSR_VEC;
548
549 if ((msr & (MSR_FP | MSR_VEC)) == (MSR_FP | MSR_VEC) &&
550 restore_vsx(current)) {
551 msr |= MSR_VSX;
552 }
553
554 msr_check_and_clear(msr_all_available);
555
556 regs->msr = msr;
557}
558
Mathieu Malaterre1cdf0392018-02-25 18:22:23 +0100559static void save_all(struct task_struct *tsk)
Cyril Burde2a20a2016-02-29 17:53:48 +1100560{
561 unsigned long usermsr;
562
563 if (!tsk->thread.regs)
564 return;
565
566 usermsr = tsk->thread.regs->msr;
567
568 if ((usermsr & msr_all_available) == 0)
569 return;
570
571 msr_check_and_set(msr_all_available);
572
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000573 WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC)));
Cyril Burde2a20a2016-02-29 17:53:48 +1100574
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000575 if (usermsr & MSR_FP)
576 save_fpu(tsk);
577
578 if (usermsr & MSR_VEC)
579 save_altivec(tsk);
Cyril Burde2a20a2016-02-29 17:53:48 +1100580
581 if (usermsr & MSR_SPE)
582 __giveup_spe(tsk);
583
584 msr_check_and_clear(msr_all_available);
Ram Paic76662e2018-07-17 06:51:05 -0700585 thread_pkey_regs_save(&tsk->thread);
Cyril Burde2a20a2016-02-29 17:53:48 +1100586}
587
Anton Blanchard579e6332015-10-29 11:44:09 +1100588void flush_all_to_thread(struct task_struct *tsk)
589{
590 if (tsk->thread.regs) {
591 preempt_disable();
592 BUG_ON(tsk != current);
Anton Blanchard579e6332015-10-29 11:44:09 +1100593#ifdef CONFIG_SPE
594 if (tsk->thread.regs->msr & MSR_SPE)
595 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
596#endif
Felipe Rechiae9013782018-10-24 10:57:22 -0300597 save_all(tsk);
Anton Blanchard579e6332015-10-29 11:44:09 +1100598
599 preempt_enable();
600 }
601}
602EXPORT_SYMBOL(flush_all_to_thread);
603
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000604#ifdef CONFIG_PPC_ADV_DEBUG_REGS
605void do_send_trap(struct pt_regs *regs, unsigned long address,
Eric W. Biederman47355042018-01-16 16:12:38 -0600606 unsigned long error_code, int breakpt)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000607{
Eric W. Biederman47355042018-01-16 16:12:38 -0600608 current->thread.trap_nr = TRAP_HWBKPT;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000609 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
610 11, SIGSEGV) == NOTIFY_STOP)
611 return;
612
613 /* Deliver the signal to userspace */
Eric W. Biedermanf71dd7d2018-01-22 14:37:25 -0600614 force_sig_ptrace_errno_trap(breakpt, /* breakpoint or watchpoint id */
615 (void __user *)address);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000616}
617#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
Michael Neuling9422de32012-12-20 14:06:44 +0000618void do_break (struct pt_regs *regs, unsigned long address,
Luis Machadod6a61bf2008-07-24 02:10:41 +1000619 unsigned long error_code)
620{
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000621 current->thread.trap_nr = TRAP_HWBKPT;
Luis Machadod6a61bf2008-07-24 02:10:41 +1000622 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
623 11, SIGSEGV) == NOTIFY_STOP)
624 return;
625
Michael Neuling9422de32012-12-20 14:06:44 +0000626 if (debugger_break_match(regs))
Luis Machadod6a61bf2008-07-24 02:10:41 +1000627 return;
628
Michael Neuling9422de32012-12-20 14:06:44 +0000629 /* Clear the breakpoint */
630 hw_breakpoint_disable();
Luis Machadod6a61bf2008-07-24 02:10:41 +1000631
632 /* Deliver the signal to userspace */
Eric W. Biedermanf383d8b2018-09-18 10:00:32 +0200633 force_sig_fault(SIGTRAP, TRAP_HWBKPT, (void __user *)address, current);
Luis Machadod6a61bf2008-07-24 02:10:41 +1000634}
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000635#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
Luis Machadod6a61bf2008-07-24 02:10:41 +1000636
Michael Neuling9422de32012-12-20 14:06:44 +0000637static DEFINE_PER_CPU(struct arch_hw_breakpoint, current_brk);
Michael Ellermana2ceff52008-03-28 19:11:48 +1100638
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000639#ifdef CONFIG_PPC_ADV_DEBUG_REGS
640/*
641 * Set the debug registers back to their default "safe" values.
642 */
643static void set_debug_reg_defaults(struct thread_struct *thread)
644{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530645 thread->debug.iac1 = thread->debug.iac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000646#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530647 thread->debug.iac3 = thread->debug.iac4 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000648#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530649 thread->debug.dac1 = thread->debug.dac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000650#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530651 thread->debug.dvc1 = thread->debug.dvc2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000652#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530653 thread->debug.dbcr0 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000654#ifdef CONFIG_BOOKE
655 /*
656 * Force User/Supervisor bits to b11 (user-only MSR[PR]=1)
657 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530658 thread->debug.dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US |
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000659 DBCR1_IAC3US | DBCR1_IAC4US;
660 /*
661 * Force Data Address Compare User/Supervisor bits to be User-only
662 * (0b11 MSR[PR]=1) and set all other bits in DBCR2 register to be 0.
663 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530664 thread->debug.dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000665#else
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530666 thread->debug.dbcr1 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000667#endif
668}
669
Scott Woodf5f97212013-11-22 15:52:29 -0600670static void prime_debug_regs(struct debug_reg *debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000671{
Scott Wood6cecf762013-05-13 14:14:53 +0000672 /*
673 * We could have inherited MSR_DE from userspace, since
674 * it doesn't get cleared on exception entry. Make sure
675 * MSR_DE is clear before we enable any debug events.
676 */
677 mtmsr(mfmsr() & ~MSR_DE);
678
Scott Woodf5f97212013-11-22 15:52:29 -0600679 mtspr(SPRN_IAC1, debug->iac1);
680 mtspr(SPRN_IAC2, debug->iac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000681#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Scott Woodf5f97212013-11-22 15:52:29 -0600682 mtspr(SPRN_IAC3, debug->iac3);
683 mtspr(SPRN_IAC4, debug->iac4);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000684#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600685 mtspr(SPRN_DAC1, debug->dac1);
686 mtspr(SPRN_DAC2, debug->dac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000687#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Scott Woodf5f97212013-11-22 15:52:29 -0600688 mtspr(SPRN_DVC1, debug->dvc1);
689 mtspr(SPRN_DVC2, debug->dvc2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000690#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600691 mtspr(SPRN_DBCR0, debug->dbcr0);
692 mtspr(SPRN_DBCR1, debug->dbcr1);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000693#ifdef CONFIG_BOOKE
Scott Woodf5f97212013-11-22 15:52:29 -0600694 mtspr(SPRN_DBCR2, debug->dbcr2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000695#endif
696}
697/*
698 * Unless neither the old or new thread are making use of the
699 * debug registers, set the debug registers from the values
700 * stored in the new thread.
701 */
Scott Woodf5f97212013-11-22 15:52:29 -0600702void switch_booke_debug_regs(struct debug_reg *new_debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000703{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530704 if ((current->thread.debug.dbcr0 & DBCR0_IDM)
Scott Woodf5f97212013-11-22 15:52:29 -0600705 || (new_debug->dbcr0 & DBCR0_IDM))
706 prime_debug_regs(new_debug);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000707}
Bharat Bhushan3743c9b2013-07-04 12:27:44 +0530708EXPORT_SYMBOL_GPL(switch_booke_debug_regs);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000709#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
K.Prasade0780b72011-02-10 04:44:35 +0000710#ifndef CONFIG_HAVE_HW_BREAKPOINT
Christophe Leroyb5ac51d2018-07-05 16:25:05 +0000711static void set_breakpoint(struct arch_hw_breakpoint *brk)
712{
713 preempt_disable();
714 __set_breakpoint(brk);
715 preempt_enable();
716}
717
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000718static void set_debug_reg_defaults(struct thread_struct *thread)
719{
Michael Neuling9422de32012-12-20 14:06:44 +0000720 thread->hw_brk.address = 0;
721 thread->hw_brk.type = 0;
Nicholas Piggin252988c2018-04-01 15:50:36 +1000722 if (ppc_breakpoint_available())
723 set_breakpoint(&thread->hw_brk);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000724}
K.Prasade0780b72011-02-10 04:44:35 +0000725#endif /* !CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000726#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
727
Dave Kleikamp172ae2e2010-02-08 11:50:57 +0000728#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Michael Neuling9422de32012-12-20 14:06:44 +0000729static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
730{
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000731 mtspr(SPRN_DAC1, dabr);
Dave Kleikamp221c1852010-03-05 10:43:24 +0000732#ifdef CONFIG_PPC_47x
733 isync();
734#endif
Michael Neuling9422de32012-12-20 14:06:44 +0000735 return 0;
736}
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000737#elif defined(CONFIG_PPC_BOOK3S)
Michael Neuling9422de32012-12-20 14:06:44 +0000738static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
739{
Michael Ellermancab0af92005-11-03 15:30:49 +1100740 mtspr(SPRN_DABR, dabr);
Michael Neuling82a9f162013-05-16 20:27:31 +0000741 if (cpu_has_feature(CPU_FTR_DABRX))
742 mtspr(SPRN_DABRX, dabrx);
Michael Ellermancab0af92005-11-03 15:30:49 +1100743 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000744}
Christophe Leroy4ad86222016-11-29 09:52:15 +0100745#elif defined(CONFIG_PPC_8xx)
746static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
747{
748 unsigned long addr = dabr & ~HW_BRK_TYPE_DABR;
749 unsigned long lctrl1 = 0x90000000; /* compare type: equal on E & F */
750 unsigned long lctrl2 = 0x8e000002; /* watchpoint 1 on cmp E | F */
751
752 if ((dabr & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_READ)
753 lctrl1 |= 0xa0000;
754 else if ((dabr & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_WRITE)
755 lctrl1 |= 0xf0000;
756 else if ((dabr & HW_BRK_TYPE_RDWR) == 0)
757 lctrl2 = 0;
758
759 mtspr(SPRN_LCTRL2, 0);
760 mtspr(SPRN_CMPE, addr);
761 mtspr(SPRN_CMPF, addr + 4);
762 mtspr(SPRN_LCTRL1, lctrl1);
763 mtspr(SPRN_LCTRL2, lctrl2);
764
765 return 0;
766}
Michael Neuling9422de32012-12-20 14:06:44 +0000767#else
768static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
769{
770 return -EINVAL;
771}
772#endif
773
774static inline int set_dabr(struct arch_hw_breakpoint *brk)
775{
776 unsigned long dabr, dabrx;
777
778 dabr = brk->address | (brk->type & HW_BRK_TYPE_DABR);
779 dabrx = ((brk->type >> 3) & 0x7);
780
781 if (ppc_md.set_dabr)
782 return ppc_md.set_dabr(dabr, dabrx);
783
784 return __set_dabr(dabr, dabrx);
785}
786
Michael Neulingbf99de32012-12-20 14:06:45 +0000787static inline int set_dawr(struct arch_hw_breakpoint *brk)
788{
Michael Neuling05d694e2013-01-24 15:02:58 +0000789 unsigned long dawr, dawrx, mrd;
Michael Neulingbf99de32012-12-20 14:06:45 +0000790
791 dawr = brk->address;
792
793 dawrx = (brk->type & (HW_BRK_TYPE_READ | HW_BRK_TYPE_WRITE)) \
794 << (63 - 58); //* read/write bits */
795 dawrx |= ((brk->type & (HW_BRK_TYPE_TRANSLATE)) >> 2) \
796 << (63 - 59); //* translate */
797 dawrx |= (brk->type & (HW_BRK_TYPE_PRIV_ALL)) \
798 >> 3; //* PRIM bits */
Michael Neuling05d694e2013-01-24 15:02:58 +0000799 /* dawr length is stored in field MDR bits 48:53. Matches range in
800 doublewords (64 bits) baised by -1 eg. 0b000000=1DW and
801 0b111111=64DW.
802 brk->len is in bytes.
803 This aligns up to double word size, shifts and does the bias.
804 */
805 mrd = ((brk->len + 7) >> 3) - 1;
806 dawrx |= (mrd & 0x3f) << (63 - 53);
Michael Neulingbf99de32012-12-20 14:06:45 +0000807
808 if (ppc_md.set_dawr)
809 return ppc_md.set_dawr(dawr, dawrx);
810 mtspr(SPRN_DAWR, dawr);
811 mtspr(SPRN_DAWRX, dawrx);
812 return 0;
813}
814
Paul Gortmaker21f58502014-04-29 15:25:17 -0400815void __set_breakpoint(struct arch_hw_breakpoint *brk)
Michael Neuling9422de32012-12-20 14:06:44 +0000816{
Christoph Lameter69111ba2014-10-21 15:23:25 -0500817 memcpy(this_cpu_ptr(&current_brk), brk, sizeof(*brk));
Michael Neuling9422de32012-12-20 14:06:44 +0000818
Michael Neulingbf99de32012-12-20 14:06:45 +0000819 if (cpu_has_feature(CPU_FTR_DAWR))
Nicholas Piggin252988c2018-04-01 15:50:36 +1000820 // Power8 or later
Paul Gortmaker04c32a52014-04-29 15:25:16 -0400821 set_dawr(brk);
Nicholas Piggin252988c2018-04-01 15:50:36 +1000822 else if (!cpu_has_feature(CPU_FTR_ARCH_207S))
823 // Power7 or earlier
Paul Gortmaker04c32a52014-04-29 15:25:16 -0400824 set_dabr(brk);
Nicholas Piggin252988c2018-04-01 15:50:36 +1000825 else
826 // Shouldn't happen due to higher level checks
827 WARN_ON_ONCE(1);
Michael Neuling9422de32012-12-20 14:06:44 +0000828}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000829
Michael Neuling404b27d2018-03-27 15:37:17 +1100830/* Check if we have DAWR or DABR hardware */
831bool ppc_breakpoint_available(void)
832{
833 if (cpu_has_feature(CPU_FTR_DAWR))
834 return true; /* POWER8 DAWR */
835 if (cpu_has_feature(CPU_FTR_ARCH_207S))
836 return false; /* POWER9 with DAWR disabled */
837 /* DABR: Everything but POWER8 and POWER9 */
838 return true;
839}
840EXPORT_SYMBOL_GPL(ppc_breakpoint_available);
841
Michael Neuling9422de32012-12-20 14:06:44 +0000842static inline bool hw_brk_match(struct arch_hw_breakpoint *a,
843 struct arch_hw_breakpoint *b)
844{
845 if (a->address != b->address)
846 return false;
847 if (a->type != b->type)
848 return false;
849 if (a->len != b->len)
850 return false;
851 return true;
852}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100853
Michael Neulingfb096922013-02-13 16:21:37 +0000854#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Cyril Bur5d176f72016-09-14 18:02:16 +1000855
856static inline bool tm_enabled(struct task_struct *tsk)
857{
858 return tsk && tsk->thread.regs && (tsk->thread.regs->msr & MSR_TM);
859}
860
Cyril Buredd00b82018-02-01 12:07:46 +1100861static void tm_reclaim_thread(struct thread_struct *thr, uint8_t cause)
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100862{
Michael Neuling7f821fc2015-11-19 15:44:45 +1100863 /*
864 * Use the current MSR TM suspended bit to track if we have
865 * checkpointed state outstanding.
866 * On signal delivery, we'd normally reclaim the checkpointed
867 * state to obtain stack pointer (see:get_tm_stackpointer()).
868 * This will then directly return to userspace without going
869 * through __switch_to(). However, if the stack frame is bad,
870 * we need to exit this thread which calls __switch_to() which
871 * will again attempt to reclaim the already saved tm state.
872 * Hence we need to check that we've not already reclaimed
873 * this state.
874 * We do this using the current MSR, rather tracking it in
875 * some specific thread_struct bit, as it has the additional
Michael Ellerman027dfac2016-06-01 16:34:37 +1000876 * benefit of checking for a potential TM bad thing exception.
Michael Neuling7f821fc2015-11-19 15:44:45 +1100877 */
878 if (!MSR_TM_SUSPENDED(mfmsr()))
879 return;
880
Cyril Bur91381b92017-11-02 14:09:04 +1100881 giveup_all(container_of(thr, struct task_struct, thread));
882
Cyril Bureb5c3f12017-11-02 14:09:05 +1100883 tm_reclaim(thr, cause);
884
Michael Neulingf48e91e2017-05-08 17:16:26 +1000885 /*
886 * If we are in a transaction and FP is off then we can't have
887 * used FP inside that transaction. Hence the checkpointed
888 * state is the same as the live state. We need to copy the
889 * live state to the checkpointed state so that when the
890 * transaction is restored, the checkpointed state is correct
891 * and the aborted transaction sees the correct state. We use
892 * ckpt_regs.msr here as that's what tm_reclaim will use to
893 * determine if it's going to write the checkpointed state or
894 * not. So either this will write the checkpointed registers,
895 * or reclaim will. Similarly for VMX.
896 */
897 if ((thr->ckpt_regs.msr & MSR_FP) == 0)
898 memcpy(&thr->ckfp_state, &thr->fp_state,
899 sizeof(struct thread_fp_state));
900 if ((thr->ckpt_regs.msr & MSR_VEC) == 0)
901 memcpy(&thr->ckvr_state, &thr->vr_state,
902 sizeof(struct thread_vr_state));
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100903}
904
905void tm_reclaim_current(uint8_t cause)
906{
907 tm_enable();
Cyril Buredd00b82018-02-01 12:07:46 +1100908 tm_reclaim_thread(&current->thread, cause);
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100909}
910
Michael Neulingfb096922013-02-13 16:21:37 +0000911static inline void tm_reclaim_task(struct task_struct *tsk)
912{
913 /* We have to work out if we're switching from/to a task that's in the
914 * middle of a transaction.
915 *
916 * In switching we need to maintain a 2nd register state as
917 * oldtask->thread.ckpt_regs. We tm_reclaim(oldproc); this saves the
Cyril Bur000ec282016-09-23 16:18:25 +1000918 * checkpointed (tbegin) state in ckpt_regs, ckfp_state and
919 * ckvr_state
Michael Neulingfb096922013-02-13 16:21:37 +0000920 *
921 * We also context switch (save) TFHAR/TEXASR/TFIAR in here.
922 */
923 struct thread_struct *thr = &tsk->thread;
924
925 if (!thr->regs)
926 return;
927
928 if (!MSR_TM_ACTIVE(thr->regs->msr))
929 goto out_and_saveregs;
930
Michael Neuling92fb8692017-10-12 21:17:19 +1100931 WARN_ON(tm_suspend_disabled);
932
Michael Neulingfb096922013-02-13 16:21:37 +0000933 TM_DEBUG("--- tm_reclaim on pid %d (NIP=%lx, "
934 "ccr=%lx, msr=%lx, trap=%lx)\n",
935 tsk->pid, thr->regs->nip,
936 thr->regs->ccr, thr->regs->msr,
937 thr->regs->trap);
938
Cyril Buredd00b82018-02-01 12:07:46 +1100939 tm_reclaim_thread(thr, TM_CAUSE_RESCHED);
Michael Neulingfb096922013-02-13 16:21:37 +0000940
941 TM_DEBUG("--- tm_reclaim on pid %d complete\n",
942 tsk->pid);
943
944out_and_saveregs:
945 /* Always save the regs here, even if a transaction's not active.
946 * This context-switches a thread's TM info SPRs. We do it here to
947 * be consistent with the restore path (in recheckpoint) which
948 * cannot happen later in _switch().
949 */
950 tm_save_sprs(thr);
951}
952
Cyril Bureb5c3f12017-11-02 14:09:05 +1100953extern void __tm_recheckpoint(struct thread_struct *thread);
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100954
Cyril Bureb5c3f12017-11-02 14:09:05 +1100955void tm_recheckpoint(struct thread_struct *thread)
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100956{
957 unsigned long flags;
958
Cyril Bur5d176f72016-09-14 18:02:16 +1000959 if (!(thread->regs->msr & MSR_TM))
960 return;
961
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100962 /* We really can't be interrupted here as the TEXASR registers can't
963 * change and later in the trecheckpoint code, we have a userspace R1.
964 * So let's hard disable over this region.
965 */
966 local_irq_save(flags);
967 hard_irq_disable();
968
969 /* The TM SPRs are restored here, so that TEXASR.FS can be set
970 * before the trecheckpoint and no explosion occurs.
971 */
972 tm_restore_sprs(thread);
973
Cyril Bureb5c3f12017-11-02 14:09:05 +1100974 __tm_recheckpoint(thread);
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100975
976 local_irq_restore(flags);
977}
978
Michael Neulingbc2a9402013-02-13 16:21:40 +0000979static inline void tm_recheckpoint_new_task(struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +0000980{
Michael Neulingfb096922013-02-13 16:21:37 +0000981 if (!cpu_has_feature(CPU_FTR_TM))
982 return;
983
984 /* Recheckpoint the registers of the thread we're about to switch to.
985 *
986 * If the task was using FP, we non-lazily reload both the original and
987 * the speculative FP register states. This is because the kernel
988 * doesn't see if/when a TM rollback occurs, so if we take an FP
Cyril Burdc310662016-09-23 16:18:24 +1000989 * unavailable later, we are unable to determine which set of FP regs
Michael Neulingfb096922013-02-13 16:21:37 +0000990 * need to be restored.
991 */
Cyril Bur5d176f72016-09-14 18:02:16 +1000992 if (!tm_enabled(new))
Michael Neulingfb096922013-02-13 16:21:37 +0000993 return;
994
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100995 if (!MSR_TM_ACTIVE(new->thread.regs->msr)){
996 tm_restore_sprs(&new->thread);
Michael Neulingfb096922013-02-13 16:21:37 +0000997 return;
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100998 }
Michael Neulingfb096922013-02-13 16:21:37 +0000999 /* Recheckpoint to restore original checkpointed register state. */
Cyril Bureb5c3f12017-11-02 14:09:05 +11001000 TM_DEBUG("*** tm_recheckpoint of pid %d (new->msr 0x%lx)\n",
1001 new->pid, new->thread.regs->msr);
Michael Neulingfb096922013-02-13 16:21:37 +00001002
Cyril Bureb5c3f12017-11-02 14:09:05 +11001003 tm_recheckpoint(&new->thread);
Michael Neulingfb096922013-02-13 16:21:37 +00001004
Cyril Burdc310662016-09-23 16:18:24 +10001005 /*
1006 * The checkpointed state has been restored but the live state has
1007 * not, ensure all the math functionality is turned off to trigger
1008 * restore_math() to reload.
1009 */
1010 new->thread.regs->msr &= ~(MSR_FP | MSR_VEC | MSR_VSX);
Michael Neulingfb096922013-02-13 16:21:37 +00001011
1012 TM_DEBUG("*** tm_recheckpoint of pid %d complete "
1013 "(kernel msr 0x%lx)\n",
1014 new->pid, mfmsr());
1015}
1016
Cyril Burdc310662016-09-23 16:18:24 +10001017static inline void __switch_to_tm(struct task_struct *prev,
1018 struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +00001019{
1020 if (cpu_has_feature(CPU_FTR_TM)) {
Cyril Bur5d176f72016-09-14 18:02:16 +10001021 if (tm_enabled(prev) || tm_enabled(new))
1022 tm_enable();
1023
1024 if (tm_enabled(prev)) {
1025 prev->thread.load_tm++;
1026 tm_reclaim_task(prev);
1027 if (!MSR_TM_ACTIVE(prev->thread.regs->msr) && prev->thread.load_tm == 0)
1028 prev->thread.regs->msr &= ~MSR_TM;
1029 }
1030
Cyril Burdc310662016-09-23 16:18:24 +10001031 tm_recheckpoint_new_task(new);
Michael Neulingfb096922013-02-13 16:21:37 +00001032 }
1033}
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001034
1035/*
1036 * This is called if we are on the way out to userspace and the
1037 * TIF_RESTORE_TM flag is set. It checks if we need to reload
1038 * FP and/or vector state and does so if necessary.
1039 * If userspace is inside a transaction (whether active or
1040 * suspended) and FP/VMX/VSX instructions have ever been enabled
1041 * inside that transaction, then we have to keep them enabled
1042 * and keep the FP/VMX/VSX state loaded while ever the transaction
1043 * continues. The reason is that if we didn't, and subsequently
1044 * got a FP/VMX/VSX unavailable interrupt inside a transaction,
1045 * we don't know whether it's the same transaction, and thus we
1046 * don't know which of the checkpointed state and the transactional
1047 * state to use.
1048 */
1049void restore_tm_state(struct pt_regs *regs)
1050{
1051 unsigned long msr_diff;
1052
Cyril Burdc310662016-09-23 16:18:24 +10001053 /*
1054 * This is the only moment we should clear TIF_RESTORE_TM as
1055 * it is here that ckpt_regs.msr and pt_regs.msr become the same
1056 * again, anything else could lead to an incorrect ckpt_msr being
1057 * saved and therefore incorrect signal contexts.
1058 */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001059 clear_thread_flag(TIF_RESTORE_TM);
1060 if (!MSR_TM_ACTIVE(regs->msr))
1061 return;
1062
Anshuman Khandual829023d2015-07-06 16:24:10 +05301063 msr_diff = current->thread.ckpt_regs.msr & ~regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001064 msr_diff &= MSR_FP | MSR_VEC | MSR_VSX;
Cyril Bur70fe3d92016-02-29 17:53:47 +11001065
Cyril Burdc16b552016-09-23 16:18:08 +10001066 /* Ensure that restore_math() will restore */
1067 if (msr_diff & MSR_FP)
1068 current->thread.load_fp = 1;
Valentin Rothberg39715bf2016-10-05 07:57:26 +02001069#ifdef CONFIG_ALTIVEC
Cyril Burdc16b552016-09-23 16:18:08 +10001070 if (cpu_has_feature(CPU_FTR_ALTIVEC) && msr_diff & MSR_VEC)
1071 current->thread.load_vec = 1;
1072#endif
Cyril Bur70fe3d92016-02-29 17:53:47 +11001073 restore_math(regs);
1074
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001075 regs->msr |= msr_diff;
1076}
1077
Michael Neulingfb096922013-02-13 16:21:37 +00001078#else
1079#define tm_recheckpoint_new_task(new)
Cyril Burdc310662016-09-23 16:18:24 +10001080#define __switch_to_tm(prev, new)
Michael Neulingfb096922013-02-13 16:21:37 +00001081#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Michael Neuling9422de32012-12-20 14:06:44 +00001082
Anton Blanchard152d5232015-10-29 11:43:55 +11001083static inline void save_sprs(struct thread_struct *t)
1084{
1085#ifdef CONFIG_ALTIVEC
Oliver O'Halloran01d7c2a22016-03-08 09:08:47 +11001086 if (cpu_has_feature(CPU_FTR_ALTIVEC))
Anton Blanchard152d5232015-10-29 11:43:55 +11001087 t->vrsave = mfspr(SPRN_VRSAVE);
1088#endif
1089#ifdef CONFIG_PPC_BOOK3S_64
1090 if (cpu_has_feature(CPU_FTR_DSCR))
1091 t->dscr = mfspr(SPRN_DSCR);
1092
1093 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1094 t->bescr = mfspr(SPRN_BESCR);
1095 t->ebbhr = mfspr(SPRN_EBBHR);
1096 t->ebbrr = mfspr(SPRN_EBBRR);
1097
1098 t->fscr = mfspr(SPRN_FSCR);
1099
1100 /*
1101 * Note that the TAR is not available for use in the kernel.
1102 * (To provide this, the TAR should be backed up/restored on
1103 * exception entry/exit instead, and be in pt_regs. FIXME,
1104 * this should be in pt_regs anyway (for debug).)
1105 */
1106 t->tar = mfspr(SPRN_TAR);
1107 }
1108#endif
Ram Pai06bb53b2018-01-18 17:50:31 -08001109
1110 thread_pkey_regs_save(t);
Anton Blanchard152d5232015-10-29 11:43:55 +11001111}
1112
1113static inline void restore_sprs(struct thread_struct *old_thread,
1114 struct thread_struct *new_thread)
1115{
1116#ifdef CONFIG_ALTIVEC
1117 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
1118 old_thread->vrsave != new_thread->vrsave)
1119 mtspr(SPRN_VRSAVE, new_thread->vrsave);
1120#endif
1121#ifdef CONFIG_PPC_BOOK3S_64
1122 if (cpu_has_feature(CPU_FTR_DSCR)) {
1123 u64 dscr = get_paca()->dscr_default;
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001124 if (new_thread->dscr_inherit)
Anton Blanchard152d5232015-10-29 11:43:55 +11001125 dscr = new_thread->dscr;
Anton Blanchard152d5232015-10-29 11:43:55 +11001126
1127 if (old_thread->dscr != dscr)
1128 mtspr(SPRN_DSCR, dscr);
Anton Blanchard152d5232015-10-29 11:43:55 +11001129 }
1130
1131 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1132 if (old_thread->bescr != new_thread->bescr)
1133 mtspr(SPRN_BESCR, new_thread->bescr);
1134 if (old_thread->ebbhr != new_thread->ebbhr)
1135 mtspr(SPRN_EBBHR, new_thread->ebbhr);
1136 if (old_thread->ebbrr != new_thread->ebbrr)
1137 mtspr(SPRN_EBBRR, new_thread->ebbrr);
1138
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001139 if (old_thread->fscr != new_thread->fscr)
1140 mtspr(SPRN_FSCR, new_thread->fscr);
1141
Anton Blanchard152d5232015-10-29 11:43:55 +11001142 if (old_thread->tar != new_thread->tar)
1143 mtspr(SPRN_TAR, new_thread->tar);
1144 }
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001145
Alastair D'Silva3449f192018-05-11 16:12:58 +10001146 if (cpu_has_feature(CPU_FTR_P9_TIDR) &&
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001147 old_thread->tidr != new_thread->tidr)
1148 mtspr(SPRN_TIDR, new_thread->tidr);
Anton Blanchard152d5232015-10-29 11:43:55 +11001149#endif
Ram Pai06bb53b2018-01-18 17:50:31 -08001150
1151 thread_pkey_regs_restore(new_thread, old_thread);
Anton Blanchard152d5232015-10-29 11:43:55 +11001152}
1153
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001154#ifdef CONFIG_PPC_BOOK3S_64
1155#define CP_SIZE 128
1156static const u8 dummy_copy_buffer[CP_SIZE] __attribute__((aligned(CP_SIZE)));
1157#endif
1158
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001159struct task_struct *__switch_to(struct task_struct *prev,
1160 struct task_struct *new)
1161{
1162 struct thread_struct *new_thread, *old_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001163 struct task_struct *last;
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001164#ifdef CONFIG_PPC_BOOK3S_64
1165 struct ppc64_tlb_batch *batch;
1166#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001167
Anton Blanchard152d5232015-10-29 11:43:55 +11001168 new_thread = &new->thread;
1169 old_thread = &current->thread;
1170
Michael Neuling7ba5fef2013-10-02 17:15:14 +10001171 WARN_ON(!irqs_disabled());
1172
Michael Ellerman4e003742017-10-19 15:08:43 +11001173#ifdef CONFIG_PPC_BOOK3S_64
Christoph Lameter69111ba2014-10-21 15:23:25 -05001174 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001175 if (batch->active) {
1176 current_thread_info()->local_flags |= _TLF_LAZY_MMU;
1177 if (batch->index)
1178 __flush_tlb_pending(batch);
1179 batch->active = 0;
1180 }
Michael Ellerman4e003742017-10-19 15:08:43 +11001181#endif /* CONFIG_PPC_BOOK3S_64 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001182
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001183#ifdef CONFIG_PPC_ADV_DEBUG_REGS
1184 switch_booke_debug_regs(&new->thread.debug);
1185#else
1186/*
1187 * For PPC_BOOK3S_64, we use the hw-breakpoint interfaces that would
1188 * schedule DABR
1189 */
1190#ifndef CONFIG_HAVE_HW_BREAKPOINT
1191 if (unlikely(!hw_brk_match(this_cpu_ptr(&current_brk), &new->thread.hw_brk)))
1192 __set_breakpoint(&new->thread.hw_brk);
1193#endif /* CONFIG_HAVE_HW_BREAKPOINT */
1194#endif
1195
1196 /*
1197 * We need to save SPRs before treclaim/trecheckpoint as these will
1198 * change a number of them.
1199 */
1200 save_sprs(&prev->thread);
1201
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001202 /* Save FPU, Altivec, VSX and SPE state */
1203 giveup_all(prev);
1204
Cyril Burdc310662016-09-23 16:18:24 +10001205 __switch_to_tm(prev, new);
1206
Nicholas Piggine4c0fc52017-06-09 01:36:06 +10001207 if (!radix_enabled()) {
1208 /*
1209 * We can't take a PMU exception inside _switch() since there
1210 * is a window where the kernel stack SLB and the kernel stack
1211 * are out of sync. Hard disable here.
1212 */
1213 hard_irq_disable();
1214 }
Michael Neulingbc2a9402013-02-13 16:21:40 +00001215
Anton Blanchard20dbe672015-12-10 20:44:39 +11001216 /*
1217 * Call restore_sprs() before calling _switch(). If we move it after
1218 * _switch() then we miss out on calling it for new tasks. The reason
1219 * for this is we manually create a stack frame for new tasks that
1220 * directly returns through ret_from_fork() or
1221 * ret_from_kernel_thread(). See copy_thread() for details.
1222 */
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001223 restore_sprs(old_thread, new_thread);
1224
Anton Blanchard20dbe672015-12-10 20:44:39 +11001225 last = _switch(old_thread, new_thread);
1226
Michael Ellerman4e003742017-10-19 15:08:43 +11001227#ifdef CONFIG_PPC_BOOK3S_64
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001228 if (current_thread_info()->local_flags & _TLF_LAZY_MMU) {
1229 current_thread_info()->local_flags &= ~_TLF_LAZY_MMU;
Christoph Lameter69111ba2014-10-21 15:23:25 -05001230 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001231 batch->active = 1;
1232 }
Cyril Bur70fe3d92016-02-29 17:53:47 +11001233
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001234 if (current_thread_info()->task->thread.regs) {
Cyril Bur70fe3d92016-02-29 17:53:47 +11001235 restore_math(current_thread_info()->task->thread.regs);
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001236
1237 /*
1238 * The copy-paste buffer can only store into foreign real
1239 * addresses, so unprivileged processes can not see the
1240 * data or use it in any way unless they have foreign real
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -08001241 * mappings. If the new process has the foreign real address
1242 * mappings, we must issue a cp_abort to clear any state and
1243 * prevent snooping, corruption or a covert channel.
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001244 */
Nicholas Piggin2bf10712018-07-05 18:47:00 +10001245 if (current_thread_info()->task->thread.used_vas)
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -08001246 asm volatile(PPC_CP_ABORT);
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001247 }
Michael Ellerman4e003742017-10-19 15:08:43 +11001248#endif /* CONFIG_PPC_BOOK3S_64 */
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001249
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001250 return last;
1251}
1252
Christophe Leroydf131022018-10-06 16:51:16 +00001253#define NR_INSN_TO_PRINT 16
Paul Mackerras06d67d52005-10-10 22:29:05 +10001254
Paul Mackerras06d67d52005-10-10 22:29:05 +10001255static void show_instructions(struct pt_regs *regs)
1256{
1257 int i;
Christophe Leroydf131022018-10-06 16:51:16 +00001258 unsigned long pc = regs->nip - (NR_INSN_TO_PRINT * 3 / 4 * sizeof(int));
Paul Mackerras06d67d52005-10-10 22:29:05 +10001259
1260 printk("Instruction dump:");
1261
Christophe Leroydf131022018-10-06 16:51:16 +00001262 for (i = 0; i < NR_INSN_TO_PRINT; i++) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001263 int instr;
1264
1265 if (!(i % 8))
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001266 pr_cont("\n");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001267
Scott Wood0de2d822007-09-28 04:38:55 +10001268#if !defined(CONFIG_BOOKE)
1269 /* If executing with the IMMU off, adjust pc rather
1270 * than print XXXXXXXX.
1271 */
1272 if (!(regs->msr & MSR_IR))
1273 pc = (unsigned long)phys_to_virt(pc);
1274#endif
1275
Anton Blanchard00ae36d2006-10-13 12:17:16 +10001276 if (!__kernel_text_address(pc) ||
Christophe Leroy3b35bd42018-10-06 16:51:12 +00001277 probe_kernel_address((const void *)pc, instr)) {
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001278 pr_cont("XXXXXXXX ");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001279 } else {
1280 if (regs->nip == pc)
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001281 pr_cont("<%08x> ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001282 else
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001283 pr_cont("%08x ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001284 }
1285
1286 pc += sizeof(int);
1287 }
1288
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001289 pr_cont("\n");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001290}
1291
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001292void show_user_instructions(struct pt_regs *regs)
1293{
1294 unsigned long pc;
Christophe Leroydf131022018-10-06 16:51:16 +00001295 int n = NR_INSN_TO_PRINT;
Christophe Leroyfb2d9502018-10-06 16:51:14 +00001296 struct seq_buf s;
1297 char buf[96]; /* enough for 8 times 9 + 2 chars */
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001298
Christophe Leroydf131022018-10-06 16:51:16 +00001299 pc = regs->nip - (NR_INSN_TO_PRINT * 3 / 4 * sizeof(int));
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001300
Michael Ellermana932ed32018-10-05 16:43:55 +10001301 /*
1302 * Make sure the NIP points at userspace, not kernel text/data or
1303 * elsewhere.
1304 */
Christophe Leroydf131022018-10-06 16:51:16 +00001305 if (!__access_ok(pc, NR_INSN_TO_PRINT * sizeof(int), USER_DS)) {
Michael Ellermana932ed32018-10-05 16:43:55 +10001306 pr_info("%s[%d]: Bad NIP, not dumping instructions.\n",
1307 current->comm, current->pid);
1308 return;
1309 }
1310
Christophe Leroyfb2d9502018-10-06 16:51:14 +00001311 seq_buf_init(&s, buf, sizeof(buf));
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001312
Christophe Leroyfb2d9502018-10-06 16:51:14 +00001313 while (n) {
1314 int i;
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001315
Christophe Leroyfb2d9502018-10-06 16:51:14 +00001316 seq_buf_clear(&s);
1317
1318 for (i = 0; i < 8 && n; i++, n--, pc += sizeof(int)) {
1319 int instr;
1320
1321 if (probe_kernel_address((const void *)pc, instr)) {
1322 seq_buf_printf(&s, "XXXXXXXX ");
1323 continue;
1324 }
1325 seq_buf_printf(&s, regs->nip == pc ? "<%08x> " : "%08x ", instr);
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001326 }
1327
Christophe Leroyfb2d9502018-10-06 16:51:14 +00001328 if (!seq_buf_has_overflowed(&s))
1329 pr_info("%s[%d]: code: %s\n", current->comm,
1330 current->pid, s.buffer);
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001331 }
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001332}
1333
Michael Neuling801c0b22015-11-20 15:15:32 +11001334struct regbit {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001335 unsigned long bit;
1336 const char *name;
Michael Neuling801c0b22015-11-20 15:15:32 +11001337};
1338
1339static struct regbit msr_bits[] = {
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001340#if defined(CONFIG_PPC64) && !defined(CONFIG_BOOKE)
1341 {MSR_SF, "SF"},
1342 {MSR_HV, "HV"},
1343#endif
1344 {MSR_VEC, "VEC"},
1345 {MSR_VSX, "VSX"},
1346#ifdef CONFIG_BOOKE
1347 {MSR_CE, "CE"},
1348#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001349 {MSR_EE, "EE"},
1350 {MSR_PR, "PR"},
1351 {MSR_FP, "FP"},
1352 {MSR_ME, "ME"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001353#ifdef CONFIG_BOOKE
Kumar Gala1b983262008-11-19 04:39:53 +00001354 {MSR_DE, "DE"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001355#else
1356 {MSR_SE, "SE"},
1357 {MSR_BE, "BE"},
1358#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001359 {MSR_IR, "IR"},
1360 {MSR_DR, "DR"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001361 {MSR_PMM, "PMM"},
1362#ifndef CONFIG_BOOKE
1363 {MSR_RI, "RI"},
1364 {MSR_LE, "LE"},
1365#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001366 {0, NULL}
1367};
1368
Michael Neuling801c0b22015-11-20 15:15:32 +11001369static void print_bits(unsigned long val, struct regbit *bits, const char *sep)
Paul Mackerras06d67d52005-10-10 22:29:05 +10001370{
Michael Neuling801c0b22015-11-20 15:15:32 +11001371 const char *s = "";
Paul Mackerras06d67d52005-10-10 22:29:05 +10001372
Paul Mackerras06d67d52005-10-10 22:29:05 +10001373 for (; bits->bit; ++bits)
1374 if (val & bits->bit) {
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001375 pr_cont("%s%s", s, bits->name);
Michael Neuling801c0b22015-11-20 15:15:32 +11001376 s = sep;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001377 }
Michael Neuling801c0b22015-11-20 15:15:32 +11001378}
1379
1380#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1381static struct regbit msr_tm_bits[] = {
1382 {MSR_TS_T, "T"},
1383 {MSR_TS_S, "S"},
1384 {MSR_TM, "E"},
1385 {0, NULL}
1386};
1387
1388static void print_tm_bits(unsigned long val)
1389{
1390/*
1391 * This only prints something if at least one of the TM bit is set.
1392 * Inside the TM[], the output means:
1393 * E: Enabled (bit 32)
1394 * S: Suspended (bit 33)
1395 * T: Transactional (bit 34)
1396 */
1397 if (val & (MSR_TM | MSR_TS_S | MSR_TS_T)) {
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001398 pr_cont(",TM[");
Michael Neuling801c0b22015-11-20 15:15:32 +11001399 print_bits(val, msr_tm_bits, "");
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001400 pr_cont("]");
Michael Neuling801c0b22015-11-20 15:15:32 +11001401 }
1402}
1403#else
1404static void print_tm_bits(unsigned long val) {}
1405#endif
1406
1407static void print_msr_bits(unsigned long val)
1408{
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001409 pr_cont("<");
Michael Neuling801c0b22015-11-20 15:15:32 +11001410 print_bits(val, msr_bits, ",");
1411 print_tm_bits(val);
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001412 pr_cont(">");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001413}
1414
1415#ifdef CONFIG_PPC64
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001416#define REG "%016lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001417#define REGS_PER_LINE 4
1418#define LAST_VOLATILE 13
1419#else
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001420#define REG "%08lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001421#define REGS_PER_LINE 8
1422#define LAST_VOLATILE 12
1423#endif
1424
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001425void show_regs(struct pt_regs * regs)
1426{
1427 int i, trap;
1428
Tejun Heoa43cb952013-04-30 15:27:17 -07001429 show_regs_print_info(KERN_DEFAULT);
1430
Michael Ellermana6036102017-08-23 23:56:24 +10001431 printk("NIP: "REG" LR: "REG" CTR: "REG"\n",
Paul Mackerras06d67d52005-10-10 22:29:05 +10001432 regs->nip, regs->link, regs->ctr);
Michael Ellerman182dc9c2017-12-18 16:33:36 +11001433 printk("REGS: %px TRAP: %04lx %s (%s)\n",
Serge E. Hallyn96b644b2006-10-02 02:18:13 -07001434 regs, regs->trap, print_tainted(), init_utsname()->release);
Michael Ellermana6036102017-08-23 23:56:24 +10001435 printk("MSR: "REG" ", regs->msr);
Michael Neuling801c0b22015-11-20 15:15:32 +11001436 print_msr_bits(regs->msr);
Michael Ellermanf6fc73f2017-08-23 23:56:23 +10001437 pr_cont(" CR: %08lx XER: %08lx\n", regs->ccr, regs->xer);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001438 trap = TRAP(regs);
Benjamin Herrenschmidt2271db22018-01-12 13:28:49 +11001439 if ((TRAP(regs) != 0xc00) && cpu_has_feature(CPU_FTR_CFAR))
Michael Ellerman7dae8652016-11-03 20:45:26 +11001440 pr_cont("CFAR: "REG" ", regs->orig_gpr3);
Anton Blanchardc5400642013-11-15 15:41:19 +11001441 if (trap == 0x200 || trap == 0x300 || trap == 0x600)
Kumar Galaba28c9a2011-10-06 02:53:38 +00001442#if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
Michael Ellerman7dae8652016-11-03 20:45:26 +11001443 pr_cont("DEAR: "REG" ESR: "REG" ", regs->dar, regs->dsisr);
Kumar Gala14170782007-07-26 00:46:15 -05001444#else
Michael Ellerman7dae8652016-11-03 20:45:26 +11001445 pr_cont("DAR: "REG" DSISR: %08lx ", regs->dar, regs->dsisr);
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001446#endif
1447#ifdef CONFIG_PPC64
Nicholas Piggin3130a7b2018-05-10 11:04:24 +10001448 pr_cont("IRQMASK: %lx ", regs->softe);
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001449#endif
1450#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Anton Blanchard6d888d12013-11-18 13:19:17 +11001451 if (MSR_TM_ACTIVE(regs->msr))
Michael Ellerman7dae8652016-11-03 20:45:26 +11001452 pr_cont("\nPACATMSCRATCH: %016llx ", get_paca()->tm_scratch);
Kumar Gala14170782007-07-26 00:46:15 -05001453#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001454
1455 for (i = 0; i < 32; i++) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001456 if ((i % REGS_PER_LINE) == 0)
Michael Ellerman7dae8652016-11-03 20:45:26 +11001457 pr_cont("\nGPR%02d: ", i);
1458 pr_cont(REG " ", regs->gpr[i]);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001459 if (i == LAST_VOLATILE && !FULL_REGS(regs))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001460 break;
1461 }
Michael Ellerman7dae8652016-11-03 20:45:26 +11001462 pr_cont("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001463#ifdef CONFIG_KALLSYMS
1464 /*
1465 * Lookup NIP late so we have the best change of getting the
1466 * above info out without failing
1467 */
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001468 printk("NIP ["REG"] %pS\n", regs->nip, (void *)regs->nip);
1469 printk("LR ["REG"] %pS\n", regs->link, (void *)regs->link);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001470#endif
1471 show_stack(current, (unsigned long *) regs->gpr[1]);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001472 if (!user_mode(regs))
1473 show_instructions(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001474}
1475
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001476void flush_thread(void)
1477{
K.Prasade0780b72011-02-10 04:44:35 +00001478#ifdef CONFIG_HAVE_HW_BREAKPOINT
K.Prasad5aae8a52010-06-15 11:35:19 +05301479 flush_ptrace_hw_breakpoint(current);
K.Prasade0780b72011-02-10 04:44:35 +00001480#else /* CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001481 set_debug_reg_defaults(&current->thread);
K.Prasade0780b72011-02-10 04:44:35 +00001482#endif /* CONFIG_HAVE_HW_BREAKPOINT */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001483}
1484
Nicholas Piggin425d3312018-09-15 01:30:55 +10001485#ifdef CONFIG_PPC_BOOK3S_64
1486void arch_setup_new_exec(void)
1487{
1488 if (radix_enabled())
1489 return;
1490 hash__setup_new_exec();
1491}
1492#endif
1493
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -08001494int set_thread_uses_vas(void)
1495{
1496#ifdef CONFIG_PPC_BOOK3S_64
1497 if (!cpu_has_feature(CPU_FTR_ARCH_300))
1498 return -EINVAL;
1499
1500 current->thread.used_vas = 1;
1501
1502 /*
1503 * Even a process that has no foreign real address mapping can use
1504 * an unpaired COPY instruction (to no real effect). Issue CP_ABORT
1505 * to clear any pending COPY and prevent a covert channel.
1506 *
1507 * __switch_to() will issue CP_ABORT on future context switches.
1508 */
1509 asm volatile(PPC_CP_ABORT);
1510
1511#endif /* CONFIG_PPC_BOOK3S_64 */
1512 return 0;
1513}
1514
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001515#ifdef CONFIG_PPC64
Alastair D'Silva71cc64a2018-05-11 16:12:59 +10001516/**
1517 * Assign a TIDR (thread ID) for task @t and set it in the thread
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001518 * structure. For now, we only support setting TIDR for 'current' task.
Alastair D'Silva71cc64a2018-05-11 16:12:59 +10001519 *
1520 * Since the TID value is a truncated form of it PID, it is possible
1521 * (but unlikely) for 2 threads to have the same TID. In the unlikely event
1522 * that 2 threads share the same TID and are waiting, one of the following
1523 * cases will happen:
1524 *
1525 * 1. The correct thread is running, the wrong thread is not
1526 * In this situation, the correct thread is woken and proceeds to pass it's
1527 * condition check.
1528 *
1529 * 2. Neither threads are running
1530 * In this situation, neither thread will be woken. When scheduled, the waiting
1531 * threads will execute either a wait, which will return immediately, followed
1532 * by a condition check, which will pass for the correct thread and fail
1533 * for the wrong thread, or they will execute the condition check immediately.
1534 *
1535 * 3. The wrong thread is running, the correct thread is not
1536 * The wrong thread will be woken, but will fail it's condition check and
1537 * re-execute wait. The correct thread, when scheduled, will execute either
1538 * it's condition check (which will pass), or wait, which returns immediately
1539 * when called the first time after the thread is scheduled, followed by it's
1540 * condition check (which will pass).
1541 *
1542 * 4. Both threads are running
1543 * Both threads will be woken. The wrong thread will fail it's condition check
1544 * and execute another wait, while the correct thread will pass it's condition
1545 * check.
1546 *
1547 * @t: the task to set the thread ID for
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001548 */
1549int set_thread_tidr(struct task_struct *t)
1550{
Alastair D'Silva3449f192018-05-11 16:12:58 +10001551 if (!cpu_has_feature(CPU_FTR_P9_TIDR))
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001552 return -EINVAL;
1553
1554 if (t != current)
1555 return -EINVAL;
1556
Vaibhav Jain7e4d4232017-11-24 14:03:38 +05301557 if (t->thread.tidr)
1558 return 0;
1559
Alastair D'Silva71cc64a2018-05-11 16:12:59 +10001560 t->thread.tidr = (u16)task_pid_nr(t);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001561 mtspr(SPRN_TIDR, t->thread.tidr);
1562
1563 return 0;
1564}
Christophe Lombardb1db5512018-01-11 09:55:25 +01001565EXPORT_SYMBOL_GPL(set_thread_tidr);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001566
1567#endif /* CONFIG_PPC64 */
1568
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001569void
1570release_thread(struct task_struct *t)
1571{
1572}
1573
1574/*
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001575 * this gets called so that we can store coprocessor state into memory and
1576 * copy the current task into the new thread.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001577 */
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001578int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001579{
Anton Blanchard579e6332015-10-29 11:44:09 +11001580 flush_all_to_thread(src);
Michael Neuling621b5062014-03-03 14:21:40 +11001581 /*
1582 * Flush TM state out so we can copy it. __switch_to_tm() does this
1583 * flush but it removes the checkpointed state from the current CPU and
1584 * transitions the CPU out of TM mode. Hence we need to call
1585 * tm_recheckpoint_new_task() (on the same task) to restore the
1586 * checkpointed state back and the TM mode.
Cyril Bur5d176f72016-09-14 18:02:16 +10001587 *
1588 * Can't pass dst because it isn't ready. Doesn't matter, passing
1589 * dst is only important for __switch_to()
Michael Neuling621b5062014-03-03 14:21:40 +11001590 */
Cyril Burdc310662016-09-23 16:18:24 +10001591 __switch_to_tm(src, src);
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001592
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001593 *dst = *src;
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001594
1595 clear_task_ebb(dst);
1596
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001597 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001598}
1599
Michael Ellermancec15482014-07-10 12:29:21 +10001600static void setup_ksp_vsid(struct task_struct *p, unsigned long sp)
1601{
Michael Ellerman4e003742017-10-19 15:08:43 +11001602#ifdef CONFIG_PPC_BOOK3S_64
Michael Ellermancec15482014-07-10 12:29:21 +10001603 unsigned long sp_vsid;
1604 unsigned long llp = mmu_psize_defs[mmu_linear_psize].sllp;
1605
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001606 if (radix_enabled())
1607 return;
1608
Michael Ellermancec15482014-07-10 12:29:21 +10001609 if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
1610 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_1T)
1611 << SLB_VSID_SHIFT_1T;
1612 else
1613 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_256M)
1614 << SLB_VSID_SHIFT;
1615 sp_vsid |= SLB_VSID_KERNEL | llp;
1616 p->thread.ksp_vsid = sp_vsid;
1617#endif
1618}
1619
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001620/*
1621 * Copy a thread..
1622 */
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001623
Alex Dowad6eca8932015-03-13 20:14:46 +02001624/*
1625 * Copy architecture-specific thread state
1626 */
Alexey Dobriyan6f2c55b2009-04-02 16:56:59 -07001627int copy_thread(unsigned long clone_flags, unsigned long usp,
Alex Dowad6eca8932015-03-13 20:14:46 +02001628 unsigned long kthread_arg, struct task_struct *p)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001629{
1630 struct pt_regs *childregs, *kregs;
1631 extern void ret_from_fork(void);
Al Viro58254e12012-09-12 18:32:42 -04001632 extern void ret_from_kernel_thread(void);
1633 void (*f)(void);
Al Viro0cec6fd2006-01-12 01:06:02 -08001634 unsigned long sp = (unsigned long)task_stack_page(p) + THREAD_SIZE;
Michael Ellerman5d31a962016-03-24 22:04:04 +11001635 struct thread_info *ti = task_thread_info(p);
1636
1637 klp_init_thread_info(ti);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001638
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001639 /* Copy registers */
1640 sp -= sizeof(struct pt_regs);
1641 childregs = (struct pt_regs *) sp;
Al Viroab758192012-10-21 22:33:39 -04001642 if (unlikely(p->flags & PF_KTHREAD)) {
Alex Dowad6eca8932015-03-13 20:14:46 +02001643 /* kernel thread */
Al Viro58254e12012-09-12 18:32:42 -04001644 memset(childregs, 0, sizeof(struct pt_regs));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001645 childregs->gpr[1] = sp + sizeof(struct pt_regs);
Anton Blanchard7cedd602014-02-04 16:08:51 +11001646 /* function */
1647 if (usp)
1648 childregs->gpr[14] = ppc_function_entry((void *)usp);
Al Viro58254e12012-09-12 18:32:42 -04001649#ifdef CONFIG_PPC64
Al Virob5e2fc12006-01-12 01:06:01 -08001650 clear_tsk_thread_flag(p, TIF_32BIT);
Madhavan Srinivasanc2e480b2017-12-20 09:25:42 +05301651 childregs->softe = IRQS_ENABLED;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001652#endif
Alex Dowad6eca8932015-03-13 20:14:46 +02001653 childregs->gpr[15] = kthread_arg;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001654 p->thread.regs = NULL; /* no user register state */
Al Viro138d1ce2012-10-11 08:41:43 -04001655 ti->flags |= _TIF_RESTOREALL;
Al Viro58254e12012-09-12 18:32:42 -04001656 f = ret_from_kernel_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001657 } else {
Alex Dowad6eca8932015-03-13 20:14:46 +02001658 /* user thread */
Al Viroafa86fc2012-10-22 22:51:14 -04001659 struct pt_regs *regs = current_pt_regs();
Al Viro58254e12012-09-12 18:32:42 -04001660 CHECK_FULL_REGS(regs);
1661 *childregs = *regs;
Al Viroea516b12012-10-21 22:28:43 -04001662 if (usp)
1663 childregs->gpr[1] = usp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001664 p->thread.regs = childregs;
Al Viro58254e12012-09-12 18:32:42 -04001665 childregs->gpr[3] = 0; /* Result from fork() */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001666 if (clone_flags & CLONE_SETTLS) {
1667#ifdef CONFIG_PPC64
Denis Kirjanov9904b002010-07-29 22:04:39 +00001668 if (!is_32bit_task())
Paul Mackerras06d67d52005-10-10 22:29:05 +10001669 childregs->gpr[13] = childregs->gpr[6];
1670 else
1671#endif
1672 childregs->gpr[2] = childregs->gpr[6];
1673 }
Al Viro58254e12012-09-12 18:32:42 -04001674
1675 f = ret_from_fork;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001676 }
Cyril Burd272f662016-02-29 17:53:46 +11001677 childregs->msr &= ~(MSR_FP|MSR_VEC|MSR_VSX);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001678 sp -= STACK_FRAME_OVERHEAD;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001679
1680 /*
1681 * The way this works is that at some point in the future
1682 * some task will call _switch to switch to the new task.
1683 * That will pop off the stack frame created below and start
1684 * the new task running at ret_from_fork. The new task will
1685 * do some house keeping and then return from the fork or clone
1686 * system call, using the stack frame created above.
1687 */
Li Zhongaf945cf2013-05-06 22:44:41 +00001688 ((unsigned long *)sp)[0] = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001689 sp -= sizeof(struct pt_regs);
1690 kregs = (struct pt_regs *) sp;
1691 sp -= STACK_FRAME_OVERHEAD;
1692 p->thread.ksp = sp;
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001693#ifdef CONFIG_PPC32
Kumar Gala85218822008-04-28 16:21:22 +10001694 p->thread.ksp_limit = (unsigned long)task_stack_page(p) +
1695 _ALIGN_UP(sizeof(struct thread_info), 16);
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001696#endif
Oleg Nesterov28d170ab2013-04-21 06:47:59 +00001697#ifdef CONFIG_HAVE_HW_BREAKPOINT
1698 p->thread.ptrace_bps[0] = NULL;
1699#endif
1700
Paul Mackerras18461962013-09-10 20:21:10 +10001701 p->thread.fp_save_area = NULL;
1702#ifdef CONFIG_ALTIVEC
1703 p->thread.vr_save_area = NULL;
1704#endif
1705
Michael Ellermancec15482014-07-10 12:29:21 +10001706 setup_ksp_vsid(p, sp);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001707
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001708#ifdef CONFIG_PPC64
1709 if (cpu_has_feature(CPU_FTR_DSCR)) {
Anton Blanchard1021cb22012-09-03 16:49:47 +00001710 p->thread.dscr_inherit = current->thread.dscr_inherit;
Anton Blancharddb1231dc2015-12-09 20:11:47 +11001711 p->thread.dscr = mfspr(SPRN_DSCR);
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001712 }
Haren Myneni92779242012-12-06 21:49:56 +00001713 if (cpu_has_feature(CPU_FTR_HAS_PPR))
Nicholas Piggin4c2de742018-10-13 00:15:16 +11001714 childregs->ppr = DEFAULT_PPR;
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001715
1716 p->thread.tidr = 0;
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001717#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +11001718 kregs->nip = ppc_function_entry(f);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001719 return 0;
1720}
1721
Nicholas Piggin5434ae72018-09-15 01:30:56 +10001722void preload_new_slb_context(unsigned long start, unsigned long sp);
1723
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001724/*
1725 * Set up a thread for executing a new program
1726 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001727void start_thread(struct pt_regs *regs, unsigned long start, unsigned long sp)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001728{
Michael Ellerman90eac722005-10-21 16:01:33 +10001729#ifdef CONFIG_PPC64
1730 unsigned long load_addr = regs->gpr[2]; /* saved by ELF_PLAT_INIT */
Nicholas Piggin5434ae72018-09-15 01:30:56 +10001731
1732#ifdef CONFIG_PPC_BOOK3S_64
1733 preload_new_slb_context(start, sp);
1734#endif
Michael Ellerman90eac722005-10-21 16:01:33 +10001735#endif
1736
Paul Mackerras06d67d52005-10-10 22:29:05 +10001737 /*
1738 * If we exec out of a kernel thread then thread.regs will not be
1739 * set. Do it now.
1740 */
1741 if (!current->thread.regs) {
Al Viro0cec6fd2006-01-12 01:06:02 -08001742 struct pt_regs *regs = task_stack_page(current) + THREAD_SIZE;
1743 current->thread.regs = regs - 1;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001744 }
1745
Cyril Bur8e96a872016-06-17 14:58:34 +10001746#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1747 /*
1748 * Clear any transactional state, we're exec()ing. The cause is
1749 * not important as there will never be a recheckpoint so it's not
1750 * user visible.
1751 */
1752 if (MSR_TM_SUSPENDED(mfmsr()))
1753 tm_reclaim_current(0);
1754#endif
1755
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001756 memset(regs->gpr, 0, sizeof(regs->gpr));
1757 regs->ctr = 0;
1758 regs->link = 0;
1759 regs->xer = 0;
1760 regs->ccr = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001761 regs->gpr[1] = sp;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001762
Roland McGrath474f8192007-09-24 16:52:44 -07001763 /*
1764 * We have just cleared all the nonvolatile GPRs, so make
1765 * FULL_REGS(regs) return true. This is necessary to allow
1766 * ptrace to examine the thread immediately after exec.
1767 */
1768 regs->trap &= ~1UL;
1769
Paul Mackerras06d67d52005-10-10 22:29:05 +10001770#ifdef CONFIG_PPC32
1771 regs->mq = 0;
1772 regs->nip = start;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001773 regs->msr = MSR_USER;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001774#else
Denis Kirjanov9904b002010-07-29 22:04:39 +00001775 if (!is_32bit_task()) {
Rusty Russell94af3ab2013-11-20 22:15:02 +11001776 unsigned long entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001777
Rusty Russell94af3ab2013-11-20 22:15:02 +11001778 if (is_elf2_task()) {
1779 /* Look ma, no function descriptors! */
1780 entry = start;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001781
Rusty Russell94af3ab2013-11-20 22:15:02 +11001782 /*
1783 * Ulrich says:
1784 * The latest iteration of the ABI requires that when
1785 * calling a function (at its global entry point),
1786 * the caller must ensure r12 holds the entry point
1787 * address (so that the function can quickly
1788 * establish addressability).
1789 */
1790 regs->gpr[12] = start;
1791 /* Make sure that's restored on entry to userspace. */
1792 set_thread_flag(TIF_RESTOREALL);
1793 } else {
1794 unsigned long toc;
1795
1796 /* start is a relocated pointer to the function
1797 * descriptor for the elf _start routine. The first
1798 * entry in the function descriptor is the entry
1799 * address of _start and the second entry is the TOC
1800 * value we need to use.
1801 */
1802 __get_user(entry, (unsigned long __user *)start);
1803 __get_user(toc, (unsigned long __user *)start+1);
1804
1805 /* Check whether the e_entry function descriptor entries
1806 * need to be relocated before we can use them.
1807 */
1808 if (load_addr != 0) {
1809 entry += load_addr;
1810 toc += load_addr;
1811 }
1812 regs->gpr[2] = toc;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001813 }
1814 regs->nip = entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001815 regs->msr = MSR_USER64;
Stephen Rothwelld4bf9a72005-10-13 13:40:54 +10001816 } else {
1817 regs->nip = start;
1818 regs->gpr[2] = 0;
1819 regs->msr = MSR_USER32;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001820 }
1821#endif
Michael Neulingce48b212008-06-25 14:07:18 +10001822#ifdef CONFIG_VSX
1823 current->thread.used_vsr = 0;
1824#endif
Nicholas Piggin5434ae72018-09-15 01:30:56 +10001825 current->thread.load_slb = 0;
Breno Leitao11958922017-06-02 18:43:30 -03001826 current->thread.load_fp = 0;
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001827 memset(&current->thread.fp_state, 0, sizeof(current->thread.fp_state));
Paul Mackerras18461962013-09-10 20:21:10 +10001828 current->thread.fp_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001829#ifdef CONFIG_ALTIVEC
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001830 memset(&current->thread.vr_state, 0, sizeof(current->thread.vr_state));
1831 current->thread.vr_state.vscr.u[3] = 0x00010000; /* Java mode disabled */
Paul Mackerras18461962013-09-10 20:21:10 +10001832 current->thread.vr_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001833 current->thread.vrsave = 0;
1834 current->thread.used_vr = 0;
Breno Leitao11958922017-06-02 18:43:30 -03001835 current->thread.load_vec = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001836#endif /* CONFIG_ALTIVEC */
1837#ifdef CONFIG_SPE
1838 memset(current->thread.evr, 0, sizeof(current->thread.evr));
1839 current->thread.acc = 0;
1840 current->thread.spefscr = 0;
1841 current->thread.used_spe = 0;
1842#endif /* CONFIG_SPE */
Michael Neulingbc2a9402013-02-13 16:21:40 +00001843#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Michael Neulingbc2a9402013-02-13 16:21:40 +00001844 current->thread.tm_tfhar = 0;
1845 current->thread.tm_texasr = 0;
1846 current->thread.tm_tfiar = 0;
Breno Leitao7f22ced2017-06-05 11:40:59 -03001847 current->thread.load_tm = 0;
Michael Neulingbc2a9402013-02-13 16:21:40 +00001848#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Ram Pai06bb53b2018-01-18 17:50:31 -08001849
1850 thread_pkey_regs_init(&current->thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001851}
Anton Blancharde1802b02014-08-20 08:00:02 +10001852EXPORT_SYMBOL(start_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001853
1854#define PR_FP_ALL_EXCEPT (PR_FP_EXC_DIV | PR_FP_EXC_OVF | PR_FP_EXC_UND \
1855 | PR_FP_EXC_RES | PR_FP_EXC_INV)
1856
1857int set_fpexc_mode(struct task_struct *tsk, unsigned int val)
1858{
1859 struct pt_regs *regs = tsk->thread.regs;
1860
1861 /* This is a bit hairy. If we are an SPE enabled processor
1862 * (have embedded fp) we store the IEEE exception enable flags in
1863 * fpexc_mode. fpexc_mode is also used for setting FP exception
1864 * mode (asyn, precise, disabled) for 'Classic' FP. */
1865 if (val & PR_FP_EXC_SW_ENABLE) {
1866#ifdef CONFIG_SPE
Kumar Gala5e14d212007-09-13 01:44:20 -05001867 if (cpu_has_feature(CPU_FTR_SPE)) {
Joseph Myers640e9222013-12-10 23:07:45 +00001868 /*
1869 * When the sticky exception bits are set
1870 * directly by userspace, it must call prctl
1871 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1872 * in the existing prctl settings) or
1873 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1874 * the bits being set). <fenv.h> functions
1875 * saving and restoring the whole
1876 * floating-point environment need to do so
1877 * anyway to restore the prctl settings from
1878 * the saved environment.
1879 */
1880 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001881 tsk->thread.fpexc_mode = val &
1882 (PR_FP_EXC_SW_ENABLE | PR_FP_ALL_EXCEPT);
1883 return 0;
1884 } else {
1885 return -EINVAL;
1886 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001887#else
1888 return -EINVAL;
1889#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001890 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10001891
1892 /* on a CONFIG_SPE this does not hurt us. The bits that
1893 * __pack_fe01 use do not overlap with bits used for
1894 * PR_FP_EXC_SW_ENABLE. Additionally, the MSR[FE0,FE1] bits
1895 * on CONFIG_SPE implementations are reserved so writing to
1896 * them does not change anything */
1897 if (val > PR_FP_EXC_PRECISE)
1898 return -EINVAL;
1899 tsk->thread.fpexc_mode = __pack_fe01(val);
1900 if (regs != NULL && (regs->msr & MSR_FP) != 0)
1901 regs->msr = (regs->msr & ~(MSR_FE0|MSR_FE1))
1902 | tsk->thread.fpexc_mode;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001903 return 0;
1904}
1905
1906int get_fpexc_mode(struct task_struct *tsk, unsigned long adr)
1907{
1908 unsigned int val;
1909
1910 if (tsk->thread.fpexc_mode & PR_FP_EXC_SW_ENABLE)
1911#ifdef CONFIG_SPE
Joseph Myers640e9222013-12-10 23:07:45 +00001912 if (cpu_has_feature(CPU_FTR_SPE)) {
1913 /*
1914 * When the sticky exception bits are set
1915 * directly by userspace, it must call prctl
1916 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1917 * in the existing prctl settings) or
1918 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1919 * the bits being set). <fenv.h> functions
1920 * saving and restoring the whole
1921 * floating-point environment need to do so
1922 * anyway to restore the prctl settings from
1923 * the saved environment.
1924 */
1925 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001926 val = tsk->thread.fpexc_mode;
Joseph Myers640e9222013-12-10 23:07:45 +00001927 } else
Kumar Gala5e14d212007-09-13 01:44:20 -05001928 return -EINVAL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001929#else
1930 return -EINVAL;
1931#endif
1932 else
1933 val = __unpack_fe01(tsk->thread.fpexc_mode);
1934 return put_user(val, (unsigned int __user *) adr);
1935}
1936
Paul Mackerrasfab5db92006-06-07 16:14:40 +10001937int set_endian(struct task_struct *tsk, unsigned int val)
1938{
1939 struct pt_regs *regs = tsk->thread.regs;
1940
1941 if ((val == PR_ENDIAN_LITTLE && !cpu_has_feature(CPU_FTR_REAL_LE)) ||
1942 (val == PR_ENDIAN_PPC_LITTLE && !cpu_has_feature(CPU_FTR_PPC_LE)))
1943 return -EINVAL;
1944
1945 if (regs == NULL)
1946 return -EINVAL;
1947
1948 if (val == PR_ENDIAN_BIG)
1949 regs->msr &= ~MSR_LE;
1950 else if (val == PR_ENDIAN_LITTLE || val == PR_ENDIAN_PPC_LITTLE)
1951 regs->msr |= MSR_LE;
1952 else
1953 return -EINVAL;
1954
1955 return 0;
1956}
1957
1958int get_endian(struct task_struct *tsk, unsigned long adr)
1959{
1960 struct pt_regs *regs = tsk->thread.regs;
1961 unsigned int val;
1962
1963 if (!cpu_has_feature(CPU_FTR_PPC_LE) &&
1964 !cpu_has_feature(CPU_FTR_REAL_LE))
1965 return -EINVAL;
1966
1967 if (regs == NULL)
1968 return -EINVAL;
1969
1970 if (regs->msr & MSR_LE) {
1971 if (cpu_has_feature(CPU_FTR_REAL_LE))
1972 val = PR_ENDIAN_LITTLE;
1973 else
1974 val = PR_ENDIAN_PPC_LITTLE;
1975 } else
1976 val = PR_ENDIAN_BIG;
1977
1978 return put_user(val, (unsigned int __user *)adr);
1979}
1980
Paul Mackerrase9370ae2006-06-07 16:15:39 +10001981int set_unalign_ctl(struct task_struct *tsk, unsigned int val)
1982{
1983 tsk->thread.align_ctl = val;
1984 return 0;
1985}
1986
1987int get_unalign_ctl(struct task_struct *tsk, unsigned long adr)
1988{
1989 return put_user(tsk->thread.align_ctl, (unsigned int __user *)adr);
1990}
1991
Paul Mackerrasbb72c482007-02-19 11:42:42 +11001992static inline int valid_irq_stack(unsigned long sp, struct task_struct *p,
1993 unsigned long nbytes)
1994{
1995 unsigned long stack_page;
1996 unsigned long cpu = task_cpu(p);
1997
1998 /*
1999 * Avoid crashing if the stack has overflowed and corrupted
2000 * task_cpu(p), which is in the thread_info struct.
2001 */
2002 if (cpu < NR_CPUS && cpu_possible(cpu)) {
2003 stack_page = (unsigned long) hardirq_ctx[cpu];
2004 if (sp >= stack_page + sizeof(struct thread_struct)
2005 && sp <= stack_page + THREAD_SIZE - nbytes)
2006 return 1;
2007
2008 stack_page = (unsigned long) softirq_ctx[cpu];
2009 if (sp >= stack_page + sizeof(struct thread_struct)
2010 && sp <= stack_page + THREAD_SIZE - nbytes)
2011 return 1;
2012 }
2013 return 0;
2014}
2015
Anton Blanchard2f251942006-03-27 11:46:18 +11002016int validate_sp(unsigned long sp, struct task_struct *p,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002017 unsigned long nbytes)
2018{
Al Viro0cec6fd2006-01-12 01:06:02 -08002019 unsigned long stack_page = (unsigned long)task_stack_page(p);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002020
2021 if (sp >= stack_page + sizeof(struct thread_struct)
2022 && sp <= stack_page + THREAD_SIZE - nbytes)
2023 return 1;
2024
Paul Mackerrasbb72c482007-02-19 11:42:42 +11002025 return valid_irq_stack(sp, p, nbytes);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002026}
2027
Anton Blanchard2f251942006-03-27 11:46:18 +11002028EXPORT_SYMBOL(validate_sp);
2029
Christophe Leroy018cce32019-01-31 10:08:52 +00002030static unsigned long __get_wchan(struct task_struct *p)
Paul Mackerras06d67d52005-10-10 22:29:05 +10002031{
2032 unsigned long ip, sp;
2033 int count = 0;
2034
2035 if (!p || p == current || p->state == TASK_RUNNING)
2036 return 0;
2037
2038 sp = p->thread.ksp;
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002039 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10002040 return 0;
2041
2042 do {
2043 sp = *(unsigned long *)sp;
Kautuk Consul4ca360f2016-04-19 15:48:21 +05302044 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD) ||
2045 p->state == TASK_RUNNING)
Paul Mackerras06d67d52005-10-10 22:29:05 +10002046 return 0;
2047 if (count > 0) {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002048 ip = ((unsigned long *)sp)[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10002049 if (!in_sched_functions(ip))
2050 return ip;
2051 }
2052 } while (count++ < 16);
2053 return 0;
2054}
Paul Mackerras06d67d52005-10-10 22:29:05 +10002055
Christophe Leroy018cce32019-01-31 10:08:52 +00002056unsigned long get_wchan(struct task_struct *p)
2057{
2058 unsigned long ret;
2059
2060 if (!try_get_task_stack(p))
2061 return 0;
2062
2063 ret = __get_wchan(p);
2064
2065 put_task_stack(p);
2066
2067 return ret;
2068}
2069
Johannes Bergc4d04be2008-11-20 03:24:07 +00002070static int kstack_depth_to_print = CONFIG_PRINT_STACK_DEPTH;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002071
2072void show_stack(struct task_struct *tsk, unsigned long *stack)
2073{
Paul Mackerras06d67d52005-10-10 22:29:05 +10002074 unsigned long sp, ip, lr, newsp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002075 int count = 0;
Paul Mackerras06d67d52005-10-10 22:29:05 +10002076 int firstframe = 1;
Steven Rostedt6794c782009-02-09 21:10:27 -08002077#ifdef CONFIG_FUNCTION_GRAPH_TRACER
Steven Rostedt (VMware)0fad8bf2018-12-07 12:35:47 -05002078 struct ftrace_ret_stack *ret_stack;
Steven Rostedt6794c782009-02-09 21:10:27 -08002079 extern void return_to_handler(void);
Steven Rostedt9135c3c2009-09-15 08:20:15 -07002080 unsigned long rth = (unsigned long)return_to_handler;
Steven Rostedt (VMware)0fad8bf2018-12-07 12:35:47 -05002081 int curr_frame = 0;
Steven Rostedt6794c782009-02-09 21:10:27 -08002082#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002083
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002084 if (tsk == NULL)
2085 tsk = current;
Christophe Leroy018cce32019-01-31 10:08:52 +00002086
2087 if (!try_get_task_stack(tsk))
2088 return;
2089
2090 sp = (unsigned long) stack;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002091 if (sp == 0) {
2092 if (tsk == current)
Anton Blanchardacf620e2014-10-13 19:41:39 +11002093 sp = current_stack_pointer();
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002094 else
2095 sp = tsk->thread.ksp;
2096 }
2097
Paul Mackerras06d67d52005-10-10 22:29:05 +10002098 lr = 0;
2099 printk("Call Trace:\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002100 do {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002101 if (!validate_sp(sp, tsk, STACK_FRAME_OVERHEAD))
Christophe Leroy018cce32019-01-31 10:08:52 +00002102 break;
Paul Mackerras06d67d52005-10-10 22:29:05 +10002103
2104 stack = (unsigned long *) sp;
2105 newsp = stack[0];
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002106 ip = stack[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10002107 if (!firstframe || ip != lr) {
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10002108 printk("["REG"] ["REG"] %pS", sp, ip, (void *)ip);
Steven Rostedt6794c782009-02-09 21:10:27 -08002109#ifdef CONFIG_FUNCTION_GRAPH_TRACER
Anton Blanchard7d56c652014-09-17 17:07:03 +10002110 if ((ip == rth) && curr_frame >= 0) {
Steven Rostedt (VMware)0fad8bf2018-12-07 12:35:47 -05002111 ret_stack = ftrace_graph_get_ret_stack(current,
2112 curr_frame++);
2113 if (ret_stack)
2114 pr_cont(" (%pS)",
2115 (void *)ret_stack->ret);
2116 else
2117 curr_frame = -1;
Steven Rostedt6794c782009-02-09 21:10:27 -08002118 }
2119#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10002120 if (firstframe)
Michael Ellerman9a1f4902016-11-02 22:20:46 +11002121 pr_cont(" (unreliable)");
2122 pr_cont("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002123 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10002124 firstframe = 0;
2125
2126 /*
2127 * See if this is an exception frame.
2128 * We look for the "regshere" marker in the current frame.
2129 */
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002130 if (validate_sp(sp, tsk, STACK_INT_FRAME_SIZE)
2131 && stack[STACK_FRAME_MARKER] == STACK_FRAME_REGS_MARKER) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10002132 struct pt_regs *regs = (struct pt_regs *)
2133 (sp + STACK_FRAME_OVERHEAD);
Paul Mackerras06d67d52005-10-10 22:29:05 +10002134 lr = regs->link;
Paul Mackerras9be9be22014-06-12 16:53:08 +10002135 printk("--- interrupt: %lx at %pS\n LR = %pS\n",
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10002136 regs->trap, (void *)regs->nip, (void *)lr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10002137 firstframe = 1;
2138 }
2139
2140 sp = newsp;
2141 } while (count++ < kstack_depth_to_print);
Christophe Leroy018cce32019-01-31 10:08:52 +00002142
2143 put_task_stack(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002144}
Paul Mackerras06d67d52005-10-10 22:29:05 +10002145
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002146#ifdef CONFIG_PPC64
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002147/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10002148void notrace __ppc64_runlatch_on(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002149{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002150 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002151
Nicholas Piggind1d0d5f2017-08-12 02:39:07 +10002152 if (cpu_has_feature(CPU_FTR_ARCH_206)) {
2153 /*
2154 * Least significant bit (RUN) is the only writable bit of
2155 * the CTRL register, so we can avoid mfspr. 2.06 is not the
2156 * earliest ISA where this is the case, but it's convenient.
2157 */
2158 mtspr(SPRN_CTRLT, CTRL_RUNLATCH);
2159 } else {
2160 unsigned long ctrl;
2161
2162 /*
2163 * Some architectures (e.g., Cell) have writable fields other
2164 * than RUN, so do the read-modify-write.
2165 */
2166 ctrl = mfspr(SPRN_CTRLF);
2167 ctrl |= CTRL_RUNLATCH;
2168 mtspr(SPRN_CTRLT, ctrl);
2169 }
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002170
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10002171 ti->local_flags |= _TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002172}
2173
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002174/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10002175void notrace __ppc64_runlatch_off(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002176{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002177 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002178
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10002179 ti->local_flags &= ~_TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002180
Nicholas Piggind1d0d5f2017-08-12 02:39:07 +10002181 if (cpu_has_feature(CPU_FTR_ARCH_206)) {
2182 mtspr(SPRN_CTRLT, 0);
2183 } else {
2184 unsigned long ctrl;
2185
2186 ctrl = mfspr(SPRN_CTRLF);
2187 ctrl &= ~CTRL_RUNLATCH;
2188 mtspr(SPRN_CTRLT, ctrl);
2189 }
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002190}
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002191#endif /* CONFIG_PPC64 */
Benjamin Herrenschmidtf6a61682008-04-18 16:56:17 +10002192
Anton Blanchardd8390882009-02-22 01:50:03 +00002193unsigned long arch_align_stack(unsigned long sp)
2194{
2195 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
2196 sp -= get_random_int() & ~PAGE_MASK;
2197 return sp & ~0xf;
2198}
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002199
2200static inline unsigned long brk_rnd(void)
2201{
2202 unsigned long rnd = 0;
2203
2204 /* 8MB for 32bit, 1GB for 64bit */
2205 if (is_32bit_task())
Daniel Cashman5ef11c32016-02-26 15:19:37 -08002206 rnd = (get_random_long() % (1UL<<(23-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002207 else
Daniel Cashman5ef11c32016-02-26 15:19:37 -08002208 rnd = (get_random_long() % (1UL<<(30-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002209
2210 return rnd << PAGE_SHIFT;
2211}
2212
2213unsigned long arch_randomize_brk(struct mm_struct *mm)
2214{
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002215 unsigned long base = mm->brk;
2216 unsigned long ret;
2217
Michael Ellerman4e003742017-10-19 15:08:43 +11002218#ifdef CONFIG_PPC_BOOK3S_64
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002219 /*
2220 * If we are using 1TB segments and we are allowed to randomise
2221 * the heap, we can put it above 1TB so it is backed by a 1TB
2222 * segment. Otherwise the heap will be in the bottom 1TB
2223 * which always uses 256MB segments and this may result in a
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10002224 * performance penalty. We don't need to worry about radix. For
2225 * radix, mmu_highuser_ssize remains unchanged from 256MB.
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002226 */
2227 if (!is_32bit_task() && (mmu_highuser_ssize == MMU_SEGSIZE_1T))
2228 base = max_t(unsigned long, mm->brk, 1UL << SID_SHIFT_1T);
2229#endif
2230
2231 ret = PAGE_ALIGN(base + brk_rnd());
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002232
2233 if (ret < mm->brk)
2234 return mm->brk;
2235
2236 return ret;
2237}
Anton Blanchard501cb162009-02-22 01:50:07 +00002238