blob: 3380836748a439ede115d665da80e5bd39ec784d [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
Peter Maydell7b31bbc2016-01-26 18:16:56 +000019#include "qemu/osdep.h"
Stefan Weil777872e2014-02-23 18:02:08 +010020#ifndef _WIN32
bellardd5a8f072004-09-29 21:15:28 +000021#include <sys/mman.h>
22#endif
bellard54936002003-05-13 00:25:15 +000023
Stefan Weil055403b2010-10-22 23:03:32 +020024#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000025#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000026#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000027#include "hw/hw.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010028#if !defined(CONFIG_USER_ONLY)
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +020029#include "hw/boards.h"
Michael S. Tsirkin4485bd22015-03-11 07:56:34 +010030#endif
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010032#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020033#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010034#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010035#include "qemu/timer.h"
36#include "qemu/config-file.h"
Andreas Färber75a34032013-09-02 16:57:02 +020037#include "qemu/error-report.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010038#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010039#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010040#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000041#if defined(CONFIG_USER_ONLY)
42#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010043#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010044#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010045#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000046#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010047#include "exec/cpu-all.h"
Mike Day0dc3f442013-09-05 14:41:35 -040048#include "qemu/rcu_queue.h"
Jan Kiszka4840f102015-06-18 18:47:22 +020049#include "qemu/main-loop.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000050#include "translate-all.h"
Pavel Dovgalyuk76159362015-09-17 19:25:07 +030051#include "sysemu/replay.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000052
Paolo Bonzini022c62c2012-12-17 18:19:49 +010053#include "exec/memory-internal.h"
Juan Quintela220c3eb2013-10-14 17:13:59 +020054#include "exec/ram_addr.h"
Paolo Bonzini508127e2016-01-07 16:55:28 +030055#include "exec/log.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020056
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020057#include "qemu/range.h"
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +030058#ifndef _WIN32
59#include "qemu/mmap-alloc.h"
60#endif
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +020061
blueswir1db7b5422007-05-26 17:36:03 +000062//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000063
pbrook99773bd2006-04-16 15:14:59 +000064#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -040065/* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
66 * are protected by the ramlist lock.
67 */
Mike Day0d53d9f2015-01-21 13:45:24 +010068RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030069
70static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030071static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030072
Avi Kivityf6790af2012-10-02 20:13:51 +020073AddressSpace address_space_io;
74AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020075
Paolo Bonzini0844e002013-05-24 14:37:28 +020076MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020077static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020078
Paolo Bonzini7bd4f432014-05-14 17:43:22 +080079/* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
80#define RAM_PREALLOC (1 << 0)
81
Paolo Bonzinidbcb8982014-06-10 19:15:24 +080082/* RAM is mmap-ed with MAP_SHARED */
83#define RAM_SHARED (1 << 1)
84
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +020085/* Only a portion of RAM (used_length) is actually used, and migrated.
86 * This used_length size can change across reboots.
87 */
88#define RAM_RESIZEABLE (1 << 2)
89
pbrooke2eef172008-06-08 01:09:01 +000090#endif
bellard9fa3e852004-01-04 18:06:42 +000091
Andreas Färberbdc44642013-06-24 23:50:24 +020092struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
bellard6a00d602005-11-21 23:25:50 +000093/* current CPU in the current thread. It is only valid inside
94 cpu_exec() */
Paolo Bonzinif240eb62015-08-26 00:17:58 +020095__thread CPUState *current_cpu;
pbrook2e70f6e2008-06-29 01:03:05 +000096/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000097 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000098 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010099int use_icount;
bellard6a00d602005-11-21 23:25:50 +0000100
pbrooke2eef172008-06-08 01:09:01 +0000101#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200102
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200103typedef struct PhysPageEntry PhysPageEntry;
104
105struct PhysPageEntry {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200106 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200107 uint32_t skip : 6;
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200108 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200109 uint32_t ptr : 26;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200110};
111
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200112#define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
113
Paolo Bonzini03f49952013-11-07 17:14:36 +0100114/* Size of the L2 (and L3, etc) page tables. */
Paolo Bonzini57271d62013-11-07 17:14:37 +0100115#define ADDR_SPACE_BITS 64
Paolo Bonzini03f49952013-11-07 17:14:36 +0100116
Michael S. Tsirkin026736c2013-11-13 20:13:03 +0200117#define P_L2_BITS 9
Paolo Bonzini03f49952013-11-07 17:14:36 +0100118#define P_L2_SIZE (1 << P_L2_BITS)
119
120#define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
121
122typedef PhysPageEntry Node[P_L2_SIZE];
Paolo Bonzini0475d942013-05-29 12:28:21 +0200123
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200124typedef struct PhysPageMap {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100125 struct rcu_head rcu;
126
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200127 unsigned sections_nb;
128 unsigned sections_nb_alloc;
129 unsigned nodes_nb;
130 unsigned nodes_nb_alloc;
131 Node *nodes;
132 MemoryRegionSection *sections;
133} PhysPageMap;
134
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200135struct AddressSpaceDispatch {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100136 struct rcu_head rcu;
137
Fam Zheng729633c2016-03-01 14:18:24 +0800138 MemoryRegionSection *mru_section;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200139 /* This is a multi-level map on the physical address space.
140 * The bottom level has pointers to MemoryRegionSections.
141 */
142 PhysPageEntry phys_map;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200143 PhysPageMap map;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200144 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200145};
146
Jan Kiszka90260c62013-05-26 21:46:51 +0200147#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
148typedef struct subpage_t {
149 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200150 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200151 hwaddr base;
152 uint16_t sub_section[TARGET_PAGE_SIZE];
153} subpage_t;
154
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200155#define PHYS_SECTION_UNASSIGNED 0
156#define PHYS_SECTION_NOTDIRTY 1
157#define PHYS_SECTION_ROM 2
158#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200159
pbrooke2eef172008-06-08 01:09:01 +0000160static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300161static void memory_map_init(void);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000162static void tcg_commit(MemoryListener *listener);
pbrooke2eef172008-06-08 01:09:01 +0000163
Avi Kivity1ec9b902012-01-02 12:47:48 +0200164static MemoryRegion io_mem_watch;
Peter Maydell32857f42015-10-01 15:29:50 +0100165
166/**
167 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
168 * @cpu: the CPU whose AddressSpace this is
169 * @as: the AddressSpace itself
170 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
171 * @tcg_as_listener: listener for tracking changes to the AddressSpace
172 */
173struct CPUAddressSpace {
174 CPUState *cpu;
175 AddressSpace *as;
176 struct AddressSpaceDispatch *memory_dispatch;
177 MemoryListener tcg_as_listener;
178};
179
pbrook6658ffb2007-03-16 23:58:11 +0000180#endif
bellard54936002003-05-13 00:25:15 +0000181
Paul Brook6d9a1302010-02-28 23:55:53 +0000182#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200183
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200184static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200185{
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200186 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
187 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc * 2, 16);
188 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
189 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200190 }
191}
192
Paolo Bonzinidb946042015-05-21 15:12:29 +0200193static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200194{
195 unsigned i;
Michael S. Tsirkin8b795762013-11-11 14:51:56 +0200196 uint32_t ret;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200197 PhysPageEntry e;
198 PhysPageEntry *p;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200199
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200200 ret = map->nodes_nb++;
Paolo Bonzinidb946042015-05-21 15:12:29 +0200201 p = map->nodes[ret];
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200202 assert(ret != PHYS_MAP_NODE_NIL);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200203 assert(ret != map->nodes_nb_alloc);
Paolo Bonzinidb946042015-05-21 15:12:29 +0200204
205 e.skip = leaf ? 0 : 1;
206 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100207 for (i = 0; i < P_L2_SIZE; ++i) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200208 memcpy(&p[i], &e, sizeof(e));
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200209 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200210 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200211}
212
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200213static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
214 hwaddr *index, hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200215 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200216{
217 PhysPageEntry *p;
Paolo Bonzini03f49952013-11-07 17:14:36 +0100218 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200219
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200220 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzinidb946042015-05-21 15:12:29 +0200221 lp->ptr = phys_map_node_alloc(map, level == 0);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200222 }
Paolo Bonzinidb946042015-05-21 15:12:29 +0200223 p = map->nodes[lp->ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100224 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200225
Paolo Bonzini03f49952013-11-07 17:14:36 +0100226 while (*nb && lp < &p[P_L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200227 if ((*index & (step - 1)) == 0 && *nb >= step) {
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200228 lp->skip = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200229 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200230 *index += step;
231 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200232 } else {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200233 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
Avi Kivity29990972012-02-13 20:21:20 +0200234 }
235 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200236 }
237}
238
Avi Kivityac1970f2012-10-03 16:22:53 +0200239static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200240 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200241 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000242{
Avi Kivity29990972012-02-13 20:21:20 +0200243 /* Wildly overreserve - it doesn't matter much. */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200244 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000245
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200246 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000247}
248
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200249/* Compact a non leaf page entry. Simply detect that the entry has a single child,
250 * and update our entry so we can skip it and go directly to the destination.
251 */
252static void phys_page_compact(PhysPageEntry *lp, Node *nodes, unsigned long *compacted)
253{
254 unsigned valid_ptr = P_L2_SIZE;
255 int valid = 0;
256 PhysPageEntry *p;
257 int i;
258
259 if (lp->ptr == PHYS_MAP_NODE_NIL) {
260 return;
261 }
262
263 p = nodes[lp->ptr];
264 for (i = 0; i < P_L2_SIZE; i++) {
265 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
266 continue;
267 }
268
269 valid_ptr = i;
270 valid++;
271 if (p[i].skip) {
272 phys_page_compact(&p[i], nodes, compacted);
273 }
274 }
275
276 /* We can only compress if there's only one child. */
277 if (valid != 1) {
278 return;
279 }
280
281 assert(valid_ptr < P_L2_SIZE);
282
283 /* Don't compress if it won't fit in the # of bits we have. */
284 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
285 return;
286 }
287
288 lp->ptr = p[valid_ptr].ptr;
289 if (!p[valid_ptr].skip) {
290 /* If our only child is a leaf, make this a leaf. */
291 /* By design, we should have made this node a leaf to begin with so we
292 * should never reach here.
293 * But since it's so simple to handle this, let's do it just in case we
294 * change this rule.
295 */
296 lp->skip = 0;
297 } else {
298 lp->skip += p[valid_ptr].skip;
299 }
300}
301
302static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
303{
304 DECLARE_BITMAP(compacted, nodes_nb);
305
306 if (d->phys_map.skip) {
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200307 phys_page_compact(&d->phys_map, d->map.nodes, compacted);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200308 }
309}
310
Fam Zheng29cb5332016-03-01 14:18:23 +0800311static inline bool section_covers_addr(const MemoryRegionSection *section,
312 hwaddr addr)
313{
314 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
315 * the section must cover the entire address space.
316 */
317 return section->size.hi ||
318 range_covers_byte(section->offset_within_address_space,
319 section->size.lo, addr);
320}
321
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200322static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200323 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000324{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200325 PhysPageEntry *p;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +0200326 hwaddr index = addr >> TARGET_PAGE_BITS;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200327 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200328
Michael S. Tsirkin9736e552013-11-11 14:42:43 +0200329 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200330 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200331 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200332 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200333 p = nodes[lp.ptr];
Paolo Bonzini03f49952013-11-07 17:14:36 +0100334 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200335 }
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200336
Fam Zheng29cb5332016-03-01 14:18:23 +0800337 if (section_covers_addr(&sections[lp.ptr], addr)) {
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +0200338 return &sections[lp.ptr];
339 } else {
340 return &sections[PHYS_SECTION_UNASSIGNED];
341 }
Avi Kivityf3705d52012-03-08 16:16:34 +0200342}
343
Blue Swirle5548612012-04-21 13:08:33 +0000344bool memory_region_is_unassigned(MemoryRegion *mr)
345{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200346 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000347 && mr != &io_mem_watch;
348}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200349
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100350/* Called from RCU critical section */
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200351static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200352 hwaddr addr,
353 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200354{
Fam Zheng729633c2016-03-01 14:18:24 +0800355 MemoryRegionSection *section = atomic_read(&d->mru_section);
Jan Kiszka90260c62013-05-26 21:46:51 +0200356 subpage_t *subpage;
Fam Zheng729633c2016-03-01 14:18:24 +0800357 bool update;
Jan Kiszka90260c62013-05-26 21:46:51 +0200358
Fam Zheng729633c2016-03-01 14:18:24 +0800359 if (section && section != &d->map.sections[PHYS_SECTION_UNASSIGNED] &&
360 section_covers_addr(section, addr)) {
361 update = false;
362 } else {
363 section = phys_page_find(d->phys_map, addr, d->map.nodes,
364 d->map.sections);
365 update = true;
366 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200367 if (resolve_subpage && section->mr->subpage) {
368 subpage = container_of(section->mr, subpage_t, iomem);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +0200369 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200370 }
Fam Zheng729633c2016-03-01 14:18:24 +0800371 if (update) {
372 atomic_set(&d->mru_section, section);
373 }
Jan Kiszka90260c62013-05-26 21:46:51 +0200374 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200375}
376
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100377/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200378static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200379address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200380 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200381{
382 MemoryRegionSection *section;
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200383 MemoryRegion *mr;
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100384 Int128 diff;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200385
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200386 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200387 /* Compute offset within MemoryRegionSection */
388 addr -= section->offset_within_address_space;
389
390 /* Compute offset within MemoryRegion */
391 *xlat = addr + section->offset_within_region;
392
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200393 mr = section->mr;
Paolo Bonzinib242e0e2015-07-04 00:24:51 +0200394
395 /* MMIO registers can be expected to perform full-width accesses based only
396 * on their address, without considering adjacent registers that could
397 * decode to completely different MemoryRegions. When such registers
398 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
399 * regions overlap wildly. For this reason we cannot clamp the accesses
400 * here.
401 *
402 * If the length is small (as is the case for address_space_ldl/stl),
403 * everything works fine. If the incoming length is large, however,
404 * the caller really has to do the clamping through memory_access_size.
405 */
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200406 if (memory_region_is_ram(mr)) {
Paolo Bonzinie4a511f2015-06-17 10:36:54 +0200407 diff = int128_sub(section->size, int128_make64(addr));
Paolo Bonzini965eb2f2015-06-17 10:40:27 +0200408 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
409 }
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200410 return section;
411}
Jan Kiszka90260c62013-05-26 21:46:51 +0200412
Paolo Bonzini41063e12015-03-18 14:21:43 +0100413/* Called from RCU critical section */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200414MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
415 hwaddr *xlat, hwaddr *plen,
416 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200417{
Avi Kivity30951152012-10-30 13:47:46 +0200418 IOMMUTLBEntry iotlb;
419 MemoryRegionSection *section;
420 MemoryRegion *mr;
Avi Kivity30951152012-10-30 13:47:46 +0200421
422 for (;;) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100423 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
424 section = address_space_translate_internal(d, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200425 mr = section->mr;
426
427 if (!mr->iommu_ops) {
428 break;
429 }
430
Le Tan8d7b8cb2014-08-16 13:55:37 +0800431 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
Avi Kivity30951152012-10-30 13:47:46 +0200432 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
433 | (addr & iotlb.addr_mask));
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700434 *plen = MIN(*plen, (addr | iotlb.addr_mask) - addr + 1);
Avi Kivity30951152012-10-30 13:47:46 +0200435 if (!(iotlb.perm & (1 << is_write))) {
436 mr = &io_mem_unassigned;
437 break;
438 }
439
440 as = iotlb.target_as;
441 }
442
Alexey Kardashevskiyfe680d02014-05-07 13:40:39 +0000443 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100444 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
Peter Crosthwaite23820db2015-03-16 22:35:54 -0700445 *plen = MIN(page, *plen);
Paolo Bonzinia87f3952014-02-07 15:47:46 +0100446 }
447
Avi Kivity30951152012-10-30 13:47:46 +0200448 *xlat = addr;
449 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200450}
451
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +0100452/* Called from RCU critical section */
Jan Kiszka90260c62013-05-26 21:46:51 +0200453MemoryRegionSection *
Peter Maydelld7898cd2016-01-21 14:15:05 +0000454address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +0200455 hwaddr *xlat, hwaddr *plen)
Jan Kiszka90260c62013-05-26 21:46:51 +0200456{
Avi Kivity30951152012-10-30 13:47:46 +0200457 MemoryRegionSection *section;
Peter Maydelld7898cd2016-01-21 14:15:05 +0000458 AddressSpaceDispatch *d = cpu->cpu_ases[asidx].memory_dispatch;
459
460 section = address_space_translate_internal(d, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200461
462 assert(!section->mr->iommu_ops);
463 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200464}
bellard9fa3e852004-01-04 18:06:42 +0000465#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000466
Andreas Färberb170fce2013-01-20 20:23:22 +0100467#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000468
Juan Quintelae59fb372009-09-29 22:48:21 +0200469static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200470{
Andreas Färber259186a2013-01-17 18:51:17 +0100471 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200472
aurel323098dba2009-03-07 21:28:24 +0000473 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
474 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100475 cpu->interrupt_request &= ~0x01;
Christian Borntraegerc01a71c2014-03-17 17:13:12 +0100476 tlb_flush(cpu, 1);
pbrook9656f322008-07-01 20:01:19 +0000477
478 return 0;
479}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200480
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400481static int cpu_common_pre_load(void *opaque)
482{
483 CPUState *cpu = opaque;
484
Paolo Bonziniadee6422014-12-19 12:53:14 +0100485 cpu->exception_index = -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400486
487 return 0;
488}
489
490static bool cpu_common_exception_index_needed(void *opaque)
491{
492 CPUState *cpu = opaque;
493
Paolo Bonziniadee6422014-12-19 12:53:14 +0100494 return tcg_enabled() && cpu->exception_index != -1;
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400495}
496
497static const VMStateDescription vmstate_cpu_common_exception_index = {
498 .name = "cpu_common/exception_index",
499 .version_id = 1,
500 .minimum_version_id = 1,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200501 .needed = cpu_common_exception_index_needed,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400502 .fields = (VMStateField[]) {
503 VMSTATE_INT32(exception_index, CPUState),
504 VMSTATE_END_OF_LIST()
505 }
506};
507
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300508static bool cpu_common_crash_occurred_needed(void *opaque)
509{
510 CPUState *cpu = opaque;
511
512 return cpu->crash_occurred;
513}
514
515static const VMStateDescription vmstate_cpu_common_crash_occurred = {
516 .name = "cpu_common/crash_occurred",
517 .version_id = 1,
518 .minimum_version_id = 1,
519 .needed = cpu_common_crash_occurred_needed,
520 .fields = (VMStateField[]) {
521 VMSTATE_BOOL(crash_occurred, CPUState),
522 VMSTATE_END_OF_LIST()
523 }
524};
525
Andreas Färber1a1562f2013-06-17 04:09:11 +0200526const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200527 .name = "cpu_common",
528 .version_id = 1,
529 .minimum_version_id = 1,
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400530 .pre_load = cpu_common_pre_load,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200531 .post_load = cpu_common_post_load,
Juan Quintela35d08452014-04-16 16:01:33 +0200532 .fields = (VMStateField[]) {
Andreas Färber259186a2013-01-17 18:51:17 +0100533 VMSTATE_UINT32(halted, CPUState),
534 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200535 VMSTATE_END_OF_LIST()
Pavel Dovgaluk6c3bff02014-07-31 09:41:17 +0400536 },
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200537 .subsections = (const VMStateDescription*[]) {
538 &vmstate_cpu_common_exception_index,
Andrey Smetaninbac05aa2015-07-03 15:01:44 +0300539 &vmstate_cpu_common_crash_occurred,
Juan Quintela5cd8cad2014-09-23 14:09:54 +0200540 NULL
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200541 }
542};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200543
pbrook9656f322008-07-01 20:01:19 +0000544#endif
545
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100546CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400547{
Andreas Färberbdc44642013-06-24 23:50:24 +0200548 CPUState *cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400549
Andreas Färberbdc44642013-06-24 23:50:24 +0200550 CPU_FOREACH(cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100551 if (cpu->cpu_index == index) {
Andreas Färberbdc44642013-06-24 23:50:24 +0200552 return cpu;
Andreas Färber55e5c282012-12-17 06:18:02 +0100553 }
Glauber Costa950f1472009-06-09 12:15:18 -0400554 }
555
Andreas Färberbdc44642013-06-24 23:50:24 +0200556 return NULL;
Glauber Costa950f1472009-06-09 12:15:18 -0400557}
558
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000559#if !defined(CONFIG_USER_ONLY)
Peter Maydell56943e82016-01-21 14:15:04 +0000560void cpu_address_space_init(CPUState *cpu, AddressSpace *as, int asidx)
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000561{
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000562 CPUAddressSpace *newas;
563
564 /* Target code should have set num_ases before calling us */
565 assert(asidx < cpu->num_ases);
566
Peter Maydell56943e82016-01-21 14:15:04 +0000567 if (asidx == 0) {
568 /* address space 0 gets the convenience alias */
569 cpu->as = as;
570 }
571
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000572 /* KVM cannot currently support multiple address spaces. */
573 assert(asidx == 0 || !kvm_enabled());
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000574
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000575 if (!cpu->cpu_ases) {
576 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000577 }
Peter Maydell32857f42015-10-01 15:29:50 +0100578
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000579 newas = &cpu->cpu_ases[asidx];
580 newas->cpu = cpu;
581 newas->as = as;
Peter Maydell56943e82016-01-21 14:15:04 +0000582 if (tcg_enabled()) {
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000583 newas->tcg_as_listener.commit = tcg_commit;
584 memory_listener_register(&newas->tcg_as_listener, as);
Peter Maydell56943e82016-01-21 14:15:04 +0000585 }
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000586}
Peter Maydell651a5bc2016-01-21 14:15:05 +0000587
588AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
589{
590 /* Return the AddressSpace corresponding to the specified index */
591 return cpu->cpu_ases[asidx].as;
592}
Edgar E. Iglesias09daed82013-12-17 13:06:51 +1000593#endif
594
Bharata B Raob7bca732015-06-23 19:31:13 -0700595#ifndef CONFIG_USER_ONLY
596static DECLARE_BITMAP(cpu_index_map, MAX_CPUMASK_BITS);
597
598static int cpu_get_free_index(Error **errp)
599{
600 int cpu = find_first_zero_bit(cpu_index_map, MAX_CPUMASK_BITS);
601
602 if (cpu >= MAX_CPUMASK_BITS) {
603 error_setg(errp, "Trying to use more CPUs than max of %d",
604 MAX_CPUMASK_BITS);
605 return -1;
606 }
607
608 bitmap_set(cpu_index_map, cpu, 1);
609 return cpu;
610}
611
612void cpu_exec_exit(CPUState *cpu)
613{
614 if (cpu->cpu_index == -1) {
615 /* cpu_index was never allocated by this @cpu or was already freed. */
616 return;
617 }
618
619 bitmap_clear(cpu_index_map, cpu->cpu_index, 1);
620 cpu->cpu_index = -1;
621}
622#else
623
624static int cpu_get_free_index(Error **errp)
625{
626 CPUState *some_cpu;
627 int cpu_index = 0;
628
629 CPU_FOREACH(some_cpu) {
630 cpu_index++;
631 }
632 return cpu_index;
633}
634
635void cpu_exec_exit(CPUState *cpu)
636{
637}
638#endif
639
Peter Crosthwaite4bad9e32015-06-23 19:31:18 -0700640void cpu_exec_init(CPUState *cpu, Error **errp)
bellardfd6ce8f2003-05-14 19:00:11 +0000641{
Andreas Färberb170fce2013-01-20 20:23:22 +0100642 CPUClass *cc = CPU_GET_CLASS(cpu);
bellard6a00d602005-11-21 23:25:50 +0000643 int cpu_index;
Bharata B Raob7bca732015-06-23 19:31:13 -0700644 Error *local_err = NULL;
bellard6a00d602005-11-21 23:25:50 +0000645
Peter Maydell56943e82016-01-21 14:15:04 +0000646 cpu->as = NULL;
Peter Maydell12ebc9a2016-01-21 14:15:04 +0000647 cpu->num_ases = 0;
Peter Maydell56943e82016-01-21 14:15:04 +0000648
Eduardo Habkost291135b2015-04-27 17:00:33 -0300649#ifndef CONFIG_USER_ONLY
Eduardo Habkost291135b2015-04-27 17:00:33 -0300650 cpu->thread_id = qemu_get_thread_id();
Peter Crosthwaite6731d862016-01-21 14:15:06 +0000651
652 /* This is a softmmu CPU object, so create a property for it
653 * so users can wire up its memory. (This can't go in qom/cpu.c
654 * because that file is compiled only once for both user-mode
655 * and system builds.) The default if no link is set up is to use
656 * the system address space.
657 */
658 object_property_add_link(OBJECT(cpu), "memory", TYPE_MEMORY_REGION,
659 (Object **)&cpu->memory,
660 qdev_prop_allow_set_link_before_realize,
661 OBJ_PROP_LINK_UNREF_ON_RELEASE,
662 &error_abort);
663 cpu->memory = system_memory;
664 object_ref(OBJECT(cpu->memory));
Eduardo Habkost291135b2015-04-27 17:00:33 -0300665#endif
666
pbrookc2764712009-03-07 15:24:59 +0000667#if defined(CONFIG_USER_ONLY)
668 cpu_list_lock();
669#endif
Bharata B Raob7bca732015-06-23 19:31:13 -0700670 cpu_index = cpu->cpu_index = cpu_get_free_index(&local_err);
671 if (local_err) {
672 error_propagate(errp, local_err);
673#if defined(CONFIG_USER_ONLY)
674 cpu_list_unlock();
675#endif
676 return;
bellard6a00d602005-11-21 23:25:50 +0000677 }
Andreas Färberbdc44642013-06-24 23:50:24 +0200678 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
pbrookc2764712009-03-07 15:24:59 +0000679#if defined(CONFIG_USER_ONLY)
680 cpu_list_unlock();
681#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200682 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
683 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
684 }
Andreas Färberb170fce2013-01-20 20:23:22 +0100685 if (cc->vmsd != NULL) {
686 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
687 }
bellardfd6ce8f2003-05-14 19:00:11 +0000688}
689
Paul Brook94df27f2010-02-28 23:47:45 +0000690#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200691static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000692{
693 tb_invalidate_phys_page_range(pc, pc + 1, 0);
694}
695#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200696static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400697{
Peter Maydell5232e4c2016-01-21 14:15:06 +0000698 MemTxAttrs attrs;
699 hwaddr phys = cpu_get_phys_page_attrs_debug(cpu, pc, &attrs);
700 int asidx = cpu_asidx_from_attrs(cpu, attrs);
Max Filippove8262a12013-09-27 22:29:17 +0400701 if (phys != -1) {
Peter Maydell5232e4c2016-01-21 14:15:06 +0000702 tb_invalidate_phys_addr(cpu->cpu_ases[asidx].as,
Edgar E. Iglesias29d8ec72013-11-07 19:43:10 +0100703 phys | (pc & ~TARGET_PAGE_MASK));
Max Filippove8262a12013-09-27 22:29:17 +0400704 }
Max Filippov1e7855a2012-04-10 02:48:17 +0400705}
bellardc27004e2005-01-03 23:35:10 +0000706#endif
bellardd720b932004-04-25 17:57:43 +0000707
Paul Brookc527ee82010-03-01 03:31:14 +0000708#if defined(CONFIG_USER_ONLY)
Andreas Färber75a34032013-09-02 16:57:02 +0200709void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000710
711{
712}
713
Peter Maydell3ee887e2014-09-12 14:06:48 +0100714int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
715 int flags)
716{
717 return -ENOSYS;
718}
719
720void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
721{
722}
723
Andreas Färber75a34032013-09-02 16:57:02 +0200724int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
Paul Brookc527ee82010-03-01 03:31:14 +0000725 int flags, CPUWatchpoint **watchpoint)
726{
727 return -ENOSYS;
728}
729#else
pbrook6658ffb2007-03-16 23:58:11 +0000730/* Add a watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200731int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000732 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000733{
aliguoric0ce9982008-11-25 22:13:57 +0000734 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000735
Peter Maydell05068c02014-09-12 14:06:48 +0100736 /* forbid ranges which are empty or run off the end of the address space */
Max Filippov07e28632014-09-17 22:03:36 -0700737 if (len == 0 || (addr + len - 1) < addr) {
Andreas Färber75a34032013-09-02 16:57:02 +0200738 error_report("tried to set invalid watchpoint at %"
739 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
aliguorib4051332008-11-18 20:14:20 +0000740 return -EINVAL;
741 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500742 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000743
aliguoria1d1bb32008-11-18 20:07:32 +0000744 wp->vaddr = addr;
Peter Maydell05068c02014-09-12 14:06:48 +0100745 wp->len = len;
aliguoria1d1bb32008-11-18 20:07:32 +0000746 wp->flags = flags;
747
aliguori2dc9f412008-11-18 20:56:59 +0000748 /* keep all GDB-injected watchpoints in front */
Andreas Färberff4700b2013-08-26 18:23:18 +0200749 if (flags & BP_GDB) {
750 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
751 } else {
752 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
753 }
aliguoria1d1bb32008-11-18 20:07:32 +0000754
Andreas Färber31b030d2013-09-04 01:29:02 +0200755 tlb_flush_page(cpu, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000756
757 if (watchpoint)
758 *watchpoint = wp;
759 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000760}
761
aliguoria1d1bb32008-11-18 20:07:32 +0000762/* Remove a specific watchpoint. */
Andreas Färber75a34032013-09-02 16:57:02 +0200763int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
aliguoria1d1bb32008-11-18 20:07:32 +0000764 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000765{
aliguoria1d1bb32008-11-18 20:07:32 +0000766 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000767
Andreas Färberff4700b2013-08-26 18:23:18 +0200768 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +0100769 if (addr == wp->vaddr && len == wp->len
aliguori6e140f22008-11-18 20:37:55 +0000770 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
Andreas Färber75a34032013-09-02 16:57:02 +0200771 cpu_watchpoint_remove_by_ref(cpu, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000772 return 0;
773 }
774 }
aliguoria1d1bb32008-11-18 20:07:32 +0000775 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000776}
777
aliguoria1d1bb32008-11-18 20:07:32 +0000778/* Remove a specific watchpoint by reference. */
Andreas Färber75a34032013-09-02 16:57:02 +0200779void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000780{
Andreas Färberff4700b2013-08-26 18:23:18 +0200781 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000782
Andreas Färber31b030d2013-09-04 01:29:02 +0200783 tlb_flush_page(cpu, watchpoint->vaddr);
aliguoria1d1bb32008-11-18 20:07:32 +0000784
Anthony Liguori7267c092011-08-20 22:09:37 -0500785 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000786}
787
aliguoria1d1bb32008-11-18 20:07:32 +0000788/* Remove all matching watchpoints. */
Andreas Färber75a34032013-09-02 16:57:02 +0200789void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000790{
aliguoric0ce9982008-11-25 22:13:57 +0000791 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000792
Andreas Färberff4700b2013-08-26 18:23:18 +0200793 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
Andreas Färber75a34032013-09-02 16:57:02 +0200794 if (wp->flags & mask) {
795 cpu_watchpoint_remove_by_ref(cpu, wp);
796 }
aliguoric0ce9982008-11-25 22:13:57 +0000797 }
aliguoria1d1bb32008-11-18 20:07:32 +0000798}
Peter Maydell05068c02014-09-12 14:06:48 +0100799
800/* Return true if this watchpoint address matches the specified
801 * access (ie the address range covered by the watchpoint overlaps
802 * partially or completely with the address range covered by the
803 * access).
804 */
805static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
806 vaddr addr,
807 vaddr len)
808{
809 /* We know the lengths are non-zero, but a little caution is
810 * required to avoid errors in the case where the range ends
811 * exactly at the top of the address space and so addr + len
812 * wraps round to zero.
813 */
814 vaddr wpend = wp->vaddr + wp->len - 1;
815 vaddr addrend = addr + len - 1;
816
817 return !(addr > wpend || wp->vaddr > addrend);
818}
819
Paul Brookc527ee82010-03-01 03:31:14 +0000820#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000821
822/* Add a breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200823int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000824 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000825{
aliguoric0ce9982008-11-25 22:13:57 +0000826 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000827
Anthony Liguori7267c092011-08-20 22:09:37 -0500828 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000829
830 bp->pc = pc;
831 bp->flags = flags;
832
aliguori2dc9f412008-11-18 20:56:59 +0000833 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200834 if (flags & BP_GDB) {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200835 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200836 } else {
Andreas Färberf0c3c502013-08-26 21:22:53 +0200837 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200838 }
aliguoria1d1bb32008-11-18 20:07:32 +0000839
Andreas Färberf0c3c502013-08-26 21:22:53 +0200840 breakpoint_invalidate(cpu, pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000841
Andreas Färber00b941e2013-06-29 18:55:54 +0200842 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000843 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200844 }
aliguoria1d1bb32008-11-18 20:07:32 +0000845 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000846}
847
848/* Remove a specific breakpoint. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200849int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000850{
aliguoria1d1bb32008-11-18 20:07:32 +0000851 CPUBreakpoint *bp;
852
Andreas Färberf0c3c502013-08-26 21:22:53 +0200853 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000854 if (bp->pc == pc && bp->flags == flags) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200855 cpu_breakpoint_remove_by_ref(cpu, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000856 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000857 }
bellard4c3a88a2003-07-26 12:06:08 +0000858 }
aliguoria1d1bb32008-11-18 20:07:32 +0000859 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000860}
861
aliguoria1d1bb32008-11-18 20:07:32 +0000862/* Remove a specific breakpoint by reference. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200863void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000864{
Andreas Färberf0c3c502013-08-26 21:22:53 +0200865 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
866
867 breakpoint_invalidate(cpu, breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000868
Anthony Liguori7267c092011-08-20 22:09:37 -0500869 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000870}
871
872/* Remove all matching breakpoints. */
Andreas Färberb3310ab2013-09-02 17:26:20 +0200873void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000874{
aliguoric0ce9982008-11-25 22:13:57 +0000875 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000876
Andreas Färberf0c3c502013-08-26 21:22:53 +0200877 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
Andreas Färberb3310ab2013-09-02 17:26:20 +0200878 if (bp->flags & mask) {
879 cpu_breakpoint_remove_by_ref(cpu, bp);
880 }
aliguoric0ce9982008-11-25 22:13:57 +0000881 }
bellard4c3a88a2003-07-26 12:06:08 +0000882}
883
bellardc33a3462003-07-29 20:50:33 +0000884/* enable or disable single step mode. EXCP_DEBUG is returned by the
885 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200886void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000887{
Andreas Färbered2803d2013-06-21 20:20:45 +0200888 if (cpu->singlestep_enabled != enabled) {
889 cpu->singlestep_enabled = enabled;
890 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200891 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200892 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100893 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000894 /* XXX: only flush what is necessary */
Peter Crosthwaitebbd77c12015-06-23 19:31:15 -0700895 tb_flush(cpu);
aliguorie22a25c2009-03-12 20:12:48 +0000896 }
bellardc33a3462003-07-29 20:50:33 +0000897 }
bellardc33a3462003-07-29 20:50:33 +0000898}
899
Andreas Färbera47dddd2013-09-03 17:38:47 +0200900void cpu_abort(CPUState *cpu, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000901{
902 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000903 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000904
905 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000906 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000907 fprintf(stderr, "qemu: fatal: ");
908 vfprintf(stderr, fmt, ap);
909 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200910 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
Paolo Bonzini013a2942015-11-13 13:16:27 +0100911 if (qemu_log_separate()) {
aliguori93fcfe32009-01-15 22:34:14 +0000912 qemu_log("qemu: fatal: ");
913 qemu_log_vprintf(fmt, ap2);
914 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200915 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000916 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000917 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000918 }
pbrook493ae1f2007-11-23 16:53:59 +0000919 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000920 va_end(ap);
Pavel Dovgalyuk76159362015-09-17 19:25:07 +0300921 replay_finish();
Riku Voipiofd052bf2010-01-25 14:30:49 +0200922#if defined(CONFIG_USER_ONLY)
923 {
924 struct sigaction act;
925 sigfillset(&act.sa_mask);
926 act.sa_handler = SIG_DFL;
927 sigaction(SIGABRT, &act, NULL);
928 }
929#endif
bellard75012672003-06-21 13:11:07 +0000930 abort();
931}
932
bellard01243112004-01-04 15:48:17 +0000933#if !defined(CONFIG_USER_ONLY)
Mike Day0dc3f442013-09-05 14:41:35 -0400934/* Called from RCU critical section */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200935static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
936{
937 RAMBlock *block;
938
Paolo Bonzini43771532013-09-09 17:58:40 +0200939 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200940 if (block && addr - block->offset < block->max_length) {
Paolo Bonzini68851b92015-10-22 13:51:30 +0200941 return block;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200942 }
Mike Day0dc3f442013-09-05 14:41:35 -0400943 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +0200944 if (addr - block->offset < block->max_length) {
Paolo Bonzini041603f2013-09-09 17:49:45 +0200945 goto found;
946 }
947 }
948
949 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
950 abort();
951
952found:
Paolo Bonzini43771532013-09-09 17:58:40 +0200953 /* It is safe to write mru_block outside the iothread lock. This
954 * is what happens:
955 *
956 * mru_block = xxx
957 * rcu_read_unlock()
958 * xxx removed from list
959 * rcu_read_lock()
960 * read mru_block
961 * mru_block = NULL;
962 * call_rcu(reclaim_ramblock, xxx);
963 * rcu_read_unlock()
964 *
965 * atomic_rcu_set is not needed here. The block was already published
966 * when it was placed into the list. Here we're just making an extra
967 * copy of the pointer.
968 */
Paolo Bonzini041603f2013-09-09 17:49:45 +0200969 ram_list.mru_block = block;
970 return block;
971}
972
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200973static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000974{
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700975 CPUState *cpu;
Paolo Bonzini041603f2013-09-09 17:49:45 +0200976 ram_addr_t start1;
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +0200977 RAMBlock *block;
978 ram_addr_t end;
979
980 end = TARGET_PAGE_ALIGN(start + length);
981 start &= TARGET_PAGE_MASK;
bellardf23db162005-08-21 19:12:28 +0000982
Mike Day0dc3f442013-09-05 14:41:35 -0400983 rcu_read_lock();
Paolo Bonzini041603f2013-09-09 17:49:45 +0200984 block = qemu_get_ram_block(start);
985 assert(block == qemu_get_ram_block(end - 1));
Michael S. Tsirkin1240be22014-11-12 11:44:41 +0200986 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
Peter Crosthwaite9a135652015-09-10 22:39:41 -0700987 CPU_FOREACH(cpu) {
988 tlb_reset_dirty(cpu, start1, length);
989 }
Mike Day0dc3f442013-09-05 14:41:35 -0400990 rcu_read_unlock();
Juan Quintelad24981d2012-05-22 00:42:40 +0200991}
992
993/* Note: start and end must be within the same ram block. */
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000994bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
995 ram_addr_t length,
996 unsigned client)
Juan Quintelad24981d2012-05-22 00:42:40 +0200997{
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +0000998 DirtyMemoryBlocks *blocks;
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +0000999 unsigned long end, page;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001000 bool dirty = false;
Juan Quintelad24981d2012-05-22 00:42:40 +02001001
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001002 if (length == 0) {
1003 return false;
1004 }
1005
1006 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
1007 page = start >> TARGET_PAGE_BITS;
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001008
1009 rcu_read_lock();
1010
1011 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1012
1013 while (page < end) {
1014 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1015 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1016 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1017
1018 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
1019 offset, num);
1020 page += num;
1021 }
1022
1023 rcu_read_unlock();
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001024
1025 if (dirty && tcg_enabled()) {
Juan Quintelaa2f4d5b2013-10-10 11:49:53 +02001026 tlb_reset_dirty_range_all(start, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001027 }
Stefan Hajnoczi03eebc92014-12-02 11:23:18 +00001028
1029 return dirty;
bellard1ccde1c2004-02-06 19:46:14 +00001030}
1031
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01001032/* Called from RCU critical section */
Andreas Färberbb0e6272013-09-03 13:32:01 +02001033hwaddr memory_region_section_get_iotlb(CPUState *cpu,
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001034 MemoryRegionSection *section,
1035 target_ulong vaddr,
1036 hwaddr paddr, hwaddr xlat,
1037 int prot,
1038 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +00001039{
Avi Kivitya8170e52012-10-23 12:30:10 +02001040 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +00001041 CPUWatchpoint *wp;
1042
Blue Swirlcc5bea62012-04-14 14:56:48 +00001043 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001044 /* Normal RAM. */
1045 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001046 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001047 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001048 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +00001049 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001050 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +00001051 }
1052 } else {
Peter Maydell0b8e2c12015-07-20 12:27:16 +01001053 AddressSpaceDispatch *d;
1054
1055 d = atomic_rcu_read(&section->address_space->dispatch);
1056 iotlb = section - d->map.sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001057 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +00001058 }
1059
1060 /* Make accesses to pages with watchpoints go via the
1061 watchpoint trap routines. */
Andreas Färberff4700b2013-08-26 18:23:18 +02001062 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01001063 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
Blue Swirle5548612012-04-21 13:08:33 +00001064 /* Avoid trapping reads of pages with a write breakpoint. */
1065 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001066 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +00001067 *address |= TLB_MMIO;
1068 break;
1069 }
1070 }
1071 }
1072
1073 return iotlb;
1074}
bellard9fa3e852004-01-04 18:06:42 +00001075#endif /* defined(CONFIG_USER_ONLY) */
1076
pbrooke2eef172008-06-08 01:09:01 +00001077#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00001078
Anthony Liguoric227f092009-10-01 16:12:16 -05001079static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001080 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001081static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +02001082
Igor Mammedova2b257d2014-10-31 16:38:37 +00001083static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
1084 qemu_anon_ram_alloc;
Markus Armbruster91138032013-07-31 15:11:08 +02001085
1086/*
1087 * Set a custom physical guest memory alloator.
1088 * Accelerators with unusual needs may need this. Hopefully, we can
1089 * get rid of it eventually.
1090 */
Igor Mammedova2b257d2014-10-31 16:38:37 +00001091void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
Markus Armbruster91138032013-07-31 15:11:08 +02001092{
1093 phys_mem_alloc = alloc;
1094}
1095
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001096static uint16_t phys_section_add(PhysPageMap *map,
1097 MemoryRegionSection *section)
Avi Kivity5312bd82012-02-12 18:32:55 +02001098{
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001099 /* The physical section number is ORed with a page-aligned
1100 * pointer to produce the iotlb entries. Thus it should
1101 * never overflow into the page-aligned value.
1102 */
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001103 assert(map->sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +02001104
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001105 if (map->sections_nb == map->sections_nb_alloc) {
1106 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1107 map->sections = g_renew(MemoryRegionSection, map->sections,
1108 map->sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +02001109 }
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001110 map->sections[map->sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001111 memory_region_ref(section->mr);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001112 return map->sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +02001113}
1114
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001115static void phys_section_destroy(MemoryRegion *mr)
1116{
Don Slutz55b4e802015-11-30 17:11:04 -05001117 bool have_sub_page = mr->subpage;
1118
Paolo Bonzinidfde4e62013-05-06 10:46:11 +02001119 memory_region_unref(mr);
1120
Don Slutz55b4e802015-11-30 17:11:04 -05001121 if (have_sub_page) {
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001122 subpage_t *subpage = container_of(mr, subpage_t, iomem);
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07001123 object_unref(OBJECT(&subpage->iomem));
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001124 g_free(subpage);
1125 }
1126}
1127
Paolo Bonzini60926662013-05-29 12:30:26 +02001128static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +02001129{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001130 while (map->sections_nb > 0) {
1131 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +02001132 phys_section_destroy(section->mr);
1133 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001134 g_free(map->sections);
1135 g_free(map->nodes);
Avi Kivity5312bd82012-02-12 18:32:55 +02001136}
1137
Avi Kivityac1970f2012-10-03 16:22:53 +02001138static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001139{
1140 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +02001141 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +02001142 & TARGET_PAGE_MASK;
Michael S. Tsirkin97115a82013-11-13 20:08:19 +02001143 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001144 d->map.nodes, d->map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001145 MemoryRegionSection subsection = {
1146 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001147 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +02001148 };
Avi Kivitya8170e52012-10-23 12:30:10 +02001149 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001150
Avi Kivityf3705d52012-03-08 16:16:34 +02001151 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001152
Avi Kivityf3705d52012-03-08 16:16:34 +02001153 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001154 subpage = subpage_init(d->as, base);
Edgar E. Iglesias3be91e82013-11-07 18:42:51 +01001155 subsection.address_space = d->as;
Avi Kivity0f0cb162012-02-13 17:14:32 +02001156 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +02001157 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001158 phys_section_add(&d->map, &subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001159 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02001160 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001161 }
1162 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001163 end = start + int128_get64(section->size) - 1;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001164 subpage_register(subpage, start, end,
1165 phys_section_add(&d->map, section));
Avi Kivity0f0cb162012-02-13 17:14:32 +02001166}
1167
1168
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001169static void register_multipage(AddressSpaceDispatch *d,
1170 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00001171{
Avi Kivitya8170e52012-10-23 12:30:10 +02001172 hwaddr start_addr = section->offset_within_address_space;
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02001173 uint16_t section_index = phys_section_add(&d->map, section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001174 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1175 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +02001176
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001177 assert(num_pages);
1178 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +00001179}
1180
Avi Kivityac1970f2012-10-03 16:22:53 +02001181static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +02001182{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001183 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001184 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +02001185 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001186 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +02001187
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001188 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1189 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1190 - now.offset_within_address_space;
1191
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001192 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +02001193 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001194 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001195 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001196 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001197 while (int128_ne(remain.size, now.size)) {
1198 remain.size = int128_sub(remain.size, now.size);
1199 remain.offset_within_address_space += int128_get64(now.size);
1200 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -04001201 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001202 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +02001203 register_subpage(d, &now);
Hu Tao88266242013-08-29 18:21:16 +08001204 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001205 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +02001206 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001207 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001208 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +02001209 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -04001210 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02001211 }
1212}
1213
Sheng Yang62a27442010-01-26 19:21:16 +08001214void qemu_flush_coalesced_mmio_buffer(void)
1215{
1216 if (kvm_enabled())
1217 kvm_flush_coalesced_mmio_buffer();
1218}
1219
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001220void qemu_mutex_lock_ramlist(void)
1221{
1222 qemu_mutex_lock(&ram_list.mutex);
1223}
1224
1225void qemu_mutex_unlock_ramlist(void)
1226{
1227 qemu_mutex_unlock(&ram_list.mutex);
1228}
1229
Markus Armbrustere1e84ba2013-07-31 15:11:10 +02001230#ifdef __linux__
Marcelo Tosattic9027602010-03-01 20:25:08 -03001231
1232#include <sys/vfs.h>
1233
1234#define HUGETLBFS_MAGIC 0x958458f6
1235
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001236static long gethugepagesize(int fd)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001237{
1238 struct statfs fs;
1239 int ret;
1240
1241 do {
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001242 ret = fstatfs(fd, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001243 } while (ret != 0 && errno == EINTR);
1244
1245 if (ret != 0) {
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001246 return -1;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001247 }
1248
Marcelo Tosattic9027602010-03-01 20:25:08 -03001249 return fs.f_bsize;
1250}
1251
Alex Williamson04b16652010-07-02 11:13:17 -06001252static void *file_ram_alloc(RAMBlock *block,
1253 ram_addr_t memory,
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001254 const char *path,
1255 Error **errp)
Marcelo Tosattic9027602010-03-01 20:25:08 -03001256{
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001257 bool unlink_on_error = false;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001258 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -05001259 char *sanitized_name;
1260 char *c;
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +03001261 void *area;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001262 int fd;
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001263 int64_t hpagesize;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001264
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001265 if (kvm_enabled() && !kvm_has_sync_mmu()) {
1266 error_setg(errp,
1267 "host lacks kvm mmu notifiers, -mem-path unsupported");
1268 return NULL;
1269 }
1270
1271 for (;;) {
1272 fd = open(path, O_RDWR);
1273 if (fd >= 0) {
1274 /* @path names an existing file, use it */
1275 break;
1276 }
1277 if (errno == ENOENT) {
1278 /* @path names a file that doesn't exist, create it */
1279 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1280 if (fd >= 0) {
1281 unlink_on_error = true;
1282 break;
1283 }
1284 } else if (errno == EISDIR) {
1285 /* @path names a directory, create a file there */
1286 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
1287 sanitized_name = g_strdup(memory_region_name(block->mr));
1288 for (c = sanitized_name; *c != '\0'; c++) {
1289 if (*c == '/') {
1290 *c = '_';
1291 }
1292 }
1293
1294 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1295 sanitized_name);
1296 g_free(sanitized_name);
1297
1298 fd = mkstemp(filename);
1299 if (fd >= 0) {
1300 unlink(filename);
1301 g_free(filename);
1302 break;
1303 }
1304 g_free(filename);
1305 }
1306 if (errno != EEXIST && errno != EINTR) {
1307 error_setg_errno(errp, errno,
1308 "can't open backing store %s for guest RAM",
1309 path);
1310 goto error;
1311 }
1312 /*
1313 * Try again on EINTR and EEXIST. The latter happens when
1314 * something else creates the file between our two open().
1315 */
1316 }
1317
1318 hpagesize = gethugepagesize(fd);
1319 if (hpagesize < 0) {
1320 error_setg_errno(errp, errno, "can't get page size for %s",
1321 path);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001322 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001323 }
Igor Mammedova2b257d2014-10-31 16:38:37 +00001324 block->mr->align = hpagesize;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001325
1326 if (memory < hpagesize) {
Hu Tao557529d2014-09-09 13:28:00 +08001327 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001328 "or larger than page size 0x%" PRIx64,
Hu Tao557529d2014-09-09 13:28:00 +08001329 memory, hpagesize);
1330 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001331 }
1332
Chen Hanxiao9284f312015-07-24 11:12:03 +08001333 memory = ROUND_UP(memory, hpagesize);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001334
1335 /*
1336 * ftruncate is not supported by hugetlbfs in older
1337 * hosts, so don't bother bailing out on errors.
1338 * If anything goes wrong with it under other filesystems,
1339 * mmap will fail.
1340 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001341 if (ftruncate(fd, memory)) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001342 perror("ftruncate");
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001343 }
Marcelo Tosattic9027602010-03-01 20:25:08 -03001344
Michael S. Tsirkin794e8f32015-09-24 14:41:17 +03001345 area = qemu_ram_mmap(fd, memory, hpagesize, block->flags & RAM_SHARED);
Marcelo Tosattic9027602010-03-01 20:25:08 -03001346 if (area == MAP_FAILED) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001347 error_setg_errno(errp, errno,
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001348 "unable to map backing store for guest RAM");
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001349 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001350 goto error;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001351 }
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001352
1353 if (mem_prealloc) {
Paolo Bonzini38183312014-05-14 17:43:21 +08001354 os_mem_prealloc(fd, area, memory);
Marcelo Tosattief36fa12013-10-28 18:51:46 -02001355 }
1356
Alex Williamson04b16652010-07-02 11:13:17 -06001357 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001358 return area;
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001359
1360error:
Markus Armbrusterfd97fd42016-03-07 20:25:13 +01001361 if (unlink_on_error) {
1362 unlink(path);
1363 }
1364 close(fd);
Marcelo Tosattif9a49df2014-02-04 13:41:53 -05001365 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03001366}
1367#endif
1368
Mike Day0dc3f442013-09-05 14:41:35 -04001369/* Called with the ramlist lock held. */
Alex Williamsond17b5282010-06-25 11:08:38 -06001370static ram_addr_t find_ram_offset(ram_addr_t size)
1371{
Alex Williamson04b16652010-07-02 11:13:17 -06001372 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001373 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001374
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001375 assert(size != 0); /* it would hand out same offset multiple times */
1376
Mike Day0dc3f442013-09-05 14:41:35 -04001377 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
Alex Williamson04b16652010-07-02 11:13:17 -06001378 return 0;
Mike Day0d53d9f2015-01-21 13:45:24 +01001379 }
Alex Williamson04b16652010-07-02 11:13:17 -06001380
Mike Day0dc3f442013-09-05 14:41:35 -04001381 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001382 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001383
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001384 end = block->offset + block->max_length;
Alex Williamson04b16652010-07-02 11:13:17 -06001385
Mike Day0dc3f442013-09-05 14:41:35 -04001386 QLIST_FOREACH_RCU(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001387 if (next_block->offset >= end) {
1388 next = MIN(next, next_block->offset);
1389 }
1390 }
1391 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001392 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001393 mingap = next - end;
1394 }
1395 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001396
1397 if (offset == RAM_ADDR_MAX) {
1398 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1399 (uint64_t)size);
1400 abort();
1401 }
1402
Alex Williamson04b16652010-07-02 11:13:17 -06001403 return offset;
1404}
1405
Juan Quintela652d7ec2012-07-20 10:37:54 +02001406ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001407{
Alex Williamsond17b5282010-06-25 11:08:38 -06001408 RAMBlock *block;
1409 ram_addr_t last = 0;
1410
Mike Day0dc3f442013-09-05 14:41:35 -04001411 rcu_read_lock();
1412 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001413 last = MAX(last, block->offset + block->max_length);
Mike Day0d53d9f2015-01-21 13:45:24 +01001414 }
Mike Day0dc3f442013-09-05 14:41:35 -04001415 rcu_read_unlock();
Alex Williamsond17b5282010-06-25 11:08:38 -06001416 return last;
1417}
1418
Jason Baronddb97f12012-08-02 15:44:16 -04001419static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1420{
1421 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001422
1423 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Marcel Apfelbaum47c8ca52015-02-04 17:43:54 +02001424 if (!machine_dump_guest_core(current_machine)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001425 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1426 if (ret) {
1427 perror("qemu_madvise");
1428 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1429 "but dump_guest_core=off specified\n");
1430 }
1431 }
1432}
1433
Mike Day0dc3f442013-09-05 14:41:35 -04001434/* Called within an RCU critical section, or while the ramlist lock
1435 * is held.
1436 */
Hu Tao20cfe882014-04-02 15:13:26 +08001437static RAMBlock *find_ram_block(ram_addr_t addr)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001438{
Hu Tao20cfe882014-04-02 15:13:26 +08001439 RAMBlock *block;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001440
Mike Day0dc3f442013-09-05 14:41:35 -04001441 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001442 if (block->offset == addr) {
Hu Tao20cfe882014-04-02 15:13:26 +08001443 return block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001444 }
1445 }
Hu Tao20cfe882014-04-02 15:13:26 +08001446
1447 return NULL;
1448}
1449
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001450const char *qemu_ram_get_idstr(RAMBlock *rb)
1451{
1452 return rb->idstr;
1453}
1454
Mike Dayae3a7042013-09-05 14:41:35 -04001455/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001456void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
1457{
Mike Dayae3a7042013-09-05 14:41:35 -04001458 RAMBlock *new_block, *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001459
Mike Day0dc3f442013-09-05 14:41:35 -04001460 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001461 new_block = find_ram_block(addr);
Avi Kivityc5705a72011-12-20 15:59:12 +02001462 assert(new_block);
1463 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001464
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001465 if (dev) {
1466 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001467 if (id) {
1468 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001469 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001470 }
1471 }
1472 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1473
Mike Day0dc3f442013-09-05 14:41:35 -04001474 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001475 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001476 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1477 new_block->idstr);
1478 abort();
1479 }
1480 }
Mike Day0dc3f442013-09-05 14:41:35 -04001481 rcu_read_unlock();
Avi Kivityc5705a72011-12-20 15:59:12 +02001482}
1483
Mike Dayae3a7042013-09-05 14:41:35 -04001484/* Called with iothread lock held. */
Hu Tao20cfe882014-04-02 15:13:26 +08001485void qemu_ram_unset_idstr(ram_addr_t addr)
1486{
Mike Dayae3a7042013-09-05 14:41:35 -04001487 RAMBlock *block;
Hu Tao20cfe882014-04-02 15:13:26 +08001488
Mike Dayae3a7042013-09-05 14:41:35 -04001489 /* FIXME: arch_init.c assumes that this is not called throughout
1490 * migration. Ignore the problem since hot-unplug during migration
1491 * does not work anyway.
1492 */
1493
Mike Day0dc3f442013-09-05 14:41:35 -04001494 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001495 block = find_ram_block(addr);
Hu Tao20cfe882014-04-02 15:13:26 +08001496 if (block) {
1497 memset(block->idstr, 0, sizeof(block->idstr));
1498 }
Mike Day0dc3f442013-09-05 14:41:35 -04001499 rcu_read_unlock();
Hu Tao20cfe882014-04-02 15:13:26 +08001500}
1501
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001502static int memory_try_enable_merging(void *addr, size_t len)
1503{
Marcel Apfelbaum75cc7f02015-02-04 17:43:55 +02001504 if (!machine_mem_merge(current_machine)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001505 /* disabled by the user */
1506 return 0;
1507 }
1508
1509 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1510}
1511
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001512/* Only legal before guest might have detected the memory size: e.g. on
1513 * incoming migration, or right after reset.
1514 *
1515 * As memory core doesn't know how is memory accessed, it is up to
1516 * resize callback to update device state and/or add assertions to detect
1517 * misuse, if necessary.
1518 */
1519int qemu_ram_resize(ram_addr_t base, ram_addr_t newsize, Error **errp)
1520{
1521 RAMBlock *block = find_ram_block(base);
1522
1523 assert(block);
1524
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001525 newsize = HOST_PAGE_ALIGN(newsize);
Michael S. Tsirkin129ddaf2015-02-17 10:15:30 +01001526
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001527 if (block->used_length == newsize) {
1528 return 0;
1529 }
1530
1531 if (!(block->flags & RAM_RESIZEABLE)) {
1532 error_setg_errno(errp, EINVAL,
1533 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1534 " in != 0x" RAM_ADDR_FMT, block->idstr,
1535 newsize, block->used_length);
1536 return -EINVAL;
1537 }
1538
1539 if (block->max_length < newsize) {
1540 error_setg_errno(errp, EINVAL,
1541 "Length too large: %s: 0x" RAM_ADDR_FMT
1542 " > 0x" RAM_ADDR_FMT, block->idstr,
1543 newsize, block->max_length);
1544 return -EINVAL;
1545 }
1546
1547 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1548 block->used_length = newsize;
Paolo Bonzini58d27072015-03-23 11:56:01 +01001549 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
1550 DIRTY_CLIENTS_ALL);
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001551 memory_region_set_size(block->mr, newsize);
1552 if (block->resized) {
1553 block->resized(block->idstr, newsize, block->host);
1554 }
1555 return 0;
1556}
1557
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001558/* Called with ram_list.mutex held */
1559static void dirty_memory_extend(ram_addr_t old_ram_size,
1560 ram_addr_t new_ram_size)
1561{
1562 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
1563 DIRTY_MEMORY_BLOCK_SIZE);
1564 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
1565 DIRTY_MEMORY_BLOCK_SIZE);
1566 int i;
1567
1568 /* Only need to extend if block count increased */
1569 if (new_num_blocks <= old_num_blocks) {
1570 return;
1571 }
1572
1573 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1574 DirtyMemoryBlocks *old_blocks;
1575 DirtyMemoryBlocks *new_blocks;
1576 int j;
1577
1578 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
1579 new_blocks = g_malloc(sizeof(*new_blocks) +
1580 sizeof(new_blocks->blocks[0]) * new_num_blocks);
1581
1582 if (old_num_blocks) {
1583 memcpy(new_blocks->blocks, old_blocks->blocks,
1584 old_num_blocks * sizeof(old_blocks->blocks[0]));
1585 }
1586
1587 for (j = old_num_blocks; j < new_num_blocks; j++) {
1588 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
1589 }
1590
1591 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
1592
1593 if (old_blocks) {
1594 g_free_rcu(old_blocks, rcu);
1595 }
1596 }
1597}
1598
Fam Zheng528f46a2016-03-01 14:18:18 +08001599static void ram_block_add(RAMBlock *new_block, Error **errp)
Avi Kivityc5705a72011-12-20 15:59:12 +02001600{
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001601 RAMBlock *block;
Mike Day0d53d9f2015-01-21 13:45:24 +01001602 RAMBlock *last_block = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001603 ram_addr_t old_ram_size, new_ram_size;
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001604 Error *err = NULL;
Juan Quintela2152f5c2013-10-08 13:52:02 +02001605
1606 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
Avi Kivityc5705a72011-12-20 15:59:12 +02001607
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001608 qemu_mutex_lock_ramlist();
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001609 new_block->offset = find_ram_offset(new_block->max_length);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001610
1611 if (!new_block->host) {
1612 if (xen_enabled()) {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001613 xen_ram_alloc(new_block->offset, new_block->max_length,
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001614 new_block->mr, &err);
1615 if (err) {
1616 error_propagate(errp, err);
1617 qemu_mutex_unlock_ramlist();
Markus Armbruster37aa7a02016-01-14 16:09:39 +01001618 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001619 } else {
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001620 new_block->host = phys_mem_alloc(new_block->max_length,
Igor Mammedova2b257d2014-10-31 16:38:37 +00001621 &new_block->mr->align);
Markus Armbruster39228252013-07-31 15:11:11 +02001622 if (!new_block->host) {
Hu Taoef701d72014-09-09 13:27:54 +08001623 error_setg_errno(errp, errno,
1624 "cannot set up guest memory '%s'",
1625 memory_region_name(new_block->mr));
1626 qemu_mutex_unlock_ramlist();
Markus Armbruster39228252013-07-31 15:11:11 +02001627 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001628 memory_try_enable_merging(new_block->host, new_block->max_length);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001629 }
1630 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001631
Li Zhijiandd631692015-07-02 20:18:06 +08001632 new_ram_size = MAX(old_ram_size,
1633 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
1634 if (new_ram_size > old_ram_size) {
1635 migration_bitmap_extend(old_ram_size, new_ram_size);
Stefan Hajnoczi5b82b702016-01-25 13:33:20 +00001636 dirty_memory_extend(old_ram_size, new_ram_size);
Li Zhijiandd631692015-07-02 20:18:06 +08001637 }
Mike Day0d53d9f2015-01-21 13:45:24 +01001638 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
1639 * QLIST (which has an RCU-friendly variant) does not have insertion at
1640 * tail, so save the last element in last_block.
1641 */
Mike Day0dc3f442013-09-05 14:41:35 -04001642 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Mike Day0d53d9f2015-01-21 13:45:24 +01001643 last_block = block;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001644 if (block->max_length < new_block->max_length) {
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001645 break;
1646 }
1647 }
1648 if (block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001649 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001650 } else if (last_block) {
Mike Day0dc3f442013-09-05 14:41:35 -04001651 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
Mike Day0d53d9f2015-01-21 13:45:24 +01001652 } else { /* list is empty */
Mike Day0dc3f442013-09-05 14:41:35 -04001653 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001654 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001655 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001656
Mike Day0dc3f442013-09-05 14:41:35 -04001657 /* Write list before version */
1658 smp_wmb();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001659 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001660 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001661
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001662 cpu_physical_memory_set_dirty_range(new_block->offset,
Paolo Bonzini58d27072015-03-23 11:56:01 +01001663 new_block->used_length,
1664 DIRTY_CLIENTS_ALL);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001665
Paolo Bonzinia904c912015-01-21 16:18:35 +01001666 if (new_block->host) {
1667 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1668 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
1669 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
1670 if (kvm_enabled()) {
1671 kvm_setup_guest_memory(new_block->host, new_block->max_length);
1672 }
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001673 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001674}
1675
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001676#ifdef __linux__
Fam Zheng528f46a2016-03-01 14:18:18 +08001677RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
1678 bool share, const char *mem_path,
1679 Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001680{
1681 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001682 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001683
1684 if (xen_enabled()) {
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001685 error_setg(errp, "-mem-path not supported with Xen");
Fam Zheng528f46a2016-03-01 14:18:18 +08001686 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001687 }
1688
1689 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1690 /*
1691 * file_ram_alloc() needs to allocate just like
1692 * phys_mem_alloc, but we haven't bothered to provide
1693 * a hook there.
1694 */
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001695 error_setg(errp,
1696 "-mem-path not supported with this accelerator");
Fam Zheng528f46a2016-03-01 14:18:18 +08001697 return NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001698 }
1699
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001700 size = HOST_PAGE_ALIGN(size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001701 new_block = g_malloc0(sizeof(*new_block));
1702 new_block->mr = mr;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001703 new_block->used_length = size;
1704 new_block->max_length = size;
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001705 new_block->flags = share ? RAM_SHARED : 0;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001706 new_block->host = file_ram_alloc(new_block, size,
1707 mem_path, errp);
1708 if (!new_block->host) {
1709 g_free(new_block);
Fam Zheng528f46a2016-03-01 14:18:18 +08001710 return NULL;
Paolo Bonzini7f56e742014-05-14 17:43:20 +08001711 }
1712
Fam Zheng528f46a2016-03-01 14:18:18 +08001713 ram_block_add(new_block, &local_err);
Hu Taoef701d72014-09-09 13:27:54 +08001714 if (local_err) {
1715 g_free(new_block);
1716 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08001717 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08001718 }
Fam Zheng528f46a2016-03-01 14:18:18 +08001719 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001720}
Paolo Bonzini0b183fc2014-05-14 17:43:19 +08001721#endif
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001722
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001723static
Fam Zheng528f46a2016-03-01 14:18:18 +08001724RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1725 void (*resized)(const char*,
1726 uint64_t length,
1727 void *host),
1728 void *host, bool resizeable,
1729 MemoryRegion *mr, Error **errp)
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001730{
1731 RAMBlock *new_block;
Hu Taoef701d72014-09-09 13:27:54 +08001732 Error *local_err = NULL;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001733
Dr. David Alan Gilbert4ed023c2015-11-05 18:11:16 +00001734 size = HOST_PAGE_ALIGN(size);
1735 max_size = HOST_PAGE_ALIGN(max_size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001736 new_block = g_malloc0(sizeof(*new_block));
1737 new_block->mr = mr;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001738 new_block->resized = resized;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001739 new_block->used_length = size;
1740 new_block->max_length = max_size;
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001741 assert(max_size >= size);
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001742 new_block->fd = -1;
1743 new_block->host = host;
1744 if (host) {
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001745 new_block->flags |= RAM_PREALLOC;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001746 }
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001747 if (resizeable) {
1748 new_block->flags |= RAM_RESIZEABLE;
1749 }
Fam Zheng528f46a2016-03-01 14:18:18 +08001750 ram_block_add(new_block, &local_err);
Hu Taoef701d72014-09-09 13:27:54 +08001751 if (local_err) {
1752 g_free(new_block);
1753 error_propagate(errp, local_err);
Fam Zheng528f46a2016-03-01 14:18:18 +08001754 return NULL;
Hu Taoef701d72014-09-09 13:27:54 +08001755 }
Fam Zheng528f46a2016-03-01 14:18:18 +08001756 return new_block;
Paolo Bonzinie1c57ab2014-05-14 17:43:18 +08001757}
1758
Fam Zheng528f46a2016-03-01 14:18:18 +08001759RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001760 MemoryRegion *mr, Error **errp)
1761{
1762 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1763}
1764
Fam Zheng528f46a2016-03-01 14:18:18 +08001765RAMBlock *qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
pbrook94a6b542009-04-11 17:15:54 +00001766{
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001767 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1768}
1769
Fam Zheng528f46a2016-03-01 14:18:18 +08001770RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
Michael S. Tsirkin62be4e32014-11-12 14:27:41 +02001771 void (*resized)(const char*,
1772 uint64_t length,
1773 void *host),
1774 MemoryRegion *mr, Error **errp)
1775{
1776 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
pbrook94a6b542009-04-11 17:15:54 +00001777}
bellarde9a1ab12007-02-08 23:08:38 +00001778
Paolo Bonzini43771532013-09-09 17:58:40 +02001779static void reclaim_ramblock(RAMBlock *block)
1780{
1781 if (block->flags & RAM_PREALLOC) {
1782 ;
1783 } else if (xen_enabled()) {
1784 xen_invalidate_map_cache_entry(block->host);
1785#ifndef _WIN32
1786 } else if (block->fd >= 0) {
Eduardo Habkost2f3a2bb2015-11-06 20:11:21 -02001787 qemu_ram_munmap(block->host, block->max_length);
Paolo Bonzini43771532013-09-09 17:58:40 +02001788 close(block->fd);
1789#endif
1790 } else {
1791 qemu_anon_ram_free(block->host, block->max_length);
1792 }
1793 g_free(block);
1794}
1795
Fam Zhengf1060c52016-03-01 14:18:22 +08001796void qemu_ram_free(RAMBlock *block)
bellarde9a1ab12007-02-08 23:08:38 +00001797{
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001798 qemu_mutex_lock_ramlist();
Fam Zhengf1060c52016-03-01 14:18:22 +08001799 QLIST_REMOVE_RCU(block, next);
1800 ram_list.mru_block = NULL;
1801 /* Write list before version */
1802 smp_wmb();
1803 ram_list.version++;
1804 call_rcu(block, reclaim_ramblock, rcu);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001805 qemu_mutex_unlock_ramlist();
bellarde9a1ab12007-02-08 23:08:38 +00001806}
1807
Huang Yingcd19cfa2011-03-02 08:56:19 +01001808#ifndef _WIN32
1809void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1810{
1811 RAMBlock *block;
1812 ram_addr_t offset;
1813 int flags;
1814 void *area, *vaddr;
1815
Mike Day0dc3f442013-09-05 14:41:35 -04001816 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001817 offset = addr - block->offset;
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001818 if (offset < block->max_length) {
Michael S. Tsirkin1240be22014-11-12 11:44:41 +02001819 vaddr = ramblock_ptr(block, offset);
Paolo Bonzini7bd4f432014-05-14 17:43:22 +08001820 if (block->flags & RAM_PREALLOC) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001821 ;
Markus Armbrusterdfeaf2a2013-07-31 15:11:05 +02001822 } else if (xen_enabled()) {
1823 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001824 } else {
1825 flags = MAP_FIXED;
Markus Armbruster3435f392013-07-31 15:11:07 +02001826 if (block->fd >= 0) {
Paolo Bonzinidbcb8982014-06-10 19:15:24 +08001827 flags |= (block->flags & RAM_SHARED ?
1828 MAP_SHARED : MAP_PRIVATE);
Markus Armbruster3435f392013-07-31 15:11:07 +02001829 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1830 flags, block->fd, offset);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001831 } else {
Markus Armbruster2eb9fba2013-07-31 15:11:09 +02001832 /*
1833 * Remap needs to match alloc. Accelerators that
1834 * set phys_mem_alloc never remap. If they did,
1835 * we'd need a remap hook here.
1836 */
1837 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1838
Huang Yingcd19cfa2011-03-02 08:56:19 +01001839 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1840 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1841 flags, -1, 0);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001842 }
1843 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001844 fprintf(stderr, "Could not remap addr: "
1845 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001846 length, addr);
1847 exit(1);
1848 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001849 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001850 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001851 }
Huang Yingcd19cfa2011-03-02 08:56:19 +01001852 }
1853 }
1854}
1855#endif /* !_WIN32 */
1856
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001857int qemu_get_ram_fd(ram_addr_t addr)
1858{
Mike Dayae3a7042013-09-05 14:41:35 -04001859 RAMBlock *block;
1860 int fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001861
Mike Day0dc3f442013-09-05 14:41:35 -04001862 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001863 block = qemu_get_ram_block(addr);
1864 fd = block->fd;
Mike Day0dc3f442013-09-05 14:41:35 -04001865 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001866 return fd;
Paolo Bonzinia35ba7b2014-06-10 19:15:23 +08001867}
1868
Tetsuya Mukawa56a571d2015-12-21 12:47:34 +09001869void qemu_set_ram_fd(ram_addr_t addr, int fd)
1870{
1871 RAMBlock *block;
1872
1873 rcu_read_lock();
1874 block = qemu_get_ram_block(addr);
1875 block->fd = fd;
1876 rcu_read_unlock();
1877}
1878
Damjan Marion3fd74b82014-06-26 23:01:32 +02001879void *qemu_get_ram_block_host_ptr(ram_addr_t addr)
1880{
Mike Dayae3a7042013-09-05 14:41:35 -04001881 RAMBlock *block;
1882 void *ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001883
Mike Day0dc3f442013-09-05 14:41:35 -04001884 rcu_read_lock();
Mike Dayae3a7042013-09-05 14:41:35 -04001885 block = qemu_get_ram_block(addr);
1886 ptr = ramblock_ptr(block, 0);
Mike Day0dc3f442013-09-05 14:41:35 -04001887 rcu_read_unlock();
Mike Dayae3a7042013-09-05 14:41:35 -04001888 return ptr;
Damjan Marion3fd74b82014-06-26 23:01:32 +02001889}
1890
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001891/* Return a host pointer to ram allocated with qemu_ram_alloc.
Mike Dayae3a7042013-09-05 14:41:35 -04001892 * This should not be used for general purpose DMA. Use address_space_map
1893 * or address_space_rw instead. For local memory (e.g. video ram) that the
1894 * device owns, use memory_region_get_ram_ptr.
Mike Day0dc3f442013-09-05 14:41:35 -04001895 *
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001896 * Called within RCU critical section.
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001897 */
Gonglei3655cb92016-02-20 10:35:20 +08001898void *qemu_get_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001899{
Gonglei3655cb92016-02-20 10:35:20 +08001900 RAMBlock *block = ram_block;
1901
1902 if (block == NULL) {
1903 block = qemu_get_ram_block(addr);
1904 }
Mike Dayae3a7042013-09-05 14:41:35 -04001905
1906 if (xen_enabled() && block->host == NULL) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001907 /* We need to check if the requested address is in the RAM
1908 * because we don't want to map the entire memory in QEMU.
1909 * In that case just map until the end of the page.
1910 */
1911 if (block->offset == 0) {
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001912 return xen_map_cache(addr, 0, 0);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001913 }
Mike Dayae3a7042013-09-05 14:41:35 -04001914
1915 block->host = xen_map_cache(block->offset, block->max_length, 1);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001916 }
Paolo Bonzini49b24af2015-12-16 10:30:47 +01001917 return ramblock_ptr(block, addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001918}
1919
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001920/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
Mike Dayae3a7042013-09-05 14:41:35 -04001921 * but takes a size argument.
Mike Day0dc3f442013-09-05 14:41:35 -04001922 *
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001923 * Called within RCU critical section.
Mike Dayae3a7042013-09-05 14:41:35 -04001924 */
Gonglei3655cb92016-02-20 10:35:20 +08001925static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
1926 hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001927{
Gonglei3655cb92016-02-20 10:35:20 +08001928 RAMBlock *block = ram_block;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001929 ram_addr_t offset_inside_block;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001930 if (*size == 0) {
1931 return NULL;
1932 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001933
Gonglei3655cb92016-02-20 10:35:20 +08001934 if (block == NULL) {
1935 block = qemu_get_ram_block(addr);
1936 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001937 offset_inside_block = addr - block->offset;
1938 *size = MIN(*size, block->max_length - offset_inside_block);
1939
1940 if (xen_enabled() && block->host == NULL) {
1941 /* We need to check if the requested address is in the RAM
1942 * because we don't want to map the entire memory in QEMU.
1943 * In that case just map the requested area.
1944 */
1945 if (block->offset == 0) {
1946 return xen_map_cache(addr, *size, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001947 }
1948
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001949 block->host = xen_map_cache(block->offset, block->max_length, 1);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001950 }
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01001951
1952 return ramblock_ptr(block, offset_inside_block);
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001953}
1954
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001955/*
1956 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
1957 * in that RAMBlock.
1958 *
1959 * ptr: Host pointer to look up
1960 * round_offset: If true round the result offset down to a page boundary
1961 * *ram_addr: set to result ram_addr
1962 * *offset: set to result offset within the RAMBlock
1963 *
1964 * Returns: RAMBlock (or NULL if not found)
Mike Dayae3a7042013-09-05 14:41:35 -04001965 *
1966 * By the time this function returns, the returned pointer is not protected
1967 * by RCU anymore. If the caller is not within an RCU critical section and
1968 * does not hold the iothread lock, it must have other means of protecting the
1969 * pointer, such as a reference to the region that includes the incoming
1970 * ram_addr_t.
1971 */
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001972RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
1973 ram_addr_t *ram_addr,
1974 ram_addr_t *offset)
pbrook5579c7f2009-04-11 14:47:08 +00001975{
pbrook94a6b542009-04-11 17:15:54 +00001976 RAMBlock *block;
1977 uint8_t *host = ptr;
1978
Jan Kiszka868bb332011-06-21 22:59:09 +02001979 if (xen_enabled()) {
Mike Day0dc3f442013-09-05 14:41:35 -04001980 rcu_read_lock();
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001981 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001982 block = qemu_get_ram_block(*ram_addr);
1983 if (block) {
1984 *offset = (host - block->host);
1985 }
Mike Day0dc3f442013-09-05 14:41:35 -04001986 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00001987 return block;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001988 }
1989
Mike Day0dc3f442013-09-05 14:41:35 -04001990 rcu_read_lock();
1991 block = atomic_rcu_read(&ram_list.mru_block);
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02001992 if (block && block->host && host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001993 goto found;
1994 }
1995
Mike Day0dc3f442013-09-05 14:41:35 -04001996 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001997 /* This case append when the block is not mapped. */
1998 if (block->host == NULL) {
1999 continue;
2000 }
Michael S. Tsirkin9b8424d2014-12-15 22:55:32 +02002001 if (host - block->host < block->max_length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02002002 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06002003 }
pbrook94a6b542009-04-11 17:15:54 +00002004 }
Jun Nakajima432d2682010-08-31 16:41:25 +01002005
Mike Day0dc3f442013-09-05 14:41:35 -04002006 rcu_read_unlock();
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02002007 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02002008
2009found:
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002010 *offset = (host - block->host);
2011 if (round_offset) {
2012 *offset &= TARGET_PAGE_MASK;
2013 }
2014 *ram_addr = block->offset + *offset;
Mike Day0dc3f442013-09-05 14:41:35 -04002015 rcu_read_unlock();
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002016 return block;
2017}
2018
Dr. David Alan Gilberte3dd7492015-11-05 18:10:33 +00002019/*
2020 * Finds the named RAMBlock
2021 *
2022 * name: The name of RAMBlock to find
2023 *
2024 * Returns: RAMBlock (or NULL if not found)
2025 */
2026RAMBlock *qemu_ram_block_by_name(const char *name)
2027{
2028 RAMBlock *block;
2029
2030 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
2031 if (!strcmp(name, block->idstr)) {
2032 return block;
2033 }
2034 }
2035
2036 return NULL;
2037}
2038
Dr. David Alan Gilbert422148d2015-11-05 18:10:32 +00002039/* Some of the softmmu routines need to translate from a host pointer
2040 (typically a TLB entry) back to a ram offset. */
2041MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
2042{
2043 RAMBlock *block;
2044 ram_addr_t offset; /* Not used */
2045
2046 block = qemu_ram_block_from_host(ptr, false, ram_addr, &offset);
2047
2048 if (!block) {
2049 return NULL;
2050 }
2051
2052 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03002053}
Alex Williamsonf471a172010-06-11 11:11:42 -06002054
Paolo Bonzini49b24af2015-12-16 10:30:47 +01002055/* Called within RCU critical section. */
Avi Kivitya8170e52012-10-23 12:30:10 +02002056static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002057 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00002058{
Juan Quintela52159192013-10-08 12:44:04 +02002059 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002060 tb_invalidate_phys_page_fast(ram_addr, size);
bellard3a7d9292005-08-21 09:26:42 +00002061 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002062 switch (size) {
2063 case 1:
Gonglei3655cb92016-02-20 10:35:20 +08002064 stb_p(qemu_get_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002065 break;
2066 case 2:
Gonglei3655cb92016-02-20 10:35:20 +08002067 stw_p(qemu_get_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002068 break;
2069 case 4:
Gonglei3655cb92016-02-20 10:35:20 +08002070 stl_p(qemu_get_ram_ptr(NULL, ram_addr), val);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002071 break;
2072 default:
2073 abort();
2074 }
Paolo Bonzini58d27072015-03-23 11:56:01 +01002075 /* Set both VGA and migration bits for simplicity and to remove
2076 * the notdirty callback faster.
2077 */
2078 cpu_physical_memory_set_dirty_range(ram_addr, size,
2079 DIRTY_CLIENTS_NOCODE);
bellardf23db162005-08-21 19:12:28 +00002080 /* we remove the notdirty callback only if the code has been
2081 flushed */
Juan Quintelaa2cd8c82013-10-10 11:20:22 +02002082 if (!cpu_physical_memory_is_clean(ram_addr)) {
Peter Crosthwaitebcae01e2015-09-10 22:39:42 -07002083 tlb_set_dirty(current_cpu, current_cpu->mem_io_vaddr);
Andreas Färber4917cf42013-05-27 05:17:50 +02002084 }
bellard1ccde1c2004-02-06 19:46:14 +00002085}
2086
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002087static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
2088 unsigned size, bool is_write)
2089{
2090 return is_write;
2091}
2092
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002093static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002094 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02002095 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002096 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00002097};
2098
pbrook0f459d12008-06-09 00:20:13 +00002099/* Generate a debug exception if a watchpoint has been hit. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002100static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002101{
Andreas Färber93afead2013-08-26 03:41:01 +02002102 CPUState *cpu = current_cpu;
Sergey Fedorov568496c2016-02-11 11:17:32 +00002103 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färber93afead2013-08-26 03:41:01 +02002104 CPUArchState *env = cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00002105 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00002106 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002107 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00002108 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002109
Andreas Färberff4700b2013-08-26 18:23:18 +02002110 if (cpu->watchpoint_hit) {
aliguori06d55cc2008-11-18 20:24:06 +00002111 /* We re-entered the check after replacing the TB. Now raise
2112 * the debug interrupt so that is will trigger after the
2113 * current instruction. */
Andreas Färber93afead2013-08-26 03:41:01 +02002114 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00002115 return;
2116 }
Andreas Färber93afead2013-08-26 03:41:01 +02002117 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Andreas Färberff4700b2013-08-26 18:23:18 +02002118 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
Peter Maydell05068c02014-09-12 14:06:48 +01002119 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2120 && (wp->flags & flags)) {
Peter Maydell08225672014-09-12 14:06:48 +01002121 if (flags == BP_MEM_READ) {
2122 wp->flags |= BP_WATCHPOINT_HIT_READ;
2123 } else {
2124 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2125 }
2126 wp->hitaddr = vaddr;
Peter Maydell66b9b432015-04-26 16:49:24 +01002127 wp->hitattrs = attrs;
Andreas Färberff4700b2013-08-26 18:23:18 +02002128 if (!cpu->watchpoint_hit) {
Sergey Fedorov568496c2016-02-11 11:17:32 +00002129 if (wp->flags & BP_CPU &&
2130 !cc->debug_check_watchpoint(cpu, wp)) {
2131 wp->flags &= ~BP_WATCHPOINT_HIT;
2132 continue;
2133 }
Andreas Färberff4700b2013-08-26 18:23:18 +02002134 cpu->watchpoint_hit = wp;
Andreas Färber239c51a2013-09-01 17:12:23 +02002135 tb_check_watchpoint(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002136 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
Andreas Färber27103422013-08-26 08:31:06 +02002137 cpu->exception_index = EXCP_DEBUG;
Andreas Färber5638d182013-08-27 17:52:12 +02002138 cpu_loop_exit(cpu);
aliguori6e140f22008-11-18 20:37:55 +00002139 } else {
2140 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
Andreas Färber648f0342013-09-01 17:43:17 +02002141 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
Andreas Färber0ea8cb82013-09-03 02:12:23 +02002142 cpu_resume_from_signal(cpu, NULL);
aliguori6e140f22008-11-18 20:37:55 +00002143 }
aliguori06d55cc2008-11-18 20:24:06 +00002144 }
aliguori6e140f22008-11-18 20:37:55 +00002145 } else {
2146 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002147 }
2148 }
2149}
2150
pbrook6658ffb2007-03-16 23:58:11 +00002151/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2152 so these check for a hit then pass through to the normal out-of-line
2153 phys routines. */
Peter Maydell66b9b432015-04-26 16:49:24 +01002154static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2155 unsigned size, MemTxAttrs attrs)
pbrook6658ffb2007-03-16 23:58:11 +00002156{
Peter Maydell66b9b432015-04-26 16:49:24 +01002157 MemTxResult res;
2158 uint64_t data;
Peter Maydell79ed0412016-01-21 14:15:06 +00002159 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2160 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
pbrook6658ffb2007-03-16 23:58:11 +00002161
Peter Maydell66b9b432015-04-26 16:49:24 +01002162 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
Avi Kivity1ec9b902012-01-02 12:47:48 +02002163 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04002164 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002165 data = address_space_ldub(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002166 break;
2167 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002168 data = address_space_lduw(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002169 break;
2170 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002171 data = address_space_ldl(as, addr, attrs, &res);
Max Filippov67364152012-01-29 00:01:40 +04002172 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02002173 default: abort();
2174 }
Peter Maydell66b9b432015-04-26 16:49:24 +01002175 *pdata = data;
2176 return res;
2177}
2178
2179static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2180 uint64_t val, unsigned size,
2181 MemTxAttrs attrs)
2182{
2183 MemTxResult res;
Peter Maydell79ed0412016-01-21 14:15:06 +00002184 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2185 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
Peter Maydell66b9b432015-04-26 16:49:24 +01002186
2187 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2188 switch (size) {
2189 case 1:
Peter Maydell79ed0412016-01-21 14:15:06 +00002190 address_space_stb(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002191 break;
2192 case 2:
Peter Maydell79ed0412016-01-21 14:15:06 +00002193 address_space_stw(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002194 break;
2195 case 4:
Peter Maydell79ed0412016-01-21 14:15:06 +00002196 address_space_stl(as, addr, val, attrs, &res);
Peter Maydell66b9b432015-04-26 16:49:24 +01002197 break;
2198 default: abort();
2199 }
2200 return res;
pbrook6658ffb2007-03-16 23:58:11 +00002201}
2202
Avi Kivity1ec9b902012-01-02 12:47:48 +02002203static const MemoryRegionOps watch_mem_ops = {
Peter Maydell66b9b432015-04-26 16:49:24 +01002204 .read_with_attrs = watch_mem_read,
2205 .write_with_attrs = watch_mem_write,
Avi Kivity1ec9b902012-01-02 12:47:48 +02002206 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00002207};
pbrook6658ffb2007-03-16 23:58:11 +00002208
Peter Maydellf25a49e2015-04-26 16:49:24 +01002209static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2210 unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002211{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002212 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002213 uint8_t buf[8];
Peter Maydell5c9eb022015-04-26 16:49:24 +01002214 MemTxResult res;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002215
blueswir1db7b5422007-05-26 17:36:03 +00002216#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002217 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002218 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00002219#endif
Peter Maydell5c9eb022015-04-26 16:49:24 +01002220 res = address_space_read(subpage->as, addr + subpage->base,
2221 attrs, buf, len);
2222 if (res) {
2223 return res;
Peter Maydellf25a49e2015-04-26 16:49:24 +01002224 }
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002225 switch (len) {
2226 case 1:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002227 *data = ldub_p(buf);
2228 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002229 case 2:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002230 *data = lduw_p(buf);
2231 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002232 case 4:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002233 *data = ldl_p(buf);
2234 return MEMTX_OK;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002235 case 8:
Peter Maydellf25a49e2015-04-26 16:49:24 +01002236 *data = ldq_p(buf);
2237 return MEMTX_OK;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002238 default:
2239 abort();
2240 }
blueswir1db7b5422007-05-26 17:36:03 +00002241}
2242
Peter Maydellf25a49e2015-04-26 16:49:24 +01002243static MemTxResult subpage_write(void *opaque, hwaddr addr,
2244 uint64_t value, unsigned len, MemTxAttrs attrs)
blueswir1db7b5422007-05-26 17:36:03 +00002245{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002246 subpage_t *subpage = opaque;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002247 uint8_t buf[8];
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002248
blueswir1db7b5422007-05-26 17:36:03 +00002249#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002250 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002251 " value %"PRIx64"\n",
2252 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002253#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002254 switch (len) {
2255 case 1:
2256 stb_p(buf, value);
2257 break;
2258 case 2:
2259 stw_p(buf, value);
2260 break;
2261 case 4:
2262 stl_p(buf, value);
2263 break;
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002264 case 8:
2265 stq_p(buf, value);
2266 break;
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002267 default:
2268 abort();
2269 }
Peter Maydell5c9eb022015-04-26 16:49:24 +01002270 return address_space_write(subpage->as, addr + subpage->base,
2271 attrs, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00002272}
2273
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002274static bool subpage_accepts(void *opaque, hwaddr addr,
Amos Kong016e9d62013-09-27 09:25:38 +08002275 unsigned len, bool is_write)
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002276{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002277 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002278#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002279 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002280 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002281#endif
2282
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002283 return address_space_access_valid(subpage->as, addr + subpage->base,
Amos Kong016e9d62013-09-27 09:25:38 +08002284 len, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002285}
2286
Avi Kivity70c68e42012-01-02 12:32:48 +02002287static const MemoryRegionOps subpage_ops = {
Peter Maydellf25a49e2015-04-26 16:49:24 +01002288 .read_with_attrs = subpage_read,
2289 .write_with_attrs = subpage_write,
Paolo Bonziniff6cff72014-12-22 13:11:39 +01002290 .impl.min_access_size = 1,
2291 .impl.max_access_size = 8,
2292 .valid.min_access_size = 1,
2293 .valid.max_access_size = 8,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02002294 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02002295 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00002296};
2297
Anthony Liguoric227f092009-10-01 16:12:16 -05002298static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002299 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00002300{
2301 int idx, eidx;
2302
2303 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2304 return -1;
2305 idx = SUBPAGE_IDX(start);
2306 eidx = SUBPAGE_IDX(end);
2307#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002308 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2309 __func__, mmio, start, end, idx, eidx, section);
blueswir1db7b5422007-05-26 17:36:03 +00002310#endif
blueswir1db7b5422007-05-26 17:36:03 +00002311 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02002312 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00002313 }
2314
2315 return 0;
2316}
2317
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002318static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00002319{
Anthony Liguoric227f092009-10-01 16:12:16 -05002320 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00002321
Anthony Liguori7267c092011-08-20 22:09:37 -05002322 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002323
Jan Kiszkaacc9d802013-05-26 21:55:37 +02002324 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00002325 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002326 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Peter Crosthwaiteb4fefef2014-06-05 23:15:52 -07002327 NULL, TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02002328 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00002329#if defined(DEBUG_SUBPAGE)
Amos Kong016e9d62013-09-27 09:25:38 +08002330 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2331 mmio, base, TARGET_PAGE_SIZE);
blueswir1db7b5422007-05-26 17:36:03 +00002332#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02002333 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00002334
2335 return mmio;
2336}
2337
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002338static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
2339 MemoryRegion *mr)
Avi Kivity5312bd82012-02-12 18:32:55 +02002340{
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002341 assert(as);
Avi Kivity5312bd82012-02-12 18:32:55 +02002342 MemoryRegionSection section = {
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002343 .address_space = as,
Avi Kivity5312bd82012-02-12 18:32:55 +02002344 .mr = mr,
2345 .offset_within_address_space = 0,
2346 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02002347 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02002348 };
2349
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002350 return phys_section_add(map, &section);
Avi Kivity5312bd82012-02-12 18:32:55 +02002351}
2352
Peter Maydella54c87b2016-01-21 14:15:05 +00002353MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index, MemTxAttrs attrs)
Avi Kivityaa102232012-03-08 17:06:55 +02002354{
Peter Maydella54c87b2016-01-21 14:15:05 +00002355 int asidx = cpu_asidx_from_attrs(cpu, attrs);
2356 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
Peter Maydell32857f42015-10-01 15:29:50 +01002357 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002358 MemoryRegionSection *sections = d->map.sections;
Paolo Bonzini9d82b5a2013-08-16 08:26:30 +02002359
2360 return sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02002361}
2362
Avi Kivitye9179ce2009-06-14 11:38:52 +03002363static void io_mem_init(void)
2364{
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002365 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002366 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002367 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002368 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002369 NULL, UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04002370 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Paolo Bonzini1f6245e2014-06-13 10:48:06 +02002371 NULL, UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002372}
2373
Avi Kivityac1970f2012-10-03 16:22:53 +02002374static void mem_begin(MemoryListener *listener)
2375{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002376 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002377 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2378 uint16_t n;
2379
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002380 n = dummy_section(&d->map, as, &io_mem_unassigned);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002381 assert(n == PHYS_SECTION_UNASSIGNED);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002382 n = dummy_section(&d->map, as, &io_mem_notdirty);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002383 assert(n == PHYS_SECTION_NOTDIRTY);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002384 n = dummy_section(&d->map, as, &io_mem_rom);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002385 assert(n == PHYS_SECTION_ROM);
Peter Crosthwaitea656e222014-06-02 19:08:44 -07002386 n = dummy_section(&d->map, as, &io_mem_watch);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002387 assert(n == PHYS_SECTION_WATCH);
Paolo Bonzini00752702013-05-29 12:13:54 +02002388
Michael S. Tsirkin9736e552013-11-11 14:42:43 +02002389 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
Paolo Bonzini00752702013-05-29 12:13:54 +02002390 d->as = as;
2391 as->next_dispatch = d;
2392}
2393
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002394static void address_space_dispatch_free(AddressSpaceDispatch *d)
2395{
2396 phys_sections_free(&d->map);
2397 g_free(d);
2398}
2399
Paolo Bonzini00752702013-05-29 12:13:54 +02002400static void mem_commit(MemoryListener *listener)
2401{
2402 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02002403 AddressSpaceDispatch *cur = as->dispatch;
2404 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02002405
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002406 phys_page_compact_all(next, next->map.nodes_nb);
Michael S. Tsirkinb35ba302013-11-11 17:52:07 +02002407
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002408 atomic_rcu_set(&as->dispatch, next);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002409 if (cur) {
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002410 call_rcu(cur, address_space_dispatch_free, rcu);
Marcel Apfelbaum53cb28c2013-12-01 14:02:23 +02002411 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02002412}
2413
Avi Kivity1d711482012-10-02 18:54:45 +02002414static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02002415{
Peter Maydell32857f42015-10-01 15:29:50 +01002416 CPUAddressSpace *cpuas;
2417 AddressSpaceDispatch *d;
Avi Kivity117712c2012-02-12 21:23:17 +02002418
2419 /* since each CPU stores ram addresses in its TLB cache, we must
2420 reset the modified entries */
Peter Maydell32857f42015-10-01 15:29:50 +01002421 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
2422 cpu_reloading_memory_map();
2423 /* The CPU and TLB are protected by the iothread lock.
2424 * We reload the dispatch pointer now because cpu_reloading_memory_map()
2425 * may have split the RCU critical section.
2426 */
2427 d = atomic_rcu_read(&cpuas->as->dispatch);
2428 cpuas->memory_dispatch = d;
2429 tlb_flush(cpuas->cpu, 1);
Avi Kivity50c1e142012-02-08 21:36:02 +02002430}
2431
Avi Kivityac1970f2012-10-03 16:22:53 +02002432void address_space_init_dispatch(AddressSpace *as)
2433{
Paolo Bonzini00752702013-05-29 12:13:54 +02002434 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002435 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002436 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02002437 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02002438 .region_add = mem_add,
2439 .region_nop = mem_add,
2440 .priority = 0,
2441 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02002442 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02002443}
2444
Paolo Bonzini6e48e8f2015-02-10 10:25:44 -07002445void address_space_unregister(AddressSpace *as)
2446{
2447 memory_listener_unregister(&as->dispatch_listener);
2448}
2449
Avi Kivity83f3c252012-10-07 12:59:55 +02002450void address_space_destroy_dispatch(AddressSpace *as)
2451{
2452 AddressSpaceDispatch *d = as->dispatch;
2453
Paolo Bonzini79e2b9a2015-01-21 12:09:14 +01002454 atomic_rcu_set(&as->dispatch, NULL);
2455 if (d) {
2456 call_rcu(d, address_space_dispatch_free, rcu);
2457 }
Avi Kivity83f3c252012-10-07 12:59:55 +02002458}
2459
Avi Kivity62152b82011-07-26 14:26:14 +03002460static void memory_map_init(void)
2461{
Anthony Liguori7267c092011-08-20 22:09:37 -05002462 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini03f49952013-11-07 17:14:36 +01002463
Paolo Bonzini57271d62013-11-07 17:14:37 +01002464 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002465 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03002466
Anthony Liguori7267c092011-08-20 22:09:37 -05002467 system_io = g_malloc(sizeof(*system_io));
Jan Kiszka3bb28b72013-09-02 18:43:30 +02002468 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2469 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00002470 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity62152b82011-07-26 14:26:14 +03002471}
2472
2473MemoryRegion *get_system_memory(void)
2474{
2475 return system_memory;
2476}
2477
Avi Kivity309cb472011-08-08 16:09:03 +03002478MemoryRegion *get_system_io(void)
2479{
2480 return system_io;
2481}
2482
pbrooke2eef172008-06-08 01:09:01 +00002483#endif /* !defined(CONFIG_USER_ONLY) */
2484
bellard13eb76e2004-01-24 15:23:36 +00002485/* physical memory access (slow version, mainly for debug) */
2486#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02002487int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00002488 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002489{
2490 int l, flags;
2491 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002492 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002493
2494 while (len > 0) {
2495 page = addr & TARGET_PAGE_MASK;
2496 l = (page + TARGET_PAGE_SIZE) - addr;
2497 if (l > len)
2498 l = len;
2499 flags = page_get_flags(page);
2500 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00002501 return -1;
bellard13eb76e2004-01-24 15:23:36 +00002502 if (is_write) {
2503 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00002504 return -1;
bellard579a97f2007-11-11 14:26:47 +00002505 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002506 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00002507 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002508 memcpy(p, buf, l);
2509 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002510 } else {
2511 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00002512 return -1;
bellard579a97f2007-11-11 14:26:47 +00002513 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002514 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00002515 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00002516 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002517 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002518 }
2519 len -= l;
2520 buf += l;
2521 addr += l;
2522 }
Paul Brooka68fe892010-03-01 00:08:59 +00002523 return 0;
bellard13eb76e2004-01-24 15:23:36 +00002524}
bellard8df1cd02005-01-28 22:37:22 +00002525
bellard13eb76e2004-01-24 15:23:36 +00002526#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002527
Paolo Bonzini845b6212015-03-23 11:45:53 +01002528static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
Avi Kivitya8170e52012-10-23 12:30:10 +02002529 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002530{
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002531 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
2532 /* No early return if dirty_log_mask is or becomes 0, because
2533 * cpu_physical_memory_set_dirty_range will still call
2534 * xen_modified_memory.
2535 */
2536 if (dirty_log_mask) {
2537 dirty_log_mask =
2538 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002539 }
Paolo Bonzinie87f7772015-03-25 15:21:39 +01002540 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
2541 tb_invalidate_phys_range(addr, addr + length);
2542 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
2543 }
2544 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002545}
2546
Richard Henderson23326162013-07-08 14:55:59 -07002547static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02002548{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02002549 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07002550
2551 /* Regions are assumed to support 1-4 byte accesses unless
2552 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07002553 if (access_size_max == 0) {
2554 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002555 }
Richard Henderson23326162013-07-08 14:55:59 -07002556
2557 /* Bound the maximum access by the alignment of the address. */
2558 if (!mr->ops->impl.unaligned) {
2559 unsigned align_size_max = addr & -addr;
2560 if (align_size_max != 0 && align_size_max < access_size_max) {
2561 access_size_max = align_size_max;
2562 }
2563 }
2564
2565 /* Don't attempt accesses larger than the maximum. */
2566 if (l > access_size_max) {
2567 l = access_size_max;
2568 }
Peter Maydell6554f5c2015-07-24 13:33:10 +01002569 l = pow2floor(l);
Richard Henderson23326162013-07-08 14:55:59 -07002570
2571 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02002572}
2573
Jan Kiszka4840f102015-06-18 18:47:22 +02002574static bool prepare_mmio_access(MemoryRegion *mr)
Paolo Bonzini125b3802015-06-18 18:47:21 +02002575{
Jan Kiszka4840f102015-06-18 18:47:22 +02002576 bool unlocked = !qemu_mutex_iothread_locked();
2577 bool release_lock = false;
2578
2579 if (unlocked && mr->global_locking) {
2580 qemu_mutex_lock_iothread();
2581 unlocked = false;
2582 release_lock = true;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002583 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002584 if (mr->flush_coalesced_mmio) {
2585 if (unlocked) {
2586 qemu_mutex_lock_iothread();
2587 }
2588 qemu_flush_coalesced_mmio_buffer();
2589 if (unlocked) {
2590 qemu_mutex_unlock_iothread();
2591 }
2592 }
2593
2594 return release_lock;
Paolo Bonzini125b3802015-06-18 18:47:21 +02002595}
2596
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002597/* Called within RCU critical section. */
2598static MemTxResult address_space_write_continue(AddressSpace *as, hwaddr addr,
2599 MemTxAttrs attrs,
2600 const uint8_t *buf,
2601 int len, hwaddr addr1,
2602 hwaddr l, MemoryRegion *mr)
bellard13eb76e2004-01-24 15:23:36 +00002603{
bellard13eb76e2004-01-24 15:23:36 +00002604 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002605 uint64_t val;
Peter Maydell3b643492015-04-26 16:49:23 +01002606 MemTxResult result = MEMTX_OK;
Jan Kiszka4840f102015-06-18 18:47:22 +02002607 bool release_lock = false;
ths3b46e622007-09-17 08:09:54 +00002608
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002609 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002610 if (!memory_access_is_direct(mr, true)) {
2611 release_lock |= prepare_mmio_access(mr);
2612 l = memory_access_size(mr, l, addr1);
2613 /* XXX: could force current_cpu to NULL to avoid
2614 potential bugs */
2615 switch (l) {
2616 case 8:
2617 /* 64 bit write access */
2618 val = ldq_p(buf);
2619 result |= memory_region_dispatch_write(mr, addr1, val, 8,
2620 attrs);
2621 break;
2622 case 4:
2623 /* 32 bit write access */
2624 val = ldl_p(buf);
2625 result |= memory_region_dispatch_write(mr, addr1, val, 4,
2626 attrs);
2627 break;
2628 case 2:
2629 /* 16 bit write access */
2630 val = lduw_p(buf);
2631 result |= memory_region_dispatch_write(mr, addr1, val, 2,
2632 attrs);
2633 break;
2634 case 1:
2635 /* 8 bit write access */
2636 val = ldub_p(buf);
2637 result |= memory_region_dispatch_write(mr, addr1, val, 1,
2638 attrs);
2639 break;
2640 default:
2641 abort();
bellard13eb76e2004-01-24 15:23:36 +00002642 }
2643 } else {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002644 addr1 += memory_region_get_ram_addr(mr);
2645 /* RAM case */
Gonglei3655cb92016-02-20 10:35:20 +08002646 ptr = qemu_get_ram_ptr(mr->ram_block, addr1);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002647 memcpy(ptr, buf, l);
2648 invalidate_and_set_dirty(mr, addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00002649 }
Jan Kiszka4840f102015-06-18 18:47:22 +02002650
2651 if (release_lock) {
2652 qemu_mutex_unlock_iothread();
2653 release_lock = false;
2654 }
2655
bellard13eb76e2004-01-24 15:23:36 +00002656 len -= l;
2657 buf += l;
2658 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002659
2660 if (!len) {
2661 break;
2662 }
2663
2664 l = len;
2665 mr = address_space_translate(as, addr, &addr1, &l, true);
bellard13eb76e2004-01-24 15:23:36 +00002666 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002667
Peter Maydell3b643492015-04-26 16:49:23 +01002668 return result;
bellard13eb76e2004-01-24 15:23:36 +00002669}
bellard8df1cd02005-01-28 22:37:22 +00002670
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002671MemTxResult address_space_write(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2672 const uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002673{
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002674 hwaddr l;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002675 hwaddr addr1;
2676 MemoryRegion *mr;
2677 MemTxResult result = MEMTX_OK;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002678
2679 if (len > 0) {
2680 rcu_read_lock();
2681 l = len;
2682 mr = address_space_translate(as, addr, &addr1, &l, true);
2683 result = address_space_write_continue(as, addr, attrs, buf, len,
2684 addr1, l, mr);
2685 rcu_read_unlock();
2686 }
2687
2688 return result;
2689}
2690
2691/* Called within RCU critical section. */
2692MemTxResult address_space_read_continue(AddressSpace *as, hwaddr addr,
2693 MemTxAttrs attrs, uint8_t *buf,
2694 int len, hwaddr addr1, hwaddr l,
2695 MemoryRegion *mr)
2696{
2697 uint8_t *ptr;
2698 uint64_t val;
2699 MemTxResult result = MEMTX_OK;
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002700 bool release_lock = false;
2701
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002702 for (;;) {
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002703 if (!memory_access_is_direct(mr, false)) {
2704 /* I/O case */
2705 release_lock |= prepare_mmio_access(mr);
2706 l = memory_access_size(mr, l, addr1);
2707 switch (l) {
2708 case 8:
2709 /* 64 bit read access */
2710 result |= memory_region_dispatch_read(mr, addr1, &val, 8,
2711 attrs);
2712 stq_p(buf, val);
2713 break;
2714 case 4:
2715 /* 32 bit read access */
2716 result |= memory_region_dispatch_read(mr, addr1, &val, 4,
2717 attrs);
2718 stl_p(buf, val);
2719 break;
2720 case 2:
2721 /* 16 bit read access */
2722 result |= memory_region_dispatch_read(mr, addr1, &val, 2,
2723 attrs);
2724 stw_p(buf, val);
2725 break;
2726 case 1:
2727 /* 8 bit read access */
2728 result |= memory_region_dispatch_read(mr, addr1, &val, 1,
2729 attrs);
2730 stb_p(buf, val);
2731 break;
2732 default:
2733 abort();
2734 }
2735 } else {
2736 /* RAM case */
Fam Zheng8e41fb62016-03-01 14:18:21 +08002737 ptr = qemu_get_ram_ptr(mr->ram_block,
2738 memory_region_get_ram_addr(mr) + addr1);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002739 memcpy(buf, ptr, l);
2740 }
2741
2742 if (release_lock) {
2743 qemu_mutex_unlock_iothread();
2744 release_lock = false;
2745 }
2746
2747 len -= l;
2748 buf += l;
2749 addr += l;
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002750
2751 if (!len) {
2752 break;
2753 }
2754
2755 l = len;
2756 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002757 }
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002758
2759 return result;
2760}
2761
Paolo Bonzini3cc8f882015-12-09 10:34:13 +01002762MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
2763 MemTxAttrs attrs, uint8_t *buf, int len)
Paolo Bonzinia203ac72015-12-09 10:18:57 +01002764{
2765 hwaddr l;
2766 hwaddr addr1;
2767 MemoryRegion *mr;
2768 MemTxResult result = MEMTX_OK;
2769
2770 if (len > 0) {
2771 rcu_read_lock();
2772 l = len;
2773 mr = address_space_translate(as, addr, &addr1, &l, false);
2774 result = address_space_read_continue(as, addr, attrs, buf, len,
2775 addr1, l, mr);
2776 rcu_read_unlock();
2777 }
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002778
2779 return result;
Avi Kivityac1970f2012-10-03 16:22:53 +02002780}
2781
Paolo Bonzinieb7eeb82015-12-09 10:06:31 +01002782MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2783 uint8_t *buf, int len, bool is_write)
2784{
2785 if (is_write) {
2786 return address_space_write(as, addr, attrs, (uint8_t *)buf, len);
2787 } else {
2788 return address_space_read(as, addr, attrs, (uint8_t *)buf, len);
2789 }
2790}
Avi Kivityac1970f2012-10-03 16:22:53 +02002791
Avi Kivitya8170e52012-10-23 12:30:10 +02002792void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002793 int len, int is_write)
2794{
Peter Maydell5c9eb022015-04-26 16:49:24 +01002795 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
2796 buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002797}
2798
Alexander Graf582b55a2013-12-11 14:17:44 +01002799enum write_rom_type {
2800 WRITE_DATA,
2801 FLUSH_CACHE,
2802};
2803
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002804static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
Alexander Graf582b55a2013-12-11 14:17:44 +01002805 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
bellardd0ecd2a2006-04-23 17:14:48 +00002806{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002807 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002808 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002809 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002810 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002811
Paolo Bonzini41063e12015-03-18 14:21:43 +01002812 rcu_read_lock();
bellardd0ecd2a2006-04-23 17:14:48 +00002813 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002814 l = len;
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002815 mr = address_space_translate(as, addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002816
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002817 if (!(memory_region_is_ram(mr) ||
2818 memory_region_is_romd(mr))) {
Paolo Bonzinib242e0e2015-07-04 00:24:51 +02002819 l = memory_access_size(mr, l, addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002820 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002821 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002822 /* ROM/RAM case */
Gonglei3655cb92016-02-20 10:35:20 +08002823 ptr = qemu_get_ram_ptr(mr->ram_block, addr1);
Alexander Graf582b55a2013-12-11 14:17:44 +01002824 switch (type) {
2825 case WRITE_DATA:
2826 memcpy(ptr, buf, l);
Paolo Bonzini845b6212015-03-23 11:45:53 +01002827 invalidate_and_set_dirty(mr, addr1, l);
Alexander Graf582b55a2013-12-11 14:17:44 +01002828 break;
2829 case FLUSH_CACHE:
2830 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2831 break;
2832 }
bellardd0ecd2a2006-04-23 17:14:48 +00002833 }
2834 len -= l;
2835 buf += l;
2836 addr += l;
2837 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002838 rcu_read_unlock();
bellardd0ecd2a2006-04-23 17:14:48 +00002839}
2840
Alexander Graf582b55a2013-12-11 14:17:44 +01002841/* used for ROM loading : can write in RAM and ROM */
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002842void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
Alexander Graf582b55a2013-12-11 14:17:44 +01002843 const uint8_t *buf, int len)
2844{
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002845 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
Alexander Graf582b55a2013-12-11 14:17:44 +01002846}
2847
2848void cpu_flush_icache_range(hwaddr start, int len)
2849{
2850 /*
2851 * This function should do the same thing as an icache flush that was
2852 * triggered from within the guest. For TCG we are always cache coherent,
2853 * so there is no need to flush anything. For KVM / Xen we need to flush
2854 * the host's instruction cache at least.
2855 */
2856 if (tcg_enabled()) {
2857 return;
2858 }
2859
Edgar E. Iglesias2a221652013-12-13 16:28:52 +10002860 cpu_physical_memory_write_rom_internal(&address_space_memory,
2861 start, NULL, len, FLUSH_CACHE);
Alexander Graf582b55a2013-12-11 14:17:44 +01002862}
2863
aliguori6d16c2f2009-01-22 16:59:11 +00002864typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002865 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002866 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002867 hwaddr addr;
2868 hwaddr len;
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002869 bool in_use;
aliguori6d16c2f2009-01-22 16:59:11 +00002870} BounceBuffer;
2871
2872static BounceBuffer bounce;
2873
aliguoriba223c22009-01-22 16:59:16 +00002874typedef struct MapClient {
Fam Zhenge95205e2015-03-16 17:03:37 +08002875 QEMUBH *bh;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002876 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002877} MapClient;
2878
Fam Zheng38e047b2015-03-16 17:03:35 +08002879QemuMutex map_client_list_lock;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002880static QLIST_HEAD(map_client_list, MapClient) map_client_list
2881 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002882
Fam Zhenge95205e2015-03-16 17:03:37 +08002883static void cpu_unregister_map_client_do(MapClient *client)
aliguoriba223c22009-01-22 16:59:16 +00002884{
Blue Swirl72cf2d42009-09-12 07:36:22 +00002885 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002886 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002887}
2888
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002889static void cpu_notify_map_clients_locked(void)
aliguoriba223c22009-01-22 16:59:16 +00002890{
2891 MapClient *client;
2892
Blue Swirl72cf2d42009-09-12 07:36:22 +00002893 while (!QLIST_EMPTY(&map_client_list)) {
2894 client = QLIST_FIRST(&map_client_list);
Fam Zhenge95205e2015-03-16 17:03:37 +08002895 qemu_bh_schedule(client->bh);
2896 cpu_unregister_map_client_do(client);
aliguoriba223c22009-01-22 16:59:16 +00002897 }
2898}
2899
Fam Zhenge95205e2015-03-16 17:03:37 +08002900void cpu_register_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002901{
2902 MapClient *client = g_malloc(sizeof(*client));
2903
Fam Zheng38e047b2015-03-16 17:03:35 +08002904 qemu_mutex_lock(&map_client_list_lock);
Fam Zhenge95205e2015-03-16 17:03:37 +08002905 client->bh = bh;
bellardd0ecd2a2006-04-23 17:14:48 +00002906 QLIST_INSERT_HEAD(&map_client_list, client, link);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002907 if (!atomic_read(&bounce.in_use)) {
2908 cpu_notify_map_clients_locked();
2909 }
Fam Zheng38e047b2015-03-16 17:03:35 +08002910 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002911}
2912
Fam Zheng38e047b2015-03-16 17:03:35 +08002913void cpu_exec_init_all(void)
2914{
2915 qemu_mutex_init(&ram_list.mutex);
Fam Zheng38e047b2015-03-16 17:03:35 +08002916 io_mem_init();
Paolo Bonzini680a4782015-11-02 09:23:52 +01002917 memory_map_init();
Fam Zheng38e047b2015-03-16 17:03:35 +08002918 qemu_mutex_init(&map_client_list_lock);
2919}
2920
Fam Zhenge95205e2015-03-16 17:03:37 +08002921void cpu_unregister_map_client(QEMUBH *bh)
bellardd0ecd2a2006-04-23 17:14:48 +00002922{
Fam Zhenge95205e2015-03-16 17:03:37 +08002923 MapClient *client;
bellardd0ecd2a2006-04-23 17:14:48 +00002924
Fam Zhenge95205e2015-03-16 17:03:37 +08002925 qemu_mutex_lock(&map_client_list_lock);
2926 QLIST_FOREACH(client, &map_client_list, link) {
2927 if (client->bh == bh) {
2928 cpu_unregister_map_client_do(client);
2929 break;
2930 }
2931 }
2932 qemu_mutex_unlock(&map_client_list_lock);
bellardd0ecd2a2006-04-23 17:14:48 +00002933}
2934
2935static void cpu_notify_map_clients(void)
2936{
Fam Zheng38e047b2015-03-16 17:03:35 +08002937 qemu_mutex_lock(&map_client_list_lock);
Fam Zheng33b6c2e2015-03-16 17:03:36 +08002938 cpu_notify_map_clients_locked();
Fam Zheng38e047b2015-03-16 17:03:35 +08002939 qemu_mutex_unlock(&map_client_list_lock);
aliguori6d16c2f2009-01-22 16:59:11 +00002940}
2941
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002942bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2943{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002944 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002945 hwaddr l, xlat;
2946
Paolo Bonzini41063e12015-03-18 14:21:43 +01002947 rcu_read_lock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002948 while (len > 0) {
2949 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002950 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2951 if (!memory_access_is_direct(mr, is_write)) {
2952 l = memory_access_size(mr, l, addr);
2953 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002954 return false;
2955 }
2956 }
2957
2958 len -= l;
2959 addr += l;
2960 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01002961 rcu_read_unlock();
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002962 return true;
2963}
2964
aliguori6d16c2f2009-01-22 16:59:11 +00002965/* Map a physical memory region into a host virtual address.
2966 * May map a subset of the requested range, given by and returned in *plen.
2967 * May return NULL if resources needed to perform the mapping are exhausted.
2968 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002969 * Use cpu_register_map_client() to know when retrying the map operation is
2970 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002971 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002972void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002973 hwaddr addr,
2974 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002975 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002976{
Avi Kivitya8170e52012-10-23 12:30:10 +02002977 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002978 hwaddr done = 0;
2979 hwaddr l, xlat, base;
2980 MemoryRegion *mr, *this_mr;
2981 ram_addr_t raddr;
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01002982 void *ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00002983
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002984 if (len == 0) {
2985 return NULL;
2986 }
aliguori6d16c2f2009-01-22 16:59:11 +00002987
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002988 l = len;
Paolo Bonzini41063e12015-03-18 14:21:43 +01002989 rcu_read_lock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002990 mr = address_space_translate(as, addr, &xlat, &l, is_write);
Paolo Bonzini41063e12015-03-18 14:21:43 +01002991
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002992 if (!memory_access_is_direct(mr, is_write)) {
Fam Zhengc2cba0f2015-03-16 17:03:33 +08002993 if (atomic_xchg(&bounce.in_use, true)) {
Paolo Bonzini41063e12015-03-18 14:21:43 +01002994 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002995 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002996 }
Kevin Wolfe85d9db2013-07-22 14:30:23 +02002997 /* Avoid unbounded allocations */
2998 l = MIN(l, TARGET_PAGE_SIZE);
2999 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003000 bounce.addr = addr;
3001 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003002
3003 memory_region_ref(mr);
3004 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003005 if (!is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003006 address_space_read(as, addr, MEMTXATTRS_UNSPECIFIED,
3007 bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003008 }
aliguori6d16c2f2009-01-22 16:59:11 +00003009
Paolo Bonzini41063e12015-03-18 14:21:43 +01003010 rcu_read_unlock();
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003011 *plen = l;
3012 return bounce.buffer;
3013 }
3014
3015 base = xlat;
3016 raddr = memory_region_get_ram_addr(mr);
3017
3018 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00003019 len -= l;
3020 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003021 done += l;
3022 if (len == 0) {
3023 break;
3024 }
3025
3026 l = len;
3027 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
3028 if (this_mr != mr || xlat != base + done) {
3029 break;
3030 }
aliguori6d16c2f2009-01-22 16:59:11 +00003031 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003032
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003033 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02003034 *plen = done;
Gonglei3655cb92016-02-20 10:35:20 +08003035 ptr = qemu_ram_ptr_length(mr->ram_block, raddr + base, plen);
Paolo Bonzinie81bcda2015-12-16 10:31:26 +01003036 rcu_read_unlock();
3037
3038 return ptr;
aliguori6d16c2f2009-01-22 16:59:11 +00003039}
3040
Avi Kivityac1970f2012-10-03 16:22:53 +02003041/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00003042 * Will also mark the memory as dirty if is_write == 1. access_len gives
3043 * the amount of memory that was actually read or written by the caller.
3044 */
Avi Kivitya8170e52012-10-23 12:30:10 +02003045void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3046 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003047{
3048 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003049 MemoryRegion *mr;
3050 ram_addr_t addr1;
3051
3052 mr = qemu_ram_addr_from_host(buffer, &addr1);
3053 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00003054 if (is_write) {
Paolo Bonzini845b6212015-03-23 11:45:53 +01003055 invalidate_and_set_dirty(mr, addr1, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003056 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003057 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003058 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003059 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003060 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00003061 return;
3062 }
3063 if (is_write) {
Peter Maydell5c9eb022015-04-26 16:49:24 +01003064 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
3065 bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00003066 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003067 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003068 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02003069 memory_region_unref(bounce.mr);
Fam Zhengc2cba0f2015-03-16 17:03:33 +08003070 atomic_mb_set(&bounce.in_use, false);
aliguoriba223c22009-01-22 16:59:16 +00003071 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003072}
bellardd0ecd2a2006-04-23 17:14:48 +00003073
Avi Kivitya8170e52012-10-23 12:30:10 +02003074void *cpu_physical_memory_map(hwaddr addr,
3075 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02003076 int is_write)
3077{
3078 return address_space_map(&address_space_memory, addr, plen, is_write);
3079}
3080
Avi Kivitya8170e52012-10-23 12:30:10 +02003081void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3082 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02003083{
3084 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3085}
3086
bellard8df1cd02005-01-28 22:37:22 +00003087/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003088static inline uint32_t address_space_ldl_internal(AddressSpace *as, hwaddr addr,
3089 MemTxAttrs attrs,
3090 MemTxResult *result,
3091 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003092{
bellard8df1cd02005-01-28 22:37:22 +00003093 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02003094 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003095 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003096 hwaddr l = 4;
3097 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003098 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003099 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003100
Paolo Bonzini41063e12015-03-18 14:21:43 +01003101 rcu_read_lock();
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003102 mr = address_space_translate(as, addr, &addr1, &l, false);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003103 if (l < 4 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003104 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003105
bellard8df1cd02005-01-28 22:37:22 +00003106 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003107 r = memory_region_dispatch_read(mr, addr1, &val, 4, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003108#if defined(TARGET_WORDS_BIGENDIAN)
3109 if (endian == DEVICE_LITTLE_ENDIAN) {
3110 val = bswap32(val);
3111 }
3112#else
3113 if (endian == DEVICE_BIG_ENDIAN) {
3114 val = bswap32(val);
3115 }
3116#endif
bellard8df1cd02005-01-28 22:37:22 +00003117 } else {
3118 /* RAM case */
Gonglei3655cb92016-02-20 10:35:20 +08003119 ptr = qemu_get_ram_ptr(mr->ram_block,
3120 (memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003121 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003122 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003123 switch (endian) {
3124 case DEVICE_LITTLE_ENDIAN:
3125 val = ldl_le_p(ptr);
3126 break;
3127 case DEVICE_BIG_ENDIAN:
3128 val = ldl_be_p(ptr);
3129 break;
3130 default:
3131 val = ldl_p(ptr);
3132 break;
3133 }
Peter Maydell50013112015-04-26 16:49:24 +01003134 r = MEMTX_OK;
3135 }
3136 if (result) {
3137 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003138 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003139 if (release_lock) {
3140 qemu_mutex_unlock_iothread();
3141 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003142 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003143 return val;
3144}
3145
Peter Maydell50013112015-04-26 16:49:24 +01003146uint32_t address_space_ldl(AddressSpace *as, hwaddr addr,
3147 MemTxAttrs attrs, MemTxResult *result)
3148{
3149 return address_space_ldl_internal(as, addr, attrs, result,
3150 DEVICE_NATIVE_ENDIAN);
3151}
3152
3153uint32_t address_space_ldl_le(AddressSpace *as, hwaddr addr,
3154 MemTxAttrs attrs, MemTxResult *result)
3155{
3156 return address_space_ldl_internal(as, addr, attrs, result,
3157 DEVICE_LITTLE_ENDIAN);
3158}
3159
3160uint32_t address_space_ldl_be(AddressSpace *as, hwaddr addr,
3161 MemTxAttrs attrs, MemTxResult *result)
3162{
3163 return address_space_ldl_internal(as, addr, attrs, result,
3164 DEVICE_BIG_ENDIAN);
3165}
3166
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003167uint32_t ldl_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003168{
Peter Maydell50013112015-04-26 16:49:24 +01003169 return address_space_ldl(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003170}
3171
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003172uint32_t ldl_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003173{
Peter Maydell50013112015-04-26 16:49:24 +01003174 return address_space_ldl_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003175}
3176
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +01003177uint32_t ldl_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003178{
Peter Maydell50013112015-04-26 16:49:24 +01003179 return address_space_ldl_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003180}
3181
bellard84b7b8e2005-11-28 21:19:04 +00003182/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003183static inline uint64_t address_space_ldq_internal(AddressSpace *as, hwaddr addr,
3184 MemTxAttrs attrs,
3185 MemTxResult *result,
3186 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00003187{
bellard84b7b8e2005-11-28 21:19:04 +00003188 uint8_t *ptr;
3189 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003190 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003191 hwaddr l = 8;
3192 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003193 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003194 bool release_lock = false;
bellard84b7b8e2005-11-28 21:19:04 +00003195
Paolo Bonzini41063e12015-03-18 14:21:43 +01003196 rcu_read_lock();
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003197 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003198 false);
3199 if (l < 8 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003200 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003201
bellard84b7b8e2005-11-28 21:19:04 +00003202 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003203 r = memory_region_dispatch_read(mr, addr1, &val, 8, attrs);
Paolo Bonzini968a5622013-05-24 17:58:37 +02003204#if defined(TARGET_WORDS_BIGENDIAN)
3205 if (endian == DEVICE_LITTLE_ENDIAN) {
3206 val = bswap64(val);
3207 }
3208#else
3209 if (endian == DEVICE_BIG_ENDIAN) {
3210 val = bswap64(val);
3211 }
3212#endif
bellard84b7b8e2005-11-28 21:19:04 +00003213 } else {
3214 /* RAM case */
Gonglei3655cb92016-02-20 10:35:20 +08003215 ptr = qemu_get_ram_ptr(mr->ram_block,
3216 (memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003217 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003218 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003219 switch (endian) {
3220 case DEVICE_LITTLE_ENDIAN:
3221 val = ldq_le_p(ptr);
3222 break;
3223 case DEVICE_BIG_ENDIAN:
3224 val = ldq_be_p(ptr);
3225 break;
3226 default:
3227 val = ldq_p(ptr);
3228 break;
3229 }
Peter Maydell50013112015-04-26 16:49:24 +01003230 r = MEMTX_OK;
3231 }
3232 if (result) {
3233 *result = r;
bellard84b7b8e2005-11-28 21:19:04 +00003234 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003235 if (release_lock) {
3236 qemu_mutex_unlock_iothread();
3237 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003238 rcu_read_unlock();
bellard84b7b8e2005-11-28 21:19:04 +00003239 return val;
3240}
3241
Peter Maydell50013112015-04-26 16:49:24 +01003242uint64_t address_space_ldq(AddressSpace *as, hwaddr addr,
3243 MemTxAttrs attrs, MemTxResult *result)
3244{
3245 return address_space_ldq_internal(as, addr, attrs, result,
3246 DEVICE_NATIVE_ENDIAN);
3247}
3248
3249uint64_t address_space_ldq_le(AddressSpace *as, hwaddr addr,
3250 MemTxAttrs attrs, MemTxResult *result)
3251{
3252 return address_space_ldq_internal(as, addr, attrs, result,
3253 DEVICE_LITTLE_ENDIAN);
3254}
3255
3256uint64_t address_space_ldq_be(AddressSpace *as, hwaddr addr,
3257 MemTxAttrs attrs, MemTxResult *result)
3258{
3259 return address_space_ldq_internal(as, addr, attrs, result,
3260 DEVICE_BIG_ENDIAN);
3261}
3262
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003263uint64_t ldq_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003264{
Peter Maydell50013112015-04-26 16:49:24 +01003265 return address_space_ldq(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003266}
3267
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003268uint64_t ldq_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003269{
Peter Maydell50013112015-04-26 16:49:24 +01003270 return address_space_ldq_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003271}
3272
Edgar E. Iglesias2c174492013-12-17 14:05:40 +10003273uint64_t ldq_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003274{
Peter Maydell50013112015-04-26 16:49:24 +01003275 return address_space_ldq_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003276}
3277
bellardaab33092005-10-30 20:48:42 +00003278/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003279uint32_t address_space_ldub(AddressSpace *as, hwaddr addr,
3280 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003281{
3282 uint8_t val;
Peter Maydell50013112015-04-26 16:49:24 +01003283 MemTxResult r;
3284
3285 r = address_space_rw(as, addr, attrs, &val, 1, 0);
3286 if (result) {
3287 *result = r;
3288 }
bellardaab33092005-10-30 20:48:42 +00003289 return val;
3290}
3291
Peter Maydell50013112015-04-26 16:49:24 +01003292uint32_t ldub_phys(AddressSpace *as, hwaddr addr)
3293{
3294 return address_space_ldub(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
3295}
3296
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003297/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003298static inline uint32_t address_space_lduw_internal(AddressSpace *as,
3299 hwaddr addr,
3300 MemTxAttrs attrs,
3301 MemTxResult *result,
3302 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003303{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003304 uint8_t *ptr;
3305 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003306 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003307 hwaddr l = 2;
3308 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003309 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003310 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003311
Paolo Bonzini41063e12015-03-18 14:21:43 +01003312 rcu_read_lock();
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003313 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003314 false);
3315 if (l < 2 || !memory_access_is_direct(mr, false)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003316 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003317
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003318 /* I/O case */
Peter Maydell50013112015-04-26 16:49:24 +01003319 r = memory_region_dispatch_read(mr, addr1, &val, 2, attrs);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003320#if defined(TARGET_WORDS_BIGENDIAN)
3321 if (endian == DEVICE_LITTLE_ENDIAN) {
3322 val = bswap16(val);
3323 }
3324#else
3325 if (endian == DEVICE_BIG_ENDIAN) {
3326 val = bswap16(val);
3327 }
3328#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003329 } else {
3330 /* RAM case */
Gonglei3655cb92016-02-20 10:35:20 +08003331 ptr = qemu_get_ram_ptr(mr->ram_block,
3332 (memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003333 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003334 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003335 switch (endian) {
3336 case DEVICE_LITTLE_ENDIAN:
3337 val = lduw_le_p(ptr);
3338 break;
3339 case DEVICE_BIG_ENDIAN:
3340 val = lduw_be_p(ptr);
3341 break;
3342 default:
3343 val = lduw_p(ptr);
3344 break;
3345 }
Peter Maydell50013112015-04-26 16:49:24 +01003346 r = MEMTX_OK;
3347 }
3348 if (result) {
3349 *result = r;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003350 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003351 if (release_lock) {
3352 qemu_mutex_unlock_iothread();
3353 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003354 rcu_read_unlock();
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003355 return val;
bellardaab33092005-10-30 20:48:42 +00003356}
3357
Peter Maydell50013112015-04-26 16:49:24 +01003358uint32_t address_space_lduw(AddressSpace *as, hwaddr addr,
3359 MemTxAttrs attrs, MemTxResult *result)
3360{
3361 return address_space_lduw_internal(as, addr, attrs, result,
3362 DEVICE_NATIVE_ENDIAN);
3363}
3364
3365uint32_t address_space_lduw_le(AddressSpace *as, hwaddr addr,
3366 MemTxAttrs attrs, MemTxResult *result)
3367{
3368 return address_space_lduw_internal(as, addr, attrs, result,
3369 DEVICE_LITTLE_ENDIAN);
3370}
3371
3372uint32_t address_space_lduw_be(AddressSpace *as, hwaddr addr,
3373 MemTxAttrs attrs, MemTxResult *result)
3374{
3375 return address_space_lduw_internal(as, addr, attrs, result,
3376 DEVICE_BIG_ENDIAN);
3377}
3378
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003379uint32_t lduw_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003380{
Peter Maydell50013112015-04-26 16:49:24 +01003381 return address_space_lduw(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003382}
3383
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003384uint32_t lduw_le_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003385{
Peter Maydell50013112015-04-26 16:49:24 +01003386 return address_space_lduw_le(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003387}
3388
Edgar E. Iglesias41701aa2013-12-17 14:33:56 +10003389uint32_t lduw_be_phys(AddressSpace *as, hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003390{
Peter Maydell50013112015-04-26 16:49:24 +01003391 return address_space_lduw_be(as, addr, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003392}
3393
bellard8df1cd02005-01-28 22:37:22 +00003394/* warning: addr must be aligned. The ram page is not masked as dirty
3395 and the code inside is not invalidated. It is useful if the dirty
3396 bits are used to track modified PTEs */
Peter Maydell50013112015-04-26 16:49:24 +01003397void address_space_stl_notdirty(AddressSpace *as, hwaddr addr, uint32_t val,
3398 MemTxAttrs attrs, MemTxResult *result)
bellard8df1cd02005-01-28 22:37:22 +00003399{
bellard8df1cd02005-01-28 22:37:22 +00003400 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003401 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003402 hwaddr l = 4;
3403 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003404 MemTxResult r;
Paolo Bonzini845b6212015-03-23 11:45:53 +01003405 uint8_t dirty_log_mask;
Jan Kiszka4840f102015-06-18 18:47:22 +02003406 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003407
Paolo Bonzini41063e12015-03-18 14:21:43 +01003408 rcu_read_lock();
Edgar E. Iglesias2198a122013-11-28 10:13:41 +01003409 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003410 true);
3411 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003412 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003413
Peter Maydell50013112015-04-26 16:49:24 +01003414 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003415 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003416 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Gonglei3655cb92016-02-20 10:35:20 +08003417 ptr = qemu_get_ram_ptr(mr->ram_block, addr1);
bellard8df1cd02005-01-28 22:37:22 +00003418 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003419
Paolo Bonzini845b6212015-03-23 11:45:53 +01003420 dirty_log_mask = memory_region_get_dirty_log_mask(mr);
3421 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
Paolo Bonzini58d27072015-03-23 11:56:01 +01003422 cpu_physical_memory_set_dirty_range(addr1, 4, dirty_log_mask);
Peter Maydell50013112015-04-26 16:49:24 +01003423 r = MEMTX_OK;
3424 }
3425 if (result) {
3426 *result = r;
bellard8df1cd02005-01-28 22:37:22 +00003427 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003428 if (release_lock) {
3429 qemu_mutex_unlock_iothread();
3430 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003431 rcu_read_unlock();
bellard8df1cd02005-01-28 22:37:22 +00003432}
3433
Peter Maydell50013112015-04-26 16:49:24 +01003434void stl_phys_notdirty(AddressSpace *as, hwaddr addr, uint32_t val)
3435{
3436 address_space_stl_notdirty(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
3437}
3438
bellard8df1cd02005-01-28 22:37:22 +00003439/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003440static inline void address_space_stl_internal(AddressSpace *as,
3441 hwaddr addr, uint32_t val,
3442 MemTxAttrs attrs,
3443 MemTxResult *result,
3444 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003445{
bellard8df1cd02005-01-28 22:37:22 +00003446 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003447 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003448 hwaddr l = 4;
3449 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003450 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003451 bool release_lock = false;
bellard8df1cd02005-01-28 22:37:22 +00003452
Paolo Bonzini41063e12015-03-18 14:21:43 +01003453 rcu_read_lock();
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003454 mr = address_space_translate(as, addr, &addr1, &l,
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003455 true);
3456 if (l < 4 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003457 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003458
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003459#if defined(TARGET_WORDS_BIGENDIAN)
3460 if (endian == DEVICE_LITTLE_ENDIAN) {
3461 val = bswap32(val);
3462 }
3463#else
3464 if (endian == DEVICE_BIG_ENDIAN) {
3465 val = bswap32(val);
3466 }
3467#endif
Peter Maydell50013112015-04-26 16:49:24 +01003468 r = memory_region_dispatch_write(mr, addr1, val, 4, attrs);
bellard8df1cd02005-01-28 22:37:22 +00003469 } else {
bellard8df1cd02005-01-28 22:37:22 +00003470 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003471 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Gonglei3655cb92016-02-20 10:35:20 +08003472 ptr = qemu_get_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003473 switch (endian) {
3474 case DEVICE_LITTLE_ENDIAN:
3475 stl_le_p(ptr, val);
3476 break;
3477 case DEVICE_BIG_ENDIAN:
3478 stl_be_p(ptr, val);
3479 break;
3480 default:
3481 stl_p(ptr, val);
3482 break;
3483 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003484 invalidate_and_set_dirty(mr, addr1, 4);
Peter Maydell50013112015-04-26 16:49:24 +01003485 r = MEMTX_OK;
bellard8df1cd02005-01-28 22:37:22 +00003486 }
Peter Maydell50013112015-04-26 16:49:24 +01003487 if (result) {
3488 *result = r;
3489 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003490 if (release_lock) {
3491 qemu_mutex_unlock_iothread();
3492 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003493 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003494}
3495
3496void address_space_stl(AddressSpace *as, hwaddr addr, uint32_t val,
3497 MemTxAttrs attrs, MemTxResult *result)
3498{
3499 address_space_stl_internal(as, addr, val, attrs, result,
3500 DEVICE_NATIVE_ENDIAN);
3501}
3502
3503void address_space_stl_le(AddressSpace *as, hwaddr addr, uint32_t val,
3504 MemTxAttrs attrs, MemTxResult *result)
3505{
3506 address_space_stl_internal(as, addr, val, attrs, result,
3507 DEVICE_LITTLE_ENDIAN);
3508}
3509
3510void address_space_stl_be(AddressSpace *as, hwaddr addr, uint32_t val,
3511 MemTxAttrs attrs, MemTxResult *result)
3512{
3513 address_space_stl_internal(as, addr, val, attrs, result,
3514 DEVICE_BIG_ENDIAN);
bellard8df1cd02005-01-28 22:37:22 +00003515}
3516
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003517void stl_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003518{
Peter Maydell50013112015-04-26 16:49:24 +01003519 address_space_stl(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003520}
3521
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003522void stl_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003523{
Peter Maydell50013112015-04-26 16:49:24 +01003524 address_space_stl_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003525}
3526
Edgar E. Iglesiasab1da852013-12-17 15:07:29 +10003527void stl_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003528{
Peter Maydell50013112015-04-26 16:49:24 +01003529 address_space_stl_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003530}
3531
bellardaab33092005-10-30 20:48:42 +00003532/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003533void address_space_stb(AddressSpace *as, hwaddr addr, uint32_t val,
3534 MemTxAttrs attrs, MemTxResult *result)
bellardaab33092005-10-30 20:48:42 +00003535{
3536 uint8_t v = val;
Peter Maydell50013112015-04-26 16:49:24 +01003537 MemTxResult r;
3538
3539 r = address_space_rw(as, addr, attrs, &v, 1, 1);
3540 if (result) {
3541 *result = r;
3542 }
3543}
3544
3545void stb_phys(AddressSpace *as, hwaddr addr, uint32_t val)
3546{
3547 address_space_stb(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003548}
3549
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003550/* warning: addr must be aligned */
Peter Maydell50013112015-04-26 16:49:24 +01003551static inline void address_space_stw_internal(AddressSpace *as,
3552 hwaddr addr, uint32_t val,
3553 MemTxAttrs attrs,
3554 MemTxResult *result,
3555 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003556{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003557 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003558 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003559 hwaddr l = 2;
3560 hwaddr addr1;
Peter Maydell50013112015-04-26 16:49:24 +01003561 MemTxResult r;
Jan Kiszka4840f102015-06-18 18:47:22 +02003562 bool release_lock = false;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003563
Paolo Bonzini41063e12015-03-18 14:21:43 +01003564 rcu_read_lock();
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003565 mr = address_space_translate(as, addr, &addr1, &l, true);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003566 if (l < 2 || !memory_access_is_direct(mr, true)) {
Jan Kiszka4840f102015-06-18 18:47:22 +02003567 release_lock |= prepare_mmio_access(mr);
Paolo Bonzini125b3802015-06-18 18:47:21 +02003568
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003569#if defined(TARGET_WORDS_BIGENDIAN)
3570 if (endian == DEVICE_LITTLE_ENDIAN) {
3571 val = bswap16(val);
3572 }
3573#else
3574 if (endian == DEVICE_BIG_ENDIAN) {
3575 val = bswap16(val);
3576 }
3577#endif
Peter Maydell50013112015-04-26 16:49:24 +01003578 r = memory_region_dispatch_write(mr, addr1, val, 2, attrs);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003579 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003580 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003581 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Gonglei3655cb92016-02-20 10:35:20 +08003582 ptr = qemu_get_ram_ptr(mr->ram_block, addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003583 switch (endian) {
3584 case DEVICE_LITTLE_ENDIAN:
3585 stw_le_p(ptr, val);
3586 break;
3587 case DEVICE_BIG_ENDIAN:
3588 stw_be_p(ptr, val);
3589 break;
3590 default:
3591 stw_p(ptr, val);
3592 break;
3593 }
Paolo Bonzini845b6212015-03-23 11:45:53 +01003594 invalidate_and_set_dirty(mr, addr1, 2);
Peter Maydell50013112015-04-26 16:49:24 +01003595 r = MEMTX_OK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003596 }
Peter Maydell50013112015-04-26 16:49:24 +01003597 if (result) {
3598 *result = r;
3599 }
Jan Kiszka4840f102015-06-18 18:47:22 +02003600 if (release_lock) {
3601 qemu_mutex_unlock_iothread();
3602 }
Paolo Bonzini41063e12015-03-18 14:21:43 +01003603 rcu_read_unlock();
Peter Maydell50013112015-04-26 16:49:24 +01003604}
3605
3606void address_space_stw(AddressSpace *as, hwaddr addr, uint32_t val,
3607 MemTxAttrs attrs, MemTxResult *result)
3608{
3609 address_space_stw_internal(as, addr, val, attrs, result,
3610 DEVICE_NATIVE_ENDIAN);
3611}
3612
3613void address_space_stw_le(AddressSpace *as, hwaddr addr, uint32_t val,
3614 MemTxAttrs attrs, MemTxResult *result)
3615{
3616 address_space_stw_internal(as, addr, val, attrs, result,
3617 DEVICE_LITTLE_ENDIAN);
3618}
3619
3620void address_space_stw_be(AddressSpace *as, hwaddr addr, uint32_t val,
3621 MemTxAttrs attrs, MemTxResult *result)
3622{
3623 address_space_stw_internal(as, addr, val, attrs, result,
3624 DEVICE_BIG_ENDIAN);
bellardaab33092005-10-30 20:48:42 +00003625}
3626
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003627void stw_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003628{
Peter Maydell50013112015-04-26 16:49:24 +01003629 address_space_stw(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003630}
3631
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003632void stw_le_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003633{
Peter Maydell50013112015-04-26 16:49:24 +01003634 address_space_stw_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003635}
3636
Edgar E. Iglesias5ce59442013-12-17 15:22:06 +10003637void stw_be_phys(AddressSpace *as, hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003638{
Peter Maydell50013112015-04-26 16:49:24 +01003639 address_space_stw_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003640}
3641
bellardaab33092005-10-30 20:48:42 +00003642/* XXX: optimize */
Peter Maydell50013112015-04-26 16:49:24 +01003643void address_space_stq(AddressSpace *as, hwaddr addr, uint64_t val,
3644 MemTxAttrs attrs, MemTxResult *result)
3645{
3646 MemTxResult r;
3647 val = tswap64(val);
3648 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3649 if (result) {
3650 *result = r;
3651 }
3652}
3653
3654void address_space_stq_le(AddressSpace *as, hwaddr addr, uint64_t val,
3655 MemTxAttrs attrs, MemTxResult *result)
3656{
3657 MemTxResult r;
3658 val = cpu_to_le64(val);
3659 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3660 if (result) {
3661 *result = r;
3662 }
3663}
3664void address_space_stq_be(AddressSpace *as, hwaddr addr, uint64_t val,
3665 MemTxAttrs attrs, MemTxResult *result)
3666{
3667 MemTxResult r;
3668 val = cpu_to_be64(val);
3669 r = address_space_rw(as, addr, attrs, (void *) &val, 8, 1);
3670 if (result) {
3671 *result = r;
3672 }
3673}
3674
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003675void stq_phys(AddressSpace *as, hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003676{
Peter Maydell50013112015-04-26 16:49:24 +01003677 address_space_stq(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
bellardaab33092005-10-30 20:48:42 +00003678}
3679
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003680void stq_le_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003681{
Peter Maydell50013112015-04-26 16:49:24 +01003682 address_space_stq_le(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003683}
3684
Edgar E. Iglesiasf6066042013-11-28 00:11:44 +01003685void stq_be_phys(AddressSpace *as, hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003686{
Peter Maydell50013112015-04-26 16:49:24 +01003687 address_space_stq_be(as, addr, val, MEMTXATTRS_UNSPECIFIED, NULL);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003688}
3689
aliguori5e2972f2009-03-28 17:51:36 +00003690/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02003691int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003692 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003693{
3694 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02003695 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003696 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003697
3698 while (len > 0) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003699 int asidx;
3700 MemTxAttrs attrs;
3701
bellard13eb76e2004-01-24 15:23:36 +00003702 page = addr & TARGET_PAGE_MASK;
Peter Maydell5232e4c2016-01-21 14:15:06 +00003703 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3704 asidx = cpu_asidx_from_attrs(cpu, attrs);
bellard13eb76e2004-01-24 15:23:36 +00003705 /* if no physical page mapped, return an error */
3706 if (phys_addr == -1)
3707 return -1;
3708 l = (page + TARGET_PAGE_SIZE) - addr;
3709 if (l > len)
3710 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003711 phys_addr += (addr & ~TARGET_PAGE_MASK);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003712 if (is_write) {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003713 cpu_physical_memory_write_rom(cpu->cpu_ases[asidx].as,
3714 phys_addr, buf, l);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003715 } else {
Peter Maydell5232e4c2016-01-21 14:15:06 +00003716 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
3717 MEMTXATTRS_UNSPECIFIED,
Peter Maydell5c9eb022015-04-26 16:49:24 +01003718 buf, l, 0);
Edgar E. Iglesias2e388472013-12-13 16:31:02 +10003719 }
bellard13eb76e2004-01-24 15:23:36 +00003720 len -= l;
3721 buf += l;
3722 addr += l;
3723 }
3724 return 0;
3725}
Dr. David Alan Gilbert038629a2015-11-05 18:10:29 +00003726
3727/*
3728 * Allows code that needs to deal with migration bitmaps etc to still be built
3729 * target independent.
3730 */
3731size_t qemu_target_page_bits(void)
3732{
3733 return TARGET_PAGE_BITS;
3734}
3735
Paul Brooka68fe892010-03-01 00:08:59 +00003736#endif
bellard13eb76e2004-01-24 15:23:36 +00003737
Blue Swirl8e4a4242013-01-06 18:30:17 +00003738/*
3739 * A helper function for the _utterly broken_ virtio device model to find out if
3740 * it's running on a big endian machine. Don't do this at home kids!
3741 */
Greg Kurz98ed8ec2014-06-24 19:26:29 +02003742bool target_words_bigendian(void);
3743bool target_words_bigendian(void)
Blue Swirl8e4a4242013-01-06 18:30:17 +00003744{
3745#if defined(TARGET_WORDS_BIGENDIAN)
3746 return true;
3747#else
3748 return false;
3749#endif
3750}
3751
Wen Congyang76f35532012-05-07 12:04:18 +08003752#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02003753bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08003754{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003755 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02003756 hwaddr l = 1;
Paolo Bonzini41063e12015-03-18 14:21:43 +01003757 bool res;
Wen Congyang76f35532012-05-07 12:04:18 +08003758
Paolo Bonzini41063e12015-03-18 14:21:43 +01003759 rcu_read_lock();
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02003760 mr = address_space_translate(&address_space_memory,
3761 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08003762
Paolo Bonzini41063e12015-03-18 14:21:43 +01003763 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3764 rcu_read_unlock();
3765 return res;
Wen Congyang76f35532012-05-07 12:04:18 +08003766}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003767
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003768int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003769{
3770 RAMBlock *block;
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003771 int ret = 0;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003772
Mike Day0dc3f442013-09-05 14:41:35 -04003773 rcu_read_lock();
3774 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003775 ret = func(block->idstr, block->host, block->offset,
3776 block->used_length, opaque);
3777 if (ret) {
3778 break;
3779 }
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003780 }
Mike Day0dc3f442013-09-05 14:41:35 -04003781 rcu_read_unlock();
Dr. David Alan Gilberte3807052015-05-21 13:24:13 +01003782 return ret;
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04003783}
Peter Maydellec3f8c92013-06-27 20:53:38 +01003784#endif