blob: 164ba16131fc97ca91393b576a6cbb9805ad870f [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026#include <stdlib.h>
27#include <stdio.h>
28#include <stdarg.h>
29#include <string.h>
30#include <errno.h>
31#include <unistd.h>
32#include <inttypes.h>
33
bellard6180a182003-09-30 21:04:53 +000034#include "cpu.h"
35#include "exec-all.h"
aurel32ca10f862008-04-11 21:35:42 +000036#include "qemu-common.h"
bellardb67d9a52008-05-23 09:57:34 +000037#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000038#include "hw/hw.h"
aliguori74576192008-10-06 14:02:03 +000039#include "osdep.h"
aliguori7ba1e612008-11-05 16:04:33 +000040#include "kvm.h"
Blue Swirl29e922b2010-03-29 19:24:00 +000041#include "qemu-timer.h"
pbrook53a59602006-03-25 19:31:22 +000042#if defined(CONFIG_USER_ONLY)
43#include <qemu.h>
Riku Voipiofd052bf2010-01-25 14:30:49 +020044#include <signal.h>
Juergen Lockf01576f2010-03-25 22:32:16 +010045#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
46#include <sys/param.h>
47#if __FreeBSD_version >= 700104
48#define HAVE_KINFO_GETVMMAP
49#define sigqueue sigqueue_freebsd /* avoid redefinition */
50#include <sys/time.h>
51#include <sys/proc.h>
52#include <machine/profile.h>
53#define _KERNEL
54#include <sys/user.h>
55#undef _KERNEL
56#undef sigqueue
57#include <libutil.h>
58#endif
59#endif
pbrook53a59602006-03-25 19:31:22 +000060#endif
bellard54936002003-05-13 00:25:15 +000061
bellardfd6ce8f2003-05-14 19:00:11 +000062//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000063//#define DEBUG_FLUSH
bellard9fa3e852004-01-04 18:06:42 +000064//#define DEBUG_TLB
pbrook67d3b952006-12-18 05:03:52 +000065//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000066
67/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000068//#define DEBUG_TB_CHECK
69//#define DEBUG_TLB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000070
ths1196be32007-03-17 15:17:58 +000071//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000072//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000073
pbrook99773bd2006-04-16 15:14:59 +000074#if !defined(CONFIG_USER_ONLY)
75/* TB consistency checks only implemented for usermode emulation. */
76#undef DEBUG_TB_CHECK
77#endif
78
bellard9fa3e852004-01-04 18:06:42 +000079#define SMC_BITMAP_USE_THRESHOLD 10
80
blueswir1bdaf78e2008-10-04 07:24:27 +000081static TranslationBlock *tbs;
bellard26a5f132008-05-28 12:30:31 +000082int code_gen_max_blocks;
bellard9fa3e852004-01-04 18:06:42 +000083TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +000084static int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000085/* any access to the tbs or the page table must use this lock */
Anthony Liguoric227f092009-10-01 16:12:16 -050086spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000087
blueswir1141ac462008-07-26 15:05:57 +000088#if defined(__arm__) || defined(__sparc_v9__)
89/* The prologue must be reachable with a direct jump. ARM and Sparc64
90 have limited branch ranges (possibly also PPC) so place it in a
blueswir1d03d8602008-07-10 17:21:31 +000091 section close to code segment. */
92#define code_gen_section \
93 __attribute__((__section__(".gen_code"))) \
94 __attribute__((aligned (32)))
Stefan Weilf8e2af12009-06-18 23:04:48 +020095#elif defined(_WIN32)
96/* Maximum alignment for Win32 is 16. */
97#define code_gen_section \
98 __attribute__((aligned (16)))
blueswir1d03d8602008-07-10 17:21:31 +000099#else
100#define code_gen_section \
101 __attribute__((aligned (32)))
102#endif
103
104uint8_t code_gen_prologue[1024] code_gen_section;
blueswir1bdaf78e2008-10-04 07:24:27 +0000105static uint8_t *code_gen_buffer;
106static unsigned long code_gen_buffer_size;
bellard26a5f132008-05-28 12:30:31 +0000107/* threshold to flush the translated code buffer */
blueswir1bdaf78e2008-10-04 07:24:27 +0000108static unsigned long code_gen_buffer_max_size;
bellardfd6ce8f2003-05-14 19:00:11 +0000109uint8_t *code_gen_ptr;
110
pbrooke2eef172008-06-08 01:09:01 +0000111#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +0000112int phys_ram_fd;
aliguori74576192008-10-06 14:02:03 +0000113static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +0000114
Alex Williamsonf471a172010-06-11 11:11:42 -0600115RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list) };
pbrooke2eef172008-06-08 01:09:01 +0000116#endif
bellard9fa3e852004-01-04 18:06:42 +0000117
bellard6a00d602005-11-21 23:25:50 +0000118CPUState *first_cpu;
119/* current CPU in the current thread. It is only valid inside
120 cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000121CPUState *cpu_single_env;
pbrook2e70f6e2008-06-29 01:03:05 +0000122/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000123 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000124 2 = Adaptive rate instruction counting. */
125int use_icount = 0;
126/* Current instruction counter. While executing translated code this may
127 include some instructions that have not yet been executed. */
128int64_t qemu_icount;
bellard6a00d602005-11-21 23:25:50 +0000129
bellard54936002003-05-13 00:25:15 +0000130typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000131 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000132 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000133 /* in order to optimize self modifying code, we count the number
134 of lookups we do to a given page to use a bitmap */
135 unsigned int code_write_count;
136 uint8_t *code_bitmap;
137#if defined(CONFIG_USER_ONLY)
138 unsigned long flags;
139#endif
bellard54936002003-05-13 00:25:15 +0000140} PageDesc;
141
Paul Brook41c1b1c2010-03-12 16:54:58 +0000142/* In system mode we want L1_MAP to be based on ram offsets,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800143 while in user mode we want it to be based on virtual addresses. */
144#if !defined(CONFIG_USER_ONLY)
Paul Brook41c1b1c2010-03-12 16:54:58 +0000145#if HOST_LONG_BITS < TARGET_PHYS_ADDR_SPACE_BITS
146# define L1_MAP_ADDR_SPACE_BITS HOST_LONG_BITS
147#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800148# define L1_MAP_ADDR_SPACE_BITS TARGET_PHYS_ADDR_SPACE_BITS
Paul Brook41c1b1c2010-03-12 16:54:58 +0000149#endif
j_mayerbedb69e2007-04-05 20:08:21 +0000150#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800151# define L1_MAP_ADDR_SPACE_BITS TARGET_VIRT_ADDR_SPACE_BITS
j_mayerbedb69e2007-04-05 20:08:21 +0000152#endif
bellard54936002003-05-13 00:25:15 +0000153
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800154/* Size of the L2 (and L3, etc) page tables. */
155#define L2_BITS 10
bellard54936002003-05-13 00:25:15 +0000156#define L2_SIZE (1 << L2_BITS)
157
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800158/* The bits remaining after N lower levels of page tables. */
159#define P_L1_BITS_REM \
160 ((TARGET_PHYS_ADDR_SPACE_BITS - TARGET_PAGE_BITS) % L2_BITS)
161#define V_L1_BITS_REM \
162 ((L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS) % L2_BITS)
163
164/* Size of the L1 page table. Avoid silly small sizes. */
165#if P_L1_BITS_REM < 4
166#define P_L1_BITS (P_L1_BITS_REM + L2_BITS)
167#else
168#define P_L1_BITS P_L1_BITS_REM
169#endif
170
171#if V_L1_BITS_REM < 4
172#define V_L1_BITS (V_L1_BITS_REM + L2_BITS)
173#else
174#define V_L1_BITS V_L1_BITS_REM
175#endif
176
177#define P_L1_SIZE ((target_phys_addr_t)1 << P_L1_BITS)
178#define V_L1_SIZE ((target_ulong)1 << V_L1_BITS)
179
180#define P_L1_SHIFT (TARGET_PHYS_ADDR_SPACE_BITS - TARGET_PAGE_BITS - P_L1_BITS)
181#define V_L1_SHIFT (L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS - V_L1_BITS)
182
bellard83fb7ad2004-07-05 21:25:26 +0000183unsigned long qemu_real_host_page_size;
184unsigned long qemu_host_page_bits;
185unsigned long qemu_host_page_size;
186unsigned long qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000187
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800188/* This is a multi-level map on the virtual address space.
189 The bottom level has pointers to PageDesc. */
190static void *l1_map[V_L1_SIZE];
bellard54936002003-05-13 00:25:15 +0000191
pbrooke2eef172008-06-08 01:09:01 +0000192#if !defined(CONFIG_USER_ONLY)
Paul Brook41c1b1c2010-03-12 16:54:58 +0000193typedef struct PhysPageDesc {
194 /* offset in host memory of the page + io_index in the low bits */
195 ram_addr_t phys_offset;
196 ram_addr_t region_offset;
197} PhysPageDesc;
198
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800199/* This is a multi-level map on the physical address space.
200 The bottom level has pointers to PhysPageDesc. */
201static void *l1_phys_map[P_L1_SIZE];
Paul Brook6d9a1302010-02-28 23:55:53 +0000202
pbrooke2eef172008-06-08 01:09:01 +0000203static void io_mem_init(void);
204
bellard33417e72003-08-10 21:47:01 +0000205/* io memory support */
bellard33417e72003-08-10 21:47:01 +0000206CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
207CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000208void *io_mem_opaque[IO_MEM_NB_ENTRIES];
blueswir1511d2b12009-03-07 15:32:56 +0000209static char io_mem_used[IO_MEM_NB_ENTRIES];
pbrook6658ffb2007-03-16 23:58:11 +0000210static int io_mem_watch;
211#endif
bellard33417e72003-08-10 21:47:01 +0000212
bellard34865132003-10-05 14:28:56 +0000213/* log support */
Juha Riihimäki1e8b27c2009-12-03 15:56:02 +0200214#ifdef WIN32
215static const char *logfilename = "qemu.log";
216#else
blueswir1d9b630f2008-10-05 09:57:08 +0000217static const char *logfilename = "/tmp/qemu.log";
Juha Riihimäki1e8b27c2009-12-03 15:56:02 +0200218#endif
bellard34865132003-10-05 14:28:56 +0000219FILE *logfile;
220int loglevel;
pbrooke735b912007-06-30 13:53:24 +0000221static int log_append = 0;
bellard34865132003-10-05 14:28:56 +0000222
bellarde3db7222005-01-26 22:00:47 +0000223/* statistics */
Paul Brookb3755a92010-03-12 16:54:58 +0000224#if !defined(CONFIG_USER_ONLY)
bellarde3db7222005-01-26 22:00:47 +0000225static int tlb_flush_count;
Paul Brookb3755a92010-03-12 16:54:58 +0000226#endif
bellarde3db7222005-01-26 22:00:47 +0000227static int tb_flush_count;
228static int tb_phys_invalidate_count;
229
bellard7cb69ca2008-05-10 10:55:51 +0000230#ifdef _WIN32
231static void map_exec(void *addr, long size)
232{
233 DWORD old_protect;
234 VirtualProtect(addr, size,
235 PAGE_EXECUTE_READWRITE, &old_protect);
236
237}
238#else
239static void map_exec(void *addr, long size)
240{
bellard43694152008-05-29 09:35:57 +0000241 unsigned long start, end, page_size;
bellard7cb69ca2008-05-10 10:55:51 +0000242
bellard43694152008-05-29 09:35:57 +0000243 page_size = getpagesize();
bellard7cb69ca2008-05-10 10:55:51 +0000244 start = (unsigned long)addr;
bellard43694152008-05-29 09:35:57 +0000245 start &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000246
247 end = (unsigned long)addr + size;
bellard43694152008-05-29 09:35:57 +0000248 end += page_size - 1;
249 end &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000250
251 mprotect((void *)start, end - start,
252 PROT_READ | PROT_WRITE | PROT_EXEC);
253}
254#endif
255
bellardb346ff42003-06-15 20:05:50 +0000256static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000257{
bellard83fb7ad2004-07-05 21:25:26 +0000258 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000259 TARGET_PAGE_SIZE */
aliguoric2b48b62008-11-11 22:06:42 +0000260#ifdef _WIN32
261 {
262 SYSTEM_INFO system_info;
263
264 GetSystemInfo(&system_info);
265 qemu_real_host_page_size = system_info.dwPageSize;
266 }
267#else
268 qemu_real_host_page_size = getpagesize();
269#endif
bellard83fb7ad2004-07-05 21:25:26 +0000270 if (qemu_host_page_size == 0)
271 qemu_host_page_size = qemu_real_host_page_size;
272 if (qemu_host_page_size < TARGET_PAGE_SIZE)
273 qemu_host_page_size = TARGET_PAGE_SIZE;
274 qemu_host_page_bits = 0;
275 while ((1 << qemu_host_page_bits) < qemu_host_page_size)
276 qemu_host_page_bits++;
277 qemu_host_page_mask = ~(qemu_host_page_size - 1);
balrog50a95692007-12-12 01:16:23 +0000278
Paul Brook2e9a5712010-05-05 16:32:59 +0100279#if defined(CONFIG_BSD) && defined(CONFIG_USER_ONLY)
balrog50a95692007-12-12 01:16:23 +0000280 {
Juergen Lockf01576f2010-03-25 22:32:16 +0100281#ifdef HAVE_KINFO_GETVMMAP
282 struct kinfo_vmentry *freep;
283 int i, cnt;
284
285 freep = kinfo_getvmmap(getpid(), &cnt);
286 if (freep) {
287 mmap_lock();
288 for (i = 0; i < cnt; i++) {
289 unsigned long startaddr, endaddr;
290
291 startaddr = freep[i].kve_start;
292 endaddr = freep[i].kve_end;
293 if (h2g_valid(startaddr)) {
294 startaddr = h2g(startaddr) & TARGET_PAGE_MASK;
295
296 if (h2g_valid(endaddr)) {
297 endaddr = h2g(endaddr);
Aurelien Jarnofd436902010-04-10 17:20:36 +0200298 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
Juergen Lockf01576f2010-03-25 22:32:16 +0100299 } else {
300#if TARGET_ABI_BITS <= L1_MAP_ADDR_SPACE_BITS
301 endaddr = ~0ul;
Aurelien Jarnofd436902010-04-10 17:20:36 +0200302 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
Juergen Lockf01576f2010-03-25 22:32:16 +0100303#endif
304 }
305 }
306 }
307 free(freep);
308 mmap_unlock();
309 }
310#else
balrog50a95692007-12-12 01:16:23 +0000311 FILE *f;
balrog50a95692007-12-12 01:16:23 +0000312
pbrook07765902008-05-31 16:33:53 +0000313 last_brk = (unsigned long)sbrk(0);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800314
Aurelien Jarnofd436902010-04-10 17:20:36 +0200315 f = fopen("/compat/linux/proc/self/maps", "r");
balrog50a95692007-12-12 01:16:23 +0000316 if (f) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800317 mmap_lock();
318
balrog50a95692007-12-12 01:16:23 +0000319 do {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800320 unsigned long startaddr, endaddr;
321 int n;
322
323 n = fscanf (f, "%lx-%lx %*[^\n]\n", &startaddr, &endaddr);
324
325 if (n == 2 && h2g_valid(startaddr)) {
326 startaddr = h2g(startaddr) & TARGET_PAGE_MASK;
327
328 if (h2g_valid(endaddr)) {
329 endaddr = h2g(endaddr);
330 } else {
331 endaddr = ~0ul;
332 }
333 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
balrog50a95692007-12-12 01:16:23 +0000334 }
335 } while (!feof(f));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800336
balrog50a95692007-12-12 01:16:23 +0000337 fclose(f);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800338 mmap_unlock();
balrog50a95692007-12-12 01:16:23 +0000339 }
Juergen Lockf01576f2010-03-25 22:32:16 +0100340#endif
balrog50a95692007-12-12 01:16:23 +0000341 }
342#endif
bellard54936002003-05-13 00:25:15 +0000343}
344
Paul Brook41c1b1c2010-03-12 16:54:58 +0000345static PageDesc *page_find_alloc(tb_page_addr_t index, int alloc)
bellard54936002003-05-13 00:25:15 +0000346{
Paul Brook41c1b1c2010-03-12 16:54:58 +0000347 PageDesc *pd;
348 void **lp;
349 int i;
350
pbrook17e23772008-06-09 13:47:45 +0000351#if defined(CONFIG_USER_ONLY)
Paul Brook2e9a5712010-05-05 16:32:59 +0100352 /* We can't use qemu_malloc because it may recurse into a locked mutex. */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800353# define ALLOC(P, SIZE) \
354 do { \
355 P = mmap(NULL, SIZE, PROT_READ | PROT_WRITE, \
356 MAP_PRIVATE | MAP_ANONYMOUS, -1, 0); \
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800357 } while (0)
pbrook17e23772008-06-09 13:47:45 +0000358#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800359# define ALLOC(P, SIZE) \
360 do { P = qemu_mallocz(SIZE); } while (0)
pbrook17e23772008-06-09 13:47:45 +0000361#endif
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800362
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800363 /* Level 1. Always allocated. */
364 lp = l1_map + ((index >> V_L1_SHIFT) & (V_L1_SIZE - 1));
365
366 /* Level 2..N-1. */
367 for (i = V_L1_SHIFT / L2_BITS - 1; i > 0; i--) {
368 void **p = *lp;
369
370 if (p == NULL) {
371 if (!alloc) {
372 return NULL;
373 }
374 ALLOC(p, sizeof(void *) * L2_SIZE);
375 *lp = p;
376 }
377
378 lp = p + ((index >> (i * L2_BITS)) & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000379 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800380
381 pd = *lp;
382 if (pd == NULL) {
383 if (!alloc) {
384 return NULL;
385 }
386 ALLOC(pd, sizeof(PageDesc) * L2_SIZE);
387 *lp = pd;
388 }
389
390#undef ALLOC
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800391
392 return pd + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000393}
394
Paul Brook41c1b1c2010-03-12 16:54:58 +0000395static inline PageDesc *page_find(tb_page_addr_t index)
bellard54936002003-05-13 00:25:15 +0000396{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800397 return page_find_alloc(index, 0);
bellard54936002003-05-13 00:25:15 +0000398}
399
Paul Brook6d9a1302010-02-28 23:55:53 +0000400#if !defined(CONFIG_USER_ONLY)
Anthony Liguoric227f092009-10-01 16:12:16 -0500401static PhysPageDesc *phys_page_find_alloc(target_phys_addr_t index, int alloc)
bellard92e873b2004-05-21 14:52:29 +0000402{
pbrooke3f4e2a2006-04-08 20:02:06 +0000403 PhysPageDesc *pd;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800404 void **lp;
405 int i;
bellard92e873b2004-05-21 14:52:29 +0000406
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800407 /* Level 1. Always allocated. */
408 lp = l1_phys_map + ((index >> P_L1_SHIFT) & (P_L1_SIZE - 1));
bellard108c49b2005-07-24 12:55:09 +0000409
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800410 /* Level 2..N-1. */
411 for (i = P_L1_SHIFT / L2_BITS - 1; i > 0; i--) {
412 void **p = *lp;
413 if (p == NULL) {
414 if (!alloc) {
415 return NULL;
416 }
417 *lp = p = qemu_mallocz(sizeof(void *) * L2_SIZE);
418 }
419 lp = p + ((index >> (i * L2_BITS)) & (L2_SIZE - 1));
bellard108c49b2005-07-24 12:55:09 +0000420 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800421
pbrooke3f4e2a2006-04-08 20:02:06 +0000422 pd = *lp;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800423 if (pd == NULL) {
pbrooke3f4e2a2006-04-08 20:02:06 +0000424 int i;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800425
426 if (!alloc) {
bellard108c49b2005-07-24 12:55:09 +0000427 return NULL;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800428 }
429
430 *lp = pd = qemu_malloc(sizeof(PhysPageDesc) * L2_SIZE);
431
pbrook67c4d232009-02-23 13:16:07 +0000432 for (i = 0; i < L2_SIZE; i++) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800433 pd[i].phys_offset = IO_MEM_UNASSIGNED;
434 pd[i].region_offset = (index + i) << TARGET_PAGE_BITS;
pbrook67c4d232009-02-23 13:16:07 +0000435 }
bellard92e873b2004-05-21 14:52:29 +0000436 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800437
438 return pd + (index & (L2_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000439}
440
Anthony Liguoric227f092009-10-01 16:12:16 -0500441static inline PhysPageDesc *phys_page_find(target_phys_addr_t index)
bellard92e873b2004-05-21 14:52:29 +0000442{
bellard108c49b2005-07-24 12:55:09 +0000443 return phys_page_find_alloc(index, 0);
bellard92e873b2004-05-21 14:52:29 +0000444}
445
Anthony Liguoric227f092009-10-01 16:12:16 -0500446static void tlb_protect_code(ram_addr_t ram_addr);
447static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +0000448 target_ulong vaddr);
pbrookc8a706f2008-06-02 16:16:42 +0000449#define mmap_lock() do { } while(0)
450#define mmap_unlock() do { } while(0)
bellard9fa3e852004-01-04 18:06:42 +0000451#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000452
bellard43694152008-05-29 09:35:57 +0000453#define DEFAULT_CODE_GEN_BUFFER_SIZE (32 * 1024 * 1024)
454
455#if defined(CONFIG_USER_ONLY)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100456/* Currently it is not recommended to allocate big chunks of data in
bellard43694152008-05-29 09:35:57 +0000457 user mode. It will change when a dedicated libc will be used */
458#define USE_STATIC_CODE_GEN_BUFFER
459#endif
460
461#ifdef USE_STATIC_CODE_GEN_BUFFER
Aurelien Jarnoebf50fb2010-03-29 02:12:51 +0200462static uint8_t static_code_gen_buffer[DEFAULT_CODE_GEN_BUFFER_SIZE]
463 __attribute__((aligned (CODE_GEN_ALIGN)));
bellard43694152008-05-29 09:35:57 +0000464#endif
465
blueswir18fcd3692008-08-17 20:26:25 +0000466static void code_gen_alloc(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000467{
bellard43694152008-05-29 09:35:57 +0000468#ifdef USE_STATIC_CODE_GEN_BUFFER
469 code_gen_buffer = static_code_gen_buffer;
470 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
471 map_exec(code_gen_buffer, code_gen_buffer_size);
472#else
bellard26a5f132008-05-28 12:30:31 +0000473 code_gen_buffer_size = tb_size;
474 if (code_gen_buffer_size == 0) {
bellard43694152008-05-29 09:35:57 +0000475#if defined(CONFIG_USER_ONLY)
476 /* in user mode, phys_ram_size is not meaningful */
477 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
478#else
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100479 /* XXX: needs adjustments */
pbrook94a6b542009-04-11 17:15:54 +0000480 code_gen_buffer_size = (unsigned long)(ram_size / 4);
bellard43694152008-05-29 09:35:57 +0000481#endif
bellard26a5f132008-05-28 12:30:31 +0000482 }
483 if (code_gen_buffer_size < MIN_CODE_GEN_BUFFER_SIZE)
484 code_gen_buffer_size = MIN_CODE_GEN_BUFFER_SIZE;
485 /* The code gen buffer location may have constraints depending on
486 the host cpu and OS */
487#if defined(__linux__)
488 {
489 int flags;
blueswir1141ac462008-07-26 15:05:57 +0000490 void *start = NULL;
491
bellard26a5f132008-05-28 12:30:31 +0000492 flags = MAP_PRIVATE | MAP_ANONYMOUS;
493#if defined(__x86_64__)
494 flags |= MAP_32BIT;
495 /* Cannot map more than that */
496 if (code_gen_buffer_size > (800 * 1024 * 1024))
497 code_gen_buffer_size = (800 * 1024 * 1024);
blueswir1141ac462008-07-26 15:05:57 +0000498#elif defined(__sparc_v9__)
499 // Map the buffer below 2G, so we can use direct calls and branches
500 flags |= MAP_FIXED;
501 start = (void *) 0x60000000UL;
502 if (code_gen_buffer_size > (512 * 1024 * 1024))
503 code_gen_buffer_size = (512 * 1024 * 1024);
balrog1cb06612008-12-01 02:10:17 +0000504#elif defined(__arm__)
balrog63d41242008-12-01 02:19:41 +0000505 /* Map the buffer below 32M, so we can use direct calls and branches */
balrog1cb06612008-12-01 02:10:17 +0000506 flags |= MAP_FIXED;
507 start = (void *) 0x01000000UL;
508 if (code_gen_buffer_size > 16 * 1024 * 1024)
509 code_gen_buffer_size = 16 * 1024 * 1024;
Richard Hendersoneba0b892010-06-04 12:14:14 -0700510#elif defined(__s390x__)
511 /* Map the buffer so that we can use direct calls and branches. */
512 /* We have a +- 4GB range on the branches; leave some slop. */
513 if (code_gen_buffer_size > (3ul * 1024 * 1024 * 1024)) {
514 code_gen_buffer_size = 3ul * 1024 * 1024 * 1024;
515 }
516 start = (void *)0x90000000UL;
bellard26a5f132008-05-28 12:30:31 +0000517#endif
blueswir1141ac462008-07-26 15:05:57 +0000518 code_gen_buffer = mmap(start, code_gen_buffer_size,
519 PROT_WRITE | PROT_READ | PROT_EXEC,
bellard26a5f132008-05-28 12:30:31 +0000520 flags, -1, 0);
521 if (code_gen_buffer == MAP_FAILED) {
522 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
523 exit(1);
524 }
525 }
Aurelien Jarnoa167ba52009-11-29 18:00:41 +0100526#elif defined(__FreeBSD__) || defined(__FreeBSD_kernel__) || defined(__DragonFly__)
aliguori06e67a82008-09-27 15:32:41 +0000527 {
528 int flags;
529 void *addr = NULL;
530 flags = MAP_PRIVATE | MAP_ANONYMOUS;
531#if defined(__x86_64__)
532 /* FreeBSD doesn't have MAP_32BIT, use MAP_FIXED and assume
533 * 0x40000000 is free */
534 flags |= MAP_FIXED;
535 addr = (void *)0x40000000;
536 /* Cannot map more than that */
537 if (code_gen_buffer_size > (800 * 1024 * 1024))
538 code_gen_buffer_size = (800 * 1024 * 1024);
539#endif
540 code_gen_buffer = mmap(addr, code_gen_buffer_size,
541 PROT_WRITE | PROT_READ | PROT_EXEC,
542 flags, -1, 0);
543 if (code_gen_buffer == MAP_FAILED) {
544 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
545 exit(1);
546 }
547 }
bellard26a5f132008-05-28 12:30:31 +0000548#else
549 code_gen_buffer = qemu_malloc(code_gen_buffer_size);
bellard26a5f132008-05-28 12:30:31 +0000550 map_exec(code_gen_buffer, code_gen_buffer_size);
551#endif
bellard43694152008-05-29 09:35:57 +0000552#endif /* !USE_STATIC_CODE_GEN_BUFFER */
bellard26a5f132008-05-28 12:30:31 +0000553 map_exec(code_gen_prologue, sizeof(code_gen_prologue));
554 code_gen_buffer_max_size = code_gen_buffer_size -
Aurelien Jarno239fda32010-06-03 19:29:31 +0200555 (TCG_MAX_OP_SIZE * OPC_MAX_SIZE);
bellard26a5f132008-05-28 12:30:31 +0000556 code_gen_max_blocks = code_gen_buffer_size / CODE_GEN_AVG_BLOCK_SIZE;
557 tbs = qemu_malloc(code_gen_max_blocks * sizeof(TranslationBlock));
558}
559
560/* Must be called before using the QEMU cpus. 'tb_size' is the size
561 (in bytes) allocated to the translation buffer. Zero means default
562 size. */
563void cpu_exec_init_all(unsigned long tb_size)
564{
bellard26a5f132008-05-28 12:30:31 +0000565 cpu_gen_init();
566 code_gen_alloc(tb_size);
567 code_gen_ptr = code_gen_buffer;
bellard43694152008-05-29 09:35:57 +0000568 page_init();
pbrooke2eef172008-06-08 01:09:01 +0000569#if !defined(CONFIG_USER_ONLY)
bellard26a5f132008-05-28 12:30:31 +0000570 io_mem_init();
pbrooke2eef172008-06-08 01:09:01 +0000571#endif
Richard Henderson9002ec72010-05-06 08:50:41 -0700572#if !defined(CONFIG_USER_ONLY) || !defined(CONFIG_USE_GUEST_BASE)
573 /* There's no guest base to take into account, so go ahead and
574 initialize the prologue now. */
575 tcg_prologue_init(&tcg_ctx);
576#endif
bellard26a5f132008-05-28 12:30:31 +0000577}
578
pbrook9656f322008-07-01 20:01:19 +0000579#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
580
Juan Quintelae59fb372009-09-29 22:48:21 +0200581static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200582{
583 CPUState *env = opaque;
584
aurel323098dba2009-03-07 21:28:24 +0000585 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
586 version_id is increased. */
587 env->interrupt_request &= ~0x01;
pbrook9656f322008-07-01 20:01:19 +0000588 tlb_flush(env, 1);
589
590 return 0;
591}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200592
593static const VMStateDescription vmstate_cpu_common = {
594 .name = "cpu_common",
595 .version_id = 1,
596 .minimum_version_id = 1,
597 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200598 .post_load = cpu_common_post_load,
599 .fields = (VMStateField []) {
600 VMSTATE_UINT32(halted, CPUState),
601 VMSTATE_UINT32(interrupt_request, CPUState),
602 VMSTATE_END_OF_LIST()
603 }
604};
pbrook9656f322008-07-01 20:01:19 +0000605#endif
606
Glauber Costa950f1472009-06-09 12:15:18 -0400607CPUState *qemu_get_cpu(int cpu)
608{
609 CPUState *env = first_cpu;
610
611 while (env) {
612 if (env->cpu_index == cpu)
613 break;
614 env = env->next_cpu;
615 }
616
617 return env;
618}
619
bellard6a00d602005-11-21 23:25:50 +0000620void cpu_exec_init(CPUState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000621{
bellard6a00d602005-11-21 23:25:50 +0000622 CPUState **penv;
623 int cpu_index;
624
pbrookc2764712009-03-07 15:24:59 +0000625#if defined(CONFIG_USER_ONLY)
626 cpu_list_lock();
627#endif
bellard6a00d602005-11-21 23:25:50 +0000628 env->next_cpu = NULL;
629 penv = &first_cpu;
630 cpu_index = 0;
631 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700632 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000633 cpu_index++;
634 }
635 env->cpu_index = cpu_index;
aliguori268a3622009-04-21 22:30:27 +0000636 env->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000637 QTAILQ_INIT(&env->breakpoints);
638 QTAILQ_INIT(&env->watchpoints);
bellard6a00d602005-11-21 23:25:50 +0000639 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000640#if defined(CONFIG_USER_ONLY)
641 cpu_list_unlock();
642#endif
pbrookb3c77242008-06-30 16:31:04 +0000643#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600644 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, env);
645 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000646 cpu_save, cpu_load, env);
647#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000648}
649
bellard9fa3e852004-01-04 18:06:42 +0000650static inline void invalidate_page_bitmap(PageDesc *p)
651{
652 if (p->code_bitmap) {
bellard59817cc2004-02-16 22:01:13 +0000653 qemu_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000654 p->code_bitmap = NULL;
655 }
656 p->code_write_count = 0;
657}
658
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800659/* Set to NULL all the 'first_tb' fields in all PageDescs. */
660
661static void page_flush_tb_1 (int level, void **lp)
662{
663 int i;
664
665 if (*lp == NULL) {
666 return;
667 }
668 if (level == 0) {
669 PageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +0000670 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800671 pd[i].first_tb = NULL;
672 invalidate_page_bitmap(pd + i);
673 }
674 } else {
675 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +0000676 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800677 page_flush_tb_1 (level - 1, pp + i);
678 }
679 }
680}
681
bellardfd6ce8f2003-05-14 19:00:11 +0000682static void page_flush_tb(void)
683{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800684 int i;
685 for (i = 0; i < V_L1_SIZE; i++) {
686 page_flush_tb_1(V_L1_SHIFT / L2_BITS - 1, l1_map + i);
bellardfd6ce8f2003-05-14 19:00:11 +0000687 }
688}
689
690/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000691/* XXX: tb_flush is currently not thread safe */
bellard6a00d602005-11-21 23:25:50 +0000692void tb_flush(CPUState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000693{
bellard6a00d602005-11-21 23:25:50 +0000694 CPUState *env;
bellard01243112004-01-04 15:48:17 +0000695#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000696 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
697 (unsigned long)(code_gen_ptr - code_gen_buffer),
698 nb_tbs, nb_tbs > 0 ?
699 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000700#endif
bellard26a5f132008-05-28 12:30:31 +0000701 if ((unsigned long)(code_gen_ptr - code_gen_buffer) > code_gen_buffer_size)
pbrooka208e542008-03-31 17:07:36 +0000702 cpu_abort(env1, "Internal error: code buffer overflow\n");
703
bellardfd6ce8f2003-05-14 19:00:11 +0000704 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000705
bellard6a00d602005-11-21 23:25:50 +0000706 for(env = first_cpu; env != NULL; env = env->next_cpu) {
707 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
708 }
bellard9fa3e852004-01-04 18:06:42 +0000709
bellard8a8a6082004-10-03 13:36:49 +0000710 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000711 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000712
bellardfd6ce8f2003-05-14 19:00:11 +0000713 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000714 /* XXX: flush processor icache at this point if cache flush is
715 expensive */
bellarde3db7222005-01-26 22:00:47 +0000716 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000717}
718
719#ifdef DEBUG_TB_CHECK
720
j_mayerbc98a7e2007-04-04 07:55:12 +0000721static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000722{
723 TranslationBlock *tb;
724 int i;
725 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000726 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
727 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000728 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
729 address >= tb->pc + tb->size)) {
Blue Swirl0bf9e312009-07-20 17:19:25 +0000730 printf("ERROR invalidate: address=" TARGET_FMT_lx
731 " PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000732 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000733 }
734 }
735 }
736}
737
738/* verify that all the pages have correct rights for code */
739static void tb_page_check(void)
740{
741 TranslationBlock *tb;
742 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000743
pbrook99773bd2006-04-16 15:14:59 +0000744 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
745 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000746 flags1 = page_get_flags(tb->pc);
747 flags2 = page_get_flags(tb->pc + tb->size - 1);
748 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
749 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000750 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000751 }
752 }
753 }
754}
755
756#endif
757
758/* invalidate one TB */
759static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
760 int next_offset)
761{
762 TranslationBlock *tb1;
763 for(;;) {
764 tb1 = *ptb;
765 if (tb1 == tb) {
766 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
767 break;
768 }
769 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
770 }
771}
772
bellard9fa3e852004-01-04 18:06:42 +0000773static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
774{
775 TranslationBlock *tb1;
776 unsigned int n1;
777
778 for(;;) {
779 tb1 = *ptb;
780 n1 = (long)tb1 & 3;
781 tb1 = (TranslationBlock *)((long)tb1 & ~3);
782 if (tb1 == tb) {
783 *ptb = tb1->page_next[n1];
784 break;
785 }
786 ptb = &tb1->page_next[n1];
787 }
788}
789
bellardd4e81642003-05-25 16:46:15 +0000790static inline void tb_jmp_remove(TranslationBlock *tb, int n)
791{
792 TranslationBlock *tb1, **ptb;
793 unsigned int n1;
794
795 ptb = &tb->jmp_next[n];
796 tb1 = *ptb;
797 if (tb1) {
798 /* find tb(n) in circular list */
799 for(;;) {
800 tb1 = *ptb;
801 n1 = (long)tb1 & 3;
802 tb1 = (TranslationBlock *)((long)tb1 & ~3);
803 if (n1 == n && tb1 == tb)
804 break;
805 if (n1 == 2) {
806 ptb = &tb1->jmp_first;
807 } else {
808 ptb = &tb1->jmp_next[n1];
809 }
810 }
811 /* now we can suppress tb(n) from the list */
812 *ptb = tb->jmp_next[n];
813
814 tb->jmp_next[n] = NULL;
815 }
816}
817
818/* reset the jump entry 'n' of a TB so that it is not chained to
819 another TB */
820static inline void tb_reset_jump(TranslationBlock *tb, int n)
821{
822 tb_set_jmp_target(tb, n, (unsigned long)(tb->tc_ptr + tb->tb_next_offset[n]));
823}
824
Paul Brook41c1b1c2010-03-12 16:54:58 +0000825void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000826{
bellard6a00d602005-11-21 23:25:50 +0000827 CPUState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000828 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000829 unsigned int h, n1;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000830 tb_page_addr_t phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000831 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000832
bellard9fa3e852004-01-04 18:06:42 +0000833 /* remove the TB from the hash list */
834 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
835 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000836 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000837 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000838
bellard9fa3e852004-01-04 18:06:42 +0000839 /* remove the TB from the page list */
840 if (tb->page_addr[0] != page_addr) {
841 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
842 tb_page_remove(&p->first_tb, tb);
843 invalidate_page_bitmap(p);
844 }
845 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
846 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
847 tb_page_remove(&p->first_tb, tb);
848 invalidate_page_bitmap(p);
849 }
850
bellard8a40a182005-11-20 10:35:40 +0000851 tb_invalidated_flag = 1;
852
853 /* remove the TB from the hash list */
854 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000855 for(env = first_cpu; env != NULL; env = env->next_cpu) {
856 if (env->tb_jmp_cache[h] == tb)
857 env->tb_jmp_cache[h] = NULL;
858 }
bellard8a40a182005-11-20 10:35:40 +0000859
860 /* suppress this TB from the two jump lists */
861 tb_jmp_remove(tb, 0);
862 tb_jmp_remove(tb, 1);
863
864 /* suppress any remaining jumps to this TB */
865 tb1 = tb->jmp_first;
866 for(;;) {
867 n1 = (long)tb1 & 3;
868 if (n1 == 2)
869 break;
870 tb1 = (TranslationBlock *)((long)tb1 & ~3);
871 tb2 = tb1->jmp_next[n1];
872 tb_reset_jump(tb1, n1);
873 tb1->jmp_next[n1] = NULL;
874 tb1 = tb2;
875 }
876 tb->jmp_first = (TranslationBlock *)((long)tb | 2); /* fail safe */
877
bellarde3db7222005-01-26 22:00:47 +0000878 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000879}
880
881static inline void set_bits(uint8_t *tab, int start, int len)
882{
883 int end, mask, end1;
884
885 end = start + len;
886 tab += start >> 3;
887 mask = 0xff << (start & 7);
888 if ((start & ~7) == (end & ~7)) {
889 if (start < end) {
890 mask &= ~(0xff << (end & 7));
891 *tab |= mask;
892 }
893 } else {
894 *tab++ |= mask;
895 start = (start + 8) & ~7;
896 end1 = end & ~7;
897 while (start < end1) {
898 *tab++ = 0xff;
899 start += 8;
900 }
901 if (start < end) {
902 mask = ~(0xff << (end & 7));
903 *tab |= mask;
904 }
905 }
906}
907
908static void build_page_bitmap(PageDesc *p)
909{
910 int n, tb_start, tb_end;
911 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +0000912
pbrookb2a70812008-06-09 13:57:23 +0000913 p->code_bitmap = qemu_mallocz(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +0000914
915 tb = p->first_tb;
916 while (tb != NULL) {
917 n = (long)tb & 3;
918 tb = (TranslationBlock *)((long)tb & ~3);
919 /* NOTE: this is subtle as a TB may span two physical pages */
920 if (n == 0) {
921 /* NOTE: tb_end may be after the end of the page, but
922 it is not a problem */
923 tb_start = tb->pc & ~TARGET_PAGE_MASK;
924 tb_end = tb_start + tb->size;
925 if (tb_end > TARGET_PAGE_SIZE)
926 tb_end = TARGET_PAGE_SIZE;
927 } else {
928 tb_start = 0;
929 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
930 }
931 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
932 tb = tb->page_next[n];
933 }
934}
935
pbrook2e70f6e2008-06-29 01:03:05 +0000936TranslationBlock *tb_gen_code(CPUState *env,
937 target_ulong pc, target_ulong cs_base,
938 int flags, int cflags)
bellardd720b932004-04-25 17:57:43 +0000939{
940 TranslationBlock *tb;
941 uint8_t *tc_ptr;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000942 tb_page_addr_t phys_pc, phys_page2;
943 target_ulong virt_page2;
bellardd720b932004-04-25 17:57:43 +0000944 int code_gen_size;
945
Paul Brook41c1b1c2010-03-12 16:54:58 +0000946 phys_pc = get_page_addr_code(env, pc);
bellardc27004e2005-01-03 23:35:10 +0000947 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +0000948 if (!tb) {
949 /* flush must be done */
950 tb_flush(env);
951 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +0000952 tb = tb_alloc(pc);
pbrook2e70f6e2008-06-29 01:03:05 +0000953 /* Don't forget to invalidate previous TB info. */
954 tb_invalidated_flag = 1;
bellardd720b932004-04-25 17:57:43 +0000955 }
956 tc_ptr = code_gen_ptr;
957 tb->tc_ptr = tc_ptr;
958 tb->cs_base = cs_base;
959 tb->flags = flags;
960 tb->cflags = cflags;
blueswir1d07bde82007-12-11 19:35:45 +0000961 cpu_gen_code(env, tb, &code_gen_size);
bellardd720b932004-04-25 17:57:43 +0000962 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000963
bellardd720b932004-04-25 17:57:43 +0000964 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +0000965 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +0000966 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +0000967 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
Paul Brook41c1b1c2010-03-12 16:54:58 +0000968 phys_page2 = get_page_addr_code(env, virt_page2);
bellardd720b932004-04-25 17:57:43 +0000969 }
Paul Brook41c1b1c2010-03-12 16:54:58 +0000970 tb_link_page(tb, phys_pc, phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +0000971 return tb;
bellardd720b932004-04-25 17:57:43 +0000972}
ths3b46e622007-09-17 08:09:54 +0000973
bellard9fa3e852004-01-04 18:06:42 +0000974/* invalidate all TBs which intersect with the target physical page
975 starting in range [start;end[. NOTE: start and end must refer to
bellardd720b932004-04-25 17:57:43 +0000976 the same physical page. 'is_cpu_write_access' should be true if called
977 from a real cpu write access: the virtual CPU will exit the current
978 TB if code is modified inside this TB. */
Paul Brook41c1b1c2010-03-12 16:54:58 +0000979void tb_invalidate_phys_page_range(tb_page_addr_t start, tb_page_addr_t end,
bellardd720b932004-04-25 17:57:43 +0000980 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +0000981{
aliguori6b917542008-11-18 19:46:41 +0000982 TranslationBlock *tb, *tb_next, *saved_tb;
bellardd720b932004-04-25 17:57:43 +0000983 CPUState *env = cpu_single_env;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000984 tb_page_addr_t tb_start, tb_end;
aliguori6b917542008-11-18 19:46:41 +0000985 PageDesc *p;
986 int n;
987#ifdef TARGET_HAS_PRECISE_SMC
988 int current_tb_not_found = is_cpu_write_access;
989 TranslationBlock *current_tb = NULL;
990 int current_tb_modified = 0;
991 target_ulong current_pc = 0;
992 target_ulong current_cs_base = 0;
993 int current_flags = 0;
994#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +0000995
996 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +0000997 if (!p)
bellard9fa3e852004-01-04 18:06:42 +0000998 return;
ths5fafdf22007-09-16 21:08:06 +0000999 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +00001000 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
1001 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +00001002 /* build code bitmap */
1003 build_page_bitmap(p);
1004 }
1005
1006 /* we remove all the TBs in the range [start, end[ */
1007 /* XXX: see if in some cases it could be faster to invalidate all the code */
1008 tb = p->first_tb;
1009 while (tb != NULL) {
1010 n = (long)tb & 3;
1011 tb = (TranslationBlock *)((long)tb & ~3);
1012 tb_next = tb->page_next[n];
1013 /* NOTE: this is subtle as a TB may span two physical pages */
1014 if (n == 0) {
1015 /* NOTE: tb_end may be after the end of the page, but
1016 it is not a problem */
1017 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
1018 tb_end = tb_start + tb->size;
1019 } else {
1020 tb_start = tb->page_addr[1];
1021 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
1022 }
1023 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +00001024#ifdef TARGET_HAS_PRECISE_SMC
1025 if (current_tb_not_found) {
1026 current_tb_not_found = 0;
1027 current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001028 if (env->mem_io_pc) {
bellardd720b932004-04-25 17:57:43 +00001029 /* now we have a real cpu fault */
pbrook2e70f6e2008-06-29 01:03:05 +00001030 current_tb = tb_find_pc(env->mem_io_pc);
bellardd720b932004-04-25 17:57:43 +00001031 }
1032 }
1033 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001034 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001035 /* If we are modifying the current TB, we must stop
1036 its execution. We could be more precise by checking
1037 that the modification is after the current PC, but it
1038 would require a specialized function to partially
1039 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001040
bellardd720b932004-04-25 17:57:43 +00001041 current_tb_modified = 1;
ths5fafdf22007-09-16 21:08:06 +00001042 cpu_restore_state(current_tb, env,
pbrook2e70f6e2008-06-29 01:03:05 +00001043 env->mem_io_pc, NULL);
aliguori6b917542008-11-18 19:46:41 +00001044 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1045 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001046 }
1047#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +00001048 /* we need to do that to handle the case where a signal
1049 occurs while doing tb_phys_invalidate() */
1050 saved_tb = NULL;
1051 if (env) {
1052 saved_tb = env->current_tb;
1053 env->current_tb = NULL;
1054 }
bellard9fa3e852004-01-04 18:06:42 +00001055 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +00001056 if (env) {
1057 env->current_tb = saved_tb;
1058 if (env->interrupt_request && env->current_tb)
1059 cpu_interrupt(env, env->interrupt_request);
1060 }
bellard9fa3e852004-01-04 18:06:42 +00001061 }
1062 tb = tb_next;
1063 }
1064#if !defined(CONFIG_USER_ONLY)
1065 /* if no code remaining, no need to continue to use slow writes */
1066 if (!p->first_tb) {
1067 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +00001068 if (is_cpu_write_access) {
pbrook2e70f6e2008-06-29 01:03:05 +00001069 tlb_unprotect_code_phys(env, start, env->mem_io_vaddr);
bellardd720b932004-04-25 17:57:43 +00001070 }
1071 }
1072#endif
1073#ifdef TARGET_HAS_PRECISE_SMC
1074 if (current_tb_modified) {
1075 /* we generate a block containing just the instruction
1076 modifying the memory. It will ensure that it cannot modify
1077 itself */
bellardea1c1802004-06-14 18:56:36 +00001078 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001079 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001080 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +00001081 }
1082#endif
1083}
1084
1085/* len must be <= 8 and start must be a multiple of len */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001086static inline void tb_invalidate_phys_page_fast(tb_page_addr_t start, int len)
bellard9fa3e852004-01-04 18:06:42 +00001087{
1088 PageDesc *p;
1089 int offset, b;
bellard59817cc2004-02-16 22:01:13 +00001090#if 0
bellarda4193c82004-06-03 14:01:43 +00001091 if (1) {
aliguori93fcfe32009-01-15 22:34:14 +00001092 qemu_log("modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
1093 cpu_single_env->mem_io_vaddr, len,
1094 cpu_single_env->eip,
1095 cpu_single_env->eip + (long)cpu_single_env->segs[R_CS].base);
bellard59817cc2004-02-16 22:01:13 +00001096 }
1097#endif
bellard9fa3e852004-01-04 18:06:42 +00001098 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001099 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001100 return;
1101 if (p->code_bitmap) {
1102 offset = start & ~TARGET_PAGE_MASK;
1103 b = p->code_bitmap[offset >> 3] >> (offset & 7);
1104 if (b & ((1 << len) - 1))
1105 goto do_invalidate;
1106 } else {
1107 do_invalidate:
bellardd720b932004-04-25 17:57:43 +00001108 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +00001109 }
1110}
1111
bellard9fa3e852004-01-04 18:06:42 +00001112#if !defined(CONFIG_SOFTMMU)
Paul Brook41c1b1c2010-03-12 16:54:58 +00001113static void tb_invalidate_phys_page(tb_page_addr_t addr,
bellardd720b932004-04-25 17:57:43 +00001114 unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001115{
aliguori6b917542008-11-18 19:46:41 +00001116 TranslationBlock *tb;
bellard9fa3e852004-01-04 18:06:42 +00001117 PageDesc *p;
aliguori6b917542008-11-18 19:46:41 +00001118 int n;
bellardd720b932004-04-25 17:57:43 +00001119#ifdef TARGET_HAS_PRECISE_SMC
aliguori6b917542008-11-18 19:46:41 +00001120 TranslationBlock *current_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001121 CPUState *env = cpu_single_env;
aliguori6b917542008-11-18 19:46:41 +00001122 int current_tb_modified = 0;
1123 target_ulong current_pc = 0;
1124 target_ulong current_cs_base = 0;
1125 int current_flags = 0;
bellardd720b932004-04-25 17:57:43 +00001126#endif
bellard9fa3e852004-01-04 18:06:42 +00001127
1128 addr &= TARGET_PAGE_MASK;
1129 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001130 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +00001131 return;
1132 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +00001133#ifdef TARGET_HAS_PRECISE_SMC
1134 if (tb && pc != 0) {
1135 current_tb = tb_find_pc(pc);
1136 }
1137#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001138 while (tb != NULL) {
bellard9fa3e852004-01-04 18:06:42 +00001139 n = (long)tb & 3;
1140 tb = (TranslationBlock *)((long)tb & ~3);
bellardd720b932004-04-25 17:57:43 +00001141#ifdef TARGET_HAS_PRECISE_SMC
1142 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001143 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001144 /* If we are modifying the current TB, we must stop
1145 its execution. We could be more precise by checking
1146 that the modification is after the current PC, but it
1147 would require a specialized function to partially
1148 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001149
bellardd720b932004-04-25 17:57:43 +00001150 current_tb_modified = 1;
1151 cpu_restore_state(current_tb, env, pc, puc);
aliguori6b917542008-11-18 19:46:41 +00001152 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1153 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001154 }
1155#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001156 tb_phys_invalidate(tb, addr);
1157 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +00001158 }
1159 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001160#ifdef TARGET_HAS_PRECISE_SMC
1161 if (current_tb_modified) {
1162 /* we generate a block containing just the instruction
1163 modifying the memory. It will ensure that it cannot modify
1164 itself */
bellardea1c1802004-06-14 18:56:36 +00001165 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001166 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001167 cpu_resume_from_signal(env, puc);
1168 }
1169#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001170}
bellard9fa3e852004-01-04 18:06:42 +00001171#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001172
1173/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +00001174static inline void tb_alloc_page(TranslationBlock *tb,
Paul Brook41c1b1c2010-03-12 16:54:58 +00001175 unsigned int n, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +00001176{
1177 PageDesc *p;
bellard9fa3e852004-01-04 18:06:42 +00001178 TranslationBlock *last_first_tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001179
bellard9fa3e852004-01-04 18:06:42 +00001180 tb->page_addr[n] = page_addr;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001181 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS, 1);
bellard9fa3e852004-01-04 18:06:42 +00001182 tb->page_next[n] = p->first_tb;
1183 last_first_tb = p->first_tb;
1184 p->first_tb = (TranslationBlock *)((long)tb | n);
1185 invalidate_page_bitmap(p);
1186
bellard107db442004-06-22 18:48:46 +00001187#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +00001188
bellard9fa3e852004-01-04 18:06:42 +00001189#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +00001190 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +00001191 target_ulong addr;
1192 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +00001193 int prot;
1194
bellardfd6ce8f2003-05-14 19:00:11 +00001195 /* force the host page as non writable (writes will have a
1196 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +00001197 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +00001198 prot = 0;
pbrook53a59602006-03-25 19:31:22 +00001199 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
1200 addr += TARGET_PAGE_SIZE) {
1201
1202 p2 = page_find (addr >> TARGET_PAGE_BITS);
1203 if (!p2)
1204 continue;
1205 prot |= p2->flags;
1206 p2->flags &= ~PAGE_WRITE;
pbrook53a59602006-03-25 19:31:22 +00001207 }
ths5fafdf22007-09-16 21:08:06 +00001208 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +00001209 (prot & PAGE_BITS) & ~PAGE_WRITE);
1210#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +00001211 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +00001212 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +00001213#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001214 }
bellard9fa3e852004-01-04 18:06:42 +00001215#else
1216 /* if some code is already present, then the pages are already
1217 protected. So we handle the case where only the first TB is
1218 allocated in a physical page */
1219 if (!last_first_tb) {
bellard6a00d602005-11-21 23:25:50 +00001220 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +00001221 }
1222#endif
bellardd720b932004-04-25 17:57:43 +00001223
1224#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +00001225}
1226
1227/* Allocate a new translation block. Flush the translation buffer if
1228 too many translation blocks or too much generated code. */
bellardc27004e2005-01-03 23:35:10 +00001229TranslationBlock *tb_alloc(target_ulong pc)
bellardfd6ce8f2003-05-14 19:00:11 +00001230{
1231 TranslationBlock *tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001232
bellard26a5f132008-05-28 12:30:31 +00001233 if (nb_tbs >= code_gen_max_blocks ||
1234 (code_gen_ptr - code_gen_buffer) >= code_gen_buffer_max_size)
bellardd4e81642003-05-25 16:46:15 +00001235 return NULL;
bellardfd6ce8f2003-05-14 19:00:11 +00001236 tb = &tbs[nb_tbs++];
1237 tb->pc = pc;
bellardb448f2f2004-02-25 23:24:04 +00001238 tb->cflags = 0;
bellardd4e81642003-05-25 16:46:15 +00001239 return tb;
1240}
1241
pbrook2e70f6e2008-06-29 01:03:05 +00001242void tb_free(TranslationBlock *tb)
1243{
thsbf20dc02008-06-30 17:22:19 +00001244 /* In practice this is mostly used for single use temporary TB
pbrook2e70f6e2008-06-29 01:03:05 +00001245 Ignore the hard cases and just back up if this TB happens to
1246 be the last one generated. */
1247 if (nb_tbs > 0 && tb == &tbs[nb_tbs - 1]) {
1248 code_gen_ptr = tb->tc_ptr;
1249 nb_tbs--;
1250 }
1251}
1252
bellard9fa3e852004-01-04 18:06:42 +00001253/* add a new TB and link it to the physical page tables. phys_page2 is
1254 (-1) to indicate that only one page contains the TB. */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001255void tb_link_page(TranslationBlock *tb,
1256 tb_page_addr_t phys_pc, tb_page_addr_t phys_page2)
bellardd4e81642003-05-25 16:46:15 +00001257{
bellard9fa3e852004-01-04 18:06:42 +00001258 unsigned int h;
1259 TranslationBlock **ptb;
1260
pbrookc8a706f2008-06-02 16:16:42 +00001261 /* Grab the mmap lock to stop another thread invalidating this TB
1262 before we are done. */
1263 mmap_lock();
bellard9fa3e852004-01-04 18:06:42 +00001264 /* add in the physical hash table */
1265 h = tb_phys_hash_func(phys_pc);
1266 ptb = &tb_phys_hash[h];
1267 tb->phys_hash_next = *ptb;
1268 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001269
1270 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +00001271 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
1272 if (phys_page2 != -1)
1273 tb_alloc_page(tb, 1, phys_page2);
1274 else
1275 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +00001276
bellardd4e81642003-05-25 16:46:15 +00001277 tb->jmp_first = (TranslationBlock *)((long)tb | 2);
1278 tb->jmp_next[0] = NULL;
1279 tb->jmp_next[1] = NULL;
1280
1281 /* init original jump addresses */
1282 if (tb->tb_next_offset[0] != 0xffff)
1283 tb_reset_jump(tb, 0);
1284 if (tb->tb_next_offset[1] != 0xffff)
1285 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +00001286
1287#ifdef DEBUG_TB_CHECK
1288 tb_page_check();
1289#endif
pbrookc8a706f2008-06-02 16:16:42 +00001290 mmap_unlock();
bellardfd6ce8f2003-05-14 19:00:11 +00001291}
1292
bellarda513fe12003-05-27 23:29:48 +00001293/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
1294 tb[1].tc_ptr. Return NULL if not found */
1295TranslationBlock *tb_find_pc(unsigned long tc_ptr)
1296{
1297 int m_min, m_max, m;
1298 unsigned long v;
1299 TranslationBlock *tb;
1300
1301 if (nb_tbs <= 0)
1302 return NULL;
1303 if (tc_ptr < (unsigned long)code_gen_buffer ||
1304 tc_ptr >= (unsigned long)code_gen_ptr)
1305 return NULL;
1306 /* binary search (cf Knuth) */
1307 m_min = 0;
1308 m_max = nb_tbs - 1;
1309 while (m_min <= m_max) {
1310 m = (m_min + m_max) >> 1;
1311 tb = &tbs[m];
1312 v = (unsigned long)tb->tc_ptr;
1313 if (v == tc_ptr)
1314 return tb;
1315 else if (tc_ptr < v) {
1316 m_max = m - 1;
1317 } else {
1318 m_min = m + 1;
1319 }
ths5fafdf22007-09-16 21:08:06 +00001320 }
bellarda513fe12003-05-27 23:29:48 +00001321 return &tbs[m_max];
1322}
bellard75012672003-06-21 13:11:07 +00001323
bellardea041c02003-06-25 16:16:50 +00001324static void tb_reset_jump_recursive(TranslationBlock *tb);
1325
1326static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
1327{
1328 TranslationBlock *tb1, *tb_next, **ptb;
1329 unsigned int n1;
1330
1331 tb1 = tb->jmp_next[n];
1332 if (tb1 != NULL) {
1333 /* find head of list */
1334 for(;;) {
1335 n1 = (long)tb1 & 3;
1336 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1337 if (n1 == 2)
1338 break;
1339 tb1 = tb1->jmp_next[n1];
1340 }
1341 /* we are now sure now that tb jumps to tb1 */
1342 tb_next = tb1;
1343
1344 /* remove tb from the jmp_first list */
1345 ptb = &tb_next->jmp_first;
1346 for(;;) {
1347 tb1 = *ptb;
1348 n1 = (long)tb1 & 3;
1349 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1350 if (n1 == n && tb1 == tb)
1351 break;
1352 ptb = &tb1->jmp_next[n1];
1353 }
1354 *ptb = tb->jmp_next[n];
1355 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001356
bellardea041c02003-06-25 16:16:50 +00001357 /* suppress the jump to next tb in generated code */
1358 tb_reset_jump(tb, n);
1359
bellard01243112004-01-04 15:48:17 +00001360 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001361 tb_reset_jump_recursive(tb_next);
1362 }
1363}
1364
1365static void tb_reset_jump_recursive(TranslationBlock *tb)
1366{
1367 tb_reset_jump_recursive2(tb, 0);
1368 tb_reset_jump_recursive2(tb, 1);
1369}
1370
bellard1fddef42005-04-17 19:16:13 +00001371#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +00001372#if defined(CONFIG_USER_ONLY)
1373static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1374{
1375 tb_invalidate_phys_page_range(pc, pc + 1, 0);
1376}
1377#else
bellardd720b932004-04-25 17:57:43 +00001378static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1379{
Anthony Liguoric227f092009-10-01 16:12:16 -05001380 target_phys_addr_t addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00001381 target_ulong pd;
Anthony Liguoric227f092009-10-01 16:12:16 -05001382 ram_addr_t ram_addr;
pbrookc2f07f82006-04-08 17:14:56 +00001383 PhysPageDesc *p;
bellardd720b932004-04-25 17:57:43 +00001384
pbrookc2f07f82006-04-08 17:14:56 +00001385 addr = cpu_get_phys_page_debug(env, pc);
1386 p = phys_page_find(addr >> TARGET_PAGE_BITS);
1387 if (!p) {
1388 pd = IO_MEM_UNASSIGNED;
1389 } else {
1390 pd = p->phys_offset;
1391 }
1392 ram_addr = (pd & TARGET_PAGE_MASK) | (pc & ~TARGET_PAGE_MASK);
pbrook706cd4b2006-04-08 17:36:21 +00001393 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001394}
bellardc27004e2005-01-03 23:35:10 +00001395#endif
Paul Brook94df27f2010-02-28 23:47:45 +00001396#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +00001397
Paul Brookc527ee82010-03-01 03:31:14 +00001398#if defined(CONFIG_USER_ONLY)
1399void cpu_watchpoint_remove_all(CPUState *env, int mask)
1400
1401{
1402}
1403
1404int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
1405 int flags, CPUWatchpoint **watchpoint)
1406{
1407 return -ENOSYS;
1408}
1409#else
pbrook6658ffb2007-03-16 23:58:11 +00001410/* Add a watchpoint. */
aliguoria1d1bb32008-11-18 20:07:32 +00001411int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
1412 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001413{
aliguorib4051332008-11-18 20:14:20 +00001414 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +00001415 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001416
aliguorib4051332008-11-18 20:14:20 +00001417 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
1418 if ((len != 1 && len != 2 && len != 4 && len != 8) || (addr & ~len_mask)) {
1419 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
1420 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
1421 return -EINVAL;
1422 }
aliguoria1d1bb32008-11-18 20:07:32 +00001423 wp = qemu_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001424
aliguoria1d1bb32008-11-18 20:07:32 +00001425 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +00001426 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +00001427 wp->flags = flags;
1428
aliguori2dc9f412008-11-18 20:56:59 +00001429 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001430 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001431 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001432 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001433 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001434
pbrook6658ffb2007-03-16 23:58:11 +00001435 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001436
1437 if (watchpoint)
1438 *watchpoint = wp;
1439 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001440}
1441
aliguoria1d1bb32008-11-18 20:07:32 +00001442/* Remove a specific watchpoint. */
1443int cpu_watchpoint_remove(CPUState *env, target_ulong addr, target_ulong len,
1444 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001445{
aliguorib4051332008-11-18 20:14:20 +00001446 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +00001447 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001448
Blue Swirl72cf2d42009-09-12 07:36:22 +00001449 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001450 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +00001451 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +00001452 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001453 return 0;
1454 }
1455 }
aliguoria1d1bb32008-11-18 20:07:32 +00001456 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001457}
1458
aliguoria1d1bb32008-11-18 20:07:32 +00001459/* Remove a specific watchpoint by reference. */
1460void cpu_watchpoint_remove_by_ref(CPUState *env, CPUWatchpoint *watchpoint)
1461{
Blue Swirl72cf2d42009-09-12 07:36:22 +00001462 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001463
aliguoria1d1bb32008-11-18 20:07:32 +00001464 tlb_flush_page(env, watchpoint->vaddr);
1465
1466 qemu_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001467}
1468
aliguoria1d1bb32008-11-18 20:07:32 +00001469/* Remove all matching watchpoints. */
1470void cpu_watchpoint_remove_all(CPUState *env, int mask)
1471{
aliguoric0ce9982008-11-25 22:13:57 +00001472 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001473
Blue Swirl72cf2d42009-09-12 07:36:22 +00001474 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001475 if (wp->flags & mask)
1476 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +00001477 }
aliguoria1d1bb32008-11-18 20:07:32 +00001478}
Paul Brookc527ee82010-03-01 03:31:14 +00001479#endif
aliguoria1d1bb32008-11-18 20:07:32 +00001480
1481/* Add a breakpoint. */
1482int cpu_breakpoint_insert(CPUState *env, target_ulong pc, int flags,
1483 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001484{
bellard1fddef42005-04-17 19:16:13 +00001485#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001486 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001487
aliguoria1d1bb32008-11-18 20:07:32 +00001488 bp = qemu_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001489
1490 bp->pc = pc;
1491 bp->flags = flags;
1492
aliguori2dc9f412008-11-18 20:56:59 +00001493 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001494 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001495 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001496 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001497 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001498
1499 breakpoint_invalidate(env, pc);
1500
1501 if (breakpoint)
1502 *breakpoint = bp;
1503 return 0;
1504#else
1505 return -ENOSYS;
1506#endif
1507}
1508
1509/* Remove a specific breakpoint. */
1510int cpu_breakpoint_remove(CPUState *env, target_ulong pc, int flags)
1511{
1512#if defined(TARGET_HAS_ICE)
1513 CPUBreakpoint *bp;
1514
Blue Swirl72cf2d42009-09-12 07:36:22 +00001515 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001516 if (bp->pc == pc && bp->flags == flags) {
1517 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001518 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001519 }
bellard4c3a88a2003-07-26 12:06:08 +00001520 }
aliguoria1d1bb32008-11-18 20:07:32 +00001521 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001522#else
aliguoria1d1bb32008-11-18 20:07:32 +00001523 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +00001524#endif
1525}
1526
aliguoria1d1bb32008-11-18 20:07:32 +00001527/* Remove a specific breakpoint by reference. */
1528void cpu_breakpoint_remove_by_ref(CPUState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001529{
bellard1fddef42005-04-17 19:16:13 +00001530#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001531 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +00001532
aliguoria1d1bb32008-11-18 20:07:32 +00001533 breakpoint_invalidate(env, breakpoint->pc);
1534
1535 qemu_free(breakpoint);
1536#endif
1537}
1538
1539/* Remove all matching breakpoints. */
1540void cpu_breakpoint_remove_all(CPUState *env, int mask)
1541{
1542#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001543 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001544
Blue Swirl72cf2d42009-09-12 07:36:22 +00001545 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001546 if (bp->flags & mask)
1547 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +00001548 }
bellard4c3a88a2003-07-26 12:06:08 +00001549#endif
1550}
1551
bellardc33a3462003-07-29 20:50:33 +00001552/* enable or disable single step mode. EXCP_DEBUG is returned by the
1553 CPU loop after each instruction */
1554void cpu_single_step(CPUState *env, int enabled)
1555{
bellard1fddef42005-04-17 19:16:13 +00001556#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001557 if (env->singlestep_enabled != enabled) {
1558 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +00001559 if (kvm_enabled())
1560 kvm_update_guest_debug(env, 0);
1561 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001562 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001563 /* XXX: only flush what is necessary */
1564 tb_flush(env);
1565 }
bellardc33a3462003-07-29 20:50:33 +00001566 }
1567#endif
1568}
1569
bellard34865132003-10-05 14:28:56 +00001570/* enable or disable low levels log */
1571void cpu_set_log(int log_flags)
1572{
1573 loglevel = log_flags;
1574 if (loglevel && !logfile) {
pbrook11fcfab2007-07-01 18:21:11 +00001575 logfile = fopen(logfilename, log_append ? "a" : "w");
bellard34865132003-10-05 14:28:56 +00001576 if (!logfile) {
1577 perror(logfilename);
1578 _exit(1);
1579 }
bellard9fa3e852004-01-04 18:06:42 +00001580#if !defined(CONFIG_SOFTMMU)
1581 /* must avoid mmap() usage of glibc by setting a buffer "by hand" */
1582 {
blueswir1b55266b2008-09-20 08:07:15 +00001583 static char logfile_buf[4096];
bellard9fa3e852004-01-04 18:06:42 +00001584 setvbuf(logfile, logfile_buf, _IOLBF, sizeof(logfile_buf));
1585 }
Filip Navarabf65f532009-07-27 10:02:04 -05001586#elif !defined(_WIN32)
1587 /* Win32 doesn't support line-buffering and requires size >= 2 */
bellard34865132003-10-05 14:28:56 +00001588 setvbuf(logfile, NULL, _IOLBF, 0);
bellard9fa3e852004-01-04 18:06:42 +00001589#endif
pbrooke735b912007-06-30 13:53:24 +00001590 log_append = 1;
1591 }
1592 if (!loglevel && logfile) {
1593 fclose(logfile);
1594 logfile = NULL;
bellard34865132003-10-05 14:28:56 +00001595 }
1596}
1597
1598void cpu_set_log_filename(const char *filename)
1599{
1600 logfilename = strdup(filename);
pbrooke735b912007-06-30 13:53:24 +00001601 if (logfile) {
1602 fclose(logfile);
1603 logfile = NULL;
1604 }
1605 cpu_set_log(loglevel);
bellard34865132003-10-05 14:28:56 +00001606}
bellardc33a3462003-07-29 20:50:33 +00001607
aurel323098dba2009-03-07 21:28:24 +00001608static void cpu_unlink_tb(CPUState *env)
bellardea041c02003-06-25 16:16:50 +00001609{
pbrookd5975362008-06-07 20:50:51 +00001610 /* FIXME: TB unchaining isn't SMP safe. For now just ignore the
1611 problem and hope the cpu will stop of its own accord. For userspace
1612 emulation this often isn't actually as bad as it sounds. Often
1613 signals are used primarily to interrupt blocking syscalls. */
aurel323098dba2009-03-07 21:28:24 +00001614 TranslationBlock *tb;
Anthony Liguoric227f092009-10-01 16:12:16 -05001615 static spinlock_t interrupt_lock = SPIN_LOCK_UNLOCKED;
aurel323098dba2009-03-07 21:28:24 +00001616
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001617 spin_lock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001618 tb = env->current_tb;
1619 /* if the cpu is currently executing code, we must unlink it and
1620 all the potentially executing TB */
Riku Voipiof76cfe52009-12-04 15:16:30 +02001621 if (tb) {
aurel323098dba2009-03-07 21:28:24 +00001622 env->current_tb = NULL;
1623 tb_reset_jump_recursive(tb);
aurel323098dba2009-03-07 21:28:24 +00001624 }
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001625 spin_unlock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001626}
1627
1628/* mask must never be zero, except for A20 change call */
1629void cpu_interrupt(CPUState *env, int mask)
1630{
1631 int old_mask;
1632
1633 old_mask = env->interrupt_request;
1634 env->interrupt_request |= mask;
1635
aliguori8edac962009-04-24 18:03:45 +00001636#ifndef CONFIG_USER_ONLY
1637 /*
1638 * If called from iothread context, wake the target cpu in
1639 * case its halted.
1640 */
1641 if (!qemu_cpu_self(env)) {
1642 qemu_cpu_kick(env);
1643 return;
1644 }
1645#endif
1646
pbrook2e70f6e2008-06-29 01:03:05 +00001647 if (use_icount) {
pbrook266910c2008-07-09 15:31:50 +00001648 env->icount_decr.u16.high = 0xffff;
pbrook2e70f6e2008-06-29 01:03:05 +00001649#ifndef CONFIG_USER_ONLY
pbrook2e70f6e2008-06-29 01:03:05 +00001650 if (!can_do_io(env)
aurel32be214e62009-03-06 21:48:00 +00001651 && (mask & ~old_mask) != 0) {
pbrook2e70f6e2008-06-29 01:03:05 +00001652 cpu_abort(env, "Raised interrupt while not in I/O function");
1653 }
1654#endif
1655 } else {
aurel323098dba2009-03-07 21:28:24 +00001656 cpu_unlink_tb(env);
bellardea041c02003-06-25 16:16:50 +00001657 }
1658}
1659
bellardb54ad042004-05-20 13:42:52 +00001660void cpu_reset_interrupt(CPUState *env, int mask)
1661{
1662 env->interrupt_request &= ~mask;
1663}
1664
aurel323098dba2009-03-07 21:28:24 +00001665void cpu_exit(CPUState *env)
1666{
1667 env->exit_request = 1;
1668 cpu_unlink_tb(env);
1669}
1670
blueswir1c7cd6a32008-10-02 18:27:46 +00001671const CPULogItem cpu_log_items[] = {
ths5fafdf22007-09-16 21:08:06 +00001672 { CPU_LOG_TB_OUT_ASM, "out_asm",
bellardf193c792004-03-21 17:06:25 +00001673 "show generated host assembly code for each compiled TB" },
1674 { CPU_LOG_TB_IN_ASM, "in_asm",
1675 "show target assembly code for each compiled TB" },
ths5fafdf22007-09-16 21:08:06 +00001676 { CPU_LOG_TB_OP, "op",
bellard57fec1f2008-02-01 10:50:11 +00001677 "show micro ops for each compiled TB" },
bellardf193c792004-03-21 17:06:25 +00001678 { CPU_LOG_TB_OP_OPT, "op_opt",
blueswir1e01a1152008-03-14 17:37:11 +00001679 "show micro ops "
1680#ifdef TARGET_I386
1681 "before eflags optimization and "
bellardf193c792004-03-21 17:06:25 +00001682#endif
blueswir1e01a1152008-03-14 17:37:11 +00001683 "after liveness analysis" },
bellardf193c792004-03-21 17:06:25 +00001684 { CPU_LOG_INT, "int",
1685 "show interrupts/exceptions in short format" },
1686 { CPU_LOG_EXEC, "exec",
1687 "show trace before each executed TB (lots of logs)" },
bellard9fddaa02004-05-21 12:59:32 +00001688 { CPU_LOG_TB_CPU, "cpu",
thse91c8a72007-06-03 13:35:16 +00001689 "show CPU state before block translation" },
bellardf193c792004-03-21 17:06:25 +00001690#ifdef TARGET_I386
1691 { CPU_LOG_PCALL, "pcall",
1692 "show protected mode far calls/returns/exceptions" },
aliguorieca1bdf2009-01-26 19:54:31 +00001693 { CPU_LOG_RESET, "cpu_reset",
1694 "show CPU state before CPU resets" },
bellardf193c792004-03-21 17:06:25 +00001695#endif
bellard8e3a9fd2004-10-09 17:32:58 +00001696#ifdef DEBUG_IOPORT
bellardfd872592004-05-12 19:11:15 +00001697 { CPU_LOG_IOPORT, "ioport",
1698 "show all i/o ports accesses" },
bellard8e3a9fd2004-10-09 17:32:58 +00001699#endif
bellardf193c792004-03-21 17:06:25 +00001700 { 0, NULL, NULL },
1701};
1702
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001703#ifndef CONFIG_USER_ONLY
1704static QLIST_HEAD(memory_client_list, CPUPhysMemoryClient) memory_client_list
1705 = QLIST_HEAD_INITIALIZER(memory_client_list);
1706
1707static void cpu_notify_set_memory(target_phys_addr_t start_addr,
1708 ram_addr_t size,
1709 ram_addr_t phys_offset)
1710{
1711 CPUPhysMemoryClient *client;
1712 QLIST_FOREACH(client, &memory_client_list, list) {
1713 client->set_memory(client, start_addr, size, phys_offset);
1714 }
1715}
1716
1717static int cpu_notify_sync_dirty_bitmap(target_phys_addr_t start,
1718 target_phys_addr_t end)
1719{
1720 CPUPhysMemoryClient *client;
1721 QLIST_FOREACH(client, &memory_client_list, list) {
1722 int r = client->sync_dirty_bitmap(client, start, end);
1723 if (r < 0)
1724 return r;
1725 }
1726 return 0;
1727}
1728
1729static int cpu_notify_migration_log(int enable)
1730{
1731 CPUPhysMemoryClient *client;
1732 QLIST_FOREACH(client, &memory_client_list, list) {
1733 int r = client->migration_log(client, enable);
1734 if (r < 0)
1735 return r;
1736 }
1737 return 0;
1738}
1739
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001740static void phys_page_for_each_1(CPUPhysMemoryClient *client,
1741 int level, void **lp)
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001742{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001743 int i;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001744
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001745 if (*lp == NULL) {
1746 return;
1747 }
1748 if (level == 0) {
1749 PhysPageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00001750 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001751 if (pd[i].phys_offset != IO_MEM_UNASSIGNED) {
1752 client->set_memory(client, pd[i].region_offset,
1753 TARGET_PAGE_SIZE, pd[i].phys_offset);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001754 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001755 }
1756 } else {
1757 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00001758 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001759 phys_page_for_each_1(client, level - 1, pp + i);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001760 }
1761 }
1762}
1763
1764static void phys_page_for_each(CPUPhysMemoryClient *client)
1765{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001766 int i;
1767 for (i = 0; i < P_L1_SIZE; ++i) {
1768 phys_page_for_each_1(client, P_L1_SHIFT / L2_BITS - 1,
1769 l1_phys_map + 1);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001770 }
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001771}
1772
1773void cpu_register_phys_memory_client(CPUPhysMemoryClient *client)
1774{
1775 QLIST_INSERT_HEAD(&memory_client_list, client, list);
1776 phys_page_for_each(client);
1777}
1778
1779void cpu_unregister_phys_memory_client(CPUPhysMemoryClient *client)
1780{
1781 QLIST_REMOVE(client, list);
1782}
1783#endif
1784
bellardf193c792004-03-21 17:06:25 +00001785static int cmp1(const char *s1, int n, const char *s2)
1786{
1787 if (strlen(s2) != n)
1788 return 0;
1789 return memcmp(s1, s2, n) == 0;
1790}
ths3b46e622007-09-17 08:09:54 +00001791
bellardf193c792004-03-21 17:06:25 +00001792/* takes a comma separated list of log masks. Return 0 if error. */
1793int cpu_str_to_log_mask(const char *str)
1794{
blueswir1c7cd6a32008-10-02 18:27:46 +00001795 const CPULogItem *item;
bellardf193c792004-03-21 17:06:25 +00001796 int mask;
1797 const char *p, *p1;
1798
1799 p = str;
1800 mask = 0;
1801 for(;;) {
1802 p1 = strchr(p, ',');
1803 if (!p1)
1804 p1 = p + strlen(p);
bellard8e3a9fd2004-10-09 17:32:58 +00001805 if(cmp1(p,p1-p,"all")) {
1806 for(item = cpu_log_items; item->mask != 0; item++) {
1807 mask |= item->mask;
1808 }
1809 } else {
bellardf193c792004-03-21 17:06:25 +00001810 for(item = cpu_log_items; item->mask != 0; item++) {
1811 if (cmp1(p, p1 - p, item->name))
1812 goto found;
1813 }
1814 return 0;
bellard8e3a9fd2004-10-09 17:32:58 +00001815 }
bellardf193c792004-03-21 17:06:25 +00001816 found:
1817 mask |= item->mask;
1818 if (*p1 != ',')
1819 break;
1820 p = p1 + 1;
1821 }
1822 return mask;
1823}
bellardea041c02003-06-25 16:16:50 +00001824
bellard75012672003-06-21 13:11:07 +00001825void cpu_abort(CPUState *env, const char *fmt, ...)
1826{
1827 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001828 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001829
1830 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001831 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001832 fprintf(stderr, "qemu: fatal: ");
1833 vfprintf(stderr, fmt, ap);
1834 fprintf(stderr, "\n");
1835#ifdef TARGET_I386
bellard7fe48482004-10-09 18:08:01 +00001836 cpu_dump_state(env, stderr, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1837#else
1838 cpu_dump_state(env, stderr, fprintf, 0);
bellard75012672003-06-21 13:11:07 +00001839#endif
aliguori93fcfe32009-01-15 22:34:14 +00001840 if (qemu_log_enabled()) {
1841 qemu_log("qemu: fatal: ");
1842 qemu_log_vprintf(fmt, ap2);
1843 qemu_log("\n");
j_mayerf9373292007-09-29 12:18:20 +00001844#ifdef TARGET_I386
aliguori93fcfe32009-01-15 22:34:14 +00001845 log_cpu_state(env, X86_DUMP_FPU | X86_DUMP_CCOP);
j_mayerf9373292007-09-29 12:18:20 +00001846#else
aliguori93fcfe32009-01-15 22:34:14 +00001847 log_cpu_state(env, 0);
j_mayerf9373292007-09-29 12:18:20 +00001848#endif
aliguori31b1a7b2009-01-15 22:35:09 +00001849 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +00001850 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001851 }
pbrook493ae1f2007-11-23 16:53:59 +00001852 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001853 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +02001854#if defined(CONFIG_USER_ONLY)
1855 {
1856 struct sigaction act;
1857 sigfillset(&act.sa_mask);
1858 act.sa_handler = SIG_DFL;
1859 sigaction(SIGABRT, &act, NULL);
1860 }
1861#endif
bellard75012672003-06-21 13:11:07 +00001862 abort();
1863}
1864
thsc5be9f02007-02-28 20:20:53 +00001865CPUState *cpu_copy(CPUState *env)
1866{
ths01ba9812007-12-09 02:22:57 +00001867 CPUState *new_env = cpu_init(env->cpu_model_str);
thsc5be9f02007-02-28 20:20:53 +00001868 CPUState *next_cpu = new_env->next_cpu;
1869 int cpu_index = new_env->cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001870#if defined(TARGET_HAS_ICE)
1871 CPUBreakpoint *bp;
1872 CPUWatchpoint *wp;
1873#endif
1874
thsc5be9f02007-02-28 20:20:53 +00001875 memcpy(new_env, env, sizeof(CPUState));
aliguori5a38f082009-01-15 20:16:51 +00001876
1877 /* Preserve chaining and index. */
thsc5be9f02007-02-28 20:20:53 +00001878 new_env->next_cpu = next_cpu;
1879 new_env->cpu_index = cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001880
1881 /* Clone all break/watchpoints.
1882 Note: Once we support ptrace with hw-debug register access, make sure
1883 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +00001884 QTAILQ_INIT(&env->breakpoints);
1885 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +00001886#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001887 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001888 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
1889 }
Blue Swirl72cf2d42009-09-12 07:36:22 +00001890 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001891 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
1892 wp->flags, NULL);
1893 }
1894#endif
1895
thsc5be9f02007-02-28 20:20:53 +00001896 return new_env;
1897}
1898
bellard01243112004-01-04 15:48:17 +00001899#if !defined(CONFIG_USER_ONLY)
1900
edgar_igl5c751e92008-05-06 08:44:21 +00001901static inline void tlb_flush_jmp_cache(CPUState *env, target_ulong addr)
1902{
1903 unsigned int i;
1904
1905 /* Discard jump cache entries for any tb which might potentially
1906 overlap the flushed page. */
1907 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1908 memset (&env->tb_jmp_cache[i], 0,
1909 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1910
1911 i = tb_jmp_cache_hash_page(addr);
1912 memset (&env->tb_jmp_cache[i], 0,
1913 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1914}
1915
Igor Kovalenko08738982009-07-12 02:15:40 +04001916static CPUTLBEntry s_cputlb_empty_entry = {
1917 .addr_read = -1,
1918 .addr_write = -1,
1919 .addr_code = -1,
1920 .addend = -1,
1921};
1922
bellardee8b7022004-02-03 23:35:10 +00001923/* NOTE: if flush_global is true, also flush global entries (not
1924 implemented yet) */
1925void tlb_flush(CPUState *env, int flush_global)
bellard33417e72003-08-10 21:47:01 +00001926{
bellard33417e72003-08-10 21:47:01 +00001927 int i;
bellard01243112004-01-04 15:48:17 +00001928
bellard9fa3e852004-01-04 18:06:42 +00001929#if defined(DEBUG_TLB)
1930 printf("tlb_flush:\n");
1931#endif
bellard01243112004-01-04 15:48:17 +00001932 /* must reset current TB so that interrupts cannot modify the
1933 links while we are modifying them */
1934 env->current_tb = NULL;
1935
bellard33417e72003-08-10 21:47:01 +00001936 for(i = 0; i < CPU_TLB_SIZE; i++) {
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001937 int mmu_idx;
1938 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
Igor Kovalenko08738982009-07-12 02:15:40 +04001939 env->tlb_table[mmu_idx][i] = s_cputlb_empty_entry;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001940 }
bellard33417e72003-08-10 21:47:01 +00001941 }
bellard9fa3e852004-01-04 18:06:42 +00001942
bellard8a40a182005-11-20 10:35:40 +00001943 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
bellard9fa3e852004-01-04 18:06:42 +00001944
Paul Brookd4c430a2010-03-17 02:14:28 +00001945 env->tlb_flush_addr = -1;
1946 env->tlb_flush_mask = 0;
bellarde3db7222005-01-26 22:00:47 +00001947 tlb_flush_count++;
bellard33417e72003-08-10 21:47:01 +00001948}
1949
bellard274da6b2004-05-20 21:56:27 +00001950static inline void tlb_flush_entry(CPUTLBEntry *tlb_entry, target_ulong addr)
bellard61382a52003-10-27 21:22:23 +00001951{
ths5fafdf22007-09-16 21:08:06 +00001952 if (addr == (tlb_entry->addr_read &
bellard84b7b8e2005-11-28 21:19:04 +00001953 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001954 addr == (tlb_entry->addr_write &
bellard84b7b8e2005-11-28 21:19:04 +00001955 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001956 addr == (tlb_entry->addr_code &
bellard84b7b8e2005-11-28 21:19:04 +00001957 (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
Igor Kovalenko08738982009-07-12 02:15:40 +04001958 *tlb_entry = s_cputlb_empty_entry;
bellard84b7b8e2005-11-28 21:19:04 +00001959 }
bellard61382a52003-10-27 21:22:23 +00001960}
1961
bellard2e126692004-04-25 21:28:44 +00001962void tlb_flush_page(CPUState *env, target_ulong addr)
bellard33417e72003-08-10 21:47:01 +00001963{
bellard8a40a182005-11-20 10:35:40 +00001964 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001965 int mmu_idx;
bellard01243112004-01-04 15:48:17 +00001966
bellard9fa3e852004-01-04 18:06:42 +00001967#if defined(DEBUG_TLB)
bellard108c49b2005-07-24 12:55:09 +00001968 printf("tlb_flush_page: " TARGET_FMT_lx "\n", addr);
bellard9fa3e852004-01-04 18:06:42 +00001969#endif
Paul Brookd4c430a2010-03-17 02:14:28 +00001970 /* Check if we need to flush due to large pages. */
1971 if ((addr & env->tlb_flush_mask) == env->tlb_flush_addr) {
1972#if defined(DEBUG_TLB)
1973 printf("tlb_flush_page: forced full flush ("
1974 TARGET_FMT_lx "/" TARGET_FMT_lx ")\n",
1975 env->tlb_flush_addr, env->tlb_flush_mask);
1976#endif
1977 tlb_flush(env, 1);
1978 return;
1979 }
bellard01243112004-01-04 15:48:17 +00001980 /* must reset current TB so that interrupts cannot modify the
1981 links while we are modifying them */
1982 env->current_tb = NULL;
bellard33417e72003-08-10 21:47:01 +00001983
bellard61382a52003-10-27 21:22:23 +00001984 addr &= TARGET_PAGE_MASK;
bellard33417e72003-08-10 21:47:01 +00001985 i = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001986 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++)
1987 tlb_flush_entry(&env->tlb_table[mmu_idx][i], addr);
bellard01243112004-01-04 15:48:17 +00001988
edgar_igl5c751e92008-05-06 08:44:21 +00001989 tlb_flush_jmp_cache(env, addr);
bellard9fa3e852004-01-04 18:06:42 +00001990}
1991
bellard9fa3e852004-01-04 18:06:42 +00001992/* update the TLBs so that writes to code in the virtual page 'addr'
1993 can be detected */
Anthony Liguoric227f092009-10-01 16:12:16 -05001994static void tlb_protect_code(ram_addr_t ram_addr)
bellard61382a52003-10-27 21:22:23 +00001995{
ths5fafdf22007-09-16 21:08:06 +00001996 cpu_physical_memory_reset_dirty(ram_addr,
bellard6a00d602005-11-21 23:25:50 +00001997 ram_addr + TARGET_PAGE_SIZE,
1998 CODE_DIRTY_FLAG);
bellard9fa3e852004-01-04 18:06:42 +00001999}
2000
bellard9fa3e852004-01-04 18:06:42 +00002001/* update the TLB so that writes in physical page 'phys_addr' are no longer
bellard3a7d9292005-08-21 09:26:42 +00002002 tested for self modifying code */
Anthony Liguoric227f092009-10-01 16:12:16 -05002003static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +00002004 target_ulong vaddr)
bellard9fa3e852004-01-04 18:06:42 +00002005{
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002006 cpu_physical_memory_set_dirty_flags(ram_addr, CODE_DIRTY_FLAG);
bellard1ccde1c2004-02-06 19:46:14 +00002007}
2008
ths5fafdf22007-09-16 21:08:06 +00002009static inline void tlb_reset_dirty_range(CPUTLBEntry *tlb_entry,
bellard1ccde1c2004-02-06 19:46:14 +00002010 unsigned long start, unsigned long length)
2011{
2012 unsigned long addr;
bellard84b7b8e2005-11-28 21:19:04 +00002013 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
2014 addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend;
bellard1ccde1c2004-02-06 19:46:14 +00002015 if ((addr - start) < length) {
pbrook0f459d12008-06-09 00:20:13 +00002016 tlb_entry->addr_write = (tlb_entry->addr_write & TARGET_PAGE_MASK) | TLB_NOTDIRTY;
bellard1ccde1c2004-02-06 19:46:14 +00002017 }
2018 }
2019}
2020
pbrook5579c7f2009-04-11 14:47:08 +00002021/* Note: start and end must be within the same ram block. */
Anthony Liguoric227f092009-10-01 16:12:16 -05002022void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
bellard0a962c02005-02-10 22:00:27 +00002023 int dirty_flags)
bellard1ccde1c2004-02-06 19:46:14 +00002024{
2025 CPUState *env;
bellard4f2ac232004-04-26 19:44:02 +00002026 unsigned long length, start1;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002027 int i;
bellard1ccde1c2004-02-06 19:46:14 +00002028
2029 start &= TARGET_PAGE_MASK;
2030 end = TARGET_PAGE_ALIGN(end);
2031
2032 length = end - start;
2033 if (length == 0)
2034 return;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002035 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00002036
bellard1ccde1c2004-02-06 19:46:14 +00002037 /* we modify the TLB cache so that the dirty bit will be set again
2038 when accessing the range */
pbrook5579c7f2009-04-11 14:47:08 +00002039 start1 = (unsigned long)qemu_get_ram_ptr(start);
2040 /* Chek that we don't span multiple blocks - this breaks the
2041 address comparisons below. */
2042 if ((unsigned long)qemu_get_ram_ptr(end - 1) - start1
2043 != (end - 1) - start) {
2044 abort();
2045 }
2046
bellard6a00d602005-11-21 23:25:50 +00002047 for(env = first_cpu; env != NULL; env = env->next_cpu) {
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002048 int mmu_idx;
2049 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
2050 for(i = 0; i < CPU_TLB_SIZE; i++)
2051 tlb_reset_dirty_range(&env->tlb_table[mmu_idx][i],
2052 start1, length);
2053 }
bellard6a00d602005-11-21 23:25:50 +00002054 }
bellard1ccde1c2004-02-06 19:46:14 +00002055}
2056
aliguori74576192008-10-06 14:02:03 +00002057int cpu_physical_memory_set_dirty_tracking(int enable)
2058{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002059 int ret = 0;
aliguori74576192008-10-06 14:02:03 +00002060 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002061 ret = cpu_notify_migration_log(!!enable);
2062 return ret;
aliguori74576192008-10-06 14:02:03 +00002063}
2064
2065int cpu_physical_memory_get_dirty_tracking(void)
2066{
2067 return in_migration;
2068}
2069
Anthony Liguoric227f092009-10-01 16:12:16 -05002070int cpu_physical_sync_dirty_bitmap(target_phys_addr_t start_addr,
2071 target_phys_addr_t end_addr)
aliguori2bec46d2008-11-24 20:21:41 +00002072{
Michael S. Tsirkin7b8f3b72010-01-27 22:07:21 +02002073 int ret;
Jan Kiszka151f7742009-05-01 20:52:47 +02002074
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002075 ret = cpu_notify_sync_dirty_bitmap(start_addr, end_addr);
Jan Kiszka151f7742009-05-01 20:52:47 +02002076 return ret;
aliguori2bec46d2008-11-24 20:21:41 +00002077}
2078
bellard3a7d9292005-08-21 09:26:42 +00002079static inline void tlb_update_dirty(CPUTLBEntry *tlb_entry)
2080{
Anthony Liguoric227f092009-10-01 16:12:16 -05002081 ram_addr_t ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00002082 void *p;
bellard3a7d9292005-08-21 09:26:42 +00002083
bellard84b7b8e2005-11-28 21:19:04 +00002084 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
pbrook5579c7f2009-04-11 14:47:08 +00002085 p = (void *)(unsigned long)((tlb_entry->addr_write & TARGET_PAGE_MASK)
2086 + tlb_entry->addend);
2087 ram_addr = qemu_ram_addr_from_host(p);
bellard3a7d9292005-08-21 09:26:42 +00002088 if (!cpu_physical_memory_is_dirty(ram_addr)) {
pbrook0f459d12008-06-09 00:20:13 +00002089 tlb_entry->addr_write |= TLB_NOTDIRTY;
bellard3a7d9292005-08-21 09:26:42 +00002090 }
2091 }
2092}
2093
2094/* update the TLB according to the current state of the dirty bits */
2095void cpu_tlb_update_dirty(CPUState *env)
2096{
2097 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002098 int mmu_idx;
2099 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
2100 for(i = 0; i < CPU_TLB_SIZE; i++)
2101 tlb_update_dirty(&env->tlb_table[mmu_idx][i]);
2102 }
bellard3a7d9292005-08-21 09:26:42 +00002103}
2104
pbrook0f459d12008-06-09 00:20:13 +00002105static inline void tlb_set_dirty1(CPUTLBEntry *tlb_entry, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002106{
pbrook0f459d12008-06-09 00:20:13 +00002107 if (tlb_entry->addr_write == (vaddr | TLB_NOTDIRTY))
2108 tlb_entry->addr_write = vaddr;
bellard1ccde1c2004-02-06 19:46:14 +00002109}
2110
pbrook0f459d12008-06-09 00:20:13 +00002111/* update the TLB corresponding to virtual page vaddr
2112 so that it is no longer dirty */
2113static inline void tlb_set_dirty(CPUState *env, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002114{
bellard1ccde1c2004-02-06 19:46:14 +00002115 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002116 int mmu_idx;
bellard1ccde1c2004-02-06 19:46:14 +00002117
pbrook0f459d12008-06-09 00:20:13 +00002118 vaddr &= TARGET_PAGE_MASK;
bellard1ccde1c2004-02-06 19:46:14 +00002119 i = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002120 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++)
2121 tlb_set_dirty1(&env->tlb_table[mmu_idx][i], vaddr);
bellard9fa3e852004-01-04 18:06:42 +00002122}
2123
Paul Brookd4c430a2010-03-17 02:14:28 +00002124/* Our TLB does not support large pages, so remember the area covered by
2125 large pages and trigger a full TLB flush if these are invalidated. */
2126static void tlb_add_large_page(CPUState *env, target_ulong vaddr,
2127 target_ulong size)
2128{
2129 target_ulong mask = ~(size - 1);
2130
2131 if (env->tlb_flush_addr == (target_ulong)-1) {
2132 env->tlb_flush_addr = vaddr & mask;
2133 env->tlb_flush_mask = mask;
2134 return;
2135 }
2136 /* Extend the existing region to include the new page.
2137 This is a compromise between unnecessary flushes and the cost
2138 of maintaining a full variable size TLB. */
2139 mask &= env->tlb_flush_mask;
2140 while (((env->tlb_flush_addr ^ vaddr) & mask) != 0) {
2141 mask <<= 1;
2142 }
2143 env->tlb_flush_addr &= mask;
2144 env->tlb_flush_mask = mask;
2145}
2146
2147/* Add a new TLB entry. At most one entry for a given virtual address
2148 is permitted. Only a single TARGET_PAGE_SIZE region is mapped, the
2149 supplied size is only used by tlb_flush_page. */
2150void tlb_set_page(CPUState *env, target_ulong vaddr,
2151 target_phys_addr_t paddr, int prot,
2152 int mmu_idx, target_ulong size)
bellard9fa3e852004-01-04 18:06:42 +00002153{
bellard92e873b2004-05-21 14:52:29 +00002154 PhysPageDesc *p;
bellard4f2ac232004-04-26 19:44:02 +00002155 unsigned long pd;
bellard9fa3e852004-01-04 18:06:42 +00002156 unsigned int index;
bellard4f2ac232004-04-26 19:44:02 +00002157 target_ulong address;
pbrook0f459d12008-06-09 00:20:13 +00002158 target_ulong code_address;
Paul Brook355b1942010-04-05 00:28:53 +01002159 unsigned long addend;
bellard84b7b8e2005-11-28 21:19:04 +00002160 CPUTLBEntry *te;
aliguoria1d1bb32008-11-18 20:07:32 +00002161 CPUWatchpoint *wp;
Anthony Liguoric227f092009-10-01 16:12:16 -05002162 target_phys_addr_t iotlb;
bellard9fa3e852004-01-04 18:06:42 +00002163
Paul Brookd4c430a2010-03-17 02:14:28 +00002164 assert(size >= TARGET_PAGE_SIZE);
2165 if (size != TARGET_PAGE_SIZE) {
2166 tlb_add_large_page(env, vaddr, size);
2167 }
bellard92e873b2004-05-21 14:52:29 +00002168 p = phys_page_find(paddr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00002169 if (!p) {
2170 pd = IO_MEM_UNASSIGNED;
bellard9fa3e852004-01-04 18:06:42 +00002171 } else {
2172 pd = p->phys_offset;
bellard9fa3e852004-01-04 18:06:42 +00002173 }
2174#if defined(DEBUG_TLB)
j_mayer6ebbf392007-10-14 07:07:08 +00002175 printf("tlb_set_page: vaddr=" TARGET_FMT_lx " paddr=0x%08x prot=%x idx=%d smmu=%d pd=0x%08lx\n",
2176 vaddr, (int)paddr, prot, mmu_idx, is_softmmu, pd);
bellard9fa3e852004-01-04 18:06:42 +00002177#endif
2178
pbrook0f459d12008-06-09 00:20:13 +00002179 address = vaddr;
2180 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
2181 /* IO memory case (romd handled later) */
2182 address |= TLB_MMIO;
2183 }
pbrook5579c7f2009-04-11 14:47:08 +00002184 addend = (unsigned long)qemu_get_ram_ptr(pd & TARGET_PAGE_MASK);
pbrook0f459d12008-06-09 00:20:13 +00002185 if ((pd & ~TARGET_PAGE_MASK) <= IO_MEM_ROM) {
2186 /* Normal RAM. */
2187 iotlb = pd & TARGET_PAGE_MASK;
2188 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM)
2189 iotlb |= IO_MEM_NOTDIRTY;
2190 else
2191 iotlb |= IO_MEM_ROM;
2192 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002193 /* IO handlers are currently passed a physical address.
pbrook0f459d12008-06-09 00:20:13 +00002194 It would be nice to pass an offset from the base address
2195 of that region. This would avoid having to special case RAM,
2196 and avoid full address decoding in every device.
2197 We can't use the high bits of pd for this because
2198 IO_MEM_ROMD uses these as a ram address. */
pbrook8da3ff12008-12-01 18:59:50 +00002199 iotlb = (pd & ~TARGET_PAGE_MASK);
2200 if (p) {
pbrook8da3ff12008-12-01 18:59:50 +00002201 iotlb += p->region_offset;
2202 } else {
2203 iotlb += paddr;
2204 }
pbrook0f459d12008-06-09 00:20:13 +00002205 }
pbrook6658ffb2007-03-16 23:58:11 +00002206
pbrook0f459d12008-06-09 00:20:13 +00002207 code_address = address;
2208 /* Make accesses to pages with watchpoints go via the
2209 watchpoint trap routines. */
Blue Swirl72cf2d42009-09-12 07:36:22 +00002210 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00002211 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
Jun Koibf298f82010-05-06 14:36:59 +09002212 /* Avoid trapping reads of pages with a write breakpoint. */
2213 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
2214 iotlb = io_mem_watch + paddr;
2215 address |= TLB_MMIO;
2216 break;
2217 }
pbrook6658ffb2007-03-16 23:58:11 +00002218 }
pbrook0f459d12008-06-09 00:20:13 +00002219 }
balrogd79acba2007-06-26 20:01:13 +00002220
pbrook0f459d12008-06-09 00:20:13 +00002221 index = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
2222 env->iotlb[mmu_idx][index] = iotlb - vaddr;
2223 te = &env->tlb_table[mmu_idx][index];
2224 te->addend = addend - vaddr;
2225 if (prot & PAGE_READ) {
2226 te->addr_read = address;
2227 } else {
2228 te->addr_read = -1;
2229 }
edgar_igl5c751e92008-05-06 08:44:21 +00002230
pbrook0f459d12008-06-09 00:20:13 +00002231 if (prot & PAGE_EXEC) {
2232 te->addr_code = code_address;
2233 } else {
2234 te->addr_code = -1;
2235 }
2236 if (prot & PAGE_WRITE) {
2237 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_ROM ||
2238 (pd & IO_MEM_ROMD)) {
2239 /* Write access calls the I/O callback. */
2240 te->addr_write = address | TLB_MMIO;
2241 } else if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM &&
2242 !cpu_physical_memory_is_dirty(pd)) {
2243 te->addr_write = address | TLB_NOTDIRTY;
bellard84b7b8e2005-11-28 21:19:04 +00002244 } else {
pbrook0f459d12008-06-09 00:20:13 +00002245 te->addr_write = address;
bellard9fa3e852004-01-04 18:06:42 +00002246 }
pbrook0f459d12008-06-09 00:20:13 +00002247 } else {
2248 te->addr_write = -1;
bellard9fa3e852004-01-04 18:06:42 +00002249 }
bellard9fa3e852004-01-04 18:06:42 +00002250}
2251
bellard01243112004-01-04 15:48:17 +00002252#else
2253
bellardee8b7022004-02-03 23:35:10 +00002254void tlb_flush(CPUState *env, int flush_global)
bellard01243112004-01-04 15:48:17 +00002255{
2256}
2257
bellard2e126692004-04-25 21:28:44 +00002258void tlb_flush_page(CPUState *env, target_ulong addr)
bellard01243112004-01-04 15:48:17 +00002259{
2260}
2261
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002262/*
2263 * Walks guest process memory "regions" one by one
2264 * and calls callback function 'fn' for each region.
2265 */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002266
2267struct walk_memory_regions_data
bellard9fa3e852004-01-04 18:06:42 +00002268{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002269 walk_memory_regions_fn fn;
2270 void *priv;
2271 unsigned long start;
2272 int prot;
2273};
bellard9fa3e852004-01-04 18:06:42 +00002274
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002275static int walk_memory_regions_end(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00002276 abi_ulong end, int new_prot)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002277{
2278 if (data->start != -1ul) {
2279 int rc = data->fn(data->priv, data->start, end, data->prot);
2280 if (rc != 0) {
2281 return rc;
bellard9fa3e852004-01-04 18:06:42 +00002282 }
bellard33417e72003-08-10 21:47:01 +00002283 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002284
2285 data->start = (new_prot ? end : -1ul);
2286 data->prot = new_prot;
2287
2288 return 0;
2289}
2290
2291static int walk_memory_regions_1(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00002292 abi_ulong base, int level, void **lp)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002293{
Paul Brookb480d9b2010-03-12 23:23:29 +00002294 abi_ulong pa;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002295 int i, rc;
2296
2297 if (*lp == NULL) {
2298 return walk_memory_regions_end(data, base, 0);
2299 }
2300
2301 if (level == 0) {
2302 PageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00002303 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002304 int prot = pd[i].flags;
2305
2306 pa = base | (i << TARGET_PAGE_BITS);
2307 if (prot != data->prot) {
2308 rc = walk_memory_regions_end(data, pa, prot);
2309 if (rc != 0) {
2310 return rc;
2311 }
2312 }
2313 }
2314 } else {
2315 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00002316 for (i = 0; i < L2_SIZE; ++i) {
Paul Brookb480d9b2010-03-12 23:23:29 +00002317 pa = base | ((abi_ulong)i <<
2318 (TARGET_PAGE_BITS + L2_BITS * level));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002319 rc = walk_memory_regions_1(data, pa, level - 1, pp + i);
2320 if (rc != 0) {
2321 return rc;
2322 }
2323 }
2324 }
2325
2326 return 0;
2327}
2328
2329int walk_memory_regions(void *priv, walk_memory_regions_fn fn)
2330{
2331 struct walk_memory_regions_data data;
2332 unsigned long i;
2333
2334 data.fn = fn;
2335 data.priv = priv;
2336 data.start = -1ul;
2337 data.prot = 0;
2338
2339 for (i = 0; i < V_L1_SIZE; i++) {
Paul Brookb480d9b2010-03-12 23:23:29 +00002340 int rc = walk_memory_regions_1(&data, (abi_ulong)i << V_L1_SHIFT,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002341 V_L1_SHIFT / L2_BITS - 1, l1_map + i);
2342 if (rc != 0) {
2343 return rc;
2344 }
2345 }
2346
2347 return walk_memory_regions_end(&data, 0, 0);
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002348}
2349
Paul Brookb480d9b2010-03-12 23:23:29 +00002350static int dump_region(void *priv, abi_ulong start,
2351 abi_ulong end, unsigned long prot)
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002352{
2353 FILE *f = (FILE *)priv;
2354
Paul Brookb480d9b2010-03-12 23:23:29 +00002355 (void) fprintf(f, TARGET_ABI_FMT_lx"-"TARGET_ABI_FMT_lx
2356 " "TARGET_ABI_FMT_lx" %c%c%c\n",
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002357 start, end, end - start,
2358 ((prot & PAGE_READ) ? 'r' : '-'),
2359 ((prot & PAGE_WRITE) ? 'w' : '-'),
2360 ((prot & PAGE_EXEC) ? 'x' : '-'));
2361
2362 return (0);
2363}
2364
2365/* dump memory mappings */
2366void page_dump(FILE *f)
2367{
2368 (void) fprintf(f, "%-8s %-8s %-8s %s\n",
2369 "start", "end", "size", "prot");
2370 walk_memory_regions(f, dump_region);
bellard33417e72003-08-10 21:47:01 +00002371}
2372
pbrook53a59602006-03-25 19:31:22 +00002373int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00002374{
bellard9fa3e852004-01-04 18:06:42 +00002375 PageDesc *p;
2376
2377 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002378 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00002379 return 0;
2380 return p->flags;
bellard33417e72003-08-10 21:47:01 +00002381}
2382
Richard Henderson376a7902010-03-10 15:57:04 -08002383/* Modify the flags of a page and invalidate the code if necessary.
2384 The flag PAGE_WRITE_ORG is positioned automatically depending
2385 on PAGE_WRITE. The mmap_lock should already be held. */
pbrook53a59602006-03-25 19:31:22 +00002386void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00002387{
Richard Henderson376a7902010-03-10 15:57:04 -08002388 target_ulong addr, len;
bellard9fa3e852004-01-04 18:06:42 +00002389
Richard Henderson376a7902010-03-10 15:57:04 -08002390 /* This function should never be called with addresses outside the
2391 guest address space. If this assert fires, it probably indicates
2392 a missing call to h2g_valid. */
Paul Brookb480d9b2010-03-12 23:23:29 +00002393#if TARGET_ABI_BITS > L1_MAP_ADDR_SPACE_BITS
2394 assert(end < ((abi_ulong)1 << L1_MAP_ADDR_SPACE_BITS));
Richard Henderson376a7902010-03-10 15:57:04 -08002395#endif
2396 assert(start < end);
2397
bellard9fa3e852004-01-04 18:06:42 +00002398 start = start & TARGET_PAGE_MASK;
2399 end = TARGET_PAGE_ALIGN(end);
Richard Henderson376a7902010-03-10 15:57:04 -08002400
2401 if (flags & PAGE_WRITE) {
bellard9fa3e852004-01-04 18:06:42 +00002402 flags |= PAGE_WRITE_ORG;
Richard Henderson376a7902010-03-10 15:57:04 -08002403 }
2404
2405 for (addr = start, len = end - start;
2406 len != 0;
2407 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
2408 PageDesc *p = page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2409
2410 /* If the write protection bit is set, then we invalidate
2411 the code inside. */
ths5fafdf22007-09-16 21:08:06 +00002412 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00002413 (flags & PAGE_WRITE) &&
2414 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00002415 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00002416 }
2417 p->flags = flags;
2418 }
bellard9fa3e852004-01-04 18:06:42 +00002419}
2420
ths3d97b402007-11-02 19:02:07 +00002421int page_check_range(target_ulong start, target_ulong len, int flags)
2422{
2423 PageDesc *p;
2424 target_ulong end;
2425 target_ulong addr;
2426
Richard Henderson376a7902010-03-10 15:57:04 -08002427 /* This function should never be called with addresses outside the
2428 guest address space. If this assert fires, it probably indicates
2429 a missing call to h2g_valid. */
Blue Swirl338e9e62010-03-13 09:48:08 +00002430#if TARGET_ABI_BITS > L1_MAP_ADDR_SPACE_BITS
2431 assert(start < ((abi_ulong)1 << L1_MAP_ADDR_SPACE_BITS));
Richard Henderson376a7902010-03-10 15:57:04 -08002432#endif
2433
Richard Henderson3e0650a2010-03-29 10:54:42 -07002434 if (len == 0) {
2435 return 0;
2436 }
Richard Henderson376a7902010-03-10 15:57:04 -08002437 if (start + len - 1 < start) {
2438 /* We've wrapped around. */
balrog55f280c2008-10-28 10:24:11 +00002439 return -1;
Richard Henderson376a7902010-03-10 15:57:04 -08002440 }
balrog55f280c2008-10-28 10:24:11 +00002441
ths3d97b402007-11-02 19:02:07 +00002442 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
2443 start = start & TARGET_PAGE_MASK;
2444
Richard Henderson376a7902010-03-10 15:57:04 -08002445 for (addr = start, len = end - start;
2446 len != 0;
2447 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
ths3d97b402007-11-02 19:02:07 +00002448 p = page_find(addr >> TARGET_PAGE_BITS);
2449 if( !p )
2450 return -1;
2451 if( !(p->flags & PAGE_VALID) )
2452 return -1;
2453
bellarddae32702007-11-14 10:51:00 +00002454 if ((flags & PAGE_READ) && !(p->flags & PAGE_READ))
ths3d97b402007-11-02 19:02:07 +00002455 return -1;
bellarddae32702007-11-14 10:51:00 +00002456 if (flags & PAGE_WRITE) {
2457 if (!(p->flags & PAGE_WRITE_ORG))
2458 return -1;
2459 /* unprotect the page if it was put read-only because it
2460 contains translated code */
2461 if (!(p->flags & PAGE_WRITE)) {
2462 if (!page_unprotect(addr, 0, NULL))
2463 return -1;
2464 }
2465 return 0;
2466 }
ths3d97b402007-11-02 19:02:07 +00002467 }
2468 return 0;
2469}
2470
bellard9fa3e852004-01-04 18:06:42 +00002471/* called from signal handler: invalidate the code and unprotect the
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002472 page. Return TRUE if the fault was successfully handled. */
pbrook53a59602006-03-25 19:31:22 +00002473int page_unprotect(target_ulong address, unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00002474{
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002475 unsigned int prot;
2476 PageDesc *p;
pbrook53a59602006-03-25 19:31:22 +00002477 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00002478
pbrookc8a706f2008-06-02 16:16:42 +00002479 /* Technically this isn't safe inside a signal handler. However we
2480 know this only ever happens in a synchronous SEGV handler, so in
2481 practice it seems to be ok. */
2482 mmap_lock();
2483
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002484 p = page_find(address >> TARGET_PAGE_BITS);
2485 if (!p) {
pbrookc8a706f2008-06-02 16:16:42 +00002486 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002487 return 0;
pbrookc8a706f2008-06-02 16:16:42 +00002488 }
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002489
bellard9fa3e852004-01-04 18:06:42 +00002490 /* if the page was really writable, then we change its
2491 protection back to writable */
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002492 if ((p->flags & PAGE_WRITE_ORG) && !(p->flags & PAGE_WRITE)) {
2493 host_start = address & qemu_host_page_mask;
2494 host_end = host_start + qemu_host_page_size;
2495
2496 prot = 0;
2497 for (addr = host_start ; addr < host_end ; addr += TARGET_PAGE_SIZE) {
2498 p = page_find(addr >> TARGET_PAGE_BITS);
2499 p->flags |= PAGE_WRITE;
2500 prot |= p->flags;
2501
bellard9fa3e852004-01-04 18:06:42 +00002502 /* and since the content will be modified, we must invalidate
2503 the corresponding translated code. */
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002504 tb_invalidate_phys_page(addr, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00002505#ifdef DEBUG_TB_CHECK
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002506 tb_invalidate_check(addr);
bellard9fa3e852004-01-04 18:06:42 +00002507#endif
bellard9fa3e852004-01-04 18:06:42 +00002508 }
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002509 mprotect((void *)g2h(host_start), qemu_host_page_size,
2510 prot & PAGE_BITS);
2511
2512 mmap_unlock();
2513 return 1;
bellard9fa3e852004-01-04 18:06:42 +00002514 }
pbrookc8a706f2008-06-02 16:16:42 +00002515 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002516 return 0;
2517}
2518
bellard6a00d602005-11-21 23:25:50 +00002519static inline void tlb_set_dirty(CPUState *env,
2520 unsigned long addr, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002521{
2522}
bellard9fa3e852004-01-04 18:06:42 +00002523#endif /* defined(CONFIG_USER_ONLY) */
2524
pbrooke2eef172008-06-08 01:09:01 +00002525#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00002526
Paul Brookc04b2b72010-03-01 03:31:14 +00002527#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
2528typedef struct subpage_t {
2529 target_phys_addr_t base;
Richard Hendersonf6405242010-04-22 16:47:31 -07002530 ram_addr_t sub_io_index[TARGET_PAGE_SIZE];
2531 ram_addr_t region_offset[TARGET_PAGE_SIZE];
Paul Brookc04b2b72010-03-01 03:31:14 +00002532} subpage_t;
2533
Anthony Liguoric227f092009-10-01 16:12:16 -05002534static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
2535 ram_addr_t memory, ram_addr_t region_offset);
Richard Hendersonf6405242010-04-22 16:47:31 -07002536static subpage_t *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
2537 ram_addr_t orig_memory,
2538 ram_addr_t region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002539#define CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2, \
2540 need_subpage) \
2541 do { \
2542 if (addr > start_addr) \
2543 start_addr2 = 0; \
2544 else { \
2545 start_addr2 = start_addr & ~TARGET_PAGE_MASK; \
2546 if (start_addr2 > 0) \
2547 need_subpage = 1; \
2548 } \
2549 \
blueswir149e9fba2007-05-30 17:25:06 +00002550 if ((start_addr + orig_size) - addr >= TARGET_PAGE_SIZE) \
blueswir1db7b5422007-05-26 17:36:03 +00002551 end_addr2 = TARGET_PAGE_SIZE - 1; \
2552 else { \
2553 end_addr2 = (start_addr + orig_size - 1) & ~TARGET_PAGE_MASK; \
2554 if (end_addr2 < TARGET_PAGE_SIZE - 1) \
2555 need_subpage = 1; \
2556 } \
2557 } while (0)
2558
Michael S. Tsirkin8f2498f2009-09-29 18:53:16 +02002559/* register physical memory.
2560 For RAM, 'size' must be a multiple of the target page size.
2561 If (phys_offset & ~TARGET_PAGE_MASK) != 0, then it is an
pbrook8da3ff12008-12-01 18:59:50 +00002562 io memory page. The address used when calling the IO function is
2563 the offset from the start of the region, plus region_offset. Both
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002564 start_addr and region_offset are rounded down to a page boundary
pbrook8da3ff12008-12-01 18:59:50 +00002565 before calculating this offset. This should not be a problem unless
2566 the low bits of start_addr and region_offset differ. */
Anthony Liguoric227f092009-10-01 16:12:16 -05002567void cpu_register_physical_memory_offset(target_phys_addr_t start_addr,
2568 ram_addr_t size,
2569 ram_addr_t phys_offset,
2570 ram_addr_t region_offset)
bellard33417e72003-08-10 21:47:01 +00002571{
Anthony Liguoric227f092009-10-01 16:12:16 -05002572 target_phys_addr_t addr, end_addr;
bellard92e873b2004-05-21 14:52:29 +00002573 PhysPageDesc *p;
bellard9d420372006-06-25 22:25:22 +00002574 CPUState *env;
Anthony Liguoric227f092009-10-01 16:12:16 -05002575 ram_addr_t orig_size = size;
Richard Hendersonf6405242010-04-22 16:47:31 -07002576 subpage_t *subpage;
bellard33417e72003-08-10 21:47:01 +00002577
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002578 cpu_notify_set_memory(start_addr, size, phys_offset);
2579
pbrook67c4d232009-02-23 13:16:07 +00002580 if (phys_offset == IO_MEM_UNASSIGNED) {
2581 region_offset = start_addr;
2582 }
pbrook8da3ff12008-12-01 18:59:50 +00002583 region_offset &= TARGET_PAGE_MASK;
bellard5fd386f2004-05-23 21:11:22 +00002584 size = (size + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
Anthony Liguoric227f092009-10-01 16:12:16 -05002585 end_addr = start_addr + (target_phys_addr_t)size;
blueswir149e9fba2007-05-30 17:25:06 +00002586 for(addr = start_addr; addr != end_addr; addr += TARGET_PAGE_SIZE) {
blueswir1db7b5422007-05-26 17:36:03 +00002587 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2588 if (p && p->phys_offset != IO_MEM_UNASSIGNED) {
Anthony Liguoric227f092009-10-01 16:12:16 -05002589 ram_addr_t orig_memory = p->phys_offset;
2590 target_phys_addr_t start_addr2, end_addr2;
blueswir1db7b5422007-05-26 17:36:03 +00002591 int need_subpage = 0;
2592
2593 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2,
2594 need_subpage);
Richard Hendersonf6405242010-04-22 16:47:31 -07002595 if (need_subpage) {
blueswir1db7b5422007-05-26 17:36:03 +00002596 if (!(orig_memory & IO_MEM_SUBPAGE)) {
2597 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002598 &p->phys_offset, orig_memory,
2599 p->region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002600 } else {
2601 subpage = io_mem_opaque[(orig_memory & ~TARGET_PAGE_MASK)
2602 >> IO_MEM_SHIFT];
2603 }
pbrook8da3ff12008-12-01 18:59:50 +00002604 subpage_register(subpage, start_addr2, end_addr2, phys_offset,
2605 region_offset);
2606 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002607 } else {
2608 p->phys_offset = phys_offset;
2609 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
2610 (phys_offset & IO_MEM_ROMD))
2611 phys_offset += TARGET_PAGE_SIZE;
2612 }
2613 } else {
2614 p = phys_page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2615 p->phys_offset = phys_offset;
pbrook8da3ff12008-12-01 18:59:50 +00002616 p->region_offset = region_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002617 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
pbrook8da3ff12008-12-01 18:59:50 +00002618 (phys_offset & IO_MEM_ROMD)) {
blueswir1db7b5422007-05-26 17:36:03 +00002619 phys_offset += TARGET_PAGE_SIZE;
pbrook0e8f0962008-12-02 09:02:15 +00002620 } else {
Anthony Liguoric227f092009-10-01 16:12:16 -05002621 target_phys_addr_t start_addr2, end_addr2;
blueswir1db7b5422007-05-26 17:36:03 +00002622 int need_subpage = 0;
2623
2624 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr,
2625 end_addr2, need_subpage);
2626
Richard Hendersonf6405242010-04-22 16:47:31 -07002627 if (need_subpage) {
blueswir1db7b5422007-05-26 17:36:03 +00002628 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002629 &p->phys_offset, IO_MEM_UNASSIGNED,
pbrook67c4d232009-02-23 13:16:07 +00002630 addr & TARGET_PAGE_MASK);
blueswir1db7b5422007-05-26 17:36:03 +00002631 subpage_register(subpage, start_addr2, end_addr2,
pbrook8da3ff12008-12-01 18:59:50 +00002632 phys_offset, region_offset);
2633 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002634 }
2635 }
2636 }
pbrook8da3ff12008-12-01 18:59:50 +00002637 region_offset += TARGET_PAGE_SIZE;
bellard33417e72003-08-10 21:47:01 +00002638 }
ths3b46e622007-09-17 08:09:54 +00002639
bellard9d420372006-06-25 22:25:22 +00002640 /* since each CPU stores ram addresses in its TLB cache, we must
2641 reset the modified entries */
2642 /* XXX: slow ! */
2643 for(env = first_cpu; env != NULL; env = env->next_cpu) {
2644 tlb_flush(env, 1);
2645 }
bellard33417e72003-08-10 21:47:01 +00002646}
2647
bellardba863452006-09-24 18:41:10 +00002648/* XXX: temporary until new memory mapping API */
Anthony Liguoric227f092009-10-01 16:12:16 -05002649ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr)
bellardba863452006-09-24 18:41:10 +00002650{
2651 PhysPageDesc *p;
2652
2653 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2654 if (!p)
2655 return IO_MEM_UNASSIGNED;
2656 return p->phys_offset;
2657}
2658
Anthony Liguoric227f092009-10-01 16:12:16 -05002659void qemu_register_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
aliguorif65ed4c2008-12-09 20:09:57 +00002660{
2661 if (kvm_enabled())
2662 kvm_coalesce_mmio_region(addr, size);
2663}
2664
Anthony Liguoric227f092009-10-01 16:12:16 -05002665void qemu_unregister_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
aliguorif65ed4c2008-12-09 20:09:57 +00002666{
2667 if (kvm_enabled())
2668 kvm_uncoalesce_mmio_region(addr, size);
2669}
2670
Sheng Yang62a27442010-01-26 19:21:16 +08002671void qemu_flush_coalesced_mmio_buffer(void)
2672{
2673 if (kvm_enabled())
2674 kvm_flush_coalesced_mmio_buffer();
2675}
2676
Marcelo Tosattic9027602010-03-01 20:25:08 -03002677#if defined(__linux__) && !defined(TARGET_S390X)
2678
2679#include <sys/vfs.h>
2680
2681#define HUGETLBFS_MAGIC 0x958458f6
2682
2683static long gethugepagesize(const char *path)
2684{
2685 struct statfs fs;
2686 int ret;
2687
2688 do {
2689 ret = statfs(path, &fs);
2690 } while (ret != 0 && errno == EINTR);
2691
2692 if (ret != 0) {
Michael Tokarev6adc0542010-03-27 16:35:37 +03002693 perror(path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002694 return 0;
2695 }
2696
2697 if (fs.f_type != HUGETLBFS_MAGIC)
2698 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
2699
2700 return fs.f_bsize;
2701}
2702
2703static void *file_ram_alloc(ram_addr_t memory, const char *path)
2704{
2705 char *filename;
2706 void *area;
2707 int fd;
2708#ifdef MAP_POPULATE
2709 int flags;
2710#endif
2711 unsigned long hpagesize;
2712
2713 hpagesize = gethugepagesize(path);
2714 if (!hpagesize) {
2715 return NULL;
2716 }
2717
2718 if (memory < hpagesize) {
2719 return NULL;
2720 }
2721
2722 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2723 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
2724 return NULL;
2725 }
2726
2727 if (asprintf(&filename, "%s/qemu_back_mem.XXXXXX", path) == -1) {
2728 return NULL;
2729 }
2730
2731 fd = mkstemp(filename);
2732 if (fd < 0) {
Michael Tokarev6adc0542010-03-27 16:35:37 +03002733 perror("unable to create backing store for hugepages");
Marcelo Tosattic9027602010-03-01 20:25:08 -03002734 free(filename);
2735 return NULL;
2736 }
2737 unlink(filename);
2738 free(filename);
2739
2740 memory = (memory+hpagesize-1) & ~(hpagesize-1);
2741
2742 /*
2743 * ftruncate is not supported by hugetlbfs in older
2744 * hosts, so don't bother bailing out on errors.
2745 * If anything goes wrong with it under other filesystems,
2746 * mmap will fail.
2747 */
2748 if (ftruncate(fd, memory))
2749 perror("ftruncate");
2750
2751#ifdef MAP_POPULATE
2752 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
2753 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
2754 * to sidestep this quirk.
2755 */
2756 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
2757 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
2758#else
2759 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
2760#endif
2761 if (area == MAP_FAILED) {
2762 perror("file_ram_alloc: can't mmap RAM pages");
2763 close(fd);
2764 return (NULL);
2765 }
2766 return area;
2767}
2768#endif
2769
Alex Williamsond17b5282010-06-25 11:08:38 -06002770static ram_addr_t find_ram_offset(ram_addr_t size)
2771{
2772 RAMBlock *block;
2773 ram_addr_t last = 0;
2774
2775 QLIST_FOREACH(block, &ram_list.blocks, next)
2776 last = MAX(last, block->offset + block->length);
2777
2778 return last;
2779}
2780
Alex Williamson1724f042010-06-25 11:09:35 -06002781ram_addr_t qemu_ram_alloc(DeviceState *dev, const char *name, ram_addr_t size)
pbrook94a6b542009-04-11 17:15:54 +00002782{
2783 RAMBlock *new_block;
2784
pbrook94a6b542009-04-11 17:15:54 +00002785 size = TARGET_PAGE_ALIGN(size);
2786 new_block = qemu_malloc(sizeof(*new_block));
2787
Marcelo Tosattic9027602010-03-01 20:25:08 -03002788 if (mem_path) {
2789#if defined (__linux__) && !defined(TARGET_S390X)
2790 new_block->host = file_ram_alloc(size, mem_path);
Marcelo Tosatti618a5682010-05-03 18:12:23 -03002791 if (!new_block->host) {
2792 new_block->host = qemu_vmalloc(size);
2793#ifdef MADV_MERGEABLE
2794 madvise(new_block->host, size, MADV_MERGEABLE);
2795#endif
2796 }
Alexander Graf6b024942009-12-05 12:44:25 +01002797#else
Marcelo Tosattic9027602010-03-01 20:25:08 -03002798 fprintf(stderr, "-mem-path option unsupported\n");
2799 exit(1);
2800#endif
2801 } else {
2802#if defined(TARGET_S390X) && defined(CONFIG_KVM)
2803 /* XXX S390 KVM requires the topmost vma of the RAM to be < 256GB */
2804 new_block->host = mmap((void*)0x1000000, size,
2805 PROT_EXEC|PROT_READ|PROT_WRITE,
2806 MAP_SHARED | MAP_ANONYMOUS, -1, 0);
2807#else
2808 new_block->host = qemu_vmalloc(size);
Alexander Graf6b024942009-12-05 12:44:25 +01002809#endif
Izik Eidusccb167e2009-10-08 16:39:39 +02002810#ifdef MADV_MERGEABLE
Marcelo Tosattic9027602010-03-01 20:25:08 -03002811 madvise(new_block->host, size, MADV_MERGEABLE);
Izik Eidusccb167e2009-10-08 16:39:39 +02002812#endif
Marcelo Tosattic9027602010-03-01 20:25:08 -03002813 }
Alex Williamsond17b5282010-06-25 11:08:38 -06002814 new_block->offset = find_ram_offset(size);
pbrook94a6b542009-04-11 17:15:54 +00002815 new_block->length = size;
2816
Alex Williamsonf471a172010-06-11 11:11:42 -06002817 QLIST_INSERT_HEAD(&ram_list.blocks, new_block, next);
pbrook94a6b542009-04-11 17:15:54 +00002818
Alex Williamsonf471a172010-06-11 11:11:42 -06002819 ram_list.phys_dirty = qemu_realloc(ram_list.phys_dirty,
Alex Williamsond17b5282010-06-25 11:08:38 -06002820 (new_block->offset + size) >> TARGET_PAGE_BITS);
2821 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
pbrook94a6b542009-04-11 17:15:54 +00002822 0xff, size >> TARGET_PAGE_BITS);
2823
Jan Kiszka6f0437e2009-04-26 18:03:40 +02002824 if (kvm_enabled())
2825 kvm_setup_guest_memory(new_block->host, size);
2826
pbrook94a6b542009-04-11 17:15:54 +00002827 return new_block->offset;
2828}
bellarde9a1ab12007-02-08 23:08:38 +00002829
Anthony Liguoric227f092009-10-01 16:12:16 -05002830void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00002831{
pbrook94a6b542009-04-11 17:15:54 +00002832 /* TODO: implement this. */
bellarde9a1ab12007-02-08 23:08:38 +00002833}
2834
pbrookdc828ca2009-04-09 22:21:07 +00002835/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00002836 With the exception of the softmmu code in this file, this should
2837 only be used for local memory (e.g. video ram) that the device owns,
2838 and knows it isn't going to access beyond the end of the block.
2839
2840 It should not be used for general purpose DMA.
2841 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
2842 */
Anthony Liguoric227f092009-10-01 16:12:16 -05002843void *qemu_get_ram_ptr(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00002844{
pbrook94a6b542009-04-11 17:15:54 +00002845 RAMBlock *block;
2846
Alex Williamsonf471a172010-06-11 11:11:42 -06002847 QLIST_FOREACH(block, &ram_list.blocks, next) {
2848 if (addr - block->offset < block->length) {
2849 QLIST_REMOVE(block, next);
2850 QLIST_INSERT_HEAD(&ram_list.blocks, block, next);
2851 return block->host + (addr - block->offset);
2852 }
pbrook94a6b542009-04-11 17:15:54 +00002853 }
Alex Williamsonf471a172010-06-11 11:11:42 -06002854
2855 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2856 abort();
2857
2858 return NULL;
pbrookdc828ca2009-04-09 22:21:07 +00002859}
2860
pbrook5579c7f2009-04-11 14:47:08 +00002861/* Some of the softmmu routines need to translate from a host pointer
2862 (typically a TLB entry) back to a ram offset. */
Anthony Liguoric227f092009-10-01 16:12:16 -05002863ram_addr_t qemu_ram_addr_from_host(void *ptr)
pbrook5579c7f2009-04-11 14:47:08 +00002864{
pbrook94a6b542009-04-11 17:15:54 +00002865 RAMBlock *block;
2866 uint8_t *host = ptr;
2867
Alex Williamsonf471a172010-06-11 11:11:42 -06002868 QLIST_FOREACH(block, &ram_list.blocks, next) {
2869 if (host - block->host < block->length) {
2870 return block->offset + (host - block->host);
2871 }
pbrook94a6b542009-04-11 17:15:54 +00002872 }
Alex Williamsonf471a172010-06-11 11:11:42 -06002873
2874 fprintf(stderr, "Bad ram pointer %p\n", ptr);
2875 abort();
2876
2877 return 0;
pbrook5579c7f2009-04-11 14:47:08 +00002878}
2879
Anthony Liguoric227f092009-10-01 16:12:16 -05002880static uint32_t unassigned_mem_readb(void *opaque, target_phys_addr_t addr)
bellard33417e72003-08-10 21:47:01 +00002881{
pbrook67d3b952006-12-18 05:03:52 +00002882#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002883 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00002884#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002885#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002886 do_unassigned_access(addr, 0, 0, 0, 1);
2887#endif
2888 return 0;
2889}
2890
Anthony Liguoric227f092009-10-01 16:12:16 -05002891static uint32_t unassigned_mem_readw(void *opaque, target_phys_addr_t addr)
blueswir1e18231a2008-10-06 18:46:28 +00002892{
2893#ifdef DEBUG_UNASSIGNED
2894 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2895#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002896#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002897 do_unassigned_access(addr, 0, 0, 0, 2);
2898#endif
2899 return 0;
2900}
2901
Anthony Liguoric227f092009-10-01 16:12:16 -05002902static uint32_t unassigned_mem_readl(void *opaque, target_phys_addr_t addr)
blueswir1e18231a2008-10-06 18:46:28 +00002903{
2904#ifdef DEBUG_UNASSIGNED
2905 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2906#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002907#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002908 do_unassigned_access(addr, 0, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002909#endif
bellard33417e72003-08-10 21:47:01 +00002910 return 0;
2911}
2912
Anthony Liguoric227f092009-10-01 16:12:16 -05002913static void unassigned_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard33417e72003-08-10 21:47:01 +00002914{
pbrook67d3b952006-12-18 05:03:52 +00002915#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002916 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
pbrook67d3b952006-12-18 05:03:52 +00002917#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002918#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002919 do_unassigned_access(addr, 1, 0, 0, 1);
2920#endif
2921}
2922
Anthony Liguoric227f092009-10-01 16:12:16 -05002923static void unassigned_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
blueswir1e18231a2008-10-06 18:46:28 +00002924{
2925#ifdef DEBUG_UNASSIGNED
2926 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2927#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002928#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002929 do_unassigned_access(addr, 1, 0, 0, 2);
2930#endif
2931}
2932
Anthony Liguoric227f092009-10-01 16:12:16 -05002933static void unassigned_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
blueswir1e18231a2008-10-06 18:46:28 +00002934{
2935#ifdef DEBUG_UNASSIGNED
2936 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2937#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002938#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002939 do_unassigned_access(addr, 1, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002940#endif
bellard33417e72003-08-10 21:47:01 +00002941}
2942
Blue Swirld60efc62009-08-25 18:29:31 +00002943static CPUReadMemoryFunc * const unassigned_mem_read[3] = {
bellard33417e72003-08-10 21:47:01 +00002944 unassigned_mem_readb,
blueswir1e18231a2008-10-06 18:46:28 +00002945 unassigned_mem_readw,
2946 unassigned_mem_readl,
bellard33417e72003-08-10 21:47:01 +00002947};
2948
Blue Swirld60efc62009-08-25 18:29:31 +00002949static CPUWriteMemoryFunc * const unassigned_mem_write[3] = {
bellard33417e72003-08-10 21:47:01 +00002950 unassigned_mem_writeb,
blueswir1e18231a2008-10-06 18:46:28 +00002951 unassigned_mem_writew,
2952 unassigned_mem_writel,
bellard33417e72003-08-10 21:47:01 +00002953};
2954
Anthony Liguoric227f092009-10-01 16:12:16 -05002955static void notdirty_mem_writeb(void *opaque, target_phys_addr_t ram_addr,
pbrook0f459d12008-06-09 00:20:13 +00002956 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002957{
bellard3a7d9292005-08-21 09:26:42 +00002958 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002959 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00002960 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2961#if !defined(CONFIG_USER_ONLY)
2962 tb_invalidate_phys_page_fast(ram_addr, 1);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002963 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00002964#endif
2965 }
pbrook5579c7f2009-04-11 14:47:08 +00002966 stb_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00002967 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002968 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00002969 /* we remove the notdirty callback only if the code has been
2970 flushed */
2971 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002972 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002973}
2974
Anthony Liguoric227f092009-10-01 16:12:16 -05002975static void notdirty_mem_writew(void *opaque, target_phys_addr_t ram_addr,
pbrook0f459d12008-06-09 00:20:13 +00002976 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002977{
bellard3a7d9292005-08-21 09:26:42 +00002978 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002979 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00002980 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2981#if !defined(CONFIG_USER_ONLY)
2982 tb_invalidate_phys_page_fast(ram_addr, 2);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002983 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00002984#endif
2985 }
pbrook5579c7f2009-04-11 14:47:08 +00002986 stw_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00002987 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002988 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00002989 /* we remove the notdirty callback only if the code has been
2990 flushed */
2991 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002992 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002993}
2994
Anthony Liguoric227f092009-10-01 16:12:16 -05002995static void notdirty_mem_writel(void *opaque, target_phys_addr_t ram_addr,
pbrook0f459d12008-06-09 00:20:13 +00002996 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002997{
bellard3a7d9292005-08-21 09:26:42 +00002998 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002999 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00003000 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
3001#if !defined(CONFIG_USER_ONLY)
3002 tb_invalidate_phys_page_fast(ram_addr, 4);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003003 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00003004#endif
3005 }
pbrook5579c7f2009-04-11 14:47:08 +00003006 stl_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00003007 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003008 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00003009 /* we remove the notdirty callback only if the code has been
3010 flushed */
3011 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00003012 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00003013}
3014
Blue Swirld60efc62009-08-25 18:29:31 +00003015static CPUReadMemoryFunc * const error_mem_read[3] = {
bellard3a7d9292005-08-21 09:26:42 +00003016 NULL, /* never used */
3017 NULL, /* never used */
3018 NULL, /* never used */
3019};
3020
Blue Swirld60efc62009-08-25 18:29:31 +00003021static CPUWriteMemoryFunc * const notdirty_mem_write[3] = {
bellard1ccde1c2004-02-06 19:46:14 +00003022 notdirty_mem_writeb,
3023 notdirty_mem_writew,
3024 notdirty_mem_writel,
3025};
3026
pbrook0f459d12008-06-09 00:20:13 +00003027/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00003028static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00003029{
3030 CPUState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00003031 target_ulong pc, cs_base;
3032 TranslationBlock *tb;
pbrook0f459d12008-06-09 00:20:13 +00003033 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00003034 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00003035 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00003036
aliguori06d55cc2008-11-18 20:24:06 +00003037 if (env->watchpoint_hit) {
3038 /* We re-entered the check after replacing the TB. Now raise
3039 * the debug interrupt so that is will trigger after the
3040 * current instruction. */
3041 cpu_interrupt(env, CPU_INTERRUPT_DEBUG);
3042 return;
3043 }
pbrook2e70f6e2008-06-29 01:03:05 +00003044 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003045 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00003046 if ((vaddr == (wp->vaddr & len_mask) ||
3047 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00003048 wp->flags |= BP_WATCHPOINT_HIT;
3049 if (!env->watchpoint_hit) {
3050 env->watchpoint_hit = wp;
3051 tb = tb_find_pc(env->mem_io_pc);
3052 if (!tb) {
3053 cpu_abort(env, "check_watchpoint: could not find TB for "
3054 "pc=%p", (void *)env->mem_io_pc);
3055 }
3056 cpu_restore_state(tb, env, env->mem_io_pc, NULL);
3057 tb_phys_invalidate(tb, -1);
3058 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
3059 env->exception_index = EXCP_DEBUG;
3060 } else {
3061 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
3062 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
3063 }
3064 cpu_resume_from_signal(env, NULL);
aliguori06d55cc2008-11-18 20:24:06 +00003065 }
aliguori6e140f22008-11-18 20:37:55 +00003066 } else {
3067 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00003068 }
3069 }
3070}
3071
pbrook6658ffb2007-03-16 23:58:11 +00003072/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
3073 so these check for a hit then pass through to the normal out-of-line
3074 phys routines. */
Anthony Liguoric227f092009-10-01 16:12:16 -05003075static uint32_t watch_mem_readb(void *opaque, target_phys_addr_t addr)
pbrook6658ffb2007-03-16 23:58:11 +00003076{
aliguorib4051332008-11-18 20:14:20 +00003077 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00003078 return ldub_phys(addr);
3079}
3080
Anthony Liguoric227f092009-10-01 16:12:16 -05003081static uint32_t watch_mem_readw(void *opaque, target_phys_addr_t addr)
pbrook6658ffb2007-03-16 23:58:11 +00003082{
aliguorib4051332008-11-18 20:14:20 +00003083 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00003084 return lduw_phys(addr);
3085}
3086
Anthony Liguoric227f092009-10-01 16:12:16 -05003087static uint32_t watch_mem_readl(void *opaque, target_phys_addr_t addr)
pbrook6658ffb2007-03-16 23:58:11 +00003088{
aliguorib4051332008-11-18 20:14:20 +00003089 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00003090 return ldl_phys(addr);
3091}
3092
Anthony Liguoric227f092009-10-01 16:12:16 -05003093static void watch_mem_writeb(void *opaque, target_phys_addr_t addr,
pbrook6658ffb2007-03-16 23:58:11 +00003094 uint32_t val)
3095{
aliguorib4051332008-11-18 20:14:20 +00003096 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00003097 stb_phys(addr, val);
3098}
3099
Anthony Liguoric227f092009-10-01 16:12:16 -05003100static void watch_mem_writew(void *opaque, target_phys_addr_t addr,
pbrook6658ffb2007-03-16 23:58:11 +00003101 uint32_t val)
3102{
aliguorib4051332008-11-18 20:14:20 +00003103 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00003104 stw_phys(addr, val);
3105}
3106
Anthony Liguoric227f092009-10-01 16:12:16 -05003107static void watch_mem_writel(void *opaque, target_phys_addr_t addr,
pbrook6658ffb2007-03-16 23:58:11 +00003108 uint32_t val)
3109{
aliguorib4051332008-11-18 20:14:20 +00003110 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00003111 stl_phys(addr, val);
3112}
3113
Blue Swirld60efc62009-08-25 18:29:31 +00003114static CPUReadMemoryFunc * const watch_mem_read[3] = {
pbrook6658ffb2007-03-16 23:58:11 +00003115 watch_mem_readb,
3116 watch_mem_readw,
3117 watch_mem_readl,
3118};
3119
Blue Swirld60efc62009-08-25 18:29:31 +00003120static CPUWriteMemoryFunc * const watch_mem_write[3] = {
pbrook6658ffb2007-03-16 23:58:11 +00003121 watch_mem_writeb,
3122 watch_mem_writew,
3123 watch_mem_writel,
3124};
pbrook6658ffb2007-03-16 23:58:11 +00003125
Richard Hendersonf6405242010-04-22 16:47:31 -07003126static inline uint32_t subpage_readlen (subpage_t *mmio,
3127 target_phys_addr_t addr,
3128 unsigned int len)
blueswir1db7b5422007-05-26 17:36:03 +00003129{
Richard Hendersonf6405242010-04-22 16:47:31 -07003130 unsigned int idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00003131#if defined(DEBUG_SUBPAGE)
3132 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
3133 mmio, len, addr, idx);
3134#endif
blueswir1db7b5422007-05-26 17:36:03 +00003135
Richard Hendersonf6405242010-04-22 16:47:31 -07003136 addr += mmio->region_offset[idx];
3137 idx = mmio->sub_io_index[idx];
3138 return io_mem_read[idx][len](io_mem_opaque[idx], addr);
blueswir1db7b5422007-05-26 17:36:03 +00003139}
3140
Anthony Liguoric227f092009-10-01 16:12:16 -05003141static inline void subpage_writelen (subpage_t *mmio, target_phys_addr_t addr,
Richard Hendersonf6405242010-04-22 16:47:31 -07003142 uint32_t value, unsigned int len)
blueswir1db7b5422007-05-26 17:36:03 +00003143{
Richard Hendersonf6405242010-04-22 16:47:31 -07003144 unsigned int idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00003145#if defined(DEBUG_SUBPAGE)
Richard Hendersonf6405242010-04-22 16:47:31 -07003146 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d value %08x\n",
3147 __func__, mmio, len, addr, idx, value);
blueswir1db7b5422007-05-26 17:36:03 +00003148#endif
Richard Hendersonf6405242010-04-22 16:47:31 -07003149
3150 addr += mmio->region_offset[idx];
3151 idx = mmio->sub_io_index[idx];
3152 io_mem_write[idx][len](io_mem_opaque[idx], addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00003153}
3154
Anthony Liguoric227f092009-10-01 16:12:16 -05003155static uint32_t subpage_readb (void *opaque, target_phys_addr_t addr)
blueswir1db7b5422007-05-26 17:36:03 +00003156{
blueswir1db7b5422007-05-26 17:36:03 +00003157 return subpage_readlen(opaque, addr, 0);
3158}
3159
Anthony Liguoric227f092009-10-01 16:12:16 -05003160static void subpage_writeb (void *opaque, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00003161 uint32_t value)
3162{
blueswir1db7b5422007-05-26 17:36:03 +00003163 subpage_writelen(opaque, addr, value, 0);
3164}
3165
Anthony Liguoric227f092009-10-01 16:12:16 -05003166static uint32_t subpage_readw (void *opaque, target_phys_addr_t addr)
blueswir1db7b5422007-05-26 17:36:03 +00003167{
blueswir1db7b5422007-05-26 17:36:03 +00003168 return subpage_readlen(opaque, addr, 1);
3169}
3170
Anthony Liguoric227f092009-10-01 16:12:16 -05003171static void subpage_writew (void *opaque, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00003172 uint32_t value)
3173{
blueswir1db7b5422007-05-26 17:36:03 +00003174 subpage_writelen(opaque, addr, value, 1);
3175}
3176
Anthony Liguoric227f092009-10-01 16:12:16 -05003177static uint32_t subpage_readl (void *opaque, target_phys_addr_t addr)
blueswir1db7b5422007-05-26 17:36:03 +00003178{
blueswir1db7b5422007-05-26 17:36:03 +00003179 return subpage_readlen(opaque, addr, 2);
3180}
3181
Richard Hendersonf6405242010-04-22 16:47:31 -07003182static void subpage_writel (void *opaque, target_phys_addr_t addr,
3183 uint32_t value)
blueswir1db7b5422007-05-26 17:36:03 +00003184{
blueswir1db7b5422007-05-26 17:36:03 +00003185 subpage_writelen(opaque, addr, value, 2);
3186}
3187
Blue Swirld60efc62009-08-25 18:29:31 +00003188static CPUReadMemoryFunc * const subpage_read[] = {
blueswir1db7b5422007-05-26 17:36:03 +00003189 &subpage_readb,
3190 &subpage_readw,
3191 &subpage_readl,
3192};
3193
Blue Swirld60efc62009-08-25 18:29:31 +00003194static CPUWriteMemoryFunc * const subpage_write[] = {
blueswir1db7b5422007-05-26 17:36:03 +00003195 &subpage_writeb,
3196 &subpage_writew,
3197 &subpage_writel,
3198};
3199
Anthony Liguoric227f092009-10-01 16:12:16 -05003200static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
3201 ram_addr_t memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00003202{
3203 int idx, eidx;
3204
3205 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
3206 return -1;
3207 idx = SUBPAGE_IDX(start);
3208 eidx = SUBPAGE_IDX(end);
3209#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00003210 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00003211 mmio, start, end, idx, eidx, memory);
3212#endif
Richard Hendersonf6405242010-04-22 16:47:31 -07003213 memory = (memory >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
blueswir1db7b5422007-05-26 17:36:03 +00003214 for (; idx <= eidx; idx++) {
Richard Hendersonf6405242010-04-22 16:47:31 -07003215 mmio->sub_io_index[idx] = memory;
3216 mmio->region_offset[idx] = region_offset;
blueswir1db7b5422007-05-26 17:36:03 +00003217 }
3218
3219 return 0;
3220}
3221
Richard Hendersonf6405242010-04-22 16:47:31 -07003222static subpage_t *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
3223 ram_addr_t orig_memory,
3224 ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00003225{
Anthony Liguoric227f092009-10-01 16:12:16 -05003226 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00003227 int subpage_memory;
3228
Anthony Liguoric227f092009-10-01 16:12:16 -05003229 mmio = qemu_mallocz(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00003230
3231 mmio->base = base;
Avi Kivity1eed09c2009-06-14 11:38:51 +03003232 subpage_memory = cpu_register_io_memory(subpage_read, subpage_write, mmio);
blueswir1db7b5422007-05-26 17:36:03 +00003233#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00003234 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
3235 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00003236#endif
aliguori1eec6142009-02-05 22:06:18 +00003237 *phys = subpage_memory | IO_MEM_SUBPAGE;
Richard Hendersonf6405242010-04-22 16:47:31 -07003238 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, orig_memory, region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00003239
3240 return mmio;
3241}
3242
aliguori88715652009-02-11 15:20:58 +00003243static int get_free_io_mem_idx(void)
3244{
3245 int i;
3246
3247 for (i = 0; i<IO_MEM_NB_ENTRIES; i++)
3248 if (!io_mem_used[i]) {
3249 io_mem_used[i] = 1;
3250 return i;
3251 }
Riku Voipioc6703b42009-12-03 15:56:05 +02003252 fprintf(stderr, "RAN out out io_mem_idx, max %d !\n", IO_MEM_NB_ENTRIES);
aliguori88715652009-02-11 15:20:58 +00003253 return -1;
3254}
3255
bellard33417e72003-08-10 21:47:01 +00003256/* mem_read and mem_write are arrays of functions containing the
3257 function to access byte (index 0), word (index 1) and dword (index
Paul Brook0b4e6e32009-04-30 18:37:55 +01003258 2). Functions can be omitted with a NULL function pointer.
blueswir13ee89922008-01-02 19:45:26 +00003259 If io_index is non zero, the corresponding io zone is
blueswir14254fab2008-01-01 16:57:19 +00003260 modified. If it is zero, a new io zone is allocated. The return
3261 value can be used with cpu_register_physical_memory(). (-1) is
3262 returned if error. */
Avi Kivity1eed09c2009-06-14 11:38:51 +03003263static int cpu_register_io_memory_fixed(int io_index,
Blue Swirld60efc62009-08-25 18:29:31 +00003264 CPUReadMemoryFunc * const *mem_read,
3265 CPUWriteMemoryFunc * const *mem_write,
Avi Kivity1eed09c2009-06-14 11:38:51 +03003266 void *opaque)
bellard33417e72003-08-10 21:47:01 +00003267{
Richard Henderson3cab7212010-05-07 09:52:51 -07003268 int i;
3269
bellard33417e72003-08-10 21:47:01 +00003270 if (io_index <= 0) {
aliguori88715652009-02-11 15:20:58 +00003271 io_index = get_free_io_mem_idx();
3272 if (io_index == -1)
3273 return io_index;
bellard33417e72003-08-10 21:47:01 +00003274 } else {
Avi Kivity1eed09c2009-06-14 11:38:51 +03003275 io_index >>= IO_MEM_SHIFT;
bellard33417e72003-08-10 21:47:01 +00003276 if (io_index >= IO_MEM_NB_ENTRIES)
3277 return -1;
3278 }
bellardb5ff1b32005-11-26 10:38:39 +00003279
Richard Henderson3cab7212010-05-07 09:52:51 -07003280 for (i = 0; i < 3; ++i) {
3281 io_mem_read[io_index][i]
3282 = (mem_read[i] ? mem_read[i] : unassigned_mem_read[i]);
3283 }
3284 for (i = 0; i < 3; ++i) {
3285 io_mem_write[io_index][i]
3286 = (mem_write[i] ? mem_write[i] : unassigned_mem_write[i]);
3287 }
bellarda4193c82004-06-03 14:01:43 +00003288 io_mem_opaque[io_index] = opaque;
Richard Hendersonf6405242010-04-22 16:47:31 -07003289
3290 return (io_index << IO_MEM_SHIFT);
bellard33417e72003-08-10 21:47:01 +00003291}
bellard61382a52003-10-27 21:22:23 +00003292
Blue Swirld60efc62009-08-25 18:29:31 +00003293int cpu_register_io_memory(CPUReadMemoryFunc * const *mem_read,
3294 CPUWriteMemoryFunc * const *mem_write,
Avi Kivity1eed09c2009-06-14 11:38:51 +03003295 void *opaque)
3296{
3297 return cpu_register_io_memory_fixed(0, mem_read, mem_write, opaque);
3298}
3299
aliguori88715652009-02-11 15:20:58 +00003300void cpu_unregister_io_memory(int io_table_address)
3301{
3302 int i;
3303 int io_index = io_table_address >> IO_MEM_SHIFT;
3304
3305 for (i=0;i < 3; i++) {
3306 io_mem_read[io_index][i] = unassigned_mem_read[i];
3307 io_mem_write[io_index][i] = unassigned_mem_write[i];
3308 }
3309 io_mem_opaque[io_index] = NULL;
3310 io_mem_used[io_index] = 0;
3311}
3312
Avi Kivitye9179ce2009-06-14 11:38:52 +03003313static void io_mem_init(void)
3314{
3315 int i;
3316
3317 cpu_register_io_memory_fixed(IO_MEM_ROM, error_mem_read, unassigned_mem_write, NULL);
3318 cpu_register_io_memory_fixed(IO_MEM_UNASSIGNED, unassigned_mem_read, unassigned_mem_write, NULL);
3319 cpu_register_io_memory_fixed(IO_MEM_NOTDIRTY, error_mem_read, notdirty_mem_write, NULL);
3320 for (i=0; i<5; i++)
3321 io_mem_used[i] = 1;
3322
3323 io_mem_watch = cpu_register_io_memory(watch_mem_read,
3324 watch_mem_write, NULL);
Avi Kivitye9179ce2009-06-14 11:38:52 +03003325}
3326
pbrooke2eef172008-06-08 01:09:01 +00003327#endif /* !defined(CONFIG_USER_ONLY) */
3328
bellard13eb76e2004-01-24 15:23:36 +00003329/* physical memory access (slow version, mainly for debug) */
3330#if defined(CONFIG_USER_ONLY)
Paul Brooka68fe892010-03-01 00:08:59 +00003331int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
3332 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003333{
3334 int l, flags;
3335 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00003336 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003337
3338 while (len > 0) {
3339 page = addr & TARGET_PAGE_MASK;
3340 l = (page + TARGET_PAGE_SIZE) - addr;
3341 if (l > len)
3342 l = len;
3343 flags = page_get_flags(page);
3344 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00003345 return -1;
bellard13eb76e2004-01-24 15:23:36 +00003346 if (is_write) {
3347 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00003348 return -1;
bellard579a97f2007-11-11 14:26:47 +00003349 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003350 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00003351 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003352 memcpy(p, buf, l);
3353 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003354 } else {
3355 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00003356 return -1;
bellard579a97f2007-11-11 14:26:47 +00003357 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003358 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003359 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003360 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003361 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003362 }
3363 len -= l;
3364 buf += l;
3365 addr += l;
3366 }
Paul Brooka68fe892010-03-01 00:08:59 +00003367 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003368}
bellard8df1cd02005-01-28 22:37:22 +00003369
bellard13eb76e2004-01-24 15:23:36 +00003370#else
Anthony Liguoric227f092009-10-01 16:12:16 -05003371void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00003372 int len, int is_write)
3373{
3374 int l, io_index;
3375 uint8_t *ptr;
3376 uint32_t val;
Anthony Liguoric227f092009-10-01 16:12:16 -05003377 target_phys_addr_t page;
bellard2e126692004-04-25 21:28:44 +00003378 unsigned long pd;
bellard92e873b2004-05-21 14:52:29 +00003379 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003380
bellard13eb76e2004-01-24 15:23:36 +00003381 while (len > 0) {
3382 page = addr & TARGET_PAGE_MASK;
3383 l = (page + TARGET_PAGE_SIZE) - addr;
3384 if (l > len)
3385 l = len;
bellard92e873b2004-05-21 14:52:29 +00003386 p = phys_page_find(page >> TARGET_PAGE_BITS);
bellard13eb76e2004-01-24 15:23:36 +00003387 if (!p) {
3388 pd = IO_MEM_UNASSIGNED;
3389 } else {
3390 pd = p->phys_offset;
3391 }
ths3b46e622007-09-17 08:09:54 +00003392
bellard13eb76e2004-01-24 15:23:36 +00003393 if (is_write) {
bellard3a7d9292005-08-21 09:26:42 +00003394 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
Anthony Liguoric227f092009-10-01 16:12:16 -05003395 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003396 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003397 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003398 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard6a00d602005-11-21 23:25:50 +00003399 /* XXX: could force cpu_single_env to NULL to avoid
3400 potential bugs */
aurel326c2934d2009-02-18 21:37:17 +00003401 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003402 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003403 val = ldl_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003404 io_mem_write[io_index][2](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003405 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003406 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003407 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003408 val = lduw_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003409 io_mem_write[io_index][1](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003410 l = 2;
3411 } else {
bellard1c213d12005-09-03 10:49:04 +00003412 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003413 val = ldub_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003414 io_mem_write[io_index][0](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003415 l = 1;
3416 }
3417 } else {
bellardb448f2f2004-02-25 23:24:04 +00003418 unsigned long addr1;
3419 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
bellard13eb76e2004-01-24 15:23:36 +00003420 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003421 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00003422 memcpy(ptr, buf, l);
bellard3a7d9292005-08-21 09:26:42 +00003423 if (!cpu_physical_memory_is_dirty(addr1)) {
3424 /* invalidate code */
3425 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3426 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003427 cpu_physical_memory_set_dirty_flags(
3428 addr1, (0xff & ~CODE_DIRTY_FLAG));
bellard3a7d9292005-08-21 09:26:42 +00003429 }
bellard13eb76e2004-01-24 15:23:36 +00003430 }
3431 } else {
ths5fafdf22007-09-16 21:08:06 +00003432 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003433 !(pd & IO_MEM_ROMD)) {
Anthony Liguoric227f092009-10-01 16:12:16 -05003434 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003435 /* I/O case */
3436 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003437 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003438 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
3439 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003440 /* 32 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003441 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003442 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003443 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003444 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003445 /* 16 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003446 val = io_mem_read[io_index][1](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003447 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003448 l = 2;
3449 } else {
bellard1c213d12005-09-03 10:49:04 +00003450 /* 8 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003451 val = io_mem_read[io_index][0](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003452 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003453 l = 1;
3454 }
3455 } else {
3456 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003457 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard13eb76e2004-01-24 15:23:36 +00003458 (addr & ~TARGET_PAGE_MASK);
3459 memcpy(buf, ptr, l);
3460 }
3461 }
3462 len -= l;
3463 buf += l;
3464 addr += l;
3465 }
3466}
bellard8df1cd02005-01-28 22:37:22 +00003467
bellardd0ecd2a2006-04-23 17:14:48 +00003468/* used for ROM loading : can write in RAM and ROM */
Anthony Liguoric227f092009-10-01 16:12:16 -05003469void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +00003470 const uint8_t *buf, int len)
3471{
3472 int l;
3473 uint8_t *ptr;
Anthony Liguoric227f092009-10-01 16:12:16 -05003474 target_phys_addr_t page;
bellardd0ecd2a2006-04-23 17:14:48 +00003475 unsigned long pd;
3476 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003477
bellardd0ecd2a2006-04-23 17:14:48 +00003478 while (len > 0) {
3479 page = addr & TARGET_PAGE_MASK;
3480 l = (page + TARGET_PAGE_SIZE) - addr;
3481 if (l > len)
3482 l = len;
3483 p = phys_page_find(page >> TARGET_PAGE_BITS);
3484 if (!p) {
3485 pd = IO_MEM_UNASSIGNED;
3486 } else {
3487 pd = p->phys_offset;
3488 }
ths3b46e622007-09-17 08:09:54 +00003489
bellardd0ecd2a2006-04-23 17:14:48 +00003490 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM &&
bellard2a4188a2006-06-25 21:54:59 +00003491 (pd & ~TARGET_PAGE_MASK) != IO_MEM_ROM &&
3492 !(pd & IO_MEM_ROMD)) {
bellardd0ecd2a2006-04-23 17:14:48 +00003493 /* do nothing */
3494 } else {
3495 unsigned long addr1;
3496 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3497 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003498 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003499 memcpy(ptr, buf, l);
3500 }
3501 len -= l;
3502 buf += l;
3503 addr += l;
3504 }
3505}
3506
aliguori6d16c2f2009-01-22 16:59:11 +00003507typedef struct {
3508 void *buffer;
Anthony Liguoric227f092009-10-01 16:12:16 -05003509 target_phys_addr_t addr;
3510 target_phys_addr_t len;
aliguori6d16c2f2009-01-22 16:59:11 +00003511} BounceBuffer;
3512
3513static BounceBuffer bounce;
3514
aliguoriba223c22009-01-22 16:59:16 +00003515typedef struct MapClient {
3516 void *opaque;
3517 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00003518 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003519} MapClient;
3520
Blue Swirl72cf2d42009-09-12 07:36:22 +00003521static QLIST_HEAD(map_client_list, MapClient) map_client_list
3522 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003523
3524void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
3525{
3526 MapClient *client = qemu_malloc(sizeof(*client));
3527
3528 client->opaque = opaque;
3529 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003530 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00003531 return client;
3532}
3533
3534void cpu_unregister_map_client(void *_client)
3535{
3536 MapClient *client = (MapClient *)_client;
3537
Blue Swirl72cf2d42009-09-12 07:36:22 +00003538 QLIST_REMOVE(client, link);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003539 qemu_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003540}
3541
3542static void cpu_notify_map_clients(void)
3543{
3544 MapClient *client;
3545
Blue Swirl72cf2d42009-09-12 07:36:22 +00003546 while (!QLIST_EMPTY(&map_client_list)) {
3547 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003548 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003549 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00003550 }
3551}
3552
aliguori6d16c2f2009-01-22 16:59:11 +00003553/* Map a physical memory region into a host virtual address.
3554 * May map a subset of the requested range, given by and returned in *plen.
3555 * May return NULL if resources needed to perform the mapping are exhausted.
3556 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003557 * Use cpu_register_map_client() to know when retrying the map operation is
3558 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003559 */
Anthony Liguoric227f092009-10-01 16:12:16 -05003560void *cpu_physical_memory_map(target_phys_addr_t addr,
3561 target_phys_addr_t *plen,
aliguori6d16c2f2009-01-22 16:59:11 +00003562 int is_write)
3563{
Anthony Liguoric227f092009-10-01 16:12:16 -05003564 target_phys_addr_t len = *plen;
3565 target_phys_addr_t done = 0;
aliguori6d16c2f2009-01-22 16:59:11 +00003566 int l;
3567 uint8_t *ret = NULL;
3568 uint8_t *ptr;
Anthony Liguoric227f092009-10-01 16:12:16 -05003569 target_phys_addr_t page;
aliguori6d16c2f2009-01-22 16:59:11 +00003570 unsigned long pd;
3571 PhysPageDesc *p;
3572 unsigned long addr1;
3573
3574 while (len > 0) {
3575 page = addr & TARGET_PAGE_MASK;
3576 l = (page + TARGET_PAGE_SIZE) - addr;
3577 if (l > len)
3578 l = len;
3579 p = phys_page_find(page >> TARGET_PAGE_BITS);
3580 if (!p) {
3581 pd = IO_MEM_UNASSIGNED;
3582 } else {
3583 pd = p->phys_offset;
3584 }
3585
3586 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3587 if (done || bounce.buffer) {
3588 break;
3589 }
3590 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
3591 bounce.addr = addr;
3592 bounce.len = l;
3593 if (!is_write) {
3594 cpu_physical_memory_rw(addr, bounce.buffer, l, 0);
3595 }
3596 ptr = bounce.buffer;
3597 } else {
3598 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00003599 ptr = qemu_get_ram_ptr(addr1);
aliguori6d16c2f2009-01-22 16:59:11 +00003600 }
3601 if (!done) {
3602 ret = ptr;
3603 } else if (ret + done != ptr) {
3604 break;
3605 }
3606
3607 len -= l;
3608 addr += l;
3609 done += l;
3610 }
3611 *plen = done;
3612 return ret;
3613}
3614
3615/* Unmaps a memory region previously mapped by cpu_physical_memory_map().
3616 * Will also mark the memory as dirty if is_write == 1. access_len gives
3617 * the amount of memory that was actually read or written by the caller.
3618 */
Anthony Liguoric227f092009-10-01 16:12:16 -05003619void cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len,
3620 int is_write, target_phys_addr_t access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003621{
3622 if (buffer != bounce.buffer) {
3623 if (is_write) {
Anthony Liguoric227f092009-10-01 16:12:16 -05003624 ram_addr_t addr1 = qemu_ram_addr_from_host(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003625 while (access_len) {
3626 unsigned l;
3627 l = TARGET_PAGE_SIZE;
3628 if (l > access_len)
3629 l = access_len;
3630 if (!cpu_physical_memory_is_dirty(addr1)) {
3631 /* invalidate code */
3632 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3633 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003634 cpu_physical_memory_set_dirty_flags(
3635 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori6d16c2f2009-01-22 16:59:11 +00003636 }
3637 addr1 += l;
3638 access_len -= l;
3639 }
3640 }
3641 return;
3642 }
3643 if (is_write) {
3644 cpu_physical_memory_write(bounce.addr, bounce.buffer, access_len);
3645 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003646 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003647 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00003648 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003649}
bellardd0ecd2a2006-04-23 17:14:48 +00003650
bellard8df1cd02005-01-28 22:37:22 +00003651/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003652uint32_t ldl_phys(target_phys_addr_t addr)
bellard8df1cd02005-01-28 22:37:22 +00003653{
3654 int io_index;
3655 uint8_t *ptr;
3656 uint32_t val;
3657 unsigned long pd;
3658 PhysPageDesc *p;
3659
3660 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3661 if (!p) {
3662 pd = IO_MEM_UNASSIGNED;
3663 } else {
3664 pd = p->phys_offset;
3665 }
ths3b46e622007-09-17 08:09:54 +00003666
ths5fafdf22007-09-16 21:08:06 +00003667 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003668 !(pd & IO_MEM_ROMD)) {
bellard8df1cd02005-01-28 22:37:22 +00003669 /* I/O case */
3670 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003671 if (p)
3672 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003673 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3674 } else {
3675 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003676 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard8df1cd02005-01-28 22:37:22 +00003677 (addr & ~TARGET_PAGE_MASK);
3678 val = ldl_p(ptr);
3679 }
3680 return val;
3681}
3682
bellard84b7b8e2005-11-28 21:19:04 +00003683/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003684uint64_t ldq_phys(target_phys_addr_t addr)
bellard84b7b8e2005-11-28 21:19:04 +00003685{
3686 int io_index;
3687 uint8_t *ptr;
3688 uint64_t val;
3689 unsigned long pd;
3690 PhysPageDesc *p;
3691
3692 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3693 if (!p) {
3694 pd = IO_MEM_UNASSIGNED;
3695 } else {
3696 pd = p->phys_offset;
3697 }
ths3b46e622007-09-17 08:09:54 +00003698
bellard2a4188a2006-06-25 21:54:59 +00003699 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
3700 !(pd & IO_MEM_ROMD)) {
bellard84b7b8e2005-11-28 21:19:04 +00003701 /* I/O case */
3702 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003703 if (p)
3704 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard84b7b8e2005-11-28 21:19:04 +00003705#ifdef TARGET_WORDS_BIGENDIAN
3706 val = (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr) << 32;
3707 val |= io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4);
3708#else
3709 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3710 val |= (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4) << 32;
3711#endif
3712 } else {
3713 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003714 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard84b7b8e2005-11-28 21:19:04 +00003715 (addr & ~TARGET_PAGE_MASK);
3716 val = ldq_p(ptr);
3717 }
3718 return val;
3719}
3720
bellardaab33092005-10-30 20:48:42 +00003721/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003722uint32_t ldub_phys(target_phys_addr_t addr)
bellardaab33092005-10-30 20:48:42 +00003723{
3724 uint8_t val;
3725 cpu_physical_memory_read(addr, &val, 1);
3726 return val;
3727}
3728
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003729/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003730uint32_t lduw_phys(target_phys_addr_t addr)
bellardaab33092005-10-30 20:48:42 +00003731{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003732 int io_index;
3733 uint8_t *ptr;
3734 uint64_t val;
3735 unsigned long pd;
3736 PhysPageDesc *p;
3737
3738 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3739 if (!p) {
3740 pd = IO_MEM_UNASSIGNED;
3741 } else {
3742 pd = p->phys_offset;
3743 }
3744
3745 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
3746 !(pd & IO_MEM_ROMD)) {
3747 /* I/O case */
3748 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
3749 if (p)
3750 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
3751 val = io_mem_read[io_index][1](io_mem_opaque[io_index], addr);
3752 } else {
3753 /* RAM case */
3754 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
3755 (addr & ~TARGET_PAGE_MASK);
3756 val = lduw_p(ptr);
3757 }
3758 return val;
bellardaab33092005-10-30 20:48:42 +00003759}
3760
bellard8df1cd02005-01-28 22:37:22 +00003761/* warning: addr must be aligned. The ram page is not masked as dirty
3762 and the code inside is not invalidated. It is useful if the dirty
3763 bits are used to track modified PTEs */
Anthony Liguoric227f092009-10-01 16:12:16 -05003764void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00003765{
3766 int io_index;
3767 uint8_t *ptr;
3768 unsigned long pd;
3769 PhysPageDesc *p;
3770
3771 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3772 if (!p) {
3773 pd = IO_MEM_UNASSIGNED;
3774 } else {
3775 pd = p->phys_offset;
3776 }
ths3b46e622007-09-17 08:09:54 +00003777
bellard3a7d9292005-08-21 09:26:42 +00003778 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003779 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003780 if (p)
3781 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003782 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3783 } else {
aliguori74576192008-10-06 14:02:03 +00003784 unsigned long addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00003785 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003786 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003787
3788 if (unlikely(in_migration)) {
3789 if (!cpu_physical_memory_is_dirty(addr1)) {
3790 /* invalidate code */
3791 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3792 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003793 cpu_physical_memory_set_dirty_flags(
3794 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00003795 }
3796 }
bellard8df1cd02005-01-28 22:37:22 +00003797 }
3798}
3799
Anthony Liguoric227f092009-10-01 16:12:16 -05003800void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val)
j_mayerbc98a7e2007-04-04 07:55:12 +00003801{
3802 int io_index;
3803 uint8_t *ptr;
3804 unsigned long pd;
3805 PhysPageDesc *p;
3806
3807 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3808 if (!p) {
3809 pd = IO_MEM_UNASSIGNED;
3810 } else {
3811 pd = p->phys_offset;
3812 }
ths3b46e622007-09-17 08:09:54 +00003813
j_mayerbc98a7e2007-04-04 07:55:12 +00003814 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3815 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003816 if (p)
3817 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
j_mayerbc98a7e2007-04-04 07:55:12 +00003818#ifdef TARGET_WORDS_BIGENDIAN
3819 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val >> 32);
3820 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val);
3821#else
3822 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3823 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val >> 32);
3824#endif
3825 } else {
pbrook5579c7f2009-04-11 14:47:08 +00003826 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
j_mayerbc98a7e2007-04-04 07:55:12 +00003827 (addr & ~TARGET_PAGE_MASK);
3828 stq_p(ptr, val);
3829 }
3830}
3831
bellard8df1cd02005-01-28 22:37:22 +00003832/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003833void stl_phys(target_phys_addr_t addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00003834{
3835 int io_index;
3836 uint8_t *ptr;
3837 unsigned long pd;
3838 PhysPageDesc *p;
3839
3840 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3841 if (!p) {
3842 pd = IO_MEM_UNASSIGNED;
3843 } else {
3844 pd = p->phys_offset;
3845 }
ths3b46e622007-09-17 08:09:54 +00003846
bellard3a7d9292005-08-21 09:26:42 +00003847 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003848 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003849 if (p)
3850 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003851 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3852 } else {
3853 unsigned long addr1;
3854 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3855 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003856 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003857 stl_p(ptr, val);
bellard3a7d9292005-08-21 09:26:42 +00003858 if (!cpu_physical_memory_is_dirty(addr1)) {
3859 /* invalidate code */
3860 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3861 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003862 cpu_physical_memory_set_dirty_flags(addr1,
3863 (0xff & ~CODE_DIRTY_FLAG));
bellard3a7d9292005-08-21 09:26:42 +00003864 }
bellard8df1cd02005-01-28 22:37:22 +00003865 }
3866}
3867
bellardaab33092005-10-30 20:48:42 +00003868/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003869void stb_phys(target_phys_addr_t addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00003870{
3871 uint8_t v = val;
3872 cpu_physical_memory_write(addr, &v, 1);
3873}
3874
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003875/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003876void stw_phys(target_phys_addr_t addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00003877{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003878 int io_index;
3879 uint8_t *ptr;
3880 unsigned long pd;
3881 PhysPageDesc *p;
3882
3883 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3884 if (!p) {
3885 pd = IO_MEM_UNASSIGNED;
3886 } else {
3887 pd = p->phys_offset;
3888 }
3889
3890 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3891 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
3892 if (p)
3893 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
3894 io_mem_write[io_index][1](io_mem_opaque[io_index], addr, val);
3895 } else {
3896 unsigned long addr1;
3897 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3898 /* RAM case */
3899 ptr = qemu_get_ram_ptr(addr1);
3900 stw_p(ptr, val);
3901 if (!cpu_physical_memory_is_dirty(addr1)) {
3902 /* invalidate code */
3903 tb_invalidate_phys_page_range(addr1, addr1 + 2, 0);
3904 /* set dirty bit */
3905 cpu_physical_memory_set_dirty_flags(addr1,
3906 (0xff & ~CODE_DIRTY_FLAG));
3907 }
3908 }
bellardaab33092005-10-30 20:48:42 +00003909}
3910
3911/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003912void stq_phys(target_phys_addr_t addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003913{
3914 val = tswap64(val);
3915 cpu_physical_memory_write(addr, (const uint8_t *)&val, 8);
3916}
3917
aliguori5e2972f2009-03-28 17:51:36 +00003918/* virtual memory access for debug (includes writing to ROM) */
ths5fafdf22007-09-16 21:08:06 +00003919int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003920 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003921{
3922 int l;
Anthony Liguoric227f092009-10-01 16:12:16 -05003923 target_phys_addr_t phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003924 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003925
3926 while (len > 0) {
3927 page = addr & TARGET_PAGE_MASK;
3928 phys_addr = cpu_get_phys_page_debug(env, page);
3929 /* if no physical page mapped, return an error */
3930 if (phys_addr == -1)
3931 return -1;
3932 l = (page + TARGET_PAGE_SIZE) - addr;
3933 if (l > len)
3934 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003935 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00003936 if (is_write)
3937 cpu_physical_memory_write_rom(phys_addr, buf, l);
3938 else
aliguori5e2972f2009-03-28 17:51:36 +00003939 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00003940 len -= l;
3941 buf += l;
3942 addr += l;
3943 }
3944 return 0;
3945}
Paul Brooka68fe892010-03-01 00:08:59 +00003946#endif
bellard13eb76e2004-01-24 15:23:36 +00003947
pbrook2e70f6e2008-06-29 01:03:05 +00003948/* in deterministic execution mode, instructions doing device I/Os
3949 must be at the end of the TB */
3950void cpu_io_recompile(CPUState *env, void *retaddr)
3951{
3952 TranslationBlock *tb;
3953 uint32_t n, cflags;
3954 target_ulong pc, cs_base;
3955 uint64_t flags;
3956
3957 tb = tb_find_pc((unsigned long)retaddr);
3958 if (!tb) {
3959 cpu_abort(env, "cpu_io_recompile: could not find TB for pc=%p",
3960 retaddr);
3961 }
3962 n = env->icount_decr.u16.low + tb->icount;
3963 cpu_restore_state(tb, env, (unsigned long)retaddr, NULL);
3964 /* Calculate how many instructions had been executed before the fault
thsbf20dc02008-06-30 17:22:19 +00003965 occurred. */
pbrook2e70f6e2008-06-29 01:03:05 +00003966 n = n - env->icount_decr.u16.low;
3967 /* Generate a new TB ending on the I/O insn. */
3968 n++;
3969 /* On MIPS and SH, delay slot instructions can only be restarted if
3970 they were already the first instruction in the TB. If this is not
thsbf20dc02008-06-30 17:22:19 +00003971 the first instruction in a TB then re-execute the preceding
pbrook2e70f6e2008-06-29 01:03:05 +00003972 branch. */
3973#if defined(TARGET_MIPS)
3974 if ((env->hflags & MIPS_HFLAG_BMASK) != 0 && n > 1) {
3975 env->active_tc.PC -= 4;
3976 env->icount_decr.u16.low++;
3977 env->hflags &= ~MIPS_HFLAG_BMASK;
3978 }
3979#elif defined(TARGET_SH4)
3980 if ((env->flags & ((DELAY_SLOT | DELAY_SLOT_CONDITIONAL))) != 0
3981 && n > 1) {
3982 env->pc -= 2;
3983 env->icount_decr.u16.low++;
3984 env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
3985 }
3986#endif
3987 /* This should never happen. */
3988 if (n > CF_COUNT_MASK)
3989 cpu_abort(env, "TB too big during recompile");
3990
3991 cflags = n | CF_LAST_IO;
3992 pc = tb->pc;
3993 cs_base = tb->cs_base;
3994 flags = tb->flags;
3995 tb_phys_invalidate(tb, -1);
3996 /* FIXME: In theory this could raise an exception. In practice
3997 we have already translated the block once so it's probably ok. */
3998 tb_gen_code(env, pc, cs_base, flags, cflags);
thsbf20dc02008-06-30 17:22:19 +00003999 /* TODO: If env->pc != tb->pc (i.e. the faulting instruction was not
pbrook2e70f6e2008-06-29 01:03:05 +00004000 the first in the TB) then we end up generating a whole new TB and
4001 repeating the fault, which is horribly inefficient.
4002 Better would be to execute just this insn uncached, or generate a
4003 second new TB. */
4004 cpu_resume_from_signal(env, NULL);
4005}
4006
Paul Brookb3755a92010-03-12 16:54:58 +00004007#if !defined(CONFIG_USER_ONLY)
4008
bellarde3db7222005-01-26 22:00:47 +00004009void dump_exec_info(FILE *f,
4010 int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
4011{
4012 int i, target_code_size, max_target_code_size;
4013 int direct_jmp_count, direct_jmp2_count, cross_page;
4014 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00004015
bellarde3db7222005-01-26 22:00:47 +00004016 target_code_size = 0;
4017 max_target_code_size = 0;
4018 cross_page = 0;
4019 direct_jmp_count = 0;
4020 direct_jmp2_count = 0;
4021 for(i = 0; i < nb_tbs; i++) {
4022 tb = &tbs[i];
4023 target_code_size += tb->size;
4024 if (tb->size > max_target_code_size)
4025 max_target_code_size = tb->size;
4026 if (tb->page_addr[1] != -1)
4027 cross_page++;
4028 if (tb->tb_next_offset[0] != 0xffff) {
4029 direct_jmp_count++;
4030 if (tb->tb_next_offset[1] != 0xffff) {
4031 direct_jmp2_count++;
4032 }
4033 }
4034 }
4035 /* XXX: avoid using doubles ? */
bellard57fec1f2008-02-01 10:50:11 +00004036 cpu_fprintf(f, "Translation buffer state:\n");
bellard26a5f132008-05-28 12:30:31 +00004037 cpu_fprintf(f, "gen code size %ld/%ld\n",
4038 code_gen_ptr - code_gen_buffer, code_gen_buffer_max_size);
4039 cpu_fprintf(f, "TB count %d/%d\n",
4040 nb_tbs, code_gen_max_blocks);
ths5fafdf22007-09-16 21:08:06 +00004041 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00004042 nb_tbs ? target_code_size / nb_tbs : 0,
4043 max_target_code_size);
ths5fafdf22007-09-16 21:08:06 +00004044 cpu_fprintf(f, "TB avg host size %d bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00004045 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
4046 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00004047 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
4048 cross_page,
bellarde3db7222005-01-26 22:00:47 +00004049 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
4050 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00004051 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00004052 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
4053 direct_jmp2_count,
4054 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
bellard57fec1f2008-02-01 10:50:11 +00004055 cpu_fprintf(f, "\nStatistics:\n");
bellarde3db7222005-01-26 22:00:47 +00004056 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
4057 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
4058 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
bellardb67d9a52008-05-23 09:57:34 +00004059 tcg_dump_info(f, cpu_fprintf);
bellarde3db7222005-01-26 22:00:47 +00004060}
4061
bellard61382a52003-10-27 21:22:23 +00004062#define MMUSUFFIX _cmmu
4063#define GETPC() NULL
4064#define env cpu_single_env
bellardb769d8f2004-10-03 15:07:13 +00004065#define SOFTMMU_CODE_ACCESS
bellard61382a52003-10-27 21:22:23 +00004066
4067#define SHIFT 0
4068#include "softmmu_template.h"
4069
4070#define SHIFT 1
4071#include "softmmu_template.h"
4072
4073#define SHIFT 2
4074#include "softmmu_template.h"
4075
4076#define SHIFT 3
4077#include "softmmu_template.h"
4078
4079#undef env
4080
4081#endif