blob: 94c35e31b579d0568374d65b9f38f354d5744954 [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
3 *
4 * Copyright (c) 2003 Fabrice Bellard
5 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
bellard7d132992003-03-06 23:23:54 +000019 */
bellarde4533c72003-06-15 19:51:39 +000020#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000021#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000022#include "disas.h"
bellard7d132992003-03-06 23:23:54 +000023
bellardfbf9eeb2004-04-25 21:21:33 +000024#if !defined(CONFIG_SOFTMMU)
25#undef EAX
26#undef ECX
27#undef EDX
28#undef EBX
29#undef ESP
30#undef EBP
31#undef ESI
32#undef EDI
33#undef EIP
34#include <signal.h>
35#include <sys/ucontext.h>
36#endif
37
bellard36bdbe52003-11-19 22:12:02 +000038int tb_invalidated_flag;
39
bellarddc990652003-03-19 00:00:28 +000040//#define DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000041//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000042
bellard93ac68b2003-09-30 20:57:29 +000043#if defined(TARGET_ARM) || defined(TARGET_SPARC)
bellarde4533c72003-06-15 19:51:39 +000044/* XXX: unify with i386 target */
45void cpu_loop_exit(void)
46{
47 longjmp(env->jmp_env, 1);
48}
49#endif
50
bellardfbf9eeb2004-04-25 21:21:33 +000051/* exit the current TB from a signal handler. The host registers are
52 restored in a state compatible with the CPU emulator
53 */
54void cpu_resume_from_signal(CPUState *env1, void *puc)
55{
56#if !defined(CONFIG_SOFTMMU)
57 struct ucontext *uc = puc;
58#endif
59
60 env = env1;
61
62 /* XXX: restore cpu registers saved in host registers */
63
64#if !defined(CONFIG_SOFTMMU)
65 if (puc) {
66 /* XXX: use siglongjmp ? */
67 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
68 }
69#endif
70 longjmp(env->jmp_env, 1);
71}
72
bellard7d132992003-03-06 23:23:54 +000073/* main execution loop */
74
bellarde4533c72003-06-15 19:51:39 +000075int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +000076{
bellarde4533c72003-06-15 19:51:39 +000077 int saved_T0, saved_T1, saved_T2;
78 CPUState *saved_env;
bellard04369ff2003-03-20 22:33:23 +000079#ifdef reg_EAX
80 int saved_EAX;
81#endif
82#ifdef reg_ECX
83 int saved_ECX;
84#endif
85#ifdef reg_EDX
86 int saved_EDX;
87#endif
88#ifdef reg_EBX
89 int saved_EBX;
90#endif
91#ifdef reg_ESP
92 int saved_ESP;
93#endif
94#ifdef reg_EBP
95 int saved_EBP;
96#endif
97#ifdef reg_ESI
98 int saved_ESI;
99#endif
100#ifdef reg_EDI
101 int saved_EDI;
102#endif
bellard8c6939c2003-06-09 15:28:00 +0000103#ifdef __sparc__
104 int saved_i7, tmp_T0;
105#endif
bellard68a79312003-06-30 13:12:32 +0000106 int code_gen_size, ret, interrupt_request;
bellard7d132992003-03-06 23:23:54 +0000107 void (*gen_func)(void);
bellard9de5e442003-03-23 16:49:39 +0000108 TranslationBlock *tb, **ptb;
bellardc27004e2005-01-03 23:35:10 +0000109 target_ulong cs_base, pc;
110 uint8_t *tc_ptr;
bellard6dbad632003-03-16 18:05:05 +0000111 unsigned int flags;
bellard8c6939c2003-06-09 15:28:00 +0000112
bellard7d132992003-03-06 23:23:54 +0000113 /* first we save global registers */
bellardc27004e2005-01-03 23:35:10 +0000114 saved_env = env;
115 env = env1;
bellard7d132992003-03-06 23:23:54 +0000116 saved_T0 = T0;
117 saved_T1 = T1;
bellarde4533c72003-06-15 19:51:39 +0000118 saved_T2 = T2;
bellarde4533c72003-06-15 19:51:39 +0000119#ifdef __sparc__
120 /* we also save i7 because longjmp may not restore it */
121 asm volatile ("mov %%i7, %0" : "=r" (saved_i7));
122#endif
123
124#if defined(TARGET_I386)
bellard04369ff2003-03-20 22:33:23 +0000125#ifdef reg_EAX
126 saved_EAX = EAX;
bellard04369ff2003-03-20 22:33:23 +0000127#endif
128#ifdef reg_ECX
129 saved_ECX = ECX;
bellard04369ff2003-03-20 22:33:23 +0000130#endif
131#ifdef reg_EDX
132 saved_EDX = EDX;
bellard04369ff2003-03-20 22:33:23 +0000133#endif
134#ifdef reg_EBX
135 saved_EBX = EBX;
bellard04369ff2003-03-20 22:33:23 +0000136#endif
137#ifdef reg_ESP
138 saved_ESP = ESP;
bellard04369ff2003-03-20 22:33:23 +0000139#endif
140#ifdef reg_EBP
141 saved_EBP = EBP;
bellard04369ff2003-03-20 22:33:23 +0000142#endif
143#ifdef reg_ESI
144 saved_ESI = ESI;
bellard04369ff2003-03-20 22:33:23 +0000145#endif
146#ifdef reg_EDI
147 saved_EDI = EDI;
bellard04369ff2003-03-20 22:33:23 +0000148#endif
bellard0d1a29f2004-10-12 22:01:28 +0000149
150 env_to_regs();
bellard9de5e442003-03-23 16:49:39 +0000151 /* put eflags in CPU temporary format */
bellardfc2b4c42003-03-29 16:52:44 +0000152 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
153 DF = 1 - (2 * ((env->eflags >> 10) & 1));
bellard9de5e442003-03-23 16:49:39 +0000154 CC_OP = CC_OP_EFLAGS;
bellardfc2b4c42003-03-29 16:52:44 +0000155 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000156#elif defined(TARGET_ARM)
157 {
158 unsigned int psr;
159 psr = env->cpsr;
160 env->CF = (psr >> 29) & 1;
161 env->NZF = (psr & 0xc0000000) ^ 0x40000000;
162 env->VF = (psr << 3) & 0x80000000;
bellard99c475a2005-01-31 20:45:13 +0000163 env->QF = (psr >> 27) & 1;
164 env->cpsr = psr & ~CACHED_CPSR_BITS;
bellarde4533c72003-06-15 19:51:39 +0000165 }
bellard93ac68b2003-09-30 20:57:29 +0000166#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000167#elif defined(TARGET_PPC)
bellarde4533c72003-06-15 19:51:39 +0000168#else
169#error unsupported target CPU
170#endif
bellard3fb2ded2003-06-24 13:22:59 +0000171 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000172
bellard7d132992003-03-06 23:23:54 +0000173 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000174 for(;;) {
175 if (setjmp(env->jmp_env) == 0) {
bellardee8b7022004-02-03 23:35:10 +0000176 env->current_tb = NULL;
bellard3fb2ded2003-06-24 13:22:59 +0000177 /* if an exception is pending, we execute it here */
178 if (env->exception_index >= 0) {
179 if (env->exception_index >= EXCP_INTERRUPT) {
180 /* exit request from the cpu execution loop */
181 ret = env->exception_index;
182 break;
183 } else if (env->user_mode_only) {
184 /* if user mode only, we simulate a fake exception
185 which will be hanlded outside the cpu execution
186 loop */
bellard83479e72003-06-25 16:12:37 +0000187#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000188 do_interrupt_user(env->exception_index,
189 env->exception_is_int,
190 env->error_code,
191 env->exception_next_eip);
bellard83479e72003-06-25 16:12:37 +0000192#endif
bellard3fb2ded2003-06-24 13:22:59 +0000193 ret = env->exception_index;
194 break;
195 } else {
bellard83479e72003-06-25 16:12:37 +0000196#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000197 /* simulate a real cpu exception. On i386, it can
198 trigger new exceptions, but we do not handle
199 double or triple faults yet. */
200 do_interrupt(env->exception_index,
201 env->exception_is_int,
202 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000203 env->exception_next_eip, 0);
bellardce097762004-01-04 23:53:18 +0000204#elif defined(TARGET_PPC)
205 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000206#elif defined(TARGET_SPARC)
bellard1a0c3292005-02-13 19:02:07 +0000207 do_interrupt(env->exception_index);
bellard83479e72003-06-25 16:12:37 +0000208#endif
bellard3fb2ded2003-06-24 13:22:59 +0000209 }
210 env->exception_index = -1;
bellard9df217a2005-02-10 22:05:51 +0000211 }
212#ifdef USE_KQEMU
213 if (kqemu_is_ok(env) && env->interrupt_request == 0) {
214 int ret;
215 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
216 ret = kqemu_cpu_exec(env);
217 /* put eflags in CPU temporary format */
218 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
219 DF = 1 - (2 * ((env->eflags >> 10) & 1));
220 CC_OP = CC_OP_EFLAGS;
221 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
222 if (ret == 1) {
223 /* exception */
224 longjmp(env->jmp_env, 1);
225 } else if (ret == 2) {
226 /* softmmu execution needed */
227 } else {
228 if (env->interrupt_request != 0) {
229 /* hardware interrupt will be executed just after */
230 } else {
231 /* otherwise, we restart */
232 longjmp(env->jmp_env, 1);
233 }
234 }
bellard9de5e442003-03-23 16:49:39 +0000235 }
bellard9df217a2005-02-10 22:05:51 +0000236#endif
237
bellard3fb2ded2003-06-24 13:22:59 +0000238 T0 = 0; /* force lookup of first TB */
239 for(;;) {
240#ifdef __sparc__
241 /* g1 can be modified by some libc? functions */
242 tmp_T0 = T0;
243#endif
bellard68a79312003-06-30 13:12:32 +0000244 interrupt_request = env->interrupt_request;
bellard2e255c62003-08-21 23:25:21 +0000245 if (__builtin_expect(interrupt_request, 0)) {
bellard68a79312003-06-30 13:12:32 +0000246#if defined(TARGET_I386)
247 /* if hardware interrupt pending, we execute it */
248 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
bellard3f337312003-08-20 23:02:09 +0000249 (env->eflags & IF_MASK) &&
250 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
bellard68a79312003-06-30 13:12:32 +0000251 int intno;
bellardfbf9eeb2004-04-25 21:21:33 +0000252 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
bellarda541f292004-04-12 20:39:29 +0000253 intno = cpu_get_pic_interrupt(env);
bellardf193c792004-03-21 17:06:25 +0000254 if (loglevel & CPU_LOG_TB_IN_ASM) {
bellard68a79312003-06-30 13:12:32 +0000255 fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
256 }
bellardd05e66d2003-08-20 21:34:35 +0000257 do_interrupt(intno, 0, 0, 0, 1);
bellard907a5b22003-06-30 23:18:22 +0000258 /* ensure that no TB jump will be modified as
259 the program flow was changed */
260#ifdef __sparc__
261 tmp_T0 = 0;
262#else
263 T0 = 0;
264#endif
bellard68a79312003-06-30 13:12:32 +0000265 }
bellardce097762004-01-04 23:53:18 +0000266#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000267#if 0
268 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
269 cpu_ppc_reset(env);
270 }
271#endif
272 if (msr_ee != 0) {
bellardce097762004-01-04 23:53:18 +0000273 if ((interrupt_request & CPU_INTERRUPT_HARD)) {
bellard9fddaa02004-05-21 12:59:32 +0000274 /* Raise it */
275 env->exception_index = EXCP_EXTERNAL;
276 env->error_code = 0;
bellardce097762004-01-04 23:53:18 +0000277 do_interrupt(env);
278 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
bellard9fddaa02004-05-21 12:59:32 +0000279 } else if ((interrupt_request & CPU_INTERRUPT_TIMER)) {
280 /* Raise it */
281 env->exception_index = EXCP_DECR;
282 env->error_code = 0;
283 do_interrupt(env);
284 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
285 }
bellardce097762004-01-04 23:53:18 +0000286 }
bellarde95c8d52004-09-30 22:22:08 +0000287#elif defined(TARGET_SPARC)
288 if (interrupt_request & CPU_INTERRUPT_HARD) {
bellard1a0c3292005-02-13 19:02:07 +0000289 do_interrupt(env->interrupt_index);
bellarde95c8d52004-09-30 22:22:08 +0000290 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
291 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
292 //do_interrupt(0, 0, 0, 0, 0);
293 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
294 }
bellard68a79312003-06-30 13:12:32 +0000295#endif
bellardbf3e8bf2004-02-16 21:58:54 +0000296 if (interrupt_request & CPU_INTERRUPT_EXITTB) {
297 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
298 /* ensure that no TB jump will be modified as
299 the program flow was changed */
300#ifdef __sparc__
301 tmp_T0 = 0;
302#else
303 T0 = 0;
304#endif
305 }
bellard68a79312003-06-30 13:12:32 +0000306 if (interrupt_request & CPU_INTERRUPT_EXIT) {
307 env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
308 env->exception_index = EXCP_INTERRUPT;
309 cpu_loop_exit();
310 }
bellard3fb2ded2003-06-24 13:22:59 +0000311 }
312#ifdef DEBUG_EXEC
bellardc27004e2005-01-03 23:35:10 +0000313 if ((loglevel & CPU_LOG_EXEC)) {
bellard3fb2ded2003-06-24 13:22:59 +0000314#if defined(TARGET_I386)
315 /* restore flags in standard format */
316 env->regs[R_EAX] = EAX;
317 env->regs[R_EBX] = EBX;
318 env->regs[R_ECX] = ECX;
319 env->regs[R_EDX] = EDX;
320 env->regs[R_ESI] = ESI;
321 env->regs[R_EDI] = EDI;
322 env->regs[R_EBP] = EBP;
323 env->regs[R_ESP] = ESP;
324 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellard7fe48482004-10-09 18:08:01 +0000325 cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000326 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000327#elif defined(TARGET_ARM)
bellard1b21b622003-07-09 17:16:27 +0000328 env->cpsr = compute_cpsr();
bellard7fe48482004-10-09 18:08:01 +0000329 cpu_dump_state(env, logfile, fprintf, 0);
bellard99c475a2005-01-31 20:45:13 +0000330 env->cpsr &= ~CACHED_CPSR_BITS;
bellard93ac68b2003-09-30 20:57:29 +0000331#elif defined(TARGET_SPARC)
bellard7fe48482004-10-09 18:08:01 +0000332 cpu_dump_state (env, logfile, fprintf, 0);
bellard67867302003-11-23 17:05:30 +0000333#elif defined(TARGET_PPC)
bellard7fe48482004-10-09 18:08:01 +0000334 cpu_dump_state(env, logfile, fprintf, 0);
bellarde4533c72003-06-15 19:51:39 +0000335#else
336#error unsupported target CPU
337#endif
bellard3fb2ded2003-06-24 13:22:59 +0000338 }
bellard7d132992003-03-06 23:23:54 +0000339#endif
bellard3f337312003-08-20 23:02:09 +0000340 /* we record a subset of the CPU state. It will
341 always be the same before a given translated block
342 is executed. */
bellarde4533c72003-06-15 19:51:39 +0000343#if defined(TARGET_I386)
bellard2e255c62003-08-21 23:25:21 +0000344 flags = env->hflags;
bellard3f337312003-08-20 23:02:09 +0000345 flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
bellard3fb2ded2003-06-24 13:22:59 +0000346 cs_base = env->segs[R_CS].base;
347 pc = cs_base + env->eip;
bellarde4533c72003-06-15 19:51:39 +0000348#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000349 flags = env->thumb | (env->vfp.vec_len << 1)
350 | (env->vfp.vec_stride << 4);
bellard3fb2ded2003-06-24 13:22:59 +0000351 cs_base = 0;
bellardc27004e2005-01-03 23:35:10 +0000352 pc = env->regs[15];
bellard93ac68b2003-09-30 20:57:29 +0000353#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000354 flags = 0;
bellardc27004e2005-01-03 23:35:10 +0000355 cs_base = env->npc;
356 pc = env->pc;
bellard67867302003-11-23 17:05:30 +0000357#elif defined(TARGET_PPC)
bellardc4decf32005-02-15 22:59:52 +0000358 flags = (msr_pr << MSR_PR) | (msr_fp << MSR_FP) | (msr_se << MSR_SE);
bellard67867302003-11-23 17:05:30 +0000359 cs_base = 0;
bellardc27004e2005-01-03 23:35:10 +0000360 pc = env->nip;
bellarde4533c72003-06-15 19:51:39 +0000361#else
362#error unsupported CPU
363#endif
bellardc27004e2005-01-03 23:35:10 +0000364 tb = tb_find(&ptb, pc, cs_base,
bellard3fb2ded2003-06-24 13:22:59 +0000365 flags);
bellardd4e81642003-05-25 16:46:15 +0000366 if (!tb) {
bellard13768472004-01-04 17:43:01 +0000367 TranslationBlock **ptb1;
368 unsigned int h;
369 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
370
371
bellard3fb2ded2003-06-24 13:22:59 +0000372 spin_lock(&tb_lock);
bellard13768472004-01-04 17:43:01 +0000373
374 tb_invalidated_flag = 0;
bellard0d1a29f2004-10-12 22:01:28 +0000375
376 regs_to_env(); /* XXX: do it just before cpu_gen_code() */
bellard13768472004-01-04 17:43:01 +0000377
378 /* find translated block using physical mappings */
bellardc27004e2005-01-03 23:35:10 +0000379 phys_pc = get_phys_addr_code(env, pc);
bellard13768472004-01-04 17:43:01 +0000380 phys_page1 = phys_pc & TARGET_PAGE_MASK;
381 phys_page2 = -1;
382 h = tb_phys_hash_func(phys_pc);
383 ptb1 = &tb_phys_hash[h];
384 for(;;) {
385 tb = *ptb1;
386 if (!tb)
387 goto not_found;
bellardc27004e2005-01-03 23:35:10 +0000388 if (tb->pc == pc &&
bellard13768472004-01-04 17:43:01 +0000389 tb->page_addr[0] == phys_page1 &&
bellardc27004e2005-01-03 23:35:10 +0000390 tb->cs_base == cs_base &&
bellard13768472004-01-04 17:43:01 +0000391 tb->flags == flags) {
392 /* check next page if needed */
bellardb516f852004-01-18 21:50:04 +0000393 if (tb->page_addr[1] != -1) {
bellardc27004e2005-01-03 23:35:10 +0000394 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellardb516f852004-01-18 21:50:04 +0000395 TARGET_PAGE_SIZE;
bellard13768472004-01-04 17:43:01 +0000396 phys_page2 = get_phys_addr_code(env, virt_page2);
397 if (tb->page_addr[1] == phys_page2)
398 goto found;
399 } else {
400 goto found;
401 }
402 }
403 ptb1 = &tb->phys_hash_next;
404 }
405 not_found:
bellard3fb2ded2003-06-24 13:22:59 +0000406 /* if no translated code available, then translate it now */
bellardc27004e2005-01-03 23:35:10 +0000407 tb = tb_alloc(pc);
bellard3fb2ded2003-06-24 13:22:59 +0000408 if (!tb) {
409 /* flush must be done */
bellardb453b702004-01-04 15:45:21 +0000410 tb_flush(env);
bellard3fb2ded2003-06-24 13:22:59 +0000411 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +0000412 tb = tb_alloc(pc);
bellard3fb2ded2003-06-24 13:22:59 +0000413 /* don't forget to invalidate previous TB info */
bellardc27004e2005-01-03 23:35:10 +0000414 ptb = &tb_hash[tb_hash_func(pc)];
bellard3fb2ded2003-06-24 13:22:59 +0000415 T0 = 0;
416 }
417 tc_ptr = code_gen_ptr;
418 tb->tc_ptr = tc_ptr;
bellardc27004e2005-01-03 23:35:10 +0000419 tb->cs_base = cs_base;
bellard3fb2ded2003-06-24 13:22:59 +0000420 tb->flags = flags;
bellardfacc68b2003-09-17 22:51:18 +0000421 cpu_gen_code(env, tb, CODE_GEN_MAX_SIZE, &code_gen_size);
bellard13768472004-01-04 17:43:01 +0000422 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
423
424 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +0000425 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellard13768472004-01-04 17:43:01 +0000426 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +0000427 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
bellard13768472004-01-04 17:43:01 +0000428 phys_page2 = get_phys_addr_code(env, virt_page2);
429 }
430 tb_link_phys(tb, phys_pc, phys_page2);
431
432 found:
bellard36bdbe52003-11-19 22:12:02 +0000433 if (tb_invalidated_flag) {
434 /* as some TB could have been invalidated because
435 of memory exceptions while generating the code, we
436 must recompute the hash index here */
bellardc27004e2005-01-03 23:35:10 +0000437 ptb = &tb_hash[tb_hash_func(pc)];
bellard36bdbe52003-11-19 22:12:02 +0000438 while (*ptb != NULL)
439 ptb = &(*ptb)->hash_next;
440 T0 = 0;
441 }
bellard13768472004-01-04 17:43:01 +0000442 /* we add the TB in the virtual pc hash table */
bellard3fb2ded2003-06-24 13:22:59 +0000443 *ptb = tb;
444 tb->hash_next = NULL;
445 tb_link(tb);
bellard3fb2ded2003-06-24 13:22:59 +0000446 spin_unlock(&tb_lock);
447 }
bellard9d27abd2003-05-10 13:13:54 +0000448#ifdef DEBUG_EXEC
bellardc1135f62005-01-30 22:41:54 +0000449 if ((loglevel & CPU_LOG_EXEC)) {
bellardc27004e2005-01-03 23:35:10 +0000450 fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
451 (long)tb->tc_ptr, tb->pc,
452 lookup_symbol(tb->pc));
bellard3fb2ded2003-06-24 13:22:59 +0000453 }
bellard9d27abd2003-05-10 13:13:54 +0000454#endif
bellard8c6939c2003-06-09 15:28:00 +0000455#ifdef __sparc__
bellard3fb2ded2003-06-24 13:22:59 +0000456 T0 = tmp_T0;
bellard8c6939c2003-06-09 15:28:00 +0000457#endif
bellardfacc68b2003-09-17 22:51:18 +0000458 /* see if we can patch the calling TB. */
bellardc27004e2005-01-03 23:35:10 +0000459 {
460 if (T0 != 0
bellardbf3e8bf2004-02-16 21:58:54 +0000461#if defined(TARGET_I386) && defined(USE_CODE_COPY)
462 && (tb->cflags & CF_CODE_COPY) ==
463 (((TranslationBlock *)(T0 & ~3))->cflags & CF_CODE_COPY)
464#endif
465 ) {
bellard3fb2ded2003-06-24 13:22:59 +0000466 spin_lock(&tb_lock);
bellardc27004e2005-01-03 23:35:10 +0000467 tb_add_jump((TranslationBlock *)(long)(T0 & ~3), T0 & 3, tb);
bellard97eb5b12004-02-25 23:19:55 +0000468#if defined(USE_CODE_COPY)
469 /* propagates the FP use info */
470 ((TranslationBlock *)(T0 & ~3))->cflags |=
471 (tb->cflags & CF_FP_USED);
472#endif
bellard3fb2ded2003-06-24 13:22:59 +0000473 spin_unlock(&tb_lock);
474 }
bellardc27004e2005-01-03 23:35:10 +0000475 }
bellard3fb2ded2003-06-24 13:22:59 +0000476 tc_ptr = tb->tc_ptr;
bellard83479e72003-06-25 16:12:37 +0000477 env->current_tb = tb;
bellard3fb2ded2003-06-24 13:22:59 +0000478 /* execute the generated code */
479 gen_func = (void *)tc_ptr;
480#if defined(__sparc__)
481 __asm__ __volatile__("call %0\n\t"
482 "mov %%o7,%%i0"
483 : /* no outputs */
484 : "r" (gen_func)
485 : "i0", "i1", "i2", "i3", "i4", "i5");
486#elif defined(__arm__)
487 asm volatile ("mov pc, %0\n\t"
488 ".global exec_loop\n\t"
489 "exec_loop:\n\t"
490 : /* no outputs */
491 : "r" (gen_func)
492 : "r1", "r2", "r3", "r8", "r9", "r10", "r12", "r14");
bellardbf3e8bf2004-02-16 21:58:54 +0000493#elif defined(TARGET_I386) && defined(USE_CODE_COPY)
494{
495 if (!(tb->cflags & CF_CODE_COPY)) {
bellard97eb5b12004-02-25 23:19:55 +0000496 if ((tb->cflags & CF_FP_USED) && env->native_fp_regs) {
497 save_native_fp_state(env);
498 }
bellardbf3e8bf2004-02-16 21:58:54 +0000499 gen_func();
500 } else {
bellard97eb5b12004-02-25 23:19:55 +0000501 if ((tb->cflags & CF_FP_USED) && !env->native_fp_regs) {
502 restore_native_fp_state(env);
503 }
bellardbf3e8bf2004-02-16 21:58:54 +0000504 /* we work with native eflags */
505 CC_SRC = cc_table[CC_OP].compute_all();
506 CC_OP = CC_OP_EFLAGS;
507 asm(".globl exec_loop\n"
508 "\n"
509 "debug1:\n"
510 " pushl %%ebp\n"
511 " fs movl %10, %9\n"
512 " fs movl %11, %%eax\n"
513 " andl $0x400, %%eax\n"
514 " fs orl %8, %%eax\n"
515 " pushl %%eax\n"
516 " popf\n"
517 " fs movl %%esp, %12\n"
518 " fs movl %0, %%eax\n"
519 " fs movl %1, %%ecx\n"
520 " fs movl %2, %%edx\n"
521 " fs movl %3, %%ebx\n"
522 " fs movl %4, %%esp\n"
523 " fs movl %5, %%ebp\n"
524 " fs movl %6, %%esi\n"
525 " fs movl %7, %%edi\n"
526 " fs jmp *%9\n"
527 "exec_loop:\n"
528 " fs movl %%esp, %4\n"
529 " fs movl %12, %%esp\n"
530 " fs movl %%eax, %0\n"
531 " fs movl %%ecx, %1\n"
532 " fs movl %%edx, %2\n"
533 " fs movl %%ebx, %3\n"
534 " fs movl %%ebp, %5\n"
535 " fs movl %%esi, %6\n"
536 " fs movl %%edi, %7\n"
537 " pushf\n"
538 " popl %%eax\n"
539 " movl %%eax, %%ecx\n"
540 " andl $0x400, %%ecx\n"
541 " shrl $9, %%ecx\n"
542 " andl $0x8d5, %%eax\n"
543 " fs movl %%eax, %8\n"
544 " movl $1, %%eax\n"
545 " subl %%ecx, %%eax\n"
546 " fs movl %%eax, %11\n"
547 " fs movl %9, %%ebx\n" /* get T0 value */
548 " popl %%ebp\n"
549 :
550 : "m" (*(uint8_t *)offsetof(CPUState, regs[0])),
551 "m" (*(uint8_t *)offsetof(CPUState, regs[1])),
552 "m" (*(uint8_t *)offsetof(CPUState, regs[2])),
553 "m" (*(uint8_t *)offsetof(CPUState, regs[3])),
554 "m" (*(uint8_t *)offsetof(CPUState, regs[4])),
555 "m" (*(uint8_t *)offsetof(CPUState, regs[5])),
556 "m" (*(uint8_t *)offsetof(CPUState, regs[6])),
557 "m" (*(uint8_t *)offsetof(CPUState, regs[7])),
558 "m" (*(uint8_t *)offsetof(CPUState, cc_src)),
559 "m" (*(uint8_t *)offsetof(CPUState, tmp0)),
560 "a" (gen_func),
561 "m" (*(uint8_t *)offsetof(CPUState, df)),
562 "m" (*(uint8_t *)offsetof(CPUState, saved_esp))
563 : "%ecx", "%edx"
564 );
565 }
566}
bellard3fb2ded2003-06-24 13:22:59 +0000567#else
568 gen_func();
569#endif
bellard83479e72003-06-25 16:12:37 +0000570 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000571 /* reset soft MMU for next block (it can currently
572 only be set by a memory fault) */
573#if defined(TARGET_I386) && !defined(CONFIG_SOFTMMU)
bellard3f337312003-08-20 23:02:09 +0000574 if (env->hflags & HF_SOFTMMU_MASK) {
575 env->hflags &= ~HF_SOFTMMU_MASK;
bellard4cbf74b2003-08-10 21:48:43 +0000576 /* do not allow linking to another block */
577 T0 = 0;
578 }
579#endif
bellard3fb2ded2003-06-24 13:22:59 +0000580 }
581 } else {
bellard0d1a29f2004-10-12 22:01:28 +0000582 env_to_regs();
bellard7d132992003-03-06 23:23:54 +0000583 }
bellard3fb2ded2003-06-24 13:22:59 +0000584 } /* for(;;) */
585
bellard7d132992003-03-06 23:23:54 +0000586
bellarde4533c72003-06-15 19:51:39 +0000587#if defined(TARGET_I386)
bellard97eb5b12004-02-25 23:19:55 +0000588#if defined(USE_CODE_COPY)
589 if (env->native_fp_regs) {
590 save_native_fp_state(env);
591 }
592#endif
bellard9de5e442003-03-23 16:49:39 +0000593 /* restore flags in standard format */
bellardfc2b4c42003-03-29 16:52:44 +0000594 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellard9de5e442003-03-23 16:49:39 +0000595
bellard7d132992003-03-06 23:23:54 +0000596 /* restore global registers */
bellard04369ff2003-03-20 22:33:23 +0000597#ifdef reg_EAX
598 EAX = saved_EAX;
599#endif
600#ifdef reg_ECX
601 ECX = saved_ECX;
602#endif
603#ifdef reg_EDX
604 EDX = saved_EDX;
605#endif
606#ifdef reg_EBX
607 EBX = saved_EBX;
608#endif
609#ifdef reg_ESP
610 ESP = saved_ESP;
611#endif
612#ifdef reg_EBP
613 EBP = saved_EBP;
614#endif
615#ifdef reg_ESI
616 ESI = saved_ESI;
617#endif
618#ifdef reg_EDI
619 EDI = saved_EDI;
620#endif
bellarde4533c72003-06-15 19:51:39 +0000621#elif defined(TARGET_ARM)
bellard1b21b622003-07-09 17:16:27 +0000622 env->cpsr = compute_cpsr();
bellardb7bcbe92005-02-22 19:27:29 +0000623 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000624#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000625#elif defined(TARGET_PPC)
bellarde4533c72003-06-15 19:51:39 +0000626#else
627#error unsupported target CPU
628#endif
bellard8c6939c2003-06-09 15:28:00 +0000629#ifdef __sparc__
630 asm volatile ("mov %0, %%i7" : : "r" (saved_i7));
631#endif
bellard7d132992003-03-06 23:23:54 +0000632 T0 = saved_T0;
633 T1 = saved_T1;
bellarde4533c72003-06-15 19:51:39 +0000634 T2 = saved_T2;
bellard7d132992003-03-06 23:23:54 +0000635 env = saved_env;
636 return ret;
637}
bellard6dbad632003-03-16 18:05:05 +0000638
bellardfbf9eeb2004-04-25 21:21:33 +0000639/* must only be called from the generated code as an exception can be
640 generated */
641void tb_invalidate_page_range(target_ulong start, target_ulong end)
642{
bellarddc5d0b32004-06-22 18:43:30 +0000643 /* XXX: cannot enable it yet because it yields to MMU exception
644 where NIP != read address on PowerPC */
645#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000646 target_ulong phys_addr;
647 phys_addr = get_phys_addr_code(env, start);
648 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000649#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000650}
651
bellard1a18c712003-10-30 01:07:51 +0000652#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000653
bellard6dbad632003-03-16 18:05:05 +0000654void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
655{
656 CPUX86State *saved_env;
657
658 saved_env = env;
659 env = s;
bellarda412ac52003-07-26 18:01:40 +0000660 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000661 selector &= 0xffff;
bellard2e255c62003-08-21 23:25:21 +0000662 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000663 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000664 } else {
bellardb453b702004-01-04 15:45:21 +0000665 load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000666 }
bellard6dbad632003-03-16 18:05:05 +0000667 env = saved_env;
668}
bellard9de5e442003-03-23 16:49:39 +0000669
bellardd0a1ffc2003-05-29 20:04:28 +0000670void cpu_x86_fsave(CPUX86State *s, uint8_t *ptr, int data32)
671{
672 CPUX86State *saved_env;
673
674 saved_env = env;
675 env = s;
676
bellardc27004e2005-01-03 23:35:10 +0000677 helper_fsave((target_ulong)ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000678
679 env = saved_env;
680}
681
682void cpu_x86_frstor(CPUX86State *s, uint8_t *ptr, int data32)
683{
684 CPUX86State *saved_env;
685
686 saved_env = env;
687 env = s;
688
bellardc27004e2005-01-03 23:35:10 +0000689 helper_frstor((target_ulong)ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000690
691 env = saved_env;
692}
693
bellarde4533c72003-06-15 19:51:39 +0000694#endif /* TARGET_I386 */
695
bellard67b915a2004-03-31 23:37:16 +0000696#if !defined(CONFIG_SOFTMMU)
697
bellard3fb2ded2003-06-24 13:22:59 +0000698#if defined(TARGET_I386)
699
bellardb56dad12003-05-08 15:38:04 +0000700/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000701 the effective address of the memory exception. 'is_write' is 1 if a
702 write caused the exception and otherwise 0'. 'old_set' is the
703 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000704static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000705 int is_write, sigset_t *old_set,
706 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000707{
bellarda513fe12003-05-27 23:29:48 +0000708 TranslationBlock *tb;
709 int ret;
bellard68a79312003-06-30 13:12:32 +0000710
bellard83479e72003-06-25 16:12:37 +0000711 if (cpu_single_env)
712 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000713#if defined(DEBUG_SIGNAL)
bellardbf3e8bf2004-02-16 21:58:54 +0000714 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
715 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000716#endif
bellard25eb4482003-05-14 21:50:54 +0000717 /* XXX: locking issue */
bellardfbf9eeb2004-04-25 21:21:33 +0000718 if (is_write && page_unprotect(address, pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000719 return 1;
720 }
bellardfbf9eeb2004-04-25 21:21:33 +0000721
bellard3fb2ded2003-06-24 13:22:59 +0000722 /* see if it is an MMU fault */
bellard93a40ea2003-10-27 21:13:06 +0000723 ret = cpu_x86_handle_mmu_fault(env, address, is_write,
724 ((env->hflags & HF_CPL_MASK) == 3), 0);
bellard3fb2ded2003-06-24 13:22:59 +0000725 if (ret < 0)
726 return 0; /* not an MMU fault */
727 if (ret == 0)
728 return 1; /* the MMU fault was handled without causing real CPU fault */
729 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000730 tb = tb_find_pc(pc);
731 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000732 /* the PC is inside the translated code. It means that we have
733 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000734 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000735 }
bellard4cbf74b2003-08-10 21:48:43 +0000736 if (ret == 1) {
bellard3fb2ded2003-06-24 13:22:59 +0000737#if 0
bellard4cbf74b2003-08-10 21:48:43 +0000738 printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
739 env->eip, env->cr[2], env->error_code);
bellard3fb2ded2003-06-24 13:22:59 +0000740#endif
bellard4cbf74b2003-08-10 21:48:43 +0000741 /* we restore the process signal mask as the sigreturn should
742 do it (XXX: use sigsetjmp) */
743 sigprocmask(SIG_SETMASK, old_set, NULL);
744 raise_exception_err(EXCP0E_PAGE, env->error_code);
745 } else {
746 /* activate soft MMU for this block */
bellard3f337312003-08-20 23:02:09 +0000747 env->hflags |= HF_SOFTMMU_MASK;
bellardfbf9eeb2004-04-25 21:21:33 +0000748 cpu_resume_from_signal(env, puc);
bellard4cbf74b2003-08-10 21:48:43 +0000749 }
bellard3fb2ded2003-06-24 13:22:59 +0000750 /* never comes here */
751 return 1;
752}
753
bellarde4533c72003-06-15 19:51:39 +0000754#elif defined(TARGET_ARM)
bellard3fb2ded2003-06-24 13:22:59 +0000755static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000756 int is_write, sigset_t *old_set,
757 void *puc)
bellard3fb2ded2003-06-24 13:22:59 +0000758{
bellard68016c62005-02-07 23:12:27 +0000759 TranslationBlock *tb;
760 int ret;
761
762 if (cpu_single_env)
763 env = cpu_single_env; /* XXX: find a correct solution for multithread */
764#if defined(DEBUG_SIGNAL)
765 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
766 pc, address, is_write, *(unsigned long *)old_set);
767#endif
bellard9f0777e2005-02-02 20:42:01 +0000768 /* XXX: locking issue */
769 if (is_write && page_unprotect(address, pc, puc)) {
770 return 1;
771 }
bellard68016c62005-02-07 23:12:27 +0000772 /* see if it is an MMU fault */
773 ret = cpu_arm_handle_mmu_fault(env, address, is_write, 1, 0);
774 if (ret < 0)
775 return 0; /* not an MMU fault */
776 if (ret == 0)
777 return 1; /* the MMU fault was handled without causing real CPU fault */
778 /* now we have a real cpu fault */
779 tb = tb_find_pc(pc);
780 if (tb) {
781 /* the PC is inside the translated code. It means that we have
782 a virtual CPU fault */
783 cpu_restore_state(tb, env, pc, puc);
784 }
785 /* we restore the process signal mask as the sigreturn should
786 do it (XXX: use sigsetjmp) */
787 sigprocmask(SIG_SETMASK, old_set, NULL);
788 cpu_loop_exit();
bellard3fb2ded2003-06-24 13:22:59 +0000789}
bellard93ac68b2003-09-30 20:57:29 +0000790#elif defined(TARGET_SPARC)
791static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000792 int is_write, sigset_t *old_set,
793 void *puc)
bellard93ac68b2003-09-30 20:57:29 +0000794{
bellard68016c62005-02-07 23:12:27 +0000795 TranslationBlock *tb;
796 int ret;
797
798 if (cpu_single_env)
799 env = cpu_single_env; /* XXX: find a correct solution for multithread */
800#if defined(DEBUG_SIGNAL)
801 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
802 pc, address, is_write, *(unsigned long *)old_set);
803#endif
bellardb453b702004-01-04 15:45:21 +0000804 /* XXX: locking issue */
bellardfbf9eeb2004-04-25 21:21:33 +0000805 if (is_write && page_unprotect(address, pc, puc)) {
bellardb453b702004-01-04 15:45:21 +0000806 return 1;
807 }
bellard68016c62005-02-07 23:12:27 +0000808 /* see if it is an MMU fault */
809 ret = cpu_sparc_handle_mmu_fault(env, address, is_write, 1, 0);
810 if (ret < 0)
811 return 0; /* not an MMU fault */
812 if (ret == 0)
813 return 1; /* the MMU fault was handled without causing real CPU fault */
814 /* now we have a real cpu fault */
815 tb = tb_find_pc(pc);
816 if (tb) {
817 /* the PC is inside the translated code. It means that we have
818 a virtual CPU fault */
819 cpu_restore_state(tb, env, pc, puc);
820 }
821 /* we restore the process signal mask as the sigreturn should
822 do it (XXX: use sigsetjmp) */
823 sigprocmask(SIG_SETMASK, old_set, NULL);
824 cpu_loop_exit();
bellard93ac68b2003-09-30 20:57:29 +0000825}
bellard67867302003-11-23 17:05:30 +0000826#elif defined (TARGET_PPC)
827static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000828 int is_write, sigset_t *old_set,
829 void *puc)
bellard67867302003-11-23 17:05:30 +0000830{
831 TranslationBlock *tb;
bellardce097762004-01-04 23:53:18 +0000832 int ret;
bellard67867302003-11-23 17:05:30 +0000833
bellard67867302003-11-23 17:05:30 +0000834 if (cpu_single_env)
835 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellard67867302003-11-23 17:05:30 +0000836#if defined(DEBUG_SIGNAL)
837 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
838 pc, address, is_write, *(unsigned long *)old_set);
839#endif
840 /* XXX: locking issue */
bellardfbf9eeb2004-04-25 21:21:33 +0000841 if (is_write && page_unprotect(address, pc, puc)) {
bellard67867302003-11-23 17:05:30 +0000842 return 1;
843 }
844
bellardce097762004-01-04 23:53:18 +0000845 /* see if it is an MMU fault */
bellard7f957d22004-01-18 23:19:48 +0000846 ret = cpu_ppc_handle_mmu_fault(env, address, is_write, msr_pr, 0);
bellardce097762004-01-04 23:53:18 +0000847 if (ret < 0)
848 return 0; /* not an MMU fault */
849 if (ret == 0)
850 return 1; /* the MMU fault was handled without causing real CPU fault */
851
bellard67867302003-11-23 17:05:30 +0000852 /* now we have a real cpu fault */
853 tb = tb_find_pc(pc);
854 if (tb) {
855 /* the PC is inside the translated code. It means that we have
856 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000857 cpu_restore_state(tb, env, pc, puc);
bellard67867302003-11-23 17:05:30 +0000858 }
bellardce097762004-01-04 23:53:18 +0000859 if (ret == 1) {
bellard67867302003-11-23 17:05:30 +0000860#if 0
bellardce097762004-01-04 23:53:18 +0000861 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
862 env->nip, env->error_code, tb);
bellard67867302003-11-23 17:05:30 +0000863#endif
864 /* we restore the process signal mask as the sigreturn should
865 do it (XXX: use sigsetjmp) */
bellardbf3e8bf2004-02-16 21:58:54 +0000866 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard9fddaa02004-05-21 12:59:32 +0000867 do_raise_exception_err(env->exception_index, env->error_code);
bellardce097762004-01-04 23:53:18 +0000868 } else {
869 /* activate soft MMU for this block */
bellardfbf9eeb2004-04-25 21:21:33 +0000870 cpu_resume_from_signal(env, puc);
bellardce097762004-01-04 23:53:18 +0000871 }
bellard67867302003-11-23 17:05:30 +0000872 /* never comes here */
873 return 1;
874}
bellarde4533c72003-06-15 19:51:39 +0000875#else
876#error unsupported target CPU
877#endif
bellard9de5e442003-03-23 16:49:39 +0000878
bellard2b413142003-05-14 23:01:10 +0000879#if defined(__i386__)
880
bellardbf3e8bf2004-02-16 21:58:54 +0000881#if defined(USE_CODE_COPY)
882static void cpu_send_trap(unsigned long pc, int trap,
883 struct ucontext *uc)
884{
885 TranslationBlock *tb;
886
887 if (cpu_single_env)
888 env = cpu_single_env; /* XXX: find a correct solution for multithread */
889 /* now we have a real cpu fault */
890 tb = tb_find_pc(pc);
891 if (tb) {
892 /* the PC is inside the translated code. It means that we have
893 a virtual CPU fault */
894 cpu_restore_state(tb, env, pc, uc);
895 }
896 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
897 raise_exception_err(trap, env->error_code);
898}
899#endif
900
bellarde4533c72003-06-15 19:51:39 +0000901int cpu_signal_handler(int host_signum, struct siginfo *info,
902 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000903{
bellard9de5e442003-03-23 16:49:39 +0000904 struct ucontext *uc = puc;
905 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +0000906 int trapno;
bellard97eb5b12004-02-25 23:19:55 +0000907
bellardd691f662003-03-24 21:58:34 +0000908#ifndef REG_EIP
909/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +0000910#define REG_EIP EIP
911#define REG_ERR ERR
912#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +0000913#endif
bellardfc2b4c42003-03-29 16:52:44 +0000914 pc = uc->uc_mcontext.gregs[REG_EIP];
bellardbf3e8bf2004-02-16 21:58:54 +0000915 trapno = uc->uc_mcontext.gregs[REG_TRAPNO];
916#if defined(TARGET_I386) && defined(USE_CODE_COPY)
917 if (trapno == 0x00 || trapno == 0x05) {
918 /* send division by zero or bound exception */
919 cpu_send_trap(pc, trapno, uc);
920 return 1;
921 } else
922#endif
923 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
924 trapno == 0xe ?
925 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
926 &uc->uc_sigmask, puc);
bellard2b413142003-05-14 23:01:10 +0000927}
928
bellardbc51c5c2004-03-17 23:46:04 +0000929#elif defined(__x86_64__)
930
931int cpu_signal_handler(int host_signum, struct siginfo *info,
932 void *puc)
933{
934 struct ucontext *uc = puc;
935 unsigned long pc;
936
937 pc = uc->uc_mcontext.gregs[REG_RIP];
938 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
939 uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ?
940 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
941 &uc->uc_sigmask, puc);
942}
943
bellard83fb7ad2004-07-05 21:25:26 +0000944#elif defined(__powerpc__)
bellard2b413142003-05-14 23:01:10 +0000945
bellard83fb7ad2004-07-05 21:25:26 +0000946/***********************************************************************
947 * signal context platform-specific definitions
948 * From Wine
949 */
950#ifdef linux
951/* All Registers access - only for local access */
952# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
953/* Gpr Registers access */
954# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
955# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
956# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
957# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
958# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
959# define LR_sig(context) REG_sig(link, context) /* Link register */
960# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
961/* Float Registers access */
962# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
963# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
964/* Exception Registers access */
965# define DAR_sig(context) REG_sig(dar, context)
966# define DSISR_sig(context) REG_sig(dsisr, context)
967# define TRAP_sig(context) REG_sig(trap, context)
968#endif /* linux */
969
970#ifdef __APPLE__
971# include <sys/ucontext.h>
972typedef struct ucontext SIGCONTEXT;
973/* All Registers access - only for local access */
974# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
975# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
976# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
977# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
978/* Gpr Registers access */
979# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
980# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
981# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
982# define CTR_sig(context) REG_sig(ctr, context)
983# define XER_sig(context) REG_sig(xer, context) /* Link register */
984# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
985# define CR_sig(context) REG_sig(cr, context) /* Condition register */
986/* Float Registers access */
987# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
988# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
989/* Exception Registers access */
990# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
991# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
992# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
993#endif /* __APPLE__ */
994
bellardd1d9f422004-07-14 17:20:55 +0000995int cpu_signal_handler(int host_signum, struct siginfo *info,
bellarde4533c72003-06-15 19:51:39 +0000996 void *puc)
bellard2b413142003-05-14 23:01:10 +0000997{
bellard25eb4482003-05-14 21:50:54 +0000998 struct ucontext *uc = puc;
bellard25eb4482003-05-14 21:50:54 +0000999 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +00001000 int is_write;
1001
bellard83fb7ad2004-07-05 21:25:26 +00001002 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +00001003 is_write = 0;
1004#if 0
1005 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +00001006 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +00001007 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +00001008#else
bellard83fb7ad2004-07-05 21:25:26 +00001009 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +00001010 is_write = 1;
1011#endif
1012 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001013 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +00001014}
bellard2b413142003-05-14 23:01:10 +00001015
bellard2f87c602003-06-02 20:38:09 +00001016#elif defined(__alpha__)
1017
bellarde4533c72003-06-15 19:51:39 +00001018int cpu_signal_handler(int host_signum, struct siginfo *info,
bellard2f87c602003-06-02 20:38:09 +00001019 void *puc)
1020{
1021 struct ucontext *uc = puc;
1022 uint32_t *pc = uc->uc_mcontext.sc_pc;
1023 uint32_t insn = *pc;
1024 int is_write = 0;
1025
bellard8c6939c2003-06-09 15:28:00 +00001026 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +00001027 switch (insn >> 26) {
1028 case 0x0d: // stw
1029 case 0x0e: // stb
1030 case 0x0f: // stq_u
1031 case 0x24: // stf
1032 case 0x25: // stg
1033 case 0x26: // sts
1034 case 0x27: // stt
1035 case 0x2c: // stl
1036 case 0x2d: // stq
1037 case 0x2e: // stl_c
1038 case 0x2f: // stq_c
1039 is_write = 1;
1040 }
1041
1042 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001043 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001044}
bellard8c6939c2003-06-09 15:28:00 +00001045#elif defined(__sparc__)
1046
bellarde4533c72003-06-15 19:51:39 +00001047int cpu_signal_handler(int host_signum, struct siginfo *info,
1048 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001049{
1050 uint32_t *regs = (uint32_t *)(info + 1);
1051 void *sigmask = (regs + 20);
1052 unsigned long pc;
1053 int is_write;
1054 uint32_t insn;
1055
1056 /* XXX: is there a standard glibc define ? */
1057 pc = regs[1];
1058 /* XXX: need kernel patch to get write flag faster */
1059 is_write = 0;
1060 insn = *(uint32_t *)pc;
1061 if ((insn >> 30) == 3) {
1062 switch((insn >> 19) & 0x3f) {
1063 case 0x05: // stb
1064 case 0x06: // sth
1065 case 0x04: // st
1066 case 0x07: // std
1067 case 0x24: // stf
1068 case 0x27: // stdf
1069 case 0x25: // stfsr
1070 is_write = 1;
1071 break;
1072 }
1073 }
1074 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001075 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001076}
1077
1078#elif defined(__arm__)
1079
bellarde4533c72003-06-15 19:51:39 +00001080int cpu_signal_handler(int host_signum, struct siginfo *info,
1081 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001082{
1083 struct ucontext *uc = puc;
1084 unsigned long pc;
1085 int is_write;
1086
1087 pc = uc->uc_mcontext.gregs[R15];
1088 /* XXX: compute is_write */
1089 is_write = 0;
1090 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1091 is_write,
1092 &uc->uc_sigmask);
1093}
1094
bellard38e584a2003-08-10 22:14:22 +00001095#elif defined(__mc68000)
1096
1097int cpu_signal_handler(int host_signum, struct siginfo *info,
1098 void *puc)
1099{
1100 struct ucontext *uc = puc;
1101 unsigned long pc;
1102 int is_write;
1103
1104 pc = uc->uc_mcontext.gregs[16];
1105 /* XXX: compute is_write */
1106 is_write = 0;
1107 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1108 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001109 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001110}
1111
bellard2b413142003-05-14 23:01:10 +00001112#else
1113
bellard3fb2ded2003-06-24 13:22:59 +00001114#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001115
1116#endif
bellard67b915a2004-03-31 23:37:16 +00001117
1118#endif /* !defined(CONFIG_SOFTMMU) */