blob: ce6819e10b32bacf9d0ba38b919a1369b3f9b662 [file] [log] [blame]
bellard420557e2004-09-30 22:13:50 +00001/*
Blue Swirl93c5a322010-04-03 07:40:47 +00002 * QEMU Sun4m iommu emulation
bellard420557e2004-09-30 22:13:50 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
ths5fafdf22007-09-16 21:08:06 +00005 *
bellard420557e2004-09-30 22:13:50 +00006 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
Blue Swirl5f750b22009-07-16 13:47:55 +000024
pbrook87ecb682007-11-17 17:14:51 +000025#include "sun4m.h"
Blue Swirl5f750b22009-07-16 13:47:55 +000026#include "sysbus.h"
Blue Swirl97bf4852010-10-31 09:24:14 +000027#include "trace.h"
bellard420557e2004-09-30 22:13:50 +000028
Blue Swirl93c5a322010-04-03 07:40:47 +000029/*
30 * I/O MMU used by Sun4m systems
31 *
32 * Chipset docs:
33 * "Sun-4M System Architecture (revision 2.0) by Chuck Narad", 950-1373-01,
34 * http://mediacast.sun.com/users/Barton808/media/Sun4M_SystemArchitecture_edited2.pdf
35 */
36
blueswir1e5e38122008-01-25 19:52:54 +000037#define IOMMU_NREGS (4*4096/4)
bellard4e3b1ea2005-10-30 17:24:19 +000038#define IOMMU_CTRL (0x0000 >> 2)
bellard420557e2004-09-30 22:13:50 +000039#define IOMMU_CTRL_IMPL 0xf0000000 /* Implementation */
40#define IOMMU_CTRL_VERS 0x0f000000 /* Version */
41#define IOMMU_CTRL_RNGE 0x0000001c /* Mapping RANGE */
42#define IOMMU_RNGE_16MB 0x00000000 /* 0xff000000 -> 0xffffffff */
43#define IOMMU_RNGE_32MB 0x00000004 /* 0xfe000000 -> 0xffffffff */
44#define IOMMU_RNGE_64MB 0x00000008 /* 0xfc000000 -> 0xffffffff */
45#define IOMMU_RNGE_128MB 0x0000000c /* 0xf8000000 -> 0xffffffff */
46#define IOMMU_RNGE_256MB 0x00000010 /* 0xf0000000 -> 0xffffffff */
47#define IOMMU_RNGE_512MB 0x00000014 /* 0xe0000000 -> 0xffffffff */
48#define IOMMU_RNGE_1GB 0x00000018 /* 0xc0000000 -> 0xffffffff */
49#define IOMMU_RNGE_2GB 0x0000001c /* 0x80000000 -> 0xffffffff */
50#define IOMMU_CTRL_ENAB 0x00000001 /* IOMMU Enable */
bellard4e3b1ea2005-10-30 17:24:19 +000051#define IOMMU_CTRL_MASK 0x0000001d
52
53#define IOMMU_BASE (0x0004 >> 2)
54#define IOMMU_BASE_MASK 0x07fffc00
55
56#define IOMMU_TLBFLUSH (0x0014 >> 2)
57#define IOMMU_TLBFLUSH_MASK 0xffffffff
58
59#define IOMMU_PGFLUSH (0x0018 >> 2)
60#define IOMMU_PGFLUSH_MASK 0xffffffff
61
blueswir1225d4be2007-08-11 07:52:09 +000062#define IOMMU_AFSR (0x1000 >> 2)
63#define IOMMU_AFSR_ERR 0x80000000 /* LE, TO, or BE asserted */
blueswir15ad6bb92007-12-01 14:51:23 +000064#define IOMMU_AFSR_LE 0x40000000 /* SBUS reports error after
65 transaction */
66#define IOMMU_AFSR_TO 0x20000000 /* Write access took more than
67 12.8 us. */
68#define IOMMU_AFSR_BE 0x10000000 /* Write access received error
69 acknowledge */
blueswir1225d4be2007-08-11 07:52:09 +000070#define IOMMU_AFSR_SIZE 0x0e000000 /* Size of transaction causing error */
71#define IOMMU_AFSR_S 0x01000000 /* Sparc was in supervisor mode */
blueswir15ad6bb92007-12-01 14:51:23 +000072#define IOMMU_AFSR_RESV 0x00800000 /* Reserved, forced to 0x8 by
73 hardware */
blueswir1225d4be2007-08-11 07:52:09 +000074#define IOMMU_AFSR_ME 0x00080000 /* Multiple errors occurred */
75#define IOMMU_AFSR_RD 0x00040000 /* A read operation was in progress */
76#define IOMMU_AFSR_FAV 0x00020000 /* IOMMU afar has valid contents */
blueswir1c52428f2007-12-01 14:51:24 +000077#define IOMMU_AFSR_MASK 0xff0fffff
blueswir1225d4be2007-08-11 07:52:09 +000078
79#define IOMMU_AFAR (0x1004 >> 2)
80
blueswir17b169682008-12-21 10:46:23 +000081#define IOMMU_AER (0x1008 >> 2) /* Arbiter Enable Register */
82#define IOMMU_AER_EN_P0_ARB 0x00000001 /* MBus master 0x8 (Always 1) */
83#define IOMMU_AER_EN_P1_ARB 0x00000002 /* MBus master 0x9 */
84#define IOMMU_AER_EN_P2_ARB 0x00000004 /* MBus master 0xa */
85#define IOMMU_AER_EN_P3_ARB 0x00000008 /* MBus master 0xb */
86#define IOMMU_AER_EN_0 0x00010000 /* SBus slot 0 */
87#define IOMMU_AER_EN_1 0x00020000 /* SBus slot 1 */
88#define IOMMU_AER_EN_2 0x00040000 /* SBus slot 2 */
89#define IOMMU_AER_EN_3 0x00080000 /* SBus slot 3 */
90#define IOMMU_AER_EN_F 0x00100000 /* SBus on-board */
91#define IOMMU_AER_SBW 0x80000000 /* S-to-M asynchronous writes */
92#define IOMMU_AER_MASK 0x801f000f
93
bellard4e3b1ea2005-10-30 17:24:19 +000094#define IOMMU_SBCFG0 (0x1010 >> 2) /* SBUS configration per-slot */
95#define IOMMU_SBCFG1 (0x1014 >> 2) /* SBUS configration per-slot */
96#define IOMMU_SBCFG2 (0x1018 >> 2) /* SBUS configration per-slot */
97#define IOMMU_SBCFG3 (0x101c >> 2) /* SBUS configration per-slot */
blueswir15ad6bb92007-12-01 14:51:23 +000098#define IOMMU_SBCFG_SAB30 0x00010000 /* Phys-address bit 30 when
99 bypass enabled */
bellard4e3b1ea2005-10-30 17:24:19 +0000100#define IOMMU_SBCFG_BA16 0x00000004 /* Slave supports 16 byte bursts */
101#define IOMMU_SBCFG_BA8 0x00000002 /* Slave supports 8 byte bursts */
102#define IOMMU_SBCFG_BYPASS 0x00000001 /* Bypass IOMMU, treat all addresses
blueswir1f930d072007-10-06 11:28:21 +0000103 produced by this device as pure
bellard4e3b1ea2005-10-30 17:24:19 +0000104 physical. */
105#define IOMMU_SBCFG_MASK 0x00010003
106
107#define IOMMU_ARBEN (0x2000 >> 2) /* SBUS arbitration enable */
108#define IOMMU_ARBEN_MASK 0x001f0000
109#define IOMMU_MID 0x00000008
bellard420557e2004-09-30 22:13:50 +0000110
blueswir1e5e38122008-01-25 19:52:54 +0000111#define IOMMU_MASK_ID (0x3018 >> 2) /* Mask ID */
112#define IOMMU_MASK_ID_MASK 0x00ffffff
113
114#define IOMMU_MSII_MASK 0x26000000 /* microSPARC II mask number */
115#define IOMMU_TS_MASK 0x23000000 /* turboSPARC mask number */
116
bellard420557e2004-09-30 22:13:50 +0000117/* The format of an iopte in the page tables */
blueswir1498fbd82007-12-01 14:51:25 +0000118#define IOPTE_PAGE 0xffffff00 /* Physical page number (PA[35:12]) */
blueswir15ad6bb92007-12-01 14:51:23 +0000119#define IOPTE_CACHE 0x00000080 /* Cached (in vme IOCACHE or
120 Viking/MXCC) */
Stefan Weilebabb672011-04-26 10:29:36 +0200121#define IOPTE_WRITE 0x00000004 /* Writable */
bellard420557e2004-09-30 22:13:50 +0000122#define IOPTE_VALID 0x00000002 /* IOPTE is valid */
123#define IOPTE_WAZ 0x00000001 /* Write as zeros */
124
blueswir18b0de432008-12-03 16:29:47 +0000125#define IOMMU_PAGE_SHIFT 12
126#define IOMMU_PAGE_SIZE (1 << IOMMU_PAGE_SHIFT)
127#define IOMMU_PAGE_MASK ~(IOMMU_PAGE_SIZE - 1)
bellard420557e2004-09-30 22:13:50 +0000128
129typedef struct IOMMUState {
Blue Swirl5f750b22009-07-16 13:47:55 +0000130 SysBusDevice busdev;
Avi Kivityd2241362011-11-15 11:56:16 +0200131 MemoryRegion iomem;
bellard66321a12005-04-06 20:47:48 +0000132 uint32_t regs[IOMMU_NREGS];
Avi Kivitya8170e52012-10-23 12:30:10 +0200133 hwaddr iostart;
blueswir1ff403da2008-01-01 17:04:45 +0000134 qemu_irq irq;
Blue Swirl149e1ea2011-08-07 19:09:50 +0000135 uint32_t version;
bellard420557e2004-09-30 22:13:50 +0000136} IOMMUState;
137
Avi Kivitya8170e52012-10-23 12:30:10 +0200138static uint64_t iommu_mem_read(void *opaque, hwaddr addr,
Avi Kivityd2241362011-11-15 11:56:16 +0200139 unsigned size)
bellard420557e2004-09-30 22:13:50 +0000140{
141 IOMMUState *s = opaque;
Avi Kivitya8170e52012-10-23 12:30:10 +0200142 hwaddr saddr;
blueswir1ff403da2008-01-01 17:04:45 +0000143 uint32_t ret;
bellard420557e2004-09-30 22:13:50 +0000144
pbrook8da3ff12008-12-01 18:59:50 +0000145 saddr = addr >> 2;
bellard420557e2004-09-30 22:13:50 +0000146 switch (saddr) {
147 default:
blueswir1ff403da2008-01-01 17:04:45 +0000148 ret = s->regs[saddr];
149 break;
150 case IOMMU_AFAR:
151 case IOMMU_AFSR:
152 ret = s->regs[saddr];
153 qemu_irq_lower(s->irq);
blueswir1f930d072007-10-06 11:28:21 +0000154 break;
bellard420557e2004-09-30 22:13:50 +0000155 }
Blue Swirl97bf4852010-10-31 09:24:14 +0000156 trace_sun4m_iommu_mem_readl(saddr, ret);
blueswir1ff403da2008-01-01 17:04:45 +0000157 return ret;
bellard420557e2004-09-30 22:13:50 +0000158}
159
Avi Kivitya8170e52012-10-23 12:30:10 +0200160static void iommu_mem_write(void *opaque, hwaddr addr,
Avi Kivityd2241362011-11-15 11:56:16 +0200161 uint64_t val, unsigned size)
bellard420557e2004-09-30 22:13:50 +0000162{
163 IOMMUState *s = opaque;
Avi Kivitya8170e52012-10-23 12:30:10 +0200164 hwaddr saddr;
bellard420557e2004-09-30 22:13:50 +0000165
pbrook8da3ff12008-12-01 18:59:50 +0000166 saddr = addr >> 2;
Blue Swirl97bf4852010-10-31 09:24:14 +0000167 trace_sun4m_iommu_mem_writel(saddr, val);
bellard420557e2004-09-30 22:13:50 +0000168 switch (saddr) {
bellard4e3b1ea2005-10-30 17:24:19 +0000169 case IOMMU_CTRL:
blueswir1f930d072007-10-06 11:28:21 +0000170 switch (val & IOMMU_CTRL_RNGE) {
171 case IOMMU_RNGE_16MB:
172 s->iostart = 0xffffffffff000000ULL;
173 break;
174 case IOMMU_RNGE_32MB:
175 s->iostart = 0xfffffffffe000000ULL;
176 break;
177 case IOMMU_RNGE_64MB:
178 s->iostart = 0xfffffffffc000000ULL;
179 break;
180 case IOMMU_RNGE_128MB:
181 s->iostart = 0xfffffffff8000000ULL;
182 break;
183 case IOMMU_RNGE_256MB:
184 s->iostart = 0xfffffffff0000000ULL;
185 break;
186 case IOMMU_RNGE_512MB:
187 s->iostart = 0xffffffffe0000000ULL;
188 break;
189 case IOMMU_RNGE_1GB:
190 s->iostart = 0xffffffffc0000000ULL;
191 break;
192 default:
193 case IOMMU_RNGE_2GB:
194 s->iostart = 0xffffffff80000000ULL;
195 break;
196 }
Blue Swirl97bf4852010-10-31 09:24:14 +0000197 trace_sun4m_iommu_mem_writel_ctrl(s->iostart);
blueswir17fbfb132007-11-17 09:04:09 +0000198 s->regs[saddr] = ((val & IOMMU_CTRL_MASK) | s->version);
blueswir1f930d072007-10-06 11:28:21 +0000199 break;
bellard4e3b1ea2005-10-30 17:24:19 +0000200 case IOMMU_BASE:
blueswir1f930d072007-10-06 11:28:21 +0000201 s->regs[saddr] = val & IOMMU_BASE_MASK;
202 break;
bellard4e3b1ea2005-10-30 17:24:19 +0000203 case IOMMU_TLBFLUSH:
Blue Swirl97bf4852010-10-31 09:24:14 +0000204 trace_sun4m_iommu_mem_writel_tlbflush(val);
blueswir1f930d072007-10-06 11:28:21 +0000205 s->regs[saddr] = val & IOMMU_TLBFLUSH_MASK;
206 break;
bellard4e3b1ea2005-10-30 17:24:19 +0000207 case IOMMU_PGFLUSH:
Blue Swirl97bf4852010-10-31 09:24:14 +0000208 trace_sun4m_iommu_mem_writel_pgflush(val);
blueswir1f930d072007-10-06 11:28:21 +0000209 s->regs[saddr] = val & IOMMU_PGFLUSH_MASK;
210 break;
blueswir1ff403da2008-01-01 17:04:45 +0000211 case IOMMU_AFAR:
212 s->regs[saddr] = val;
213 qemu_irq_lower(s->irq);
214 break;
blueswir17b169682008-12-21 10:46:23 +0000215 case IOMMU_AER:
216 s->regs[saddr] = (val & IOMMU_AER_MASK) | IOMMU_AER_EN_P0_ARB;
217 break;
blueswir1c52428f2007-12-01 14:51:24 +0000218 case IOMMU_AFSR:
219 s->regs[saddr] = (val & IOMMU_AFSR_MASK) | IOMMU_AFSR_RESV;
blueswir1ff403da2008-01-01 17:04:45 +0000220 qemu_irq_lower(s->irq);
blueswir1c52428f2007-12-01 14:51:24 +0000221 break;
bellard4e3b1ea2005-10-30 17:24:19 +0000222 case IOMMU_SBCFG0:
223 case IOMMU_SBCFG1:
224 case IOMMU_SBCFG2:
225 case IOMMU_SBCFG3:
blueswir1f930d072007-10-06 11:28:21 +0000226 s->regs[saddr] = val & IOMMU_SBCFG_MASK;
227 break;
bellard4e3b1ea2005-10-30 17:24:19 +0000228 case IOMMU_ARBEN:
229 // XXX implement SBus probing: fault when reading unmapped
230 // addresses, fault cause and address stored to MMU/IOMMU
blueswir1f930d072007-10-06 11:28:21 +0000231 s->regs[saddr] = (val & IOMMU_ARBEN_MASK) | IOMMU_MID;
232 break;
blueswir1e5e38122008-01-25 19:52:54 +0000233 case IOMMU_MASK_ID:
234 s->regs[saddr] |= val & IOMMU_MASK_ID_MASK;
235 break;
bellard420557e2004-09-30 22:13:50 +0000236 default:
blueswir1f930d072007-10-06 11:28:21 +0000237 s->regs[saddr] = val;
238 break;
bellard420557e2004-09-30 22:13:50 +0000239 }
240}
241
Avi Kivityd2241362011-11-15 11:56:16 +0200242static const MemoryRegionOps iommu_mem_ops = {
243 .read = iommu_mem_read,
244 .write = iommu_mem_write,
245 .endianness = DEVICE_NATIVE_ENDIAN,
246 .valid = {
247 .min_access_size = 4,
248 .max_access_size = 4,
249 },
bellard420557e2004-09-30 22:13:50 +0000250};
251
Avi Kivitya8170e52012-10-23 12:30:10 +0200252static uint32_t iommu_page_get_flags(IOMMUState *s, hwaddr addr)
bellard420557e2004-09-30 22:13:50 +0000253{
blueswir15e3b1002007-09-20 16:01:51 +0000254 uint32_t ret;
Avi Kivitya8170e52012-10-23 12:30:10 +0200255 hwaddr iopte;
256 hwaddr pa = addr;
bellard420557e2004-09-30 22:13:50 +0000257
blueswir1981a2e92007-08-11 07:49:55 +0000258 iopte = s->regs[IOMMU_BASE] << 4;
bellard66321a12005-04-06 20:47:48 +0000259 addr &= ~s->iostart;
blueswir18b0de432008-12-03 16:29:47 +0000260 iopte += (addr >> (IOMMU_PAGE_SHIFT - 2)) & ~3;
blueswir15e3b1002007-09-20 16:01:51 +0000261 cpu_physical_memory_read(iopte, (uint8_t *)&ret, 4);
blueswir1748e4992007-09-22 12:09:09 +0000262 tswap32s(&ret);
Blue Swirl97bf4852010-10-31 09:24:14 +0000263 trace_sun4m_iommu_page_get_flags(pa, iopte, ret);
blueswir1981a2e92007-08-11 07:49:55 +0000264 return ret;
pbrooka917d382006-08-29 04:52:16 +0000265}
266
Avi Kivitya8170e52012-10-23 12:30:10 +0200267static hwaddr iommu_translate_pa(hwaddr addr,
blueswir15dcb6b92007-05-19 12:58:30 +0000268 uint32_t pte)
pbrooka917d382006-08-29 04:52:16 +0000269{
Avi Kivitya8170e52012-10-23 12:30:10 +0200270 hwaddr pa;
pbrooka917d382006-08-29 04:52:16 +0000271
blueswir18b0de432008-12-03 16:29:47 +0000272 pa = ((pte & IOPTE_PAGE) << 4) + (addr & ~IOMMU_PAGE_MASK);
Blue Swirl97bf4852010-10-31 09:24:14 +0000273 trace_sun4m_iommu_translate_pa(addr, pa, pte);
bellard66321a12005-04-06 20:47:48 +0000274 return pa;
bellard420557e2004-09-30 22:13:50 +0000275}
276
Avi Kivitya8170e52012-10-23 12:30:10 +0200277static void iommu_bad_addr(IOMMUState *s, hwaddr addr,
blueswir15ad6bb92007-12-01 14:51:23 +0000278 int is_write)
blueswir1225d4be2007-08-11 07:52:09 +0000279{
Blue Swirl97bf4852010-10-31 09:24:14 +0000280 trace_sun4m_iommu_bad_addr(addr);
blueswir15ad6bb92007-12-01 14:51:23 +0000281 s->regs[IOMMU_AFSR] = IOMMU_AFSR_ERR | IOMMU_AFSR_LE | IOMMU_AFSR_RESV |
blueswir1225d4be2007-08-11 07:52:09 +0000282 IOMMU_AFSR_FAV;
283 if (!is_write)
284 s->regs[IOMMU_AFSR] |= IOMMU_AFSR_RD;
285 s->regs[IOMMU_AFAR] = addr;
blueswir1ff403da2008-01-01 17:04:45 +0000286 qemu_irq_raise(s->irq);
blueswir1225d4be2007-08-11 07:52:09 +0000287}
288
Avi Kivitya8170e52012-10-23 12:30:10 +0200289void sparc_iommu_memory_rw(void *opaque, hwaddr addr,
bellard67e999b2006-09-03 16:09:07 +0000290 uint8_t *buf, int len, int is_write)
pbrooka917d382006-08-29 04:52:16 +0000291{
blueswir15dcb6b92007-05-19 12:58:30 +0000292 int l;
293 uint32_t flags;
Avi Kivitya8170e52012-10-23 12:30:10 +0200294 hwaddr page, phys_addr;
pbrooka917d382006-08-29 04:52:16 +0000295
296 while (len > 0) {
blueswir18b0de432008-12-03 16:29:47 +0000297 page = addr & IOMMU_PAGE_MASK;
298 l = (page + IOMMU_PAGE_SIZE) - addr;
pbrooka917d382006-08-29 04:52:16 +0000299 if (l > len)
300 l = len;
301 flags = iommu_page_get_flags(opaque, page);
blueswir1225d4be2007-08-11 07:52:09 +0000302 if (!(flags & IOPTE_VALID)) {
303 iommu_bad_addr(opaque, page, is_write);
pbrooka917d382006-08-29 04:52:16 +0000304 return;
blueswir1225d4be2007-08-11 07:52:09 +0000305 }
blueswir122548762008-05-10 10:12:00 +0000306 phys_addr = iommu_translate_pa(addr, flags);
pbrooka917d382006-08-29 04:52:16 +0000307 if (is_write) {
blueswir1225d4be2007-08-11 07:52:09 +0000308 if (!(flags & IOPTE_WRITE)) {
309 iommu_bad_addr(opaque, page, is_write);
pbrooka917d382006-08-29 04:52:16 +0000310 return;
blueswir1225d4be2007-08-11 07:52:09 +0000311 }
blueswir1a5cdf952008-07-01 19:28:23 +0000312 cpu_physical_memory_write(phys_addr, buf, l);
pbrooka917d382006-08-29 04:52:16 +0000313 } else {
blueswir1a5cdf952008-07-01 19:28:23 +0000314 cpu_physical_memory_read(phys_addr, buf, l);
pbrooka917d382006-08-29 04:52:16 +0000315 }
316 len -= l;
317 buf += l;
318 addr += l;
319 }
320}
321
Blue Swirldb3c9e02009-08-28 20:46:21 +0000322static const VMStateDescription vmstate_iommu = {
323 .name ="iommu",
324 .version_id = 2,
325 .minimum_version_id = 2,
326 .minimum_version_id_old = 2,
327 .fields = (VMStateField []) {
328 VMSTATE_UINT32_ARRAY(regs, IOMMUState, IOMMU_NREGS),
329 VMSTATE_UINT64(iostart, IOMMUState),
330 VMSTATE_END_OF_LIST()
331 }
332};
bellarde80cfcf2004-12-19 23:18:01 +0000333
Blue Swirl1a522e82009-10-24 19:39:17 +0000334static void iommu_reset(DeviceState *d)
bellarde80cfcf2004-12-19 23:18:01 +0000335{
Blue Swirl1a522e82009-10-24 19:39:17 +0000336 IOMMUState *s = container_of(d, IOMMUState, busdev.qdev);
bellarde80cfcf2004-12-19 23:18:01 +0000337
bellard66321a12005-04-06 20:47:48 +0000338 memset(s->regs, 0, IOMMU_NREGS * 4);
bellarde80cfcf2004-12-19 23:18:01 +0000339 s->iostart = 0;
blueswir17fbfb132007-11-17 09:04:09 +0000340 s->regs[IOMMU_CTRL] = s->version;
341 s->regs[IOMMU_ARBEN] = IOMMU_MID;
blueswir15ad6bb92007-12-01 14:51:23 +0000342 s->regs[IOMMU_AFSR] = IOMMU_AFSR_RESV;
blueswir17b169682008-12-21 10:46:23 +0000343 s->regs[IOMMU_AER] = IOMMU_AER_EN_P0_ARB | IOMMU_AER_EN_P1_ARB;
blueswir1e5e38122008-01-25 19:52:54 +0000344 s->regs[IOMMU_MASK_ID] = IOMMU_TS_MASK;
bellarde80cfcf2004-12-19 23:18:01 +0000345}
346
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200347static int iommu_init1(SysBusDevice *dev)
Blue Swirl5f750b22009-07-16 13:47:55 +0000348{
349 IOMMUState *s = FROM_SYSBUS(IOMMUState, dev);
Blue Swirl5f750b22009-07-16 13:47:55 +0000350
351 sysbus_init_irq(dev, &s->irq);
352
Avi Kivityd2241362011-11-15 11:56:16 +0200353 memory_region_init_io(&s->iomem, &iommu_mem_ops, s, "iommu",
354 IOMMU_NREGS * sizeof(uint32_t));
Avi Kivity750ecd42011-11-27 11:38:10 +0200355 sysbus_init_mmio(dev, &s->iomem);
Blue Swirl5f750b22009-07-16 13:47:55 +0000356
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200357 return 0;
bellard420557e2004-09-30 22:13:50 +0000358}
Blue Swirl5f750b22009-07-16 13:47:55 +0000359
Anthony Liguori999e12b2012-01-24 13:12:29 -0600360static Property iommu_properties[] = {
361 DEFINE_PROP_HEX32("version", IOMMUState, version, 0),
362 DEFINE_PROP_END_OF_LIST(),
363};
364
365static void iommu_class_init(ObjectClass *klass, void *data)
366{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600367 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori999e12b2012-01-24 13:12:29 -0600368 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
369
370 k->init = iommu_init1;
Anthony Liguori39bffca2011-12-07 21:34:16 -0600371 dc->reset = iommu_reset;
372 dc->vmsd = &vmstate_iommu;
373 dc->props = iommu_properties;
Anthony Liguori999e12b2012-01-24 13:12:29 -0600374}
375
Anthony Liguori39bffca2011-12-07 21:34:16 -0600376static TypeInfo iommu_info = {
377 .name = "iommu",
378 .parent = TYPE_SYS_BUS_DEVICE,
379 .instance_size = sizeof(IOMMUState),
380 .class_init = iommu_class_init,
Blue Swirl5f750b22009-07-16 13:47:55 +0000381};
382
Andreas Färber83f7d432012-02-09 15:20:55 +0100383static void iommu_register_types(void)
Blue Swirl5f750b22009-07-16 13:47:55 +0000384{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600385 type_register_static(&iommu_info);
Blue Swirl5f750b22009-07-16 13:47:55 +0000386}
387
Andreas Färber83f7d432012-02-09 15:20:55 +0100388type_init(iommu_register_types)