blob: 16a223ed1ab61f3690ef0854b42598f3af5ef5ee [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard7d132992003-03-06 23:23:54 +000018 */
bellarde4533c72003-06-15 19:51:39 +000019#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000020#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000021#include "disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000022#include "tcg.h"
aliguori7ba1e612008-11-05 16:04:33 +000023#include "kvm.h"
Jan Kiszka1d93f0f2010-06-25 16:56:49 +020024#include "qemu-barrier.h"
bellard7d132992003-03-06 23:23:54 +000025
bellardfbf9eeb2004-04-25 21:21:33 +000026#if !defined(CONFIG_SOFTMMU)
27#undef EAX
28#undef ECX
29#undef EDX
30#undef EBX
31#undef ESP
32#undef EBP
33#undef ESI
34#undef EDI
35#undef EIP
36#include <signal.h>
blueswir184778502008-10-26 20:33:16 +000037#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000038#include <sys/ucontext.h>
39#endif
blueswir184778502008-10-26 20:33:16 +000040#endif
bellardfbf9eeb2004-04-25 21:21:33 +000041
Juan Quinteladfe5fff2009-07-27 16:12:40 +020042#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +000043// Work around ugly bugs in glibc that mangle global register contents
44#undef env
45#define env cpu_single_env
46#endif
47
bellard36bdbe52003-11-19 22:12:02 +000048int tb_invalidated_flag;
49
Juan Quintelaf0667e62009-07-27 16:13:05 +020050//#define CONFIG_DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000051//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000052
aliguori6a4955a2009-04-24 18:03:20 +000053int qemu_cpu_has_work(CPUState *env)
54{
55 return cpu_has_work(env);
56}
57
bellarde4533c72003-06-15 19:51:39 +000058void cpu_loop_exit(void)
59{
Paolo Bonzini1c3569f2010-01-15 09:42:07 +010060 env->current_tb = NULL;
bellarde4533c72003-06-15 19:51:39 +000061 longjmp(env->jmp_env, 1);
62}
thsbfed01f2007-06-03 17:44:37 +000063
bellardfbf9eeb2004-04-25 21:21:33 +000064/* exit the current TB from a signal handler. The host registers are
65 restored in a state compatible with the CPU emulator
66 */
ths5fafdf22007-09-16 21:08:06 +000067void cpu_resume_from_signal(CPUState *env1, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000068{
69#if !defined(CONFIG_SOFTMMU)
blueswir184778502008-10-26 20:33:16 +000070#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000071 struct ucontext *uc = puc;
blueswir184778502008-10-26 20:33:16 +000072#elif defined(__OpenBSD__)
73 struct sigcontext *uc = puc;
74#endif
bellardfbf9eeb2004-04-25 21:21:33 +000075#endif
76
77 env = env1;
78
79 /* XXX: restore cpu registers saved in host registers */
80
81#if !defined(CONFIG_SOFTMMU)
82 if (puc) {
83 /* XXX: use siglongjmp ? */
blueswir184778502008-10-26 20:33:16 +000084#ifdef __linux__
Aurelien Jarno60e99242010-03-29 02:12:51 +020085#ifdef __ia64
86 sigprocmask(SIG_SETMASK, (sigset_t *)&uc->uc_sigmask, NULL);
87#else
bellardfbf9eeb2004-04-25 21:21:33 +000088 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
Aurelien Jarno60e99242010-03-29 02:12:51 +020089#endif
blueswir184778502008-10-26 20:33:16 +000090#elif defined(__OpenBSD__)
91 sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL);
92#endif
bellardfbf9eeb2004-04-25 21:21:33 +000093 }
94#endif
pbrook9a3ea652008-12-19 12:49:13 +000095 env->exception_index = -1;
bellardfbf9eeb2004-04-25 21:21:33 +000096 longjmp(env->jmp_env, 1);
97}
98
pbrook2e70f6e2008-06-29 01:03:05 +000099/* Execute the code without caching the generated code. An interpreter
100 could be used if available. */
101static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb)
102{
103 unsigned long next_tb;
104 TranslationBlock *tb;
105
106 /* Should never happen.
107 We only end up here when an existing TB is too long. */
108 if (max_cycles > CF_COUNT_MASK)
109 max_cycles = CF_COUNT_MASK;
110
111 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
112 max_cycles);
113 env->current_tb = tb;
114 /* execute the generated code */
115 next_tb = tcg_qemu_tb_exec(tb->tc_ptr);
Paolo Bonzini1c3569f2010-01-15 09:42:07 +0100116 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000117
118 if ((next_tb & 3) == 2) {
119 /* Restore PC. This may happen if async event occurs before
120 the TB starts executing. */
aliguori622ed362008-11-18 19:36:03 +0000121 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000122 }
123 tb_phys_invalidate(tb, -1);
124 tb_free(tb);
125}
126
bellard8a40a182005-11-20 10:35:40 +0000127static TranslationBlock *tb_find_slow(target_ulong pc,
128 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +0000129 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +0000130{
131 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +0000132 unsigned int h;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000133 tb_page_addr_t phys_pc, phys_page1, phys_page2;
134 target_ulong virt_page2;
ths3b46e622007-09-17 08:09:54 +0000135
bellard8a40a182005-11-20 10:35:40 +0000136 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +0000137
bellard8a40a182005-11-20 10:35:40 +0000138 /* find translated block using physical mappings */
Paul Brook41c1b1c2010-03-12 16:54:58 +0000139 phys_pc = get_page_addr_code(env, pc);
bellard8a40a182005-11-20 10:35:40 +0000140 phys_page1 = phys_pc & TARGET_PAGE_MASK;
141 phys_page2 = -1;
142 h = tb_phys_hash_func(phys_pc);
143 ptb1 = &tb_phys_hash[h];
144 for(;;) {
145 tb = *ptb1;
146 if (!tb)
147 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000148 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000149 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000150 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000151 tb->flags == flags) {
152 /* check next page if needed */
153 if (tb->page_addr[1] != -1) {
ths5fafdf22007-09-16 21:08:06 +0000154 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000155 TARGET_PAGE_SIZE;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000156 phys_page2 = get_page_addr_code(env, virt_page2);
bellard8a40a182005-11-20 10:35:40 +0000157 if (tb->page_addr[1] == phys_page2)
158 goto found;
159 } else {
160 goto found;
161 }
162 }
163 ptb1 = &tb->phys_hash_next;
164 }
165 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000166 /* if no translated code available, then translate it now */
167 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000168
bellard8a40a182005-11-20 10:35:40 +0000169 found:
Kirill Batuzov2c90fe22010-12-02 16:12:46 +0300170 /* Move the last found TB to the head of the list */
171 if (likely(*ptb1)) {
172 *ptb1 = tb->phys_hash_next;
173 tb->phys_hash_next = tb_phys_hash[h];
174 tb_phys_hash[h] = tb;
175 }
bellard8a40a182005-11-20 10:35:40 +0000176 /* we add the TB in the virtual pc hash table */
177 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000178 return tb;
179}
180
181static inline TranslationBlock *tb_find_fast(void)
182{
183 TranslationBlock *tb;
184 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000185 int flags;
bellard8a40a182005-11-20 10:35:40 +0000186
187 /* we record a subset of the CPU state. It will
188 always be the same before a given translated block
189 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000190 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bellardbce61842008-02-01 22:18:51 +0000191 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000192 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
193 tb->flags != flags)) {
bellard8a40a182005-11-20 10:35:40 +0000194 tb = tb_find_slow(pc, cs_base, flags);
195 }
196 return tb;
197}
198
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100199static CPUDebugExcpHandler *debug_excp_handler;
200
201CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
202{
203 CPUDebugExcpHandler *old_handler = debug_excp_handler;
204
205 debug_excp_handler = handler;
206 return old_handler;
207}
208
209static void cpu_handle_debug_exception(CPUState *env)
210{
211 CPUWatchpoint *wp;
212
213 if (!env->watchpoint_hit) {
214 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
215 wp->flags &= ~BP_WATCHPOINT_HIT;
216 }
217 }
218 if (debug_excp_handler) {
219 debug_excp_handler(env);
220 }
221}
222
bellard7d132992003-03-06 23:23:54 +0000223/* main execution loop */
224
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300225volatile sig_atomic_t exit_request;
226
bellarde4533c72003-06-15 19:51:39 +0000227int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000228{
Paolo Bonzini1d9000e2010-02-23 19:21:00 +0100229 volatile host_reg_t saved_env_reg;
bellard8a40a182005-11-20 10:35:40 +0000230 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000231 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000232 uint8_t *tc_ptr;
pbrookd5975362008-06-07 20:50:51 +0000233 unsigned long next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000234
Paolo Bonzinieda48c32011-03-12 17:43:56 +0100235 if (env1->halted) {
236 if (!cpu_has_work(env1)) {
237 return EXCP_HALTED;
238 }
239
240 env1->halted = 0;
241 }
bellard5a1e3cf2005-11-23 21:02:53 +0000242
ths5fafdf22007-09-16 21:08:06 +0000243 cpu_single_env = env1;
bellard6a00d602005-11-21 23:25:50 +0000244
Paolo Bonzini24ebf5f2010-02-18 21:25:23 +0100245 /* the access to env below is actually saving the global register's
246 value, so that files not including target-xyz/exec.h are free to
247 use it. */
248 QEMU_BUILD_BUG_ON (sizeof (saved_env_reg) != sizeof (env));
249 saved_env_reg = (host_reg_t) env;
Jan Kiszka1d93f0f2010-06-25 16:56:49 +0200250 barrier();
bellardc27004e2005-01-03 23:35:10 +0000251 env = env1;
bellarde4533c72003-06-15 19:51:39 +0000252
Jan Kiszkac629a4b2010-06-25 16:56:52 +0200253 if (unlikely(exit_request)) {
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300254 env->exit_request = 1;
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300255 }
256
thsecb644f2007-06-03 18:45:53 +0000257#if defined(TARGET_I386)
Jan Kiszka6792a572011-02-07 12:19:18 +0100258 /* put eflags in CPU temporary format */
259 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
260 DF = 1 - (2 * ((env->eflags >> 10) & 1));
261 CC_OP = CC_OP_EFLAGS;
262 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000263#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000264#elif defined(TARGET_M68K)
265 env->cc_op = CC_OP_FLAGS;
266 env->cc_dest = env->sr & 0xf;
267 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000268#elif defined(TARGET_ALPHA)
269#elif defined(TARGET_ARM)
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800270#elif defined(TARGET_UNICORE32)
thsecb644f2007-06-03 18:45:53 +0000271#elif defined(TARGET_PPC)
Michael Walle81ea0e12011-02-17 23:45:02 +0100272#elif defined(TARGET_LM32)
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200273#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000274#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000275#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000276#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100277#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000278 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000279#else
280#error unsupported target CPU
281#endif
bellard3fb2ded2003-06-24 13:22:59 +0000282 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000283
bellard7d132992003-03-06 23:23:54 +0000284 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000285 for(;;) {
286 if (setjmp(env->jmp_env) == 0) {
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200287#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000288#undef env
Jan Kiszka6792a572011-02-07 12:19:18 +0100289 env = cpu_single_env;
blueswir19ddff3d2009-04-04 07:41:20 +0000290#define env cpu_single_env
291#endif
bellard3fb2ded2003-06-24 13:22:59 +0000292 /* if an exception is pending, we execute it here */
293 if (env->exception_index >= 0) {
294 if (env->exception_index >= EXCP_INTERRUPT) {
295 /* exit request from the cpu execution loop */
296 ret = env->exception_index;
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100297 if (ret == EXCP_DEBUG) {
298 cpu_handle_debug_exception(env);
299 }
bellard3fb2ded2003-06-24 13:22:59 +0000300 break;
aurel3272d239e2009-01-14 19:40:27 +0000301 } else {
302#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000303 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000304 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000305 loop */
bellard83479e72003-06-25 16:12:37 +0000306#if defined(TARGET_I386)
ths5fafdf22007-09-16 21:08:06 +0000307 do_interrupt_user(env->exception_index,
308 env->exception_is_int,
309 env->error_code,
bellard3fb2ded2003-06-24 13:22:59 +0000310 env->exception_next_eip);
bellardeba01622008-05-12 12:04:40 +0000311 /* successfully delivered */
312 env->old_exception = -1;
bellard83479e72003-06-25 16:12:37 +0000313#endif
bellard3fb2ded2003-06-24 13:22:59 +0000314 ret = env->exception_index;
315 break;
aurel3272d239e2009-01-14 19:40:27 +0000316#else
bellard83479e72003-06-25 16:12:37 +0000317#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000318 /* simulate a real cpu exception. On i386, it can
319 trigger new exceptions, but we do not handle
320 double or triple faults yet. */
ths5fafdf22007-09-16 21:08:06 +0000321 do_interrupt(env->exception_index,
322 env->exception_is_int,
323 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000324 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000325 /* successfully delivered */
326 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000327#elif defined(TARGET_PPC)
328 do_interrupt(env);
Michael Walle81ea0e12011-02-17 23:45:02 +0100329#elif defined(TARGET_LM32)
330 do_interrupt(env);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200331#elif defined(TARGET_MICROBLAZE)
332 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000333#elif defined(TARGET_MIPS)
334 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000335#elif defined(TARGET_SPARC)
blueswir1f2bc7e72008-05-27 17:35:30 +0000336 do_interrupt(env);
bellardb5ff1b32005-11-26 10:38:39 +0000337#elif defined(TARGET_ARM)
338 do_interrupt(env);
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800339#elif defined(TARGET_UNICORE32)
340 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000341#elif defined(TARGET_SH4)
342 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000343#elif defined(TARGET_ALPHA)
344 do_interrupt(env);
thsf1ccf902007-10-08 13:16:14 +0000345#elif defined(TARGET_CRIS)
346 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000347#elif defined(TARGET_M68K)
348 do_interrupt(0);
Alexander Graf3110e292011-04-15 17:32:48 +0200349#elif defined(TARGET_S390X)
350 do_interrupt(env);
bellard83479e72003-06-25 16:12:37 +0000351#endif
Paolo Bonzini301d2902010-01-15 09:41:01 +0100352 env->exception_index = -1;
aurel3272d239e2009-01-14 19:40:27 +0000353#endif
bellard3fb2ded2003-06-24 13:22:59 +0000354 }
ths5fafdf22007-09-16 21:08:06 +0000355 }
bellard9df217a2005-02-10 22:05:51 +0000356
blueswir1b5fc09a2008-05-04 06:38:18 +0000357 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000358 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000359 interrupt_request = env->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000360 if (unlikely(interrupt_request)) {
361 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
362 /* Mask out external interrupts for this step. */
Richard Henderson3125f762011-05-04 13:34:25 -0700363 interrupt_request &= ~CPU_INTERRUPT_SSTEP_MASK;
malce1638bd2008-11-06 18:54:46 +0000364 }
pbrook6658ffb2007-03-16 23:58:11 +0000365 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
366 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
367 env->exception_index = EXCP_DEBUG;
368 cpu_loop_exit();
369 }
balroga90b7312007-05-01 01:28:01 +0000370#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200371 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800372 defined(TARGET_MICROBLAZE) || defined(TARGET_LM32) || defined(TARGET_UNICORE32)
balroga90b7312007-05-01 01:28:01 +0000373 if (interrupt_request & CPU_INTERRUPT_HALT) {
374 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
375 env->halted = 1;
376 env->exception_index = EXCP_HLT;
377 cpu_loop_exit();
378 }
379#endif
bellard68a79312003-06-30 13:12:32 +0000380#if defined(TARGET_I386)
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300381 if (interrupt_request & CPU_INTERRUPT_INIT) {
382 svm_check_intercept(SVM_EXIT_INIT);
383 do_cpu_init(env);
384 env->exception_index = EXCP_HALTED;
385 cpu_loop_exit();
386 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
387 do_cpu_sipi(env);
388 } else if (env->hflags2 & HF2_GIF_MASK) {
bellarddb620f42008-06-04 17:02:19 +0000389 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
390 !(env->hflags & HF_SMM_MASK)) {
391 svm_check_intercept(SVM_EXIT_SMI);
392 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
393 do_smm_enter();
394 next_tb = 0;
395 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
396 !(env->hflags2 & HF2_NMI_MASK)) {
397 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
398 env->hflags2 |= HF2_NMI_MASK;
399 do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
400 next_tb = 0;
Huang Ying79c4f6b2009-06-23 10:05:14 +0800401 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
402 env->interrupt_request &= ~CPU_INTERRUPT_MCE;
403 do_interrupt(EXCP12_MCHK, 0, 0, 0, 0);
404 next_tb = 0;
bellarddb620f42008-06-04 17:02:19 +0000405 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
406 (((env->hflags2 & HF2_VINTR_MASK) &&
407 (env->hflags2 & HF2_HIF_MASK)) ||
408 (!(env->hflags2 & HF2_VINTR_MASK) &&
409 (env->eflags & IF_MASK &&
410 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
411 int intno;
412 svm_check_intercept(SVM_EXIT_INTR);
413 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
414 intno = cpu_get_pic_interrupt(env);
aliguori93fcfe32009-01-15 22:34:14 +0000415 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200416#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000417#undef env
418 env = cpu_single_env;
419#define env cpu_single_env
420#endif
bellarddb620f42008-06-04 17:02:19 +0000421 do_interrupt(intno, 0, 0, 0, 1);
422 /* ensure that no TB jump will be modified as
423 the program flow was changed */
424 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000425#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000426 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
427 (env->eflags & IF_MASK) &&
428 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
429 int intno;
430 /* FIXME: this should respect TPR */
431 svm_check_intercept(SVM_EXIT_VINTR);
bellarddb620f42008-06-04 17:02:19 +0000432 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000433 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
bellarddb620f42008-06-04 17:02:19 +0000434 do_interrupt(intno, 0, 0, 0, 1);
aurel32d40c54d2008-12-13 12:33:02 +0000435 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000436 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000437#endif
bellarddb620f42008-06-04 17:02:19 +0000438 }
bellard68a79312003-06-30 13:12:32 +0000439 }
bellardce097762004-01-04 23:53:18 +0000440#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000441#if 0
442 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
Blue Swirld84bda42009-11-07 10:36:04 +0000443 cpu_reset(env);
bellard9fddaa02004-05-21 12:59:32 +0000444 }
445#endif
j_mayer47103572007-03-30 09:38:04 +0000446 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000447 ppc_hw_interrupt(env);
448 if (env->pending_interrupts == 0)
449 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000450 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000451 }
Michael Walle81ea0e12011-02-17 23:45:02 +0100452#elif defined(TARGET_LM32)
453 if ((interrupt_request & CPU_INTERRUPT_HARD)
454 && (env->ie & IE_IE)) {
455 env->exception_index = EXCP_IRQ;
456 do_interrupt(env);
457 next_tb = 0;
458 }
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200459#elif defined(TARGET_MICROBLAZE)
460 if ((interrupt_request & CPU_INTERRUPT_HARD)
461 && (env->sregs[SR_MSR] & MSR_IE)
462 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
463 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
464 env->exception_index = EXCP_IRQ;
465 do_interrupt(env);
466 next_tb = 0;
467 }
bellard6af0bf92005-07-02 14:58:51 +0000468#elif defined(TARGET_MIPS)
469 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
Aurelien Jarno4cdc1cd2010-12-25 22:56:32 +0100470 cpu_mips_hw_interrupts_pending(env)) {
bellard6af0bf92005-07-02 14:58:51 +0000471 /* Raise it */
472 env->exception_index = EXCP_EXT_INTERRUPT;
473 env->error_code = 0;
474 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000475 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000476 }
bellarde95c8d52004-09-30 22:22:08 +0000477#elif defined(TARGET_SPARC)
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300478 if (interrupt_request & CPU_INTERRUPT_HARD) {
479 if (cpu_interrupts_enabled(env) &&
480 env->interrupt_index > 0) {
481 int pil = env->interrupt_index & 0xf;
482 int type = env->interrupt_index & 0xf0;
bellard66321a12005-04-06 20:47:48 +0000483
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300484 if (((type == TT_EXTINT) &&
485 cpu_pil_allowed(env, pil)) ||
486 type != TT_EXTINT) {
487 env->exception_index = env->interrupt_index;
488 do_interrupt(env);
489 next_tb = 0;
490 }
491 }
balroga90b7312007-05-01 01:28:01 +0000492 }
bellardb5ff1b32005-11-26 10:38:39 +0000493#elif defined(TARGET_ARM)
494 if (interrupt_request & CPU_INTERRUPT_FIQ
495 && !(env->uncached_cpsr & CPSR_F)) {
496 env->exception_index = EXCP_FIQ;
497 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000498 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000499 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000500 /* ARMv7-M interrupt return works by loading a magic value
501 into the PC. On real hardware the load causes the
502 return to occur. The qemu implementation performs the
503 jump normally, then does the exception return when the
504 CPU tries to execute code at the magic address.
505 This will cause the magic PC value to be pushed to
Stefan Weila1c72732011-04-28 17:20:38 +0200506 the stack if an interrupt occurred at the wrong time.
pbrook9ee6e8b2007-11-11 00:04:49 +0000507 We avoid this by disabling interrupts when
508 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000509 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000510 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
511 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000512 env->exception_index = EXCP_IRQ;
513 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000514 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000515 }
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800516#elif defined(TARGET_UNICORE32)
517 if (interrupt_request & CPU_INTERRUPT_HARD
518 && !(env->uncached_asr & ASR_I)) {
519 do_interrupt(env);
520 next_tb = 0;
521 }
bellardfdf9b3e2006-04-27 21:07:38 +0000522#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000523 if (interrupt_request & CPU_INTERRUPT_HARD) {
524 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000525 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000526 }
j_mayereddf68a2007-04-05 07:22:49 +0000527#elif defined(TARGET_ALPHA)
528 if (interrupt_request & CPU_INTERRUPT_HARD) {
529 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000530 next_tb = 0;
j_mayereddf68a2007-04-05 07:22:49 +0000531 }
thsf1ccf902007-10-08 13:16:14 +0000532#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000533 if (interrupt_request & CPU_INTERRUPT_HARD
Edgar E. Iglesiasfb9fb692010-02-15 11:17:33 +0100534 && (env->pregs[PR_CCS] & I_FLAG)
535 && !env->locked_irq) {
edgar_igl1b1a38b2008-06-09 23:18:06 +0000536 env->exception_index = EXCP_IRQ;
537 do_interrupt(env);
538 next_tb = 0;
539 }
540 if (interrupt_request & CPU_INTERRUPT_NMI
541 && (env->pregs[PR_CCS] & M_FLAG)) {
542 env->exception_index = EXCP_NMI;
thsf1ccf902007-10-08 13:16:14 +0000543 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000544 next_tb = 0;
thsf1ccf902007-10-08 13:16:14 +0000545 }
pbrook06338792007-05-23 19:58:11 +0000546#elif defined(TARGET_M68K)
547 if (interrupt_request & CPU_INTERRUPT_HARD
548 && ((env->sr & SR_I) >> SR_I_SHIFT)
549 < env->pending_level) {
550 /* Real hardware gets the interrupt vector via an
551 IACK cycle at this point. Current emulated
552 hardware doesn't rely on this, so we
553 provide/save the vector when the interrupt is
554 first signalled. */
555 env->exception_index = env->pending_vector;
556 do_interrupt(1);
blueswir1b5fc09a2008-05-04 06:38:18 +0000557 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000558 }
Alexander Graf3110e292011-04-15 17:32:48 +0200559#elif defined(TARGET_S390X) && !defined(CONFIG_USER_ONLY)
560 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
561 (env->psw.mask & PSW_MASK_EXT)) {
562 do_interrupt(env);
563 next_tb = 0;
564 }
bellard68a79312003-06-30 13:12:32 +0000565#endif
Stefan Weilff2712b2011-04-28 17:20:35 +0200566 /* Don't use the cached interrupt_request value,
bellard9d050952006-05-22 22:03:52 +0000567 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000568 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000569 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
570 /* ensure that no TB jump will be modified as
571 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000572 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000573 }
aurel32be214e62009-03-06 21:48:00 +0000574 }
575 if (unlikely(env->exit_request)) {
576 env->exit_request = 0;
577 env->exception_index = EXCP_INTERRUPT;
578 cpu_loop_exit();
bellard3fb2ded2003-06-24 13:22:59 +0000579 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700580#if defined(DEBUG_DISAS) || defined(CONFIG_DEBUG_EXEC)
aliguori8fec2b82009-01-15 22:36:53 +0000581 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000582 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000583#if defined(TARGET_I386)
pbrooka7812ae2008-11-17 14:43:54 +0000584 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
aliguori93fcfe32009-01-15 22:34:14 +0000585 log_cpu_state(env, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000586 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
pbrooke6e59062006-10-22 00:18:54 +0000587#elif defined(TARGET_M68K)
588 cpu_m68k_flush_flags(env, env->cc_op);
589 env->cc_op = CC_OP_FLAGS;
590 env->sr = (env->sr & 0xffe0)
591 | env->cc_dest | (env->cc_x << 4);
aliguori93fcfe32009-01-15 22:34:14 +0000592 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000593#else
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700594 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000595#endif
bellard3fb2ded2003-06-24 13:22:59 +0000596 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700597#endif /* DEBUG_DISAS || CONFIG_DEBUG_EXEC */
pbrookd5975362008-06-07 20:50:51 +0000598 spin_lock(&tb_lock);
bellard8a40a182005-11-20 10:35:40 +0000599 tb = tb_find_fast();
pbrookd5975362008-06-07 20:50:51 +0000600 /* Note: we do it here to avoid a gcc bug on Mac OS X when
601 doing it in tb_find_slow */
602 if (tb_invalidated_flag) {
603 /* as some TB could have been invalidated because
604 of memory exceptions while generating the code, we
605 must recompute the hash index here */
606 next_tb = 0;
pbrook2e70f6e2008-06-29 01:03:05 +0000607 tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000608 }
Juan Quintelaf0667e62009-07-27 16:13:05 +0200609#ifdef CONFIG_DEBUG_EXEC
aliguori93fcfe32009-01-15 22:34:14 +0000610 qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
611 (long)tb->tc_ptr, tb->pc,
612 lookup_symbol(tb->pc));
bellard9d27abd2003-05-10 13:13:54 +0000613#endif
bellard8a40a182005-11-20 10:35:40 +0000614 /* see if we can patch the calling TB. When the TB
615 spans two pages, we cannot safely do a direct
616 jump. */
Paolo Bonzini040f2fb2010-01-15 08:56:36 +0100617 if (next_tb != 0 && tb->page_addr[1] == -1) {
blueswir1b5fc09a2008-05-04 06:38:18 +0000618 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000619 }
pbrookd5975362008-06-07 20:50:51 +0000620 spin_unlock(&tb_lock);
malc55e8b852008-11-04 14:18:13 +0000621
622 /* cpu_interrupt might be called while translating the
623 TB, but before it is linked into a potentially
624 infinite loop and becomes env->current_tb. Avoid
625 starting execution if there is a pending interrupt. */
Jan Kiszkab0052d12010-06-25 16:56:50 +0200626 env->current_tb = tb;
627 barrier();
628 if (likely(!env->exit_request)) {
pbrook2e70f6e2008-06-29 01:03:05 +0000629 tc_ptr = tb->tc_ptr;
bellard3fb2ded2003-06-24 13:22:59 +0000630 /* execute the generated code */
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200631#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +0000632#undef env
pbrook2e70f6e2008-06-29 01:03:05 +0000633 env = cpu_single_env;
blueswir1572a9d42008-05-17 07:38:10 +0000634#define env cpu_single_env
635#endif
pbrook2e70f6e2008-06-29 01:03:05 +0000636 next_tb = tcg_qemu_tb_exec(tc_ptr);
pbrook2e70f6e2008-06-29 01:03:05 +0000637 if ((next_tb & 3) == 2) {
thsbf20dc02008-06-30 17:22:19 +0000638 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000639 int insns_left;
640 tb = (TranslationBlock *)(long)(next_tb & ~3);
641 /* Restore PC. */
aliguori622ed362008-11-18 19:36:03 +0000642 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000643 insns_left = env->icount_decr.u32;
644 if (env->icount_extra && insns_left >= 0) {
645 /* Refill decrementer and continue execution. */
646 env->icount_extra += insns_left;
647 if (env->icount_extra > 0xffff) {
648 insns_left = 0xffff;
649 } else {
650 insns_left = env->icount_extra;
651 }
652 env->icount_extra -= insns_left;
653 env->icount_decr.u16.low = insns_left;
654 } else {
655 if (insns_left > 0) {
656 /* Execute remaining instructions. */
657 cpu_exec_nocache(insns_left, tb);
658 }
659 env->exception_index = EXCP_INTERRUPT;
660 next_tb = 0;
661 cpu_loop_exit();
662 }
663 }
664 }
Jan Kiszkab0052d12010-06-25 16:56:50 +0200665 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000666 /* reset soft MMU for next block (it can currently
667 only be set by a memory fault) */
ths50a518e2007-06-03 18:52:15 +0000668 } /* for(;;) */
bellard7d132992003-03-06 23:23:54 +0000669 }
bellard3fb2ded2003-06-24 13:22:59 +0000670 } /* for(;;) */
671
bellard7d132992003-03-06 23:23:54 +0000672
bellarde4533c72003-06-15 19:51:39 +0000673#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000674 /* restore flags in standard format */
pbrooka7812ae2008-11-17 14:43:54 +0000675 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000676#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000677 /* XXX: Save/restore host fpu exception state?. */
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800678#elif defined(TARGET_UNICORE32)
bellard93ac68b2003-09-30 20:57:29 +0000679#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000680#elif defined(TARGET_PPC)
Michael Walle81ea0e12011-02-17 23:45:02 +0100681#elif defined(TARGET_LM32)
pbrooke6e59062006-10-22 00:18:54 +0000682#elif defined(TARGET_M68K)
683 cpu_m68k_flush_flags(env, env->cc_op);
684 env->cc_op = CC_OP_FLAGS;
685 env->sr = (env->sr & 0xffe0)
686 | env->cc_dest | (env->cc_x << 4);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200687#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000688#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000689#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000690#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000691#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100692#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000693 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000694#else
695#error unsupported target CPU
696#endif
pbrook1057eaa2007-02-04 13:37:44 +0000697
698 /* restore global registers */
Jan Kiszka1d93f0f2010-06-25 16:56:49 +0200699 barrier();
Paolo Bonzini24ebf5f2010-02-18 21:25:23 +0100700 env = (void *) saved_env_reg;
pbrook1057eaa2007-02-04 13:37:44 +0000701
bellard6a00d602005-11-21 23:25:50 +0000702 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000703 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000704 return ret;
705}
bellard6dbad632003-03-16 18:05:05 +0000706
bellard1a18c712003-10-30 01:07:51 +0000707#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000708
bellard6dbad632003-03-16 18:05:05 +0000709void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
710{
711 CPUX86State *saved_env;
712
713 saved_env = env;
714 env = s;
bellarda412ac52003-07-26 18:01:40 +0000715 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000716 selector &= 0xffff;
ths5fafdf22007-09-16 21:08:06 +0000717 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000718 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000719 } else {
bellard5d975592008-05-12 22:05:33 +0000720 helper_load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000721 }
bellard6dbad632003-03-16 18:05:05 +0000722 env = saved_env;
723}
bellard9de5e442003-03-23 16:49:39 +0000724
bellard6f12a2a2007-11-11 22:16:56 +0000725void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000726{
727 CPUX86State *saved_env;
728
729 saved_env = env;
730 env = s;
ths3b46e622007-09-17 08:09:54 +0000731
bellard6f12a2a2007-11-11 22:16:56 +0000732 helper_fsave(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000733
734 env = saved_env;
735}
736
bellard6f12a2a2007-11-11 22:16:56 +0000737void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000738{
739 CPUX86State *saved_env;
740
741 saved_env = env;
742 env = s;
ths3b46e622007-09-17 08:09:54 +0000743
bellard6f12a2a2007-11-11 22:16:56 +0000744 helper_frstor(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000745
746 env = saved_env;
747}
748
bellarde4533c72003-06-15 19:51:39 +0000749#endif /* TARGET_I386 */
750
bellard67b915a2004-03-31 23:37:16 +0000751#if !defined(CONFIG_SOFTMMU)
752
bellard3fb2ded2003-06-24 13:22:59 +0000753#if defined(TARGET_I386)
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700754#define EXCEPTION_ACTION raise_exception_err(env->exception_index, env->error_code)
755#else
756#define EXCEPTION_ACTION cpu_loop_exit()
757#endif
bellard3fb2ded2003-06-24 13:22:59 +0000758
bellardb56dad12003-05-08 15:38:04 +0000759/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000760 the effective address of the memory exception. 'is_write' is 1 if a
761 write caused the exception and otherwise 0'. 'old_set' is the
762 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000763static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
ths5fafdf22007-09-16 21:08:06 +0000764 int is_write, sigset_t *old_set,
bellardbf3e8bf2004-02-16 21:58:54 +0000765 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000766{
bellarda513fe12003-05-27 23:29:48 +0000767 TranslationBlock *tb;
768 int ret;
bellard68a79312003-06-30 13:12:32 +0000769
bellard83479e72003-06-25 16:12:37 +0000770 if (cpu_single_env)
771 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000772#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000773 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardbf3e8bf2004-02-16 21:58:54 +0000774 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000775#endif
bellard25eb4482003-05-14 21:50:54 +0000776 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000777 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000778 return 1;
779 }
bellardfbf9eeb2004-04-25 21:21:33 +0000780
bellard3fb2ded2003-06-24 13:22:59 +0000781 /* see if it is an MMU fault */
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700782 ret = cpu_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard3fb2ded2003-06-24 13:22:59 +0000783 if (ret < 0)
784 return 0; /* not an MMU fault */
785 if (ret == 0)
786 return 1; /* the MMU fault was handled without causing real CPU fault */
787 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000788 tb = tb_find_pc(pc);
789 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000790 /* the PC is inside the translated code. It means that we have
791 a virtual CPU fault */
Stefan Weil618ba8e2011-04-18 06:39:53 +0000792 cpu_restore_state(tb, env, pc);
bellard3fb2ded2003-06-24 13:22:59 +0000793 }
bellard3fb2ded2003-06-24 13:22:59 +0000794
bellard68016c62005-02-07 23:12:27 +0000795 /* we restore the process signal mask as the sigreturn should
796 do it (XXX: use sigsetjmp) */
797 sigprocmask(SIG_SETMASK, old_set, NULL);
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700798 EXCEPTION_ACTION;
799
aurel32968c74d2008-04-11 04:55:17 +0000800 /* never comes here */
801 return 1;
bellard3fb2ded2003-06-24 13:22:59 +0000802}
bellard9de5e442003-03-23 16:49:39 +0000803
bellard2b413142003-05-14 23:01:10 +0000804#if defined(__i386__)
805
bellardd8ecc0b2007-02-05 21:41:46 +0000806#if defined(__APPLE__)
807# include <sys/ucontext.h>
808
809# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
810# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
811# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
blueswir1d39bb242009-04-10 07:29:34 +0000812# define MASK_sig(context) ((context)->uc_sigmask)
Juergen Lock78cfb072009-10-17 00:34:26 +0200813#elif defined (__NetBSD__)
814# include <ucontext.h>
815
816# define EIP_sig(context) ((context)->uc_mcontext.__gregs[_REG_EIP])
817# define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
818# define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
819# define MASK_sig(context) ((context)->uc_sigmask)
820#elif defined (__FreeBSD__) || defined(__DragonFly__)
821# include <ucontext.h>
822
823# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext.mc_eip))
824# define TRAP_sig(context) ((context)->uc_mcontext.mc_trapno)
825# define ERROR_sig(context) ((context)->uc_mcontext.mc_err)
826# define MASK_sig(context) ((context)->uc_sigmask)
blueswir1d39bb242009-04-10 07:29:34 +0000827#elif defined(__OpenBSD__)
828# define EIP_sig(context) ((context)->sc_eip)
829# define TRAP_sig(context) ((context)->sc_trapno)
830# define ERROR_sig(context) ((context)->sc_err)
831# define MASK_sig(context) ((context)->sc_mask)
bellardd8ecc0b2007-02-05 21:41:46 +0000832#else
833# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
834# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
835# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
blueswir1d39bb242009-04-10 07:29:34 +0000836# define MASK_sig(context) ((context)->uc_sigmask)
bellardd8ecc0b2007-02-05 21:41:46 +0000837#endif
838
ths5fafdf22007-09-16 21:08:06 +0000839int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +0000840 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000841{
ths5a7b5422007-01-31 12:16:51 +0000842 siginfo_t *info = pinfo;
Juergen Lock78cfb072009-10-17 00:34:26 +0200843#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
844 ucontext_t *uc = puc;
845#elif defined(__OpenBSD__)
blueswir1d39bb242009-04-10 07:29:34 +0000846 struct sigcontext *uc = puc;
847#else
bellard9de5e442003-03-23 16:49:39 +0000848 struct ucontext *uc = puc;
blueswir1d39bb242009-04-10 07:29:34 +0000849#endif
bellard9de5e442003-03-23 16:49:39 +0000850 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +0000851 int trapno;
bellard97eb5b12004-02-25 23:19:55 +0000852
bellardd691f662003-03-24 21:58:34 +0000853#ifndef REG_EIP
854/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +0000855#define REG_EIP EIP
856#define REG_ERR ERR
857#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +0000858#endif
bellardd8ecc0b2007-02-05 21:41:46 +0000859 pc = EIP_sig(uc);
860 trapno = TRAP_sig(uc);
bellardec6338b2007-11-08 14:25:03 +0000861 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
862 trapno == 0xe ?
863 (ERROR_sig(uc) >> 1) & 1 : 0,
blueswir1d39bb242009-04-10 07:29:34 +0000864 &MASK_sig(uc), puc);
bellard2b413142003-05-14 23:01:10 +0000865}
866
bellardbc51c5c2004-03-17 23:46:04 +0000867#elif defined(__x86_64__)
868
blueswir1b3efe5c2008-12-05 17:55:45 +0000869#ifdef __NetBSD__
blueswir1d397abb2009-04-10 13:00:29 +0000870#define PC_sig(context) _UC_MACHINE_PC(context)
871#define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
872#define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
873#define MASK_sig(context) ((context)->uc_sigmask)
874#elif defined(__OpenBSD__)
875#define PC_sig(context) ((context)->sc_rip)
876#define TRAP_sig(context) ((context)->sc_trapno)
877#define ERROR_sig(context) ((context)->sc_err)
878#define MASK_sig(context) ((context)->sc_mask)
Juergen Lock78cfb072009-10-17 00:34:26 +0200879#elif defined (__FreeBSD__) || defined(__DragonFly__)
880#include <ucontext.h>
881
882#define PC_sig(context) (*((unsigned long*)&(context)->uc_mcontext.mc_rip))
883#define TRAP_sig(context) ((context)->uc_mcontext.mc_trapno)
884#define ERROR_sig(context) ((context)->uc_mcontext.mc_err)
885#define MASK_sig(context) ((context)->uc_sigmask)
blueswir1b3efe5c2008-12-05 17:55:45 +0000886#else
blueswir1d397abb2009-04-10 13:00:29 +0000887#define PC_sig(context) ((context)->uc_mcontext.gregs[REG_RIP])
888#define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
889#define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
890#define MASK_sig(context) ((context)->uc_sigmask)
blueswir1b3efe5c2008-12-05 17:55:45 +0000891#endif
892
ths5a7b5422007-01-31 12:16:51 +0000893int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +0000894 void *puc)
895{
ths5a7b5422007-01-31 12:16:51 +0000896 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +0000897 unsigned long pc;
Juergen Lock78cfb072009-10-17 00:34:26 +0200898#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
blueswir1b3efe5c2008-12-05 17:55:45 +0000899 ucontext_t *uc = puc;
blueswir1d397abb2009-04-10 13:00:29 +0000900#elif defined(__OpenBSD__)
901 struct sigcontext *uc = puc;
blueswir1b3efe5c2008-12-05 17:55:45 +0000902#else
903 struct ucontext *uc = puc;
904#endif
bellardbc51c5c2004-03-17 23:46:04 +0000905
blueswir1d397abb2009-04-10 13:00:29 +0000906 pc = PC_sig(uc);
ths5fafdf22007-09-16 21:08:06 +0000907 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
blueswir1d397abb2009-04-10 13:00:29 +0000908 TRAP_sig(uc) == 0xe ?
909 (ERROR_sig(uc) >> 1) & 1 : 0,
910 &MASK_sig(uc), puc);
bellardbc51c5c2004-03-17 23:46:04 +0000911}
912
malce58ffeb2009-01-14 18:39:49 +0000913#elif defined(_ARCH_PPC)
bellard2b413142003-05-14 23:01:10 +0000914
bellard83fb7ad2004-07-05 21:25:26 +0000915/***********************************************************************
916 * signal context platform-specific definitions
917 * From Wine
918 */
919#ifdef linux
920/* All Registers access - only for local access */
921# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
922/* Gpr Registers access */
923# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
924# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
925# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
926# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
927# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
928# define LR_sig(context) REG_sig(link, context) /* Link register */
929# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
930/* Float Registers access */
931# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
932# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
933/* Exception Registers access */
934# define DAR_sig(context) REG_sig(dar, context)
935# define DSISR_sig(context) REG_sig(dsisr, context)
936# define TRAP_sig(context) REG_sig(trap, context)
937#endif /* linux */
938
Juergen Lock58d9b1e2010-02-19 19:29:25 +0100939#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
940#include <ucontext.h>
941# define IAR_sig(context) ((context)->uc_mcontext.mc_srr0)
942# define MSR_sig(context) ((context)->uc_mcontext.mc_srr1)
943# define CTR_sig(context) ((context)->uc_mcontext.mc_ctr)
944# define XER_sig(context) ((context)->uc_mcontext.mc_xer)
945# define LR_sig(context) ((context)->uc_mcontext.mc_lr)
946# define CR_sig(context) ((context)->uc_mcontext.mc_cr)
947/* Exception Registers access */
948# define DAR_sig(context) ((context)->uc_mcontext.mc_dar)
949# define DSISR_sig(context) ((context)->uc_mcontext.mc_dsisr)
950# define TRAP_sig(context) ((context)->uc_mcontext.mc_exc)
951#endif /* __FreeBSD__|| __FreeBSD_kernel__ */
952
bellard83fb7ad2004-07-05 21:25:26 +0000953#ifdef __APPLE__
954# include <sys/ucontext.h>
955typedef struct ucontext SIGCONTEXT;
956/* All Registers access - only for local access */
957# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
958# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
959# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
960# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
961/* Gpr Registers access */
962# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
963# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
964# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
965# define CTR_sig(context) REG_sig(ctr, context)
966# define XER_sig(context) REG_sig(xer, context) /* Link register */
967# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
968# define CR_sig(context) REG_sig(cr, context) /* Condition register */
969/* Float Registers access */
970# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
971# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
972/* Exception Registers access */
973# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
974# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
975# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
976#endif /* __APPLE__ */
977
ths5fafdf22007-09-16 21:08:06 +0000978int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +0000979 void *puc)
bellard2b413142003-05-14 23:01:10 +0000980{
ths5a7b5422007-01-31 12:16:51 +0000981 siginfo_t *info = pinfo;
Juergen Lock58d9b1e2010-02-19 19:29:25 +0100982#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
983 ucontext_t *uc = puc;
984#else
bellard25eb4482003-05-14 21:50:54 +0000985 struct ucontext *uc = puc;
Juergen Lock58d9b1e2010-02-19 19:29:25 +0100986#endif
bellard25eb4482003-05-14 21:50:54 +0000987 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +0000988 int is_write;
989
bellard83fb7ad2004-07-05 21:25:26 +0000990 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +0000991 is_write = 0;
992#if 0
993 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +0000994 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +0000995 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +0000996#else
bellard83fb7ad2004-07-05 21:25:26 +0000997 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +0000998 is_write = 1;
999#endif
ths5fafdf22007-09-16 21:08:06 +00001000 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001001 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +00001002}
bellard2b413142003-05-14 23:01:10 +00001003
bellard2f87c602003-06-02 20:38:09 +00001004#elif defined(__alpha__)
1005
ths5fafdf22007-09-16 21:08:06 +00001006int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +00001007 void *puc)
1008{
ths5a7b5422007-01-31 12:16:51 +00001009 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +00001010 struct ucontext *uc = puc;
1011 uint32_t *pc = uc->uc_mcontext.sc_pc;
1012 uint32_t insn = *pc;
1013 int is_write = 0;
1014
bellard8c6939c2003-06-09 15:28:00 +00001015 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +00001016 switch (insn >> 26) {
1017 case 0x0d: // stw
1018 case 0x0e: // stb
1019 case 0x0f: // stq_u
1020 case 0x24: // stf
1021 case 0x25: // stg
1022 case 0x26: // sts
1023 case 0x27: // stt
1024 case 0x2c: // stl
1025 case 0x2d: // stq
1026 case 0x2e: // stl_c
1027 case 0x2f: // stq_c
1028 is_write = 1;
1029 }
1030
ths5fafdf22007-09-16 21:08:06 +00001031 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001032 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001033}
bellard8c6939c2003-06-09 15:28:00 +00001034#elif defined(__sparc__)
1035
ths5fafdf22007-09-16 21:08:06 +00001036int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001037 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001038{
ths5a7b5422007-01-31 12:16:51 +00001039 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001040 int is_write;
1041 uint32_t insn;
Juan Quinteladfe5fff2009-07-27 16:12:40 +02001042#if !defined(__arch64__) || defined(CONFIG_SOLARIS)
blueswir1c9e1e2b2008-05-18 06:40:16 +00001043 uint32_t *regs = (uint32_t *)(info + 1);
1044 void *sigmask = (regs + 20);
bellard8c6939c2003-06-09 15:28:00 +00001045 /* XXX: is there a standard glibc define ? */
blueswir1c9e1e2b2008-05-18 06:40:16 +00001046 unsigned long pc = regs[1];
1047#else
blueswir184778502008-10-26 20:33:16 +00001048#ifdef __linux__
blueswir1c9e1e2b2008-05-18 06:40:16 +00001049 struct sigcontext *sc = puc;
1050 unsigned long pc = sc->sigc_regs.tpc;
1051 void *sigmask = (void *)sc->sigc_mask;
blueswir184778502008-10-26 20:33:16 +00001052#elif defined(__OpenBSD__)
1053 struct sigcontext *uc = puc;
1054 unsigned long pc = uc->sc_pc;
1055 void *sigmask = (void *)(long)uc->sc_mask;
1056#endif
blueswir1c9e1e2b2008-05-18 06:40:16 +00001057#endif
1058
bellard8c6939c2003-06-09 15:28:00 +00001059 /* XXX: need kernel patch to get write flag faster */
1060 is_write = 0;
1061 insn = *(uint32_t *)pc;
1062 if ((insn >> 30) == 3) {
1063 switch((insn >> 19) & 0x3f) {
1064 case 0x05: // stb
Blue Swirld877fa52009-04-25 19:07:16 +00001065 case 0x15: // stba
bellard8c6939c2003-06-09 15:28:00 +00001066 case 0x06: // sth
Blue Swirld877fa52009-04-25 19:07:16 +00001067 case 0x16: // stha
bellard8c6939c2003-06-09 15:28:00 +00001068 case 0x04: // st
Blue Swirld877fa52009-04-25 19:07:16 +00001069 case 0x14: // sta
bellard8c6939c2003-06-09 15:28:00 +00001070 case 0x07: // std
Blue Swirld877fa52009-04-25 19:07:16 +00001071 case 0x17: // stda
1072 case 0x0e: // stx
1073 case 0x1e: // stxa
bellard8c6939c2003-06-09 15:28:00 +00001074 case 0x24: // stf
Blue Swirld877fa52009-04-25 19:07:16 +00001075 case 0x34: // stfa
bellard8c6939c2003-06-09 15:28:00 +00001076 case 0x27: // stdf
Blue Swirld877fa52009-04-25 19:07:16 +00001077 case 0x37: // stdfa
1078 case 0x26: // stqf
1079 case 0x36: // stqfa
bellard8c6939c2003-06-09 15:28:00 +00001080 case 0x25: // stfsr
Blue Swirld877fa52009-04-25 19:07:16 +00001081 case 0x3c: // casa
1082 case 0x3e: // casxa
bellard8c6939c2003-06-09 15:28:00 +00001083 is_write = 1;
1084 break;
1085 }
1086 }
ths5fafdf22007-09-16 21:08:06 +00001087 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001088 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001089}
1090
1091#elif defined(__arm__)
1092
ths5fafdf22007-09-16 21:08:06 +00001093int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001094 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001095{
ths5a7b5422007-01-31 12:16:51 +00001096 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001097 struct ucontext *uc = puc;
1098 unsigned long pc;
1099 int is_write;
ths3b46e622007-09-17 08:09:54 +00001100
blueswir148bbf112008-07-08 18:35:02 +00001101#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
balrog5c49b362008-06-02 01:01:18 +00001102 pc = uc->uc_mcontext.gregs[R15];
1103#else
balrog4eee57f2008-05-06 14:47:19 +00001104 pc = uc->uc_mcontext.arm_pc;
balrog5c49b362008-06-02 01:01:18 +00001105#endif
bellard8c6939c2003-06-09 15:28:00 +00001106 /* XXX: compute is_write */
1107 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001108 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard8c6939c2003-06-09 15:28:00 +00001109 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001110 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001111}
1112
bellard38e584a2003-08-10 22:14:22 +00001113#elif defined(__mc68000)
1114
ths5fafdf22007-09-16 21:08:06 +00001115int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001116 void *puc)
1117{
ths5a7b5422007-01-31 12:16:51 +00001118 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001119 struct ucontext *uc = puc;
1120 unsigned long pc;
1121 int is_write;
ths3b46e622007-09-17 08:09:54 +00001122
bellard38e584a2003-08-10 22:14:22 +00001123 pc = uc->uc_mcontext.gregs[16];
1124 /* XXX: compute is_write */
1125 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001126 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard38e584a2003-08-10 22:14:22 +00001127 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001128 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001129}
1130
bellardb8076a72005-04-07 22:20:31 +00001131#elif defined(__ia64)
1132
1133#ifndef __ISR_VALID
1134 /* This ought to be in <bits/siginfo.h>... */
1135# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001136#endif
1137
ths5a7b5422007-01-31 12:16:51 +00001138int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001139{
ths5a7b5422007-01-31 12:16:51 +00001140 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001141 struct ucontext *uc = puc;
1142 unsigned long ip;
1143 int is_write = 0;
1144
1145 ip = uc->uc_mcontext.sc_ip;
1146 switch (host_signum) {
1147 case SIGILL:
1148 case SIGFPE:
1149 case SIGSEGV:
1150 case SIGBUS:
1151 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001152 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001153 /* ISR.W (write-access) is bit 33: */
1154 is_write = (info->si_isr >> 33) & 1;
1155 break;
1156
1157 default:
1158 break;
1159 }
1160 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1161 is_write,
Aurelien Jarno60e99242010-03-29 02:12:51 +02001162 (sigset_t *)&uc->uc_sigmask, puc);
bellardb8076a72005-04-07 22:20:31 +00001163}
1164
bellard90cb9492005-07-24 15:11:38 +00001165#elif defined(__s390__)
1166
ths5fafdf22007-09-16 21:08:06 +00001167int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001168 void *puc)
1169{
ths5a7b5422007-01-31 12:16:51 +00001170 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001171 struct ucontext *uc = puc;
1172 unsigned long pc;
Richard Henderson6a1621b2010-06-04 12:14:12 -07001173 uint16_t *pinsn;
1174 int is_write = 0;
ths3b46e622007-09-17 08:09:54 +00001175
bellard90cb9492005-07-24 15:11:38 +00001176 pc = uc->uc_mcontext.psw.addr;
Richard Henderson6a1621b2010-06-04 12:14:12 -07001177
1178 /* ??? On linux, the non-rt signal handler has 4 (!) arguments instead
1179 of the normal 2 arguments. The 3rd argument contains the "int_code"
1180 from the hardware which does in fact contain the is_write value.
1181 The rt signal handler, as far as I can tell, does not give this value
1182 at all. Not that we could get to it from here even if it were. */
1183 /* ??? This is not even close to complete, since it ignores all
1184 of the read-modify-write instructions. */
1185 pinsn = (uint16_t *)pc;
1186 switch (pinsn[0] >> 8) {
1187 case 0x50: /* ST */
1188 case 0x42: /* STC */
1189 case 0x40: /* STH */
1190 is_write = 1;
1191 break;
1192 case 0xc4: /* RIL format insns */
1193 switch (pinsn[0] & 0xf) {
1194 case 0xf: /* STRL */
1195 case 0xb: /* STGRL */
1196 case 0x7: /* STHRL */
1197 is_write = 1;
1198 }
1199 break;
1200 case 0xe3: /* RXY format insns */
1201 switch (pinsn[2] & 0xff) {
1202 case 0x50: /* STY */
1203 case 0x24: /* STG */
1204 case 0x72: /* STCY */
1205 case 0x70: /* STHY */
1206 case 0x8e: /* STPQ */
1207 case 0x3f: /* STRVH */
1208 case 0x3e: /* STRV */
1209 case 0x2f: /* STRVG */
1210 is_write = 1;
1211 }
1212 break;
1213 }
ths5fafdf22007-09-16 21:08:06 +00001214 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001215 is_write, &uc->uc_sigmask, puc);
1216}
1217
1218#elif defined(__mips__)
1219
ths5fafdf22007-09-16 21:08:06 +00001220int cpu_signal_handler(int host_signum, void *pinfo,
thsc4b89d12007-05-05 19:23:11 +00001221 void *puc)
1222{
ths9617efe2007-05-08 21:05:55 +00001223 siginfo_t *info = pinfo;
thsc4b89d12007-05-05 19:23:11 +00001224 struct ucontext *uc = puc;
1225 greg_t pc = uc->uc_mcontext.pc;
1226 int is_write;
ths3b46e622007-09-17 08:09:54 +00001227
thsc4b89d12007-05-05 19:23:11 +00001228 /* XXX: compute is_write */
1229 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001230 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001231 is_write, &uc->uc_sigmask, puc);
bellard90cb9492005-07-24 15:11:38 +00001232}
1233
aurel32f54b3f92008-04-12 20:14:54 +00001234#elif defined(__hppa__)
1235
1236int cpu_signal_handler(int host_signum, void *pinfo,
1237 void *puc)
1238{
1239 struct siginfo *info = pinfo;
1240 struct ucontext *uc = puc;
Richard Hendersonf57040b2010-03-12 15:58:08 +01001241 unsigned long pc = uc->uc_mcontext.sc_iaoq[0];
1242 uint32_t insn = *(uint32_t *)pc;
1243 int is_write = 0;
aurel32f54b3f92008-04-12 20:14:54 +00001244
Richard Hendersonf57040b2010-03-12 15:58:08 +01001245 /* XXX: need kernel patch to get write flag faster. */
1246 switch (insn >> 26) {
1247 case 0x1a: /* STW */
1248 case 0x19: /* STH */
1249 case 0x18: /* STB */
1250 case 0x1b: /* STWM */
1251 is_write = 1;
1252 break;
1253
1254 case 0x09: /* CSTWX, FSTWX, FSTWS */
1255 case 0x0b: /* CSTDX, FSTDX, FSTDS */
1256 /* Distinguish from coprocessor load ... */
1257 is_write = (insn >> 9) & 1;
1258 break;
1259
1260 case 0x03:
1261 switch ((insn >> 6) & 15) {
1262 case 0xa: /* STWS */
1263 case 0x9: /* STHS */
1264 case 0x8: /* STBS */
1265 case 0xe: /* STWAS */
1266 case 0xc: /* STBYS */
1267 is_write = 1;
1268 }
1269 break;
1270 }
1271
aurel32f54b3f92008-04-12 20:14:54 +00001272 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
Richard Hendersonf57040b2010-03-12 15:58:08 +01001273 is_write, &uc->uc_sigmask, puc);
aurel32f54b3f92008-04-12 20:14:54 +00001274}
1275
bellard2b413142003-05-14 23:01:10 +00001276#else
1277
bellard3fb2ded2003-06-24 13:22:59 +00001278#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001279
1280#endif
bellard67b915a2004-03-31 23:37:16 +00001281
1282#endif /* !defined(CONFIG_SOFTMMU) */