blob: ce2d5d9842b721d4a05e9f6b68cb69602f86009c [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
bellard67b915a2004-03-31 23:37:16 +000020#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000021#ifdef _WIN32
ths4fddf622007-12-17 04:42:29 +000022#define WIN32_LEAN_AND_MEAN
bellardd5a8f072004-09-29 21:15:28 +000023#include <windows.h>
24#else
bellarda98d49b2004-11-14 16:22:05 +000025#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000026#include <sys/mman.h>
27#endif
bellard54936002003-05-13 00:25:15 +000028#include <stdlib.h>
29#include <stdio.h>
30#include <stdarg.h>
31#include <string.h>
32#include <errno.h>
33#include <unistd.h>
34#include <inttypes.h>
35
bellard6180a182003-09-30 21:04:53 +000036#include "cpu.h"
37#include "exec-all.h"
aurel32ca10f862008-04-11 21:35:42 +000038#include "qemu-common.h"
pbrook53a59602006-03-25 19:31:22 +000039#if defined(CONFIG_USER_ONLY)
40#include <qemu.h>
41#endif
bellard54936002003-05-13 00:25:15 +000042
bellardfd6ce8f2003-05-14 19:00:11 +000043//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000044//#define DEBUG_FLUSH
bellard9fa3e852004-01-04 18:06:42 +000045//#define DEBUG_TLB
pbrook67d3b952006-12-18 05:03:52 +000046//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000047
48/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000049//#define DEBUG_TB_CHECK
50//#define DEBUG_TLB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000051
ths1196be32007-03-17 15:17:58 +000052//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000053//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000054
pbrook99773bd2006-04-16 15:14:59 +000055#if !defined(CONFIG_USER_ONLY)
56/* TB consistency checks only implemented for usermode emulation. */
57#undef DEBUG_TB_CHECK
58#endif
59
bellardfd6ce8f2003-05-14 19:00:11 +000060/* threshold to flush the translated code buffer */
blueswir1d07bde82007-12-11 19:35:45 +000061#define CODE_GEN_BUFFER_MAX_SIZE (CODE_GEN_BUFFER_SIZE - code_gen_max_block_size())
bellardfd6ce8f2003-05-14 19:00:11 +000062
bellard9fa3e852004-01-04 18:06:42 +000063#define SMC_BITMAP_USE_THRESHOLD 10
64
65#define MMAP_AREA_START 0x00000000
66#define MMAP_AREA_END 0xa8000000
bellardfd6ce8f2003-05-14 19:00:11 +000067
bellard108c49b2005-07-24 12:55:09 +000068#if defined(TARGET_SPARC64)
69#define TARGET_PHYS_ADDR_SPACE_BITS 41
blueswir15dcb6b92007-05-19 12:58:30 +000070#elif defined(TARGET_SPARC)
71#define TARGET_PHYS_ADDR_SPACE_BITS 36
j_mayerbedb69e2007-04-05 20:08:21 +000072#elif defined(TARGET_ALPHA)
73#define TARGET_PHYS_ADDR_SPACE_BITS 42
74#define TARGET_VIRT_ADDR_SPACE_BITS 42
bellard108c49b2005-07-24 12:55:09 +000075#elif defined(TARGET_PPC64)
76#define TARGET_PHYS_ADDR_SPACE_BITS 42
aurel3200f82b82008-04-27 21:12:55 +000077#elif defined(TARGET_X86_64) && !defined(USE_KQEMU)
78#define TARGET_PHYS_ADDR_SPACE_BITS 42
79#elif defined(TARGET_I386) && !defined(USE_KQEMU)
80#define TARGET_PHYS_ADDR_SPACE_BITS 36
bellard108c49b2005-07-24 12:55:09 +000081#else
82/* Note: for compatibility with kqemu, we use 32 bits for x86_64 */
83#define TARGET_PHYS_ADDR_SPACE_BITS 32
84#endif
85
bellardfd6ce8f2003-05-14 19:00:11 +000086TranslationBlock tbs[CODE_GEN_MAX_BLOCKS];
bellard9fa3e852004-01-04 18:06:42 +000087TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
bellardfd6ce8f2003-05-14 19:00:11 +000088int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000089/* any access to the tbs or the page table must use this lock */
90spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000091
bellard7cb69ca2008-05-10 10:55:51 +000092uint8_t code_gen_prologue[1024] __attribute__((aligned (32)));
bellardb8076a72005-04-07 22:20:31 +000093uint8_t code_gen_buffer[CODE_GEN_BUFFER_SIZE] __attribute__((aligned (32)));
bellardfd6ce8f2003-05-14 19:00:11 +000094uint8_t *code_gen_ptr;
95
aurel3200f82b82008-04-27 21:12:55 +000096ram_addr_t phys_ram_size;
bellard9fa3e852004-01-04 18:06:42 +000097int phys_ram_fd;
98uint8_t *phys_ram_base;
bellard1ccde1c2004-02-06 19:46:14 +000099uint8_t *phys_ram_dirty;
bellarde9a1ab12007-02-08 23:08:38 +0000100static ram_addr_t phys_ram_alloc_offset = 0;
bellard9fa3e852004-01-04 18:06:42 +0000101
bellard6a00d602005-11-21 23:25:50 +0000102CPUState *first_cpu;
103/* current CPU in the current thread. It is only valid inside
104 cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000105CPUState *cpu_single_env;
bellard6a00d602005-11-21 23:25:50 +0000106
bellard54936002003-05-13 00:25:15 +0000107typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000108 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000109 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000110 /* in order to optimize self modifying code, we count the number
111 of lookups we do to a given page to use a bitmap */
112 unsigned int code_write_count;
113 uint8_t *code_bitmap;
114#if defined(CONFIG_USER_ONLY)
115 unsigned long flags;
116#endif
bellard54936002003-05-13 00:25:15 +0000117} PageDesc;
118
bellard92e873b2004-05-21 14:52:29 +0000119typedef struct PhysPageDesc {
120 /* offset in host memory of the page + io_index in the low 12 bits */
aurel3200f82b82008-04-27 21:12:55 +0000121 ram_addr_t phys_offset;
bellard92e873b2004-05-21 14:52:29 +0000122} PhysPageDesc;
123
bellard54936002003-05-13 00:25:15 +0000124#define L2_BITS 10
j_mayerbedb69e2007-04-05 20:08:21 +0000125#if defined(CONFIG_USER_ONLY) && defined(TARGET_VIRT_ADDR_SPACE_BITS)
126/* XXX: this is a temporary hack for alpha target.
127 * In the future, this is to be replaced by a multi-level table
128 * to actually be able to handle the complete 64 bits address space.
129 */
130#define L1_BITS (TARGET_VIRT_ADDR_SPACE_BITS - L2_BITS - TARGET_PAGE_BITS)
131#else
aurel3203875442008-04-22 20:45:18 +0000132#define L1_BITS (32 - L2_BITS - TARGET_PAGE_BITS)
j_mayerbedb69e2007-04-05 20:08:21 +0000133#endif
bellard54936002003-05-13 00:25:15 +0000134
135#define L1_SIZE (1 << L1_BITS)
136#define L2_SIZE (1 << L2_BITS)
137
bellard33417e72003-08-10 21:47:01 +0000138static void io_mem_init(void);
bellardfd6ce8f2003-05-14 19:00:11 +0000139
bellard83fb7ad2004-07-05 21:25:26 +0000140unsigned long qemu_real_host_page_size;
141unsigned long qemu_host_page_bits;
142unsigned long qemu_host_page_size;
143unsigned long qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000144
bellard92e873b2004-05-21 14:52:29 +0000145/* XXX: for system emulation, it could just be an array */
bellard54936002003-05-13 00:25:15 +0000146static PageDesc *l1_map[L1_SIZE];
bellard0a962c02005-02-10 22:00:27 +0000147PhysPageDesc **l1_phys_map;
bellard54936002003-05-13 00:25:15 +0000148
bellard33417e72003-08-10 21:47:01 +0000149/* io memory support */
bellard33417e72003-08-10 21:47:01 +0000150CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
151CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000152void *io_mem_opaque[IO_MEM_NB_ENTRIES];
bellard33417e72003-08-10 21:47:01 +0000153static int io_mem_nb;
pbrook6658ffb2007-03-16 23:58:11 +0000154#if defined(CONFIG_SOFTMMU)
155static int io_mem_watch;
156#endif
bellard33417e72003-08-10 21:47:01 +0000157
bellard34865132003-10-05 14:28:56 +0000158/* log support */
159char *logfilename = "/tmp/qemu.log";
160FILE *logfile;
161int loglevel;
pbrooke735b912007-06-30 13:53:24 +0000162static int log_append = 0;
bellard34865132003-10-05 14:28:56 +0000163
bellarde3db7222005-01-26 22:00:47 +0000164/* statistics */
165static int tlb_flush_count;
166static int tb_flush_count;
167static int tb_phys_invalidate_count;
168
blueswir1db7b5422007-05-26 17:36:03 +0000169#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
170typedef struct subpage_t {
171 target_phys_addr_t base;
blueswir13ee89922008-01-02 19:45:26 +0000172 CPUReadMemoryFunc **mem_read[TARGET_PAGE_SIZE][4];
173 CPUWriteMemoryFunc **mem_write[TARGET_PAGE_SIZE][4];
174 void *opaque[TARGET_PAGE_SIZE][2][4];
blueswir1db7b5422007-05-26 17:36:03 +0000175} subpage_t;
176
bellard7cb69ca2008-05-10 10:55:51 +0000177#ifdef _WIN32
178static void map_exec(void *addr, long size)
179{
180 DWORD old_protect;
181 VirtualProtect(addr, size,
182 PAGE_EXECUTE_READWRITE, &old_protect);
183
184}
185#else
186static void map_exec(void *addr, long size)
187{
188 unsigned long start, end;
189
190 start = (unsigned long)addr;
191 start &= ~(qemu_real_host_page_size - 1);
192
193 end = (unsigned long)addr + size;
194 end += qemu_real_host_page_size - 1;
195 end &= ~(qemu_real_host_page_size - 1);
196
197 mprotect((void *)start, end - start,
198 PROT_READ | PROT_WRITE | PROT_EXEC);
199}
200#endif
201
bellardb346ff42003-06-15 20:05:50 +0000202static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000203{
bellard83fb7ad2004-07-05 21:25:26 +0000204 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000205 TARGET_PAGE_SIZE */
bellard67b915a2004-03-31 23:37:16 +0000206#ifdef _WIN32
bellardd5a8f072004-09-29 21:15:28 +0000207 {
208 SYSTEM_INFO system_info;
209 DWORD old_protect;
ths3b46e622007-09-17 08:09:54 +0000210
bellardd5a8f072004-09-29 21:15:28 +0000211 GetSystemInfo(&system_info);
212 qemu_real_host_page_size = system_info.dwPageSize;
bellardd5a8f072004-09-29 21:15:28 +0000213 }
bellard67b915a2004-03-31 23:37:16 +0000214#else
bellard83fb7ad2004-07-05 21:25:26 +0000215 qemu_real_host_page_size = getpagesize();
bellard67b915a2004-03-31 23:37:16 +0000216#endif
bellard7cb69ca2008-05-10 10:55:51 +0000217 map_exec(code_gen_buffer, sizeof(code_gen_buffer));
218 map_exec(code_gen_prologue, sizeof(code_gen_prologue));
bellardd5a8f072004-09-29 21:15:28 +0000219
bellard83fb7ad2004-07-05 21:25:26 +0000220 if (qemu_host_page_size == 0)
221 qemu_host_page_size = qemu_real_host_page_size;
222 if (qemu_host_page_size < TARGET_PAGE_SIZE)
223 qemu_host_page_size = TARGET_PAGE_SIZE;
224 qemu_host_page_bits = 0;
225 while ((1 << qemu_host_page_bits) < qemu_host_page_size)
226 qemu_host_page_bits++;
227 qemu_host_page_mask = ~(qemu_host_page_size - 1);
bellard108c49b2005-07-24 12:55:09 +0000228 l1_phys_map = qemu_vmalloc(L1_SIZE * sizeof(void *));
229 memset(l1_phys_map, 0, L1_SIZE * sizeof(void *));
balrog50a95692007-12-12 01:16:23 +0000230
231#if !defined(_WIN32) && defined(CONFIG_USER_ONLY)
232 {
233 long long startaddr, endaddr;
234 FILE *f;
235 int n;
236
237 f = fopen("/proc/self/maps", "r");
238 if (f) {
239 do {
240 n = fscanf (f, "%llx-%llx %*[^\n]\n", &startaddr, &endaddr);
241 if (n == 2) {
blueswir1e0b8d652008-05-03 17:51:24 +0000242 startaddr = MIN(startaddr,
243 (1ULL << TARGET_PHYS_ADDR_SPACE_BITS) - 1);
244 endaddr = MIN(endaddr,
245 (1ULL << TARGET_PHYS_ADDR_SPACE_BITS) - 1);
balrog50a95692007-12-12 01:16:23 +0000246 page_set_flags(TARGET_PAGE_ALIGN(startaddr),
247 TARGET_PAGE_ALIGN(endaddr),
248 PAGE_RESERVED);
249 }
250 } while (!feof(f));
251 fclose(f);
252 }
253 }
254#endif
bellard54936002003-05-13 00:25:15 +0000255}
256
aurel3200f82b82008-04-27 21:12:55 +0000257static inline PageDesc *page_find_alloc(target_ulong index)
bellard54936002003-05-13 00:25:15 +0000258{
bellard54936002003-05-13 00:25:15 +0000259 PageDesc **lp, *p;
260
bellard54936002003-05-13 00:25:15 +0000261 lp = &l1_map[index >> L2_BITS];
262 p = *lp;
263 if (!p) {
264 /* allocate if not found */
bellard59817cc2004-02-16 22:01:13 +0000265 p = qemu_malloc(sizeof(PageDesc) * L2_SIZE);
bellardfd6ce8f2003-05-14 19:00:11 +0000266 memset(p, 0, sizeof(PageDesc) * L2_SIZE);
bellard54936002003-05-13 00:25:15 +0000267 *lp = p;
268 }
269 return p + (index & (L2_SIZE - 1));
270}
271
aurel3200f82b82008-04-27 21:12:55 +0000272static inline PageDesc *page_find(target_ulong index)
bellard54936002003-05-13 00:25:15 +0000273{
bellard54936002003-05-13 00:25:15 +0000274 PageDesc *p;
275
bellard54936002003-05-13 00:25:15 +0000276 p = l1_map[index >> L2_BITS];
277 if (!p)
278 return 0;
bellardfd6ce8f2003-05-14 19:00:11 +0000279 return p + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000280}
281
bellard108c49b2005-07-24 12:55:09 +0000282static PhysPageDesc *phys_page_find_alloc(target_phys_addr_t index, int alloc)
bellard92e873b2004-05-21 14:52:29 +0000283{
bellard108c49b2005-07-24 12:55:09 +0000284 void **lp, **p;
pbrooke3f4e2a2006-04-08 20:02:06 +0000285 PhysPageDesc *pd;
bellard92e873b2004-05-21 14:52:29 +0000286
bellard108c49b2005-07-24 12:55:09 +0000287 p = (void **)l1_phys_map;
288#if TARGET_PHYS_ADDR_SPACE_BITS > 32
289
290#if TARGET_PHYS_ADDR_SPACE_BITS > (32 + L1_BITS)
291#error unsupported TARGET_PHYS_ADDR_SPACE_BITS
292#endif
293 lp = p + ((index >> (L1_BITS + L2_BITS)) & (L1_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000294 p = *lp;
295 if (!p) {
296 /* allocate if not found */
bellard108c49b2005-07-24 12:55:09 +0000297 if (!alloc)
298 return NULL;
299 p = qemu_vmalloc(sizeof(void *) * L1_SIZE);
300 memset(p, 0, sizeof(void *) * L1_SIZE);
301 *lp = p;
302 }
303#endif
304 lp = p + ((index >> L2_BITS) & (L1_SIZE - 1));
pbrooke3f4e2a2006-04-08 20:02:06 +0000305 pd = *lp;
306 if (!pd) {
307 int i;
bellard108c49b2005-07-24 12:55:09 +0000308 /* allocate if not found */
309 if (!alloc)
310 return NULL;
pbrooke3f4e2a2006-04-08 20:02:06 +0000311 pd = qemu_vmalloc(sizeof(PhysPageDesc) * L2_SIZE);
312 *lp = pd;
313 for (i = 0; i < L2_SIZE; i++)
314 pd[i].phys_offset = IO_MEM_UNASSIGNED;
bellard92e873b2004-05-21 14:52:29 +0000315 }
pbrooke3f4e2a2006-04-08 20:02:06 +0000316 return ((PhysPageDesc *)pd) + (index & (L2_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000317}
318
bellard108c49b2005-07-24 12:55:09 +0000319static inline PhysPageDesc *phys_page_find(target_phys_addr_t index)
bellard92e873b2004-05-21 14:52:29 +0000320{
bellard108c49b2005-07-24 12:55:09 +0000321 return phys_page_find_alloc(index, 0);
bellard92e873b2004-05-21 14:52:29 +0000322}
323
bellard9fa3e852004-01-04 18:06:42 +0000324#if !defined(CONFIG_USER_ONLY)
bellard6a00d602005-11-21 23:25:50 +0000325static void tlb_protect_code(ram_addr_t ram_addr);
ths5fafdf22007-09-16 21:08:06 +0000326static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +0000327 target_ulong vaddr);
bellard9fa3e852004-01-04 18:06:42 +0000328#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000329
bellard6a00d602005-11-21 23:25:50 +0000330void cpu_exec_init(CPUState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000331{
bellard6a00d602005-11-21 23:25:50 +0000332 CPUState **penv;
333 int cpu_index;
334
bellardfd6ce8f2003-05-14 19:00:11 +0000335 if (!code_gen_ptr) {
bellard57fec1f2008-02-01 10:50:11 +0000336 cpu_gen_init();
bellardfd6ce8f2003-05-14 19:00:11 +0000337 code_gen_ptr = code_gen_buffer;
bellardb346ff42003-06-15 20:05:50 +0000338 page_init();
bellard33417e72003-08-10 21:47:01 +0000339 io_mem_init();
bellardfd6ce8f2003-05-14 19:00:11 +0000340 }
bellard6a00d602005-11-21 23:25:50 +0000341 env->next_cpu = NULL;
342 penv = &first_cpu;
343 cpu_index = 0;
344 while (*penv != NULL) {
345 penv = (CPUState **)&(*penv)->next_cpu;
346 cpu_index++;
347 }
348 env->cpu_index = cpu_index;
pbrook6658ffb2007-03-16 23:58:11 +0000349 env->nb_watchpoints = 0;
bellard6a00d602005-11-21 23:25:50 +0000350 *penv = env;
bellardfd6ce8f2003-05-14 19:00:11 +0000351}
352
bellard9fa3e852004-01-04 18:06:42 +0000353static inline void invalidate_page_bitmap(PageDesc *p)
354{
355 if (p->code_bitmap) {
bellard59817cc2004-02-16 22:01:13 +0000356 qemu_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000357 p->code_bitmap = NULL;
358 }
359 p->code_write_count = 0;
360}
361
bellardfd6ce8f2003-05-14 19:00:11 +0000362/* set to NULL all the 'first_tb' fields in all PageDescs */
363static void page_flush_tb(void)
364{
365 int i, j;
366 PageDesc *p;
367
368 for(i = 0; i < L1_SIZE; i++) {
369 p = l1_map[i];
370 if (p) {
bellard9fa3e852004-01-04 18:06:42 +0000371 for(j = 0; j < L2_SIZE; j++) {
372 p->first_tb = NULL;
373 invalidate_page_bitmap(p);
374 p++;
375 }
bellardfd6ce8f2003-05-14 19:00:11 +0000376 }
377 }
378}
379
380/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000381/* XXX: tb_flush is currently not thread safe */
bellard6a00d602005-11-21 23:25:50 +0000382void tb_flush(CPUState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000383{
bellard6a00d602005-11-21 23:25:50 +0000384 CPUState *env;
bellard01243112004-01-04 15:48:17 +0000385#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000386 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
387 (unsigned long)(code_gen_ptr - code_gen_buffer),
388 nb_tbs, nb_tbs > 0 ?
389 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000390#endif
pbrooka208e542008-03-31 17:07:36 +0000391 if ((unsigned long)(code_gen_ptr - code_gen_buffer) > CODE_GEN_BUFFER_SIZE)
392 cpu_abort(env1, "Internal error: code buffer overflow\n");
393
bellardfd6ce8f2003-05-14 19:00:11 +0000394 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000395
bellard6a00d602005-11-21 23:25:50 +0000396 for(env = first_cpu; env != NULL; env = env->next_cpu) {
397 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
398 }
bellard9fa3e852004-01-04 18:06:42 +0000399
bellard8a8a6082004-10-03 13:36:49 +0000400 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000401 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000402
bellardfd6ce8f2003-05-14 19:00:11 +0000403 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000404 /* XXX: flush processor icache at this point if cache flush is
405 expensive */
bellarde3db7222005-01-26 22:00:47 +0000406 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000407}
408
409#ifdef DEBUG_TB_CHECK
410
j_mayerbc98a7e2007-04-04 07:55:12 +0000411static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000412{
413 TranslationBlock *tb;
414 int i;
415 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000416 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
417 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000418 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
419 address >= tb->pc + tb->size)) {
420 printf("ERROR invalidate: address=%08lx PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000421 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000422 }
423 }
424 }
425}
426
427/* verify that all the pages have correct rights for code */
428static void tb_page_check(void)
429{
430 TranslationBlock *tb;
431 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000432
pbrook99773bd2006-04-16 15:14:59 +0000433 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
434 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000435 flags1 = page_get_flags(tb->pc);
436 flags2 = page_get_flags(tb->pc + tb->size - 1);
437 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
438 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000439 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000440 }
441 }
442 }
443}
444
bellardd4e81642003-05-25 16:46:15 +0000445void tb_jmp_check(TranslationBlock *tb)
446{
447 TranslationBlock *tb1;
448 unsigned int n1;
449
450 /* suppress any remaining jumps to this TB */
451 tb1 = tb->jmp_first;
452 for(;;) {
453 n1 = (long)tb1 & 3;
454 tb1 = (TranslationBlock *)((long)tb1 & ~3);
455 if (n1 == 2)
456 break;
457 tb1 = tb1->jmp_next[n1];
458 }
459 /* check end of list */
460 if (tb1 != tb) {
461 printf("ERROR: jmp_list from 0x%08lx\n", (long)tb);
462 }
463}
464
bellardfd6ce8f2003-05-14 19:00:11 +0000465#endif
466
467/* invalidate one TB */
468static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
469 int next_offset)
470{
471 TranslationBlock *tb1;
472 for(;;) {
473 tb1 = *ptb;
474 if (tb1 == tb) {
475 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
476 break;
477 }
478 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
479 }
480}
481
bellard9fa3e852004-01-04 18:06:42 +0000482static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
483{
484 TranslationBlock *tb1;
485 unsigned int n1;
486
487 for(;;) {
488 tb1 = *ptb;
489 n1 = (long)tb1 & 3;
490 tb1 = (TranslationBlock *)((long)tb1 & ~3);
491 if (tb1 == tb) {
492 *ptb = tb1->page_next[n1];
493 break;
494 }
495 ptb = &tb1->page_next[n1];
496 }
497}
498
bellardd4e81642003-05-25 16:46:15 +0000499static inline void tb_jmp_remove(TranslationBlock *tb, int n)
500{
501 TranslationBlock *tb1, **ptb;
502 unsigned int n1;
503
504 ptb = &tb->jmp_next[n];
505 tb1 = *ptb;
506 if (tb1) {
507 /* find tb(n) in circular list */
508 for(;;) {
509 tb1 = *ptb;
510 n1 = (long)tb1 & 3;
511 tb1 = (TranslationBlock *)((long)tb1 & ~3);
512 if (n1 == n && tb1 == tb)
513 break;
514 if (n1 == 2) {
515 ptb = &tb1->jmp_first;
516 } else {
517 ptb = &tb1->jmp_next[n1];
518 }
519 }
520 /* now we can suppress tb(n) from the list */
521 *ptb = tb->jmp_next[n];
522
523 tb->jmp_next[n] = NULL;
524 }
525}
526
527/* reset the jump entry 'n' of a TB so that it is not chained to
528 another TB */
529static inline void tb_reset_jump(TranslationBlock *tb, int n)
530{
531 tb_set_jmp_target(tb, n, (unsigned long)(tb->tc_ptr + tb->tb_next_offset[n]));
532}
533
aurel3200f82b82008-04-27 21:12:55 +0000534static inline void tb_phys_invalidate(TranslationBlock *tb, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000535{
bellard6a00d602005-11-21 23:25:50 +0000536 CPUState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000537 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000538 unsigned int h, n1;
aurel3200f82b82008-04-27 21:12:55 +0000539 target_phys_addr_t phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000540 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000541
bellard9fa3e852004-01-04 18:06:42 +0000542 /* remove the TB from the hash list */
543 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
544 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000545 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000546 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000547
bellard9fa3e852004-01-04 18:06:42 +0000548 /* remove the TB from the page list */
549 if (tb->page_addr[0] != page_addr) {
550 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
551 tb_page_remove(&p->first_tb, tb);
552 invalidate_page_bitmap(p);
553 }
554 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
555 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
556 tb_page_remove(&p->first_tb, tb);
557 invalidate_page_bitmap(p);
558 }
559
bellard8a40a182005-11-20 10:35:40 +0000560 tb_invalidated_flag = 1;
561
562 /* remove the TB from the hash list */
563 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000564 for(env = first_cpu; env != NULL; env = env->next_cpu) {
565 if (env->tb_jmp_cache[h] == tb)
566 env->tb_jmp_cache[h] = NULL;
567 }
bellard8a40a182005-11-20 10:35:40 +0000568
569 /* suppress this TB from the two jump lists */
570 tb_jmp_remove(tb, 0);
571 tb_jmp_remove(tb, 1);
572
573 /* suppress any remaining jumps to this TB */
574 tb1 = tb->jmp_first;
575 for(;;) {
576 n1 = (long)tb1 & 3;
577 if (n1 == 2)
578 break;
579 tb1 = (TranslationBlock *)((long)tb1 & ~3);
580 tb2 = tb1->jmp_next[n1];
581 tb_reset_jump(tb1, n1);
582 tb1->jmp_next[n1] = NULL;
583 tb1 = tb2;
584 }
585 tb->jmp_first = (TranslationBlock *)((long)tb | 2); /* fail safe */
586
bellarde3db7222005-01-26 22:00:47 +0000587 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000588}
589
590static inline void set_bits(uint8_t *tab, int start, int len)
591{
592 int end, mask, end1;
593
594 end = start + len;
595 tab += start >> 3;
596 mask = 0xff << (start & 7);
597 if ((start & ~7) == (end & ~7)) {
598 if (start < end) {
599 mask &= ~(0xff << (end & 7));
600 *tab |= mask;
601 }
602 } else {
603 *tab++ |= mask;
604 start = (start + 8) & ~7;
605 end1 = end & ~7;
606 while (start < end1) {
607 *tab++ = 0xff;
608 start += 8;
609 }
610 if (start < end) {
611 mask = ~(0xff << (end & 7));
612 *tab |= mask;
613 }
614 }
615}
616
617static void build_page_bitmap(PageDesc *p)
618{
619 int n, tb_start, tb_end;
620 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +0000621
bellard59817cc2004-02-16 22:01:13 +0000622 p->code_bitmap = qemu_malloc(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +0000623 if (!p->code_bitmap)
624 return;
625 memset(p->code_bitmap, 0, TARGET_PAGE_SIZE / 8);
626
627 tb = p->first_tb;
628 while (tb != NULL) {
629 n = (long)tb & 3;
630 tb = (TranslationBlock *)((long)tb & ~3);
631 /* NOTE: this is subtle as a TB may span two physical pages */
632 if (n == 0) {
633 /* NOTE: tb_end may be after the end of the page, but
634 it is not a problem */
635 tb_start = tb->pc & ~TARGET_PAGE_MASK;
636 tb_end = tb_start + tb->size;
637 if (tb_end > TARGET_PAGE_SIZE)
638 tb_end = TARGET_PAGE_SIZE;
639 } else {
640 tb_start = 0;
641 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
642 }
643 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
644 tb = tb->page_next[n];
645 }
646}
647
bellardd720b932004-04-25 17:57:43 +0000648#ifdef TARGET_HAS_PRECISE_SMC
649
ths5fafdf22007-09-16 21:08:06 +0000650static void tb_gen_code(CPUState *env,
bellardd720b932004-04-25 17:57:43 +0000651 target_ulong pc, target_ulong cs_base, int flags,
652 int cflags)
653{
654 TranslationBlock *tb;
655 uint8_t *tc_ptr;
656 target_ulong phys_pc, phys_page2, virt_page2;
657 int code_gen_size;
658
bellardc27004e2005-01-03 23:35:10 +0000659 phys_pc = get_phys_addr_code(env, pc);
660 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +0000661 if (!tb) {
662 /* flush must be done */
663 tb_flush(env);
664 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +0000665 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +0000666 }
667 tc_ptr = code_gen_ptr;
668 tb->tc_ptr = tc_ptr;
669 tb->cs_base = cs_base;
670 tb->flags = flags;
671 tb->cflags = cflags;
blueswir1d07bde82007-12-11 19:35:45 +0000672 cpu_gen_code(env, tb, &code_gen_size);
bellardd720b932004-04-25 17:57:43 +0000673 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000674
bellardd720b932004-04-25 17:57:43 +0000675 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +0000676 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +0000677 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +0000678 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
bellardd720b932004-04-25 17:57:43 +0000679 phys_page2 = get_phys_addr_code(env, virt_page2);
680 }
681 tb_link_phys(tb, phys_pc, phys_page2);
682}
683#endif
ths3b46e622007-09-17 08:09:54 +0000684
bellard9fa3e852004-01-04 18:06:42 +0000685/* invalidate all TBs which intersect with the target physical page
686 starting in range [start;end[. NOTE: start and end must refer to
bellardd720b932004-04-25 17:57:43 +0000687 the same physical page. 'is_cpu_write_access' should be true if called
688 from a real cpu write access: the virtual CPU will exit the current
689 TB if code is modified inside this TB. */
aurel3200f82b82008-04-27 21:12:55 +0000690void tb_invalidate_phys_page_range(target_phys_addr_t start, target_phys_addr_t end,
bellardd720b932004-04-25 17:57:43 +0000691 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +0000692{
bellardd720b932004-04-25 17:57:43 +0000693 int n, current_tb_modified, current_tb_not_found, current_flags;
bellardd720b932004-04-25 17:57:43 +0000694 CPUState *env = cpu_single_env;
bellard9fa3e852004-01-04 18:06:42 +0000695 PageDesc *p;
bellardea1c1802004-06-14 18:56:36 +0000696 TranslationBlock *tb, *tb_next, *current_tb, *saved_tb;
bellard9fa3e852004-01-04 18:06:42 +0000697 target_ulong tb_start, tb_end;
bellardd720b932004-04-25 17:57:43 +0000698 target_ulong current_pc, current_cs_base;
bellard9fa3e852004-01-04 18:06:42 +0000699
700 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +0000701 if (!p)
bellard9fa3e852004-01-04 18:06:42 +0000702 return;
ths5fafdf22007-09-16 21:08:06 +0000703 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +0000704 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
705 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +0000706 /* build code bitmap */
707 build_page_bitmap(p);
708 }
709
710 /* we remove all the TBs in the range [start, end[ */
711 /* XXX: see if in some cases it could be faster to invalidate all the code */
bellardd720b932004-04-25 17:57:43 +0000712 current_tb_not_found = is_cpu_write_access;
713 current_tb_modified = 0;
714 current_tb = NULL; /* avoid warning */
715 current_pc = 0; /* avoid warning */
716 current_cs_base = 0; /* avoid warning */
717 current_flags = 0; /* avoid warning */
bellard9fa3e852004-01-04 18:06:42 +0000718 tb = p->first_tb;
719 while (tb != NULL) {
720 n = (long)tb & 3;
721 tb = (TranslationBlock *)((long)tb & ~3);
722 tb_next = tb->page_next[n];
723 /* NOTE: this is subtle as a TB may span two physical pages */
724 if (n == 0) {
725 /* NOTE: tb_end may be after the end of the page, but
726 it is not a problem */
727 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
728 tb_end = tb_start + tb->size;
729 } else {
730 tb_start = tb->page_addr[1];
731 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
732 }
733 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +0000734#ifdef TARGET_HAS_PRECISE_SMC
735 if (current_tb_not_found) {
736 current_tb_not_found = 0;
737 current_tb = NULL;
738 if (env->mem_write_pc) {
739 /* now we have a real cpu fault */
740 current_tb = tb_find_pc(env->mem_write_pc);
741 }
742 }
743 if (current_tb == tb &&
744 !(current_tb->cflags & CF_SINGLE_INSN)) {
745 /* If we are modifying the current TB, we must stop
746 its execution. We could be more precise by checking
747 that the modification is after the current PC, but it
748 would require a specialized function to partially
749 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +0000750
bellardd720b932004-04-25 17:57:43 +0000751 current_tb_modified = 1;
ths5fafdf22007-09-16 21:08:06 +0000752 cpu_restore_state(current_tb, env,
bellardd720b932004-04-25 17:57:43 +0000753 env->mem_write_pc, NULL);
754#if defined(TARGET_I386)
755 current_flags = env->hflags;
756 current_flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
757 current_cs_base = (target_ulong)env->segs[R_CS].base;
758 current_pc = current_cs_base + env->eip;
759#else
760#error unsupported CPU
761#endif
762 }
763#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +0000764 /* we need to do that to handle the case where a signal
765 occurs while doing tb_phys_invalidate() */
766 saved_tb = NULL;
767 if (env) {
768 saved_tb = env->current_tb;
769 env->current_tb = NULL;
770 }
bellard9fa3e852004-01-04 18:06:42 +0000771 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +0000772 if (env) {
773 env->current_tb = saved_tb;
774 if (env->interrupt_request && env->current_tb)
775 cpu_interrupt(env, env->interrupt_request);
776 }
bellard9fa3e852004-01-04 18:06:42 +0000777 }
778 tb = tb_next;
779 }
780#if !defined(CONFIG_USER_ONLY)
781 /* if no code remaining, no need to continue to use slow writes */
782 if (!p->first_tb) {
783 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +0000784 if (is_cpu_write_access) {
785 tlb_unprotect_code_phys(env, start, env->mem_write_vaddr);
786 }
787 }
788#endif
789#ifdef TARGET_HAS_PRECISE_SMC
790 if (current_tb_modified) {
791 /* we generate a block containing just the instruction
792 modifying the memory. It will ensure that it cannot modify
793 itself */
bellardea1c1802004-06-14 18:56:36 +0000794 env->current_tb = NULL;
ths5fafdf22007-09-16 21:08:06 +0000795 tb_gen_code(env, current_pc, current_cs_base, current_flags,
bellardd720b932004-04-25 17:57:43 +0000796 CF_SINGLE_INSN);
797 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +0000798 }
799#endif
800}
801
802/* len must be <= 8 and start must be a multiple of len */
aurel3200f82b82008-04-27 21:12:55 +0000803static inline void tb_invalidate_phys_page_fast(target_phys_addr_t start, int len)
bellard9fa3e852004-01-04 18:06:42 +0000804{
805 PageDesc *p;
806 int offset, b;
bellard59817cc2004-02-16 22:01:13 +0000807#if 0
bellarda4193c82004-06-03 14:01:43 +0000808 if (1) {
809 if (loglevel) {
ths5fafdf22007-09-16 21:08:06 +0000810 fprintf(logfile, "modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
811 cpu_single_env->mem_write_vaddr, len,
812 cpu_single_env->eip,
bellarda4193c82004-06-03 14:01:43 +0000813 cpu_single_env->eip + (long)cpu_single_env->segs[R_CS].base);
814 }
bellard59817cc2004-02-16 22:01:13 +0000815 }
816#endif
bellard9fa3e852004-01-04 18:06:42 +0000817 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +0000818 if (!p)
bellard9fa3e852004-01-04 18:06:42 +0000819 return;
820 if (p->code_bitmap) {
821 offset = start & ~TARGET_PAGE_MASK;
822 b = p->code_bitmap[offset >> 3] >> (offset & 7);
823 if (b & ((1 << len) - 1))
824 goto do_invalidate;
825 } else {
826 do_invalidate:
bellardd720b932004-04-25 17:57:43 +0000827 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +0000828 }
829}
830
bellard9fa3e852004-01-04 18:06:42 +0000831#if !defined(CONFIG_SOFTMMU)
aurel3200f82b82008-04-27 21:12:55 +0000832static void tb_invalidate_phys_page(target_phys_addr_t addr,
bellardd720b932004-04-25 17:57:43 +0000833 unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +0000834{
bellardd720b932004-04-25 17:57:43 +0000835 int n, current_flags, current_tb_modified;
836 target_ulong current_pc, current_cs_base;
bellard9fa3e852004-01-04 18:06:42 +0000837 PageDesc *p;
bellardd720b932004-04-25 17:57:43 +0000838 TranslationBlock *tb, *current_tb;
839#ifdef TARGET_HAS_PRECISE_SMC
840 CPUState *env = cpu_single_env;
841#endif
bellard9fa3e852004-01-04 18:06:42 +0000842
843 addr &= TARGET_PAGE_MASK;
844 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +0000845 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +0000846 return;
847 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +0000848 current_tb_modified = 0;
849 current_tb = NULL;
850 current_pc = 0; /* avoid warning */
851 current_cs_base = 0; /* avoid warning */
852 current_flags = 0; /* avoid warning */
853#ifdef TARGET_HAS_PRECISE_SMC
854 if (tb && pc != 0) {
855 current_tb = tb_find_pc(pc);
856 }
857#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000858 while (tb != NULL) {
bellard9fa3e852004-01-04 18:06:42 +0000859 n = (long)tb & 3;
860 tb = (TranslationBlock *)((long)tb & ~3);
bellardd720b932004-04-25 17:57:43 +0000861#ifdef TARGET_HAS_PRECISE_SMC
862 if (current_tb == tb &&
863 !(current_tb->cflags & CF_SINGLE_INSN)) {
864 /* If we are modifying the current TB, we must stop
865 its execution. We could be more precise by checking
866 that the modification is after the current PC, but it
867 would require a specialized function to partially
868 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +0000869
bellardd720b932004-04-25 17:57:43 +0000870 current_tb_modified = 1;
871 cpu_restore_state(current_tb, env, pc, puc);
872#if defined(TARGET_I386)
873 current_flags = env->hflags;
874 current_flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
875 current_cs_base = (target_ulong)env->segs[R_CS].base;
876 current_pc = current_cs_base + env->eip;
877#else
878#error unsupported CPU
879#endif
880 }
881#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +0000882 tb_phys_invalidate(tb, addr);
883 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +0000884 }
885 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +0000886#ifdef TARGET_HAS_PRECISE_SMC
887 if (current_tb_modified) {
888 /* we generate a block containing just the instruction
889 modifying the memory. It will ensure that it cannot modify
890 itself */
bellardea1c1802004-06-14 18:56:36 +0000891 env->current_tb = NULL;
ths5fafdf22007-09-16 21:08:06 +0000892 tb_gen_code(env, current_pc, current_cs_base, current_flags,
bellardd720b932004-04-25 17:57:43 +0000893 CF_SINGLE_INSN);
894 cpu_resume_from_signal(env, puc);
895 }
896#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000897}
bellard9fa3e852004-01-04 18:06:42 +0000898#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000899
900/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +0000901static inline void tb_alloc_page(TranslationBlock *tb,
pbrook53a59602006-03-25 19:31:22 +0000902 unsigned int n, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000903{
904 PageDesc *p;
bellard9fa3e852004-01-04 18:06:42 +0000905 TranslationBlock *last_first_tb;
bellardfd6ce8f2003-05-14 19:00:11 +0000906
bellard9fa3e852004-01-04 18:06:42 +0000907 tb->page_addr[n] = page_addr;
bellard3a7d9292005-08-21 09:26:42 +0000908 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +0000909 tb->page_next[n] = p->first_tb;
910 last_first_tb = p->first_tb;
911 p->first_tb = (TranslationBlock *)((long)tb | n);
912 invalidate_page_bitmap(p);
913
bellard107db442004-06-22 18:48:46 +0000914#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +0000915
bellard9fa3e852004-01-04 18:06:42 +0000916#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +0000917 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +0000918 target_ulong addr;
919 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +0000920 int prot;
921
bellardfd6ce8f2003-05-14 19:00:11 +0000922 /* force the host page as non writable (writes will have a
923 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +0000924 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +0000925 prot = 0;
pbrook53a59602006-03-25 19:31:22 +0000926 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
927 addr += TARGET_PAGE_SIZE) {
928
929 p2 = page_find (addr >> TARGET_PAGE_BITS);
930 if (!p2)
931 continue;
932 prot |= p2->flags;
933 p2->flags &= ~PAGE_WRITE;
934 page_get_flags(addr);
935 }
ths5fafdf22007-09-16 21:08:06 +0000936 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +0000937 (prot & PAGE_BITS) & ~PAGE_WRITE);
938#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +0000939 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +0000940 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +0000941#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000942 }
bellard9fa3e852004-01-04 18:06:42 +0000943#else
944 /* if some code is already present, then the pages are already
945 protected. So we handle the case where only the first TB is
946 allocated in a physical page */
947 if (!last_first_tb) {
bellard6a00d602005-11-21 23:25:50 +0000948 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +0000949 }
950#endif
bellardd720b932004-04-25 17:57:43 +0000951
952#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +0000953}
954
955/* Allocate a new translation block. Flush the translation buffer if
956 too many translation blocks or too much generated code. */
bellardc27004e2005-01-03 23:35:10 +0000957TranslationBlock *tb_alloc(target_ulong pc)
bellardfd6ce8f2003-05-14 19:00:11 +0000958{
959 TranslationBlock *tb;
bellardfd6ce8f2003-05-14 19:00:11 +0000960
ths5fafdf22007-09-16 21:08:06 +0000961 if (nb_tbs >= CODE_GEN_MAX_BLOCKS ||
bellardfd6ce8f2003-05-14 19:00:11 +0000962 (code_gen_ptr - code_gen_buffer) >= CODE_GEN_BUFFER_MAX_SIZE)
bellardd4e81642003-05-25 16:46:15 +0000963 return NULL;
bellardfd6ce8f2003-05-14 19:00:11 +0000964 tb = &tbs[nb_tbs++];
965 tb->pc = pc;
bellardb448f2f2004-02-25 23:24:04 +0000966 tb->cflags = 0;
bellardd4e81642003-05-25 16:46:15 +0000967 return tb;
968}
969
bellard9fa3e852004-01-04 18:06:42 +0000970/* add a new TB and link it to the physical page tables. phys_page2 is
971 (-1) to indicate that only one page contains the TB. */
ths5fafdf22007-09-16 21:08:06 +0000972void tb_link_phys(TranslationBlock *tb,
bellard9fa3e852004-01-04 18:06:42 +0000973 target_ulong phys_pc, target_ulong phys_page2)
bellardd4e81642003-05-25 16:46:15 +0000974{
bellard9fa3e852004-01-04 18:06:42 +0000975 unsigned int h;
976 TranslationBlock **ptb;
977
978 /* add in the physical hash table */
979 h = tb_phys_hash_func(phys_pc);
980 ptb = &tb_phys_hash[h];
981 tb->phys_hash_next = *ptb;
982 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +0000983
984 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +0000985 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
986 if (phys_page2 != -1)
987 tb_alloc_page(tb, 1, phys_page2);
988 else
989 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +0000990
bellardd4e81642003-05-25 16:46:15 +0000991 tb->jmp_first = (TranslationBlock *)((long)tb | 2);
992 tb->jmp_next[0] = NULL;
993 tb->jmp_next[1] = NULL;
994
995 /* init original jump addresses */
996 if (tb->tb_next_offset[0] != 0xffff)
997 tb_reset_jump(tb, 0);
998 if (tb->tb_next_offset[1] != 0xffff)
999 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +00001000
1001#ifdef DEBUG_TB_CHECK
1002 tb_page_check();
1003#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001004}
1005
bellarda513fe12003-05-27 23:29:48 +00001006/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
1007 tb[1].tc_ptr. Return NULL if not found */
1008TranslationBlock *tb_find_pc(unsigned long tc_ptr)
1009{
1010 int m_min, m_max, m;
1011 unsigned long v;
1012 TranslationBlock *tb;
1013
1014 if (nb_tbs <= 0)
1015 return NULL;
1016 if (tc_ptr < (unsigned long)code_gen_buffer ||
1017 tc_ptr >= (unsigned long)code_gen_ptr)
1018 return NULL;
1019 /* binary search (cf Knuth) */
1020 m_min = 0;
1021 m_max = nb_tbs - 1;
1022 while (m_min <= m_max) {
1023 m = (m_min + m_max) >> 1;
1024 tb = &tbs[m];
1025 v = (unsigned long)tb->tc_ptr;
1026 if (v == tc_ptr)
1027 return tb;
1028 else if (tc_ptr < v) {
1029 m_max = m - 1;
1030 } else {
1031 m_min = m + 1;
1032 }
ths5fafdf22007-09-16 21:08:06 +00001033 }
bellarda513fe12003-05-27 23:29:48 +00001034 return &tbs[m_max];
1035}
bellard75012672003-06-21 13:11:07 +00001036
bellardea041c02003-06-25 16:16:50 +00001037static void tb_reset_jump_recursive(TranslationBlock *tb);
1038
1039static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
1040{
1041 TranslationBlock *tb1, *tb_next, **ptb;
1042 unsigned int n1;
1043
1044 tb1 = tb->jmp_next[n];
1045 if (tb1 != NULL) {
1046 /* find head of list */
1047 for(;;) {
1048 n1 = (long)tb1 & 3;
1049 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1050 if (n1 == 2)
1051 break;
1052 tb1 = tb1->jmp_next[n1];
1053 }
1054 /* we are now sure now that tb jumps to tb1 */
1055 tb_next = tb1;
1056
1057 /* remove tb from the jmp_first list */
1058 ptb = &tb_next->jmp_first;
1059 for(;;) {
1060 tb1 = *ptb;
1061 n1 = (long)tb1 & 3;
1062 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1063 if (n1 == n && tb1 == tb)
1064 break;
1065 ptb = &tb1->jmp_next[n1];
1066 }
1067 *ptb = tb->jmp_next[n];
1068 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001069
bellardea041c02003-06-25 16:16:50 +00001070 /* suppress the jump to next tb in generated code */
1071 tb_reset_jump(tb, n);
1072
bellard01243112004-01-04 15:48:17 +00001073 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001074 tb_reset_jump_recursive(tb_next);
1075 }
1076}
1077
1078static void tb_reset_jump_recursive(TranslationBlock *tb)
1079{
1080 tb_reset_jump_recursive2(tb, 0);
1081 tb_reset_jump_recursive2(tb, 1);
1082}
1083
bellard1fddef42005-04-17 19:16:13 +00001084#if defined(TARGET_HAS_ICE)
bellardd720b932004-04-25 17:57:43 +00001085static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1086{
j_mayer9b3c35e2007-04-07 11:21:28 +00001087 target_phys_addr_t addr;
1088 target_ulong pd;
pbrookc2f07f82006-04-08 17:14:56 +00001089 ram_addr_t ram_addr;
1090 PhysPageDesc *p;
bellardd720b932004-04-25 17:57:43 +00001091
pbrookc2f07f82006-04-08 17:14:56 +00001092 addr = cpu_get_phys_page_debug(env, pc);
1093 p = phys_page_find(addr >> TARGET_PAGE_BITS);
1094 if (!p) {
1095 pd = IO_MEM_UNASSIGNED;
1096 } else {
1097 pd = p->phys_offset;
1098 }
1099 ram_addr = (pd & TARGET_PAGE_MASK) | (pc & ~TARGET_PAGE_MASK);
pbrook706cd4b2006-04-08 17:36:21 +00001100 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001101}
bellardc27004e2005-01-03 23:35:10 +00001102#endif
bellardd720b932004-04-25 17:57:43 +00001103
pbrook6658ffb2007-03-16 23:58:11 +00001104/* Add a watchpoint. */
1105int cpu_watchpoint_insert(CPUState *env, target_ulong addr)
1106{
1107 int i;
1108
1109 for (i = 0; i < env->nb_watchpoints; i++) {
1110 if (addr == env->watchpoint[i].vaddr)
1111 return 0;
1112 }
1113 if (env->nb_watchpoints >= MAX_WATCHPOINTS)
1114 return -1;
1115
1116 i = env->nb_watchpoints++;
1117 env->watchpoint[i].vaddr = addr;
1118 tlb_flush_page(env, addr);
1119 /* FIXME: This flush is needed because of the hack to make memory ops
1120 terminate the TB. It can be removed once the proper IO trap and
1121 re-execute bits are in. */
1122 tb_flush(env);
1123 return i;
1124}
1125
1126/* Remove a watchpoint. */
1127int cpu_watchpoint_remove(CPUState *env, target_ulong addr)
1128{
1129 int i;
1130
1131 for (i = 0; i < env->nb_watchpoints; i++) {
1132 if (addr == env->watchpoint[i].vaddr) {
1133 env->nb_watchpoints--;
1134 env->watchpoint[i] = env->watchpoint[env->nb_watchpoints];
1135 tlb_flush_page(env, addr);
1136 return 0;
1137 }
1138 }
1139 return -1;
1140}
1141
bellardc33a3462003-07-29 20:50:33 +00001142/* add a breakpoint. EXCP_DEBUG is returned by the CPU loop if a
1143 breakpoint is reached */
bellard2e126692004-04-25 21:28:44 +00001144int cpu_breakpoint_insert(CPUState *env, target_ulong pc)
bellard4c3a88a2003-07-26 12:06:08 +00001145{
bellard1fddef42005-04-17 19:16:13 +00001146#if defined(TARGET_HAS_ICE)
bellard4c3a88a2003-07-26 12:06:08 +00001147 int i;
ths3b46e622007-09-17 08:09:54 +00001148
bellard4c3a88a2003-07-26 12:06:08 +00001149 for(i = 0; i < env->nb_breakpoints; i++) {
1150 if (env->breakpoints[i] == pc)
1151 return 0;
1152 }
1153
1154 if (env->nb_breakpoints >= MAX_BREAKPOINTS)
1155 return -1;
1156 env->breakpoints[env->nb_breakpoints++] = pc;
ths3b46e622007-09-17 08:09:54 +00001157
bellardd720b932004-04-25 17:57:43 +00001158 breakpoint_invalidate(env, pc);
bellard4c3a88a2003-07-26 12:06:08 +00001159 return 0;
1160#else
1161 return -1;
1162#endif
1163}
1164
1165/* remove a breakpoint */
bellard2e126692004-04-25 21:28:44 +00001166int cpu_breakpoint_remove(CPUState *env, target_ulong pc)
bellard4c3a88a2003-07-26 12:06:08 +00001167{
bellard1fddef42005-04-17 19:16:13 +00001168#if defined(TARGET_HAS_ICE)
bellard4c3a88a2003-07-26 12:06:08 +00001169 int i;
1170 for(i = 0; i < env->nb_breakpoints; i++) {
1171 if (env->breakpoints[i] == pc)
1172 goto found;
1173 }
1174 return -1;
1175 found:
bellard4c3a88a2003-07-26 12:06:08 +00001176 env->nb_breakpoints--;
bellard1fddef42005-04-17 19:16:13 +00001177 if (i < env->nb_breakpoints)
1178 env->breakpoints[i] = env->breakpoints[env->nb_breakpoints];
bellardd720b932004-04-25 17:57:43 +00001179
1180 breakpoint_invalidate(env, pc);
bellard4c3a88a2003-07-26 12:06:08 +00001181 return 0;
1182#else
1183 return -1;
1184#endif
1185}
1186
bellardc33a3462003-07-29 20:50:33 +00001187/* enable or disable single step mode. EXCP_DEBUG is returned by the
1188 CPU loop after each instruction */
1189void cpu_single_step(CPUState *env, int enabled)
1190{
bellard1fddef42005-04-17 19:16:13 +00001191#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001192 if (env->singlestep_enabled != enabled) {
1193 env->singlestep_enabled = enabled;
1194 /* must flush all the translated code to avoid inconsistancies */
bellard9fa3e852004-01-04 18:06:42 +00001195 /* XXX: only flush what is necessary */
bellard01243112004-01-04 15:48:17 +00001196 tb_flush(env);
bellardc33a3462003-07-29 20:50:33 +00001197 }
1198#endif
1199}
1200
bellard34865132003-10-05 14:28:56 +00001201/* enable or disable low levels log */
1202void cpu_set_log(int log_flags)
1203{
1204 loglevel = log_flags;
1205 if (loglevel && !logfile) {
pbrook11fcfab2007-07-01 18:21:11 +00001206 logfile = fopen(logfilename, log_append ? "a" : "w");
bellard34865132003-10-05 14:28:56 +00001207 if (!logfile) {
1208 perror(logfilename);
1209 _exit(1);
1210 }
bellard9fa3e852004-01-04 18:06:42 +00001211#if !defined(CONFIG_SOFTMMU)
1212 /* must avoid mmap() usage of glibc by setting a buffer "by hand" */
1213 {
1214 static uint8_t logfile_buf[4096];
1215 setvbuf(logfile, logfile_buf, _IOLBF, sizeof(logfile_buf));
1216 }
1217#else
bellard34865132003-10-05 14:28:56 +00001218 setvbuf(logfile, NULL, _IOLBF, 0);
bellard9fa3e852004-01-04 18:06:42 +00001219#endif
pbrooke735b912007-06-30 13:53:24 +00001220 log_append = 1;
1221 }
1222 if (!loglevel && logfile) {
1223 fclose(logfile);
1224 logfile = NULL;
bellard34865132003-10-05 14:28:56 +00001225 }
1226}
1227
1228void cpu_set_log_filename(const char *filename)
1229{
1230 logfilename = strdup(filename);
pbrooke735b912007-06-30 13:53:24 +00001231 if (logfile) {
1232 fclose(logfile);
1233 logfile = NULL;
1234 }
1235 cpu_set_log(loglevel);
bellard34865132003-10-05 14:28:56 +00001236}
bellardc33a3462003-07-29 20:50:33 +00001237
bellard01243112004-01-04 15:48:17 +00001238/* mask must never be zero, except for A20 change call */
bellard68a79312003-06-30 13:12:32 +00001239void cpu_interrupt(CPUState *env, int mask)
bellardea041c02003-06-25 16:16:50 +00001240{
1241 TranslationBlock *tb;
aurel3215a51152008-03-28 22:29:15 +00001242 static spinlock_t interrupt_lock = SPIN_LOCK_UNLOCKED;
bellard59817cc2004-02-16 22:01:13 +00001243
bellard68a79312003-06-30 13:12:32 +00001244 env->interrupt_request |= mask;
bellardea041c02003-06-25 16:16:50 +00001245 /* if the cpu is currently executing code, we must unlink it and
1246 all the potentially executing TB */
1247 tb = env->current_tb;
bellardee8b7022004-02-03 23:35:10 +00001248 if (tb && !testandset(&interrupt_lock)) {
1249 env->current_tb = NULL;
bellardea041c02003-06-25 16:16:50 +00001250 tb_reset_jump_recursive(tb);
aurel3215a51152008-03-28 22:29:15 +00001251 resetlock(&interrupt_lock);
bellardea041c02003-06-25 16:16:50 +00001252 }
1253}
1254
bellardb54ad042004-05-20 13:42:52 +00001255void cpu_reset_interrupt(CPUState *env, int mask)
1256{
1257 env->interrupt_request &= ~mask;
1258}
1259
bellardf193c792004-03-21 17:06:25 +00001260CPULogItem cpu_log_items[] = {
ths5fafdf22007-09-16 21:08:06 +00001261 { CPU_LOG_TB_OUT_ASM, "out_asm",
bellardf193c792004-03-21 17:06:25 +00001262 "show generated host assembly code for each compiled TB" },
1263 { CPU_LOG_TB_IN_ASM, "in_asm",
1264 "show target assembly code for each compiled TB" },
ths5fafdf22007-09-16 21:08:06 +00001265 { CPU_LOG_TB_OP, "op",
bellard57fec1f2008-02-01 10:50:11 +00001266 "show micro ops for each compiled TB" },
bellardf193c792004-03-21 17:06:25 +00001267 { CPU_LOG_TB_OP_OPT, "op_opt",
blueswir1e01a1152008-03-14 17:37:11 +00001268 "show micro ops "
1269#ifdef TARGET_I386
1270 "before eflags optimization and "
bellardf193c792004-03-21 17:06:25 +00001271#endif
blueswir1e01a1152008-03-14 17:37:11 +00001272 "after liveness analysis" },
bellardf193c792004-03-21 17:06:25 +00001273 { CPU_LOG_INT, "int",
1274 "show interrupts/exceptions in short format" },
1275 { CPU_LOG_EXEC, "exec",
1276 "show trace before each executed TB (lots of logs)" },
bellard9fddaa02004-05-21 12:59:32 +00001277 { CPU_LOG_TB_CPU, "cpu",
thse91c8a72007-06-03 13:35:16 +00001278 "show CPU state before block translation" },
bellardf193c792004-03-21 17:06:25 +00001279#ifdef TARGET_I386
1280 { CPU_LOG_PCALL, "pcall",
1281 "show protected mode far calls/returns/exceptions" },
1282#endif
bellard8e3a9fd2004-10-09 17:32:58 +00001283#ifdef DEBUG_IOPORT
bellardfd872592004-05-12 19:11:15 +00001284 { CPU_LOG_IOPORT, "ioport",
1285 "show all i/o ports accesses" },
bellard8e3a9fd2004-10-09 17:32:58 +00001286#endif
bellardf193c792004-03-21 17:06:25 +00001287 { 0, NULL, NULL },
1288};
1289
1290static int cmp1(const char *s1, int n, const char *s2)
1291{
1292 if (strlen(s2) != n)
1293 return 0;
1294 return memcmp(s1, s2, n) == 0;
1295}
ths3b46e622007-09-17 08:09:54 +00001296
bellardf193c792004-03-21 17:06:25 +00001297/* takes a comma separated list of log masks. Return 0 if error. */
1298int cpu_str_to_log_mask(const char *str)
1299{
1300 CPULogItem *item;
1301 int mask;
1302 const char *p, *p1;
1303
1304 p = str;
1305 mask = 0;
1306 for(;;) {
1307 p1 = strchr(p, ',');
1308 if (!p1)
1309 p1 = p + strlen(p);
bellard8e3a9fd2004-10-09 17:32:58 +00001310 if(cmp1(p,p1-p,"all")) {
1311 for(item = cpu_log_items; item->mask != 0; item++) {
1312 mask |= item->mask;
1313 }
1314 } else {
bellardf193c792004-03-21 17:06:25 +00001315 for(item = cpu_log_items; item->mask != 0; item++) {
1316 if (cmp1(p, p1 - p, item->name))
1317 goto found;
1318 }
1319 return 0;
bellard8e3a9fd2004-10-09 17:32:58 +00001320 }
bellardf193c792004-03-21 17:06:25 +00001321 found:
1322 mask |= item->mask;
1323 if (*p1 != ',')
1324 break;
1325 p = p1 + 1;
1326 }
1327 return mask;
1328}
bellardea041c02003-06-25 16:16:50 +00001329
bellard75012672003-06-21 13:11:07 +00001330void cpu_abort(CPUState *env, const char *fmt, ...)
1331{
1332 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001333 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001334
1335 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001336 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001337 fprintf(stderr, "qemu: fatal: ");
1338 vfprintf(stderr, fmt, ap);
1339 fprintf(stderr, "\n");
1340#ifdef TARGET_I386
bellard7fe48482004-10-09 18:08:01 +00001341 cpu_dump_state(env, stderr, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1342#else
1343 cpu_dump_state(env, stderr, fprintf, 0);
bellard75012672003-06-21 13:11:07 +00001344#endif
balrog924edca2007-06-10 14:07:13 +00001345 if (logfile) {
j_mayerf9373292007-09-29 12:18:20 +00001346 fprintf(logfile, "qemu: fatal: ");
pbrook493ae1f2007-11-23 16:53:59 +00001347 vfprintf(logfile, fmt, ap2);
j_mayerf9373292007-09-29 12:18:20 +00001348 fprintf(logfile, "\n");
1349#ifdef TARGET_I386
1350 cpu_dump_state(env, logfile, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1351#else
1352 cpu_dump_state(env, logfile, fprintf, 0);
1353#endif
balrog924edca2007-06-10 14:07:13 +00001354 fflush(logfile);
1355 fclose(logfile);
1356 }
pbrook493ae1f2007-11-23 16:53:59 +00001357 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001358 va_end(ap);
bellard75012672003-06-21 13:11:07 +00001359 abort();
1360}
1361
thsc5be9f02007-02-28 20:20:53 +00001362CPUState *cpu_copy(CPUState *env)
1363{
ths01ba9812007-12-09 02:22:57 +00001364 CPUState *new_env = cpu_init(env->cpu_model_str);
thsc5be9f02007-02-28 20:20:53 +00001365 /* preserve chaining and index */
1366 CPUState *next_cpu = new_env->next_cpu;
1367 int cpu_index = new_env->cpu_index;
1368 memcpy(new_env, env, sizeof(CPUState));
1369 new_env->next_cpu = next_cpu;
1370 new_env->cpu_index = cpu_index;
1371 return new_env;
1372}
1373
bellard01243112004-01-04 15:48:17 +00001374#if !defined(CONFIG_USER_ONLY)
1375
edgar_igl5c751e92008-05-06 08:44:21 +00001376static inline void tlb_flush_jmp_cache(CPUState *env, target_ulong addr)
1377{
1378 unsigned int i;
1379
1380 /* Discard jump cache entries for any tb which might potentially
1381 overlap the flushed page. */
1382 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1383 memset (&env->tb_jmp_cache[i], 0,
1384 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1385
1386 i = tb_jmp_cache_hash_page(addr);
1387 memset (&env->tb_jmp_cache[i], 0,
1388 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1389}
1390
bellardee8b7022004-02-03 23:35:10 +00001391/* NOTE: if flush_global is true, also flush global entries (not
1392 implemented yet) */
1393void tlb_flush(CPUState *env, int flush_global)
bellard33417e72003-08-10 21:47:01 +00001394{
bellard33417e72003-08-10 21:47:01 +00001395 int i;
bellard01243112004-01-04 15:48:17 +00001396
bellard9fa3e852004-01-04 18:06:42 +00001397#if defined(DEBUG_TLB)
1398 printf("tlb_flush:\n");
1399#endif
bellard01243112004-01-04 15:48:17 +00001400 /* must reset current TB so that interrupts cannot modify the
1401 links while we are modifying them */
1402 env->current_tb = NULL;
1403
bellard33417e72003-08-10 21:47:01 +00001404 for(i = 0; i < CPU_TLB_SIZE; i++) {
bellard84b7b8e2005-11-28 21:19:04 +00001405 env->tlb_table[0][i].addr_read = -1;
1406 env->tlb_table[0][i].addr_write = -1;
1407 env->tlb_table[0][i].addr_code = -1;
1408 env->tlb_table[1][i].addr_read = -1;
1409 env->tlb_table[1][i].addr_write = -1;
1410 env->tlb_table[1][i].addr_code = -1;
j_mayer6fa4cea2007-04-05 06:43:27 +00001411#if (NB_MMU_MODES >= 3)
1412 env->tlb_table[2][i].addr_read = -1;
1413 env->tlb_table[2][i].addr_write = -1;
1414 env->tlb_table[2][i].addr_code = -1;
1415#if (NB_MMU_MODES == 4)
1416 env->tlb_table[3][i].addr_read = -1;
1417 env->tlb_table[3][i].addr_write = -1;
1418 env->tlb_table[3][i].addr_code = -1;
1419#endif
1420#endif
bellard33417e72003-08-10 21:47:01 +00001421 }
bellard9fa3e852004-01-04 18:06:42 +00001422
bellard8a40a182005-11-20 10:35:40 +00001423 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
bellard9fa3e852004-01-04 18:06:42 +00001424
1425#if !defined(CONFIG_SOFTMMU)
1426 munmap((void *)MMAP_AREA_START, MMAP_AREA_END - MMAP_AREA_START);
1427#endif
bellard0a962c02005-02-10 22:00:27 +00001428#ifdef USE_KQEMU
1429 if (env->kqemu_enabled) {
1430 kqemu_flush(env, flush_global);
1431 }
1432#endif
bellarde3db7222005-01-26 22:00:47 +00001433 tlb_flush_count++;
bellard33417e72003-08-10 21:47:01 +00001434}
1435
bellard274da6b2004-05-20 21:56:27 +00001436static inline void tlb_flush_entry(CPUTLBEntry *tlb_entry, target_ulong addr)
bellard61382a52003-10-27 21:22:23 +00001437{
ths5fafdf22007-09-16 21:08:06 +00001438 if (addr == (tlb_entry->addr_read &
bellard84b7b8e2005-11-28 21:19:04 +00001439 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001440 addr == (tlb_entry->addr_write &
bellard84b7b8e2005-11-28 21:19:04 +00001441 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001442 addr == (tlb_entry->addr_code &
bellard84b7b8e2005-11-28 21:19:04 +00001443 (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
1444 tlb_entry->addr_read = -1;
1445 tlb_entry->addr_write = -1;
1446 tlb_entry->addr_code = -1;
1447 }
bellard61382a52003-10-27 21:22:23 +00001448}
1449
bellard2e126692004-04-25 21:28:44 +00001450void tlb_flush_page(CPUState *env, target_ulong addr)
bellard33417e72003-08-10 21:47:01 +00001451{
bellard8a40a182005-11-20 10:35:40 +00001452 int i;
bellard01243112004-01-04 15:48:17 +00001453
bellard9fa3e852004-01-04 18:06:42 +00001454#if defined(DEBUG_TLB)
bellard108c49b2005-07-24 12:55:09 +00001455 printf("tlb_flush_page: " TARGET_FMT_lx "\n", addr);
bellard9fa3e852004-01-04 18:06:42 +00001456#endif
bellard01243112004-01-04 15:48:17 +00001457 /* must reset current TB so that interrupts cannot modify the
1458 links while we are modifying them */
1459 env->current_tb = NULL;
bellard33417e72003-08-10 21:47:01 +00001460
bellard61382a52003-10-27 21:22:23 +00001461 addr &= TARGET_PAGE_MASK;
bellard33417e72003-08-10 21:47:01 +00001462 i = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
bellard84b7b8e2005-11-28 21:19:04 +00001463 tlb_flush_entry(&env->tlb_table[0][i], addr);
1464 tlb_flush_entry(&env->tlb_table[1][i], addr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001465#if (NB_MMU_MODES >= 3)
1466 tlb_flush_entry(&env->tlb_table[2][i], addr);
1467#if (NB_MMU_MODES == 4)
1468 tlb_flush_entry(&env->tlb_table[3][i], addr);
1469#endif
1470#endif
bellard01243112004-01-04 15:48:17 +00001471
edgar_igl5c751e92008-05-06 08:44:21 +00001472 tlb_flush_jmp_cache(env, addr);
bellard9fa3e852004-01-04 18:06:42 +00001473
bellard01243112004-01-04 15:48:17 +00001474#if !defined(CONFIG_SOFTMMU)
bellard9fa3e852004-01-04 18:06:42 +00001475 if (addr < MMAP_AREA_END)
bellard01243112004-01-04 15:48:17 +00001476 munmap((void *)addr, TARGET_PAGE_SIZE);
bellard61382a52003-10-27 21:22:23 +00001477#endif
bellard0a962c02005-02-10 22:00:27 +00001478#ifdef USE_KQEMU
1479 if (env->kqemu_enabled) {
1480 kqemu_flush_page(env, addr);
1481 }
1482#endif
bellard9fa3e852004-01-04 18:06:42 +00001483}
1484
bellard9fa3e852004-01-04 18:06:42 +00001485/* update the TLBs so that writes to code in the virtual page 'addr'
1486 can be detected */
bellard6a00d602005-11-21 23:25:50 +00001487static void tlb_protect_code(ram_addr_t ram_addr)
bellard61382a52003-10-27 21:22:23 +00001488{
ths5fafdf22007-09-16 21:08:06 +00001489 cpu_physical_memory_reset_dirty(ram_addr,
bellard6a00d602005-11-21 23:25:50 +00001490 ram_addr + TARGET_PAGE_SIZE,
1491 CODE_DIRTY_FLAG);
bellard9fa3e852004-01-04 18:06:42 +00001492}
1493
bellard9fa3e852004-01-04 18:06:42 +00001494/* update the TLB so that writes in physical page 'phys_addr' are no longer
bellard3a7d9292005-08-21 09:26:42 +00001495 tested for self modifying code */
ths5fafdf22007-09-16 21:08:06 +00001496static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +00001497 target_ulong vaddr)
bellard9fa3e852004-01-04 18:06:42 +00001498{
bellard3a7d9292005-08-21 09:26:42 +00001499 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] |= CODE_DIRTY_FLAG;
bellard1ccde1c2004-02-06 19:46:14 +00001500}
1501
ths5fafdf22007-09-16 21:08:06 +00001502static inline void tlb_reset_dirty_range(CPUTLBEntry *tlb_entry,
bellard1ccde1c2004-02-06 19:46:14 +00001503 unsigned long start, unsigned long length)
1504{
1505 unsigned long addr;
bellard84b7b8e2005-11-28 21:19:04 +00001506 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
1507 addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend;
bellard1ccde1c2004-02-06 19:46:14 +00001508 if ((addr - start) < length) {
bellard84b7b8e2005-11-28 21:19:04 +00001509 tlb_entry->addr_write = (tlb_entry->addr_write & TARGET_PAGE_MASK) | IO_MEM_NOTDIRTY;
bellard1ccde1c2004-02-06 19:46:14 +00001510 }
1511 }
1512}
1513
bellard3a7d9292005-08-21 09:26:42 +00001514void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
bellard0a962c02005-02-10 22:00:27 +00001515 int dirty_flags)
bellard1ccde1c2004-02-06 19:46:14 +00001516{
1517 CPUState *env;
bellard4f2ac232004-04-26 19:44:02 +00001518 unsigned long length, start1;
bellard0a962c02005-02-10 22:00:27 +00001519 int i, mask, len;
1520 uint8_t *p;
bellard1ccde1c2004-02-06 19:46:14 +00001521
1522 start &= TARGET_PAGE_MASK;
1523 end = TARGET_PAGE_ALIGN(end);
1524
1525 length = end - start;
1526 if (length == 0)
1527 return;
bellard0a962c02005-02-10 22:00:27 +00001528 len = length >> TARGET_PAGE_BITS;
bellard3a7d9292005-08-21 09:26:42 +00001529#ifdef USE_KQEMU
bellard6a00d602005-11-21 23:25:50 +00001530 /* XXX: should not depend on cpu context */
1531 env = first_cpu;
bellard3a7d9292005-08-21 09:26:42 +00001532 if (env->kqemu_enabled) {
bellardf23db162005-08-21 19:12:28 +00001533 ram_addr_t addr;
1534 addr = start;
1535 for(i = 0; i < len; i++) {
1536 kqemu_set_notdirty(env, addr);
1537 addr += TARGET_PAGE_SIZE;
1538 }
bellard3a7d9292005-08-21 09:26:42 +00001539 }
1540#endif
bellardf23db162005-08-21 19:12:28 +00001541 mask = ~dirty_flags;
1542 p = phys_ram_dirty + (start >> TARGET_PAGE_BITS);
1543 for(i = 0; i < len; i++)
1544 p[i] &= mask;
1545
bellard1ccde1c2004-02-06 19:46:14 +00001546 /* we modify the TLB cache so that the dirty bit will be set again
1547 when accessing the range */
bellard59817cc2004-02-16 22:01:13 +00001548 start1 = start + (unsigned long)phys_ram_base;
bellard6a00d602005-11-21 23:25:50 +00001549 for(env = first_cpu; env != NULL; env = env->next_cpu) {
1550 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001551 tlb_reset_dirty_range(&env->tlb_table[0][i], start1, length);
bellard6a00d602005-11-21 23:25:50 +00001552 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001553 tlb_reset_dirty_range(&env->tlb_table[1][i], start1, length);
j_mayer6fa4cea2007-04-05 06:43:27 +00001554#if (NB_MMU_MODES >= 3)
1555 for(i = 0; i < CPU_TLB_SIZE; i++)
1556 tlb_reset_dirty_range(&env->tlb_table[2][i], start1, length);
1557#if (NB_MMU_MODES == 4)
1558 for(i = 0; i < CPU_TLB_SIZE; i++)
1559 tlb_reset_dirty_range(&env->tlb_table[3][i], start1, length);
1560#endif
1561#endif
bellard6a00d602005-11-21 23:25:50 +00001562 }
bellard59817cc2004-02-16 22:01:13 +00001563
1564#if !defined(CONFIG_SOFTMMU)
1565 /* XXX: this is expensive */
1566 {
1567 VirtPageDesc *p;
1568 int j;
1569 target_ulong addr;
1570
1571 for(i = 0; i < L1_SIZE; i++) {
1572 p = l1_virt_map[i];
1573 if (p) {
1574 addr = i << (TARGET_PAGE_BITS + L2_BITS);
1575 for(j = 0; j < L2_SIZE; j++) {
1576 if (p->valid_tag == virt_valid_tag &&
1577 p->phys_addr >= start && p->phys_addr < end &&
1578 (p->prot & PROT_WRITE)) {
1579 if (addr < MMAP_AREA_END) {
ths5fafdf22007-09-16 21:08:06 +00001580 mprotect((void *)addr, TARGET_PAGE_SIZE,
bellard59817cc2004-02-16 22:01:13 +00001581 p->prot & ~PROT_WRITE);
1582 }
1583 }
1584 addr += TARGET_PAGE_SIZE;
1585 p++;
1586 }
1587 }
1588 }
1589 }
1590#endif
bellard1ccde1c2004-02-06 19:46:14 +00001591}
1592
bellard3a7d9292005-08-21 09:26:42 +00001593static inline void tlb_update_dirty(CPUTLBEntry *tlb_entry)
1594{
1595 ram_addr_t ram_addr;
1596
bellard84b7b8e2005-11-28 21:19:04 +00001597 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
ths5fafdf22007-09-16 21:08:06 +00001598 ram_addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) +
bellard3a7d9292005-08-21 09:26:42 +00001599 tlb_entry->addend - (unsigned long)phys_ram_base;
1600 if (!cpu_physical_memory_is_dirty(ram_addr)) {
bellard84b7b8e2005-11-28 21:19:04 +00001601 tlb_entry->addr_write |= IO_MEM_NOTDIRTY;
bellard3a7d9292005-08-21 09:26:42 +00001602 }
1603 }
1604}
1605
1606/* update the TLB according to the current state of the dirty bits */
1607void cpu_tlb_update_dirty(CPUState *env)
1608{
1609 int i;
1610 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001611 tlb_update_dirty(&env->tlb_table[0][i]);
bellard3a7d9292005-08-21 09:26:42 +00001612 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001613 tlb_update_dirty(&env->tlb_table[1][i]);
j_mayer6fa4cea2007-04-05 06:43:27 +00001614#if (NB_MMU_MODES >= 3)
1615 for(i = 0; i < CPU_TLB_SIZE; i++)
1616 tlb_update_dirty(&env->tlb_table[2][i]);
1617#if (NB_MMU_MODES == 4)
1618 for(i = 0; i < CPU_TLB_SIZE; i++)
1619 tlb_update_dirty(&env->tlb_table[3][i]);
1620#endif
1621#endif
bellard3a7d9292005-08-21 09:26:42 +00001622}
1623
ths5fafdf22007-09-16 21:08:06 +00001624static inline void tlb_set_dirty1(CPUTLBEntry *tlb_entry,
bellard108c49b2005-07-24 12:55:09 +00001625 unsigned long start)
bellard1ccde1c2004-02-06 19:46:14 +00001626{
1627 unsigned long addr;
bellard84b7b8e2005-11-28 21:19:04 +00001628 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_NOTDIRTY) {
1629 addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend;
bellard1ccde1c2004-02-06 19:46:14 +00001630 if (addr == start) {
bellard84b7b8e2005-11-28 21:19:04 +00001631 tlb_entry->addr_write = (tlb_entry->addr_write & TARGET_PAGE_MASK) | IO_MEM_RAM;
bellard1ccde1c2004-02-06 19:46:14 +00001632 }
1633 }
1634}
1635
1636/* update the TLB corresponding to virtual page vaddr and phys addr
1637 addr so that it is no longer dirty */
bellard6a00d602005-11-21 23:25:50 +00001638static inline void tlb_set_dirty(CPUState *env,
1639 unsigned long addr, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00001640{
bellard1ccde1c2004-02-06 19:46:14 +00001641 int i;
1642
bellard1ccde1c2004-02-06 19:46:14 +00001643 addr &= TARGET_PAGE_MASK;
1644 i = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
bellard84b7b8e2005-11-28 21:19:04 +00001645 tlb_set_dirty1(&env->tlb_table[0][i], addr);
1646 tlb_set_dirty1(&env->tlb_table[1][i], addr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001647#if (NB_MMU_MODES >= 3)
1648 tlb_set_dirty1(&env->tlb_table[2][i], addr);
1649#if (NB_MMU_MODES == 4)
1650 tlb_set_dirty1(&env->tlb_table[3][i], addr);
1651#endif
1652#endif
bellard9fa3e852004-01-04 18:06:42 +00001653}
1654
bellard59817cc2004-02-16 22:01:13 +00001655/* add a new TLB entry. At most one entry for a given virtual address
1656 is permitted. Return 0 if OK or 2 if the page could not be mapped
1657 (can only happen in non SOFTMMU mode for I/O pages or pages
1658 conflicting with the host address space). */
ths5fafdf22007-09-16 21:08:06 +00001659int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
1660 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00001661 int mmu_idx, int is_softmmu)
bellard9fa3e852004-01-04 18:06:42 +00001662{
bellard92e873b2004-05-21 14:52:29 +00001663 PhysPageDesc *p;
bellard4f2ac232004-04-26 19:44:02 +00001664 unsigned long pd;
bellard9fa3e852004-01-04 18:06:42 +00001665 unsigned int index;
bellard4f2ac232004-04-26 19:44:02 +00001666 target_ulong address;
bellard108c49b2005-07-24 12:55:09 +00001667 target_phys_addr_t addend;
bellard9fa3e852004-01-04 18:06:42 +00001668 int ret;
bellard84b7b8e2005-11-28 21:19:04 +00001669 CPUTLBEntry *te;
pbrook6658ffb2007-03-16 23:58:11 +00001670 int i;
bellard9fa3e852004-01-04 18:06:42 +00001671
bellard92e873b2004-05-21 14:52:29 +00001672 p = phys_page_find(paddr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00001673 if (!p) {
1674 pd = IO_MEM_UNASSIGNED;
bellard9fa3e852004-01-04 18:06:42 +00001675 } else {
1676 pd = p->phys_offset;
bellard9fa3e852004-01-04 18:06:42 +00001677 }
1678#if defined(DEBUG_TLB)
j_mayer6ebbf392007-10-14 07:07:08 +00001679 printf("tlb_set_page: vaddr=" TARGET_FMT_lx " paddr=0x%08x prot=%x idx=%d smmu=%d pd=0x%08lx\n",
1680 vaddr, (int)paddr, prot, mmu_idx, is_softmmu, pd);
bellard9fa3e852004-01-04 18:06:42 +00001681#endif
1682
1683 ret = 0;
1684#if !defined(CONFIG_SOFTMMU)
ths5fafdf22007-09-16 21:08:06 +00001685 if (is_softmmu)
bellard9fa3e852004-01-04 18:06:42 +00001686#endif
1687 {
bellard2a4188a2006-06-25 21:54:59 +00001688 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
bellard9fa3e852004-01-04 18:06:42 +00001689 /* IO memory case */
1690 address = vaddr | pd;
1691 addend = paddr;
1692 } else {
1693 /* standard memory */
1694 address = vaddr;
1695 addend = (unsigned long)phys_ram_base + (pd & TARGET_PAGE_MASK);
1696 }
pbrook6658ffb2007-03-16 23:58:11 +00001697
1698 /* Make accesses to pages with watchpoints go via the
1699 watchpoint trap routines. */
1700 for (i = 0; i < env->nb_watchpoints; i++) {
1701 if (vaddr == (env->watchpoint[i].vaddr & TARGET_PAGE_MASK)) {
1702 if (address & ~TARGET_PAGE_MASK) {
balrogd79acba2007-06-26 20:01:13 +00001703 env->watchpoint[i].addend = 0;
pbrook6658ffb2007-03-16 23:58:11 +00001704 address = vaddr | io_mem_watch;
1705 } else {
balrogd79acba2007-06-26 20:01:13 +00001706 env->watchpoint[i].addend = pd - paddr +
1707 (unsigned long) phys_ram_base;
pbrook6658ffb2007-03-16 23:58:11 +00001708 /* TODO: Figure out how to make read watchpoints coexist
1709 with code. */
1710 pd = (pd & TARGET_PAGE_MASK) | io_mem_watch | IO_MEM_ROMD;
1711 }
1712 }
1713 }
balrogd79acba2007-06-26 20:01:13 +00001714
bellard90f18422005-07-24 10:17:31 +00001715 index = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
bellard9fa3e852004-01-04 18:06:42 +00001716 addend -= vaddr;
j_mayer6ebbf392007-10-14 07:07:08 +00001717 te = &env->tlb_table[mmu_idx][index];
bellard84b7b8e2005-11-28 21:19:04 +00001718 te->addend = addend;
bellard67b915a2004-03-31 23:37:16 +00001719 if (prot & PAGE_READ) {
bellard84b7b8e2005-11-28 21:19:04 +00001720 te->addr_read = address;
bellard9fa3e852004-01-04 18:06:42 +00001721 } else {
bellard84b7b8e2005-11-28 21:19:04 +00001722 te->addr_read = -1;
1723 }
edgar_igl5c751e92008-05-06 08:44:21 +00001724
1725 if (te->addr_code != -1) {
1726 tlb_flush_jmp_cache(env, te->addr_code);
1727 }
bellard84b7b8e2005-11-28 21:19:04 +00001728 if (prot & PAGE_EXEC) {
1729 te->addr_code = address;
1730 } else {
1731 te->addr_code = -1;
bellard9fa3e852004-01-04 18:06:42 +00001732 }
bellard67b915a2004-03-31 23:37:16 +00001733 if (prot & PAGE_WRITE) {
ths5fafdf22007-09-16 21:08:06 +00001734 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_ROM ||
bellard856074e2006-07-04 09:47:34 +00001735 (pd & IO_MEM_ROMD)) {
1736 /* write access calls the I/O callback */
ths5fafdf22007-09-16 21:08:06 +00001737 te->addr_write = vaddr |
bellard856074e2006-07-04 09:47:34 +00001738 (pd & ~(TARGET_PAGE_MASK | IO_MEM_ROMD));
ths5fafdf22007-09-16 21:08:06 +00001739 } else if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM &&
bellard1ccde1c2004-02-06 19:46:14 +00001740 !cpu_physical_memory_is_dirty(pd)) {
bellard84b7b8e2005-11-28 21:19:04 +00001741 te->addr_write = vaddr | IO_MEM_NOTDIRTY;
bellard9fa3e852004-01-04 18:06:42 +00001742 } else {
bellard84b7b8e2005-11-28 21:19:04 +00001743 te->addr_write = address;
bellard9fa3e852004-01-04 18:06:42 +00001744 }
1745 } else {
bellard84b7b8e2005-11-28 21:19:04 +00001746 te->addr_write = -1;
bellard9fa3e852004-01-04 18:06:42 +00001747 }
1748 }
1749#if !defined(CONFIG_SOFTMMU)
1750 else {
1751 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM) {
1752 /* IO access: no mapping is done as it will be handled by the
1753 soft MMU */
1754 if (!(env->hflags & HF_SOFTMMU_MASK))
1755 ret = 2;
1756 } else {
1757 void *map_addr;
bellard9fa3e852004-01-04 18:06:42 +00001758
bellard59817cc2004-02-16 22:01:13 +00001759 if (vaddr >= MMAP_AREA_END) {
1760 ret = 2;
1761 } else {
1762 if (prot & PROT_WRITE) {
ths5fafdf22007-09-16 21:08:06 +00001763 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_ROM ||
bellardd720b932004-04-25 17:57:43 +00001764#if defined(TARGET_HAS_SMC) || 1
bellard59817cc2004-02-16 22:01:13 +00001765 first_tb ||
bellardd720b932004-04-25 17:57:43 +00001766#endif
ths5fafdf22007-09-16 21:08:06 +00001767 ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM &&
bellard59817cc2004-02-16 22:01:13 +00001768 !cpu_physical_memory_is_dirty(pd))) {
1769 /* ROM: we do as if code was inside */
1770 /* if code is present, we only map as read only and save the
1771 original mapping */
1772 VirtPageDesc *vp;
ths3b46e622007-09-17 08:09:54 +00001773
bellard90f18422005-07-24 10:17:31 +00001774 vp = virt_page_find_alloc(vaddr >> TARGET_PAGE_BITS, 1);
bellard59817cc2004-02-16 22:01:13 +00001775 vp->phys_addr = pd;
1776 vp->prot = prot;
1777 vp->valid_tag = virt_valid_tag;
1778 prot &= ~PAGE_WRITE;
1779 }
bellard9fa3e852004-01-04 18:06:42 +00001780 }
ths5fafdf22007-09-16 21:08:06 +00001781 map_addr = mmap((void *)vaddr, TARGET_PAGE_SIZE, prot,
bellard59817cc2004-02-16 22:01:13 +00001782 MAP_SHARED | MAP_FIXED, phys_ram_fd, (pd & TARGET_PAGE_MASK));
1783 if (map_addr == MAP_FAILED) {
1784 cpu_abort(env, "mmap failed when mapped physical address 0x%08x to virtual address 0x%08x\n",
1785 paddr, vaddr);
1786 }
bellard9fa3e852004-01-04 18:06:42 +00001787 }
1788 }
1789 }
1790#endif
1791 return ret;
1792}
1793
1794/* called from signal handler: invalidate the code and unprotect the
1795 page. Return TRUE if the fault was succesfully handled. */
pbrook53a59602006-03-25 19:31:22 +00001796int page_unprotect(target_ulong addr, unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001797{
1798#if !defined(CONFIG_SOFTMMU)
1799 VirtPageDesc *vp;
1800
1801#if defined(DEBUG_TLB)
1802 printf("page_unprotect: addr=0x%08x\n", addr);
1803#endif
1804 addr &= TARGET_PAGE_MASK;
bellard59817cc2004-02-16 22:01:13 +00001805
1806 /* if it is not mapped, no need to worry here */
1807 if (addr >= MMAP_AREA_END)
1808 return 0;
bellard9fa3e852004-01-04 18:06:42 +00001809 vp = virt_page_find(addr >> TARGET_PAGE_BITS);
1810 if (!vp)
1811 return 0;
1812 /* NOTE: in this case, validate_tag is _not_ tested as it
1813 validates only the code TLB */
1814 if (vp->valid_tag != virt_valid_tag)
1815 return 0;
1816 if (!(vp->prot & PAGE_WRITE))
1817 return 0;
1818#if defined(DEBUG_TLB)
ths5fafdf22007-09-16 21:08:06 +00001819 printf("page_unprotect: addr=0x%08x phys_addr=0x%08x prot=%x\n",
bellard9fa3e852004-01-04 18:06:42 +00001820 addr, vp->phys_addr, vp->prot);
1821#endif
bellard59817cc2004-02-16 22:01:13 +00001822 if (mprotect((void *)addr, TARGET_PAGE_SIZE, vp->prot) < 0)
1823 cpu_abort(cpu_single_env, "error mprotect addr=0x%lx prot=%d\n",
1824 (unsigned long)addr, vp->prot);
bellardd720b932004-04-25 17:57:43 +00001825 /* set the dirty bit */
bellard0a962c02005-02-10 22:00:27 +00001826 phys_ram_dirty[vp->phys_addr >> TARGET_PAGE_BITS] = 0xff;
bellardd720b932004-04-25 17:57:43 +00001827 /* flush the code inside */
1828 tb_invalidate_phys_page(vp->phys_addr, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00001829 return 1;
1830#else
1831 return 0;
1832#endif
bellard33417e72003-08-10 21:47:01 +00001833}
1834
bellard01243112004-01-04 15:48:17 +00001835#else
1836
bellardee8b7022004-02-03 23:35:10 +00001837void tlb_flush(CPUState *env, int flush_global)
bellard01243112004-01-04 15:48:17 +00001838{
1839}
1840
bellard2e126692004-04-25 21:28:44 +00001841void tlb_flush_page(CPUState *env, target_ulong addr)
bellard01243112004-01-04 15:48:17 +00001842{
1843}
1844
ths5fafdf22007-09-16 21:08:06 +00001845int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
1846 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00001847 int mmu_idx, int is_softmmu)
bellard33417e72003-08-10 21:47:01 +00001848{
bellard9fa3e852004-01-04 18:06:42 +00001849 return 0;
1850}
bellard33417e72003-08-10 21:47:01 +00001851
bellard9fa3e852004-01-04 18:06:42 +00001852/* dump memory mappings */
1853void page_dump(FILE *f)
1854{
1855 unsigned long start, end;
1856 int i, j, prot, prot1;
1857 PageDesc *p;
1858
1859 fprintf(f, "%-8s %-8s %-8s %s\n",
1860 "start", "end", "size", "prot");
1861 start = -1;
1862 end = -1;
1863 prot = 0;
1864 for(i = 0; i <= L1_SIZE; i++) {
1865 if (i < L1_SIZE)
1866 p = l1_map[i];
1867 else
1868 p = NULL;
1869 for(j = 0;j < L2_SIZE; j++) {
1870 if (!p)
1871 prot1 = 0;
1872 else
1873 prot1 = p[j].flags;
1874 if (prot1 != prot) {
1875 end = (i << (32 - L1_BITS)) | (j << TARGET_PAGE_BITS);
1876 if (start != -1) {
1877 fprintf(f, "%08lx-%08lx %08lx %c%c%c\n",
ths5fafdf22007-09-16 21:08:06 +00001878 start, end, end - start,
bellard9fa3e852004-01-04 18:06:42 +00001879 prot & PAGE_READ ? 'r' : '-',
1880 prot & PAGE_WRITE ? 'w' : '-',
1881 prot & PAGE_EXEC ? 'x' : '-');
1882 }
1883 if (prot1 != 0)
1884 start = end;
1885 else
1886 start = -1;
1887 prot = prot1;
1888 }
1889 if (!p)
1890 break;
1891 }
bellard33417e72003-08-10 21:47:01 +00001892 }
bellard33417e72003-08-10 21:47:01 +00001893}
1894
pbrook53a59602006-03-25 19:31:22 +00001895int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00001896{
bellard9fa3e852004-01-04 18:06:42 +00001897 PageDesc *p;
1898
1899 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00001900 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001901 return 0;
1902 return p->flags;
bellard33417e72003-08-10 21:47:01 +00001903}
1904
bellard9fa3e852004-01-04 18:06:42 +00001905/* modify the flags of a page and invalidate the code if
1906 necessary. The flag PAGE_WRITE_ORG is positionned automatically
1907 depending on PAGE_WRITE */
pbrook53a59602006-03-25 19:31:22 +00001908void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00001909{
1910 PageDesc *p;
pbrook53a59602006-03-25 19:31:22 +00001911 target_ulong addr;
bellard9fa3e852004-01-04 18:06:42 +00001912
1913 start = start & TARGET_PAGE_MASK;
1914 end = TARGET_PAGE_ALIGN(end);
1915 if (flags & PAGE_WRITE)
1916 flags |= PAGE_WRITE_ORG;
1917 spin_lock(&tb_lock);
1918 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
1919 p = page_find_alloc(addr >> TARGET_PAGE_BITS);
1920 /* if the write protection is set, then we invalidate the code
1921 inside */
ths5fafdf22007-09-16 21:08:06 +00001922 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00001923 (flags & PAGE_WRITE) &&
1924 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00001925 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00001926 }
1927 p->flags = flags;
1928 }
1929 spin_unlock(&tb_lock);
1930}
1931
ths3d97b402007-11-02 19:02:07 +00001932int page_check_range(target_ulong start, target_ulong len, int flags)
1933{
1934 PageDesc *p;
1935 target_ulong end;
1936 target_ulong addr;
1937
1938 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
1939 start = start & TARGET_PAGE_MASK;
1940
1941 if( end < start )
1942 /* we've wrapped around */
1943 return -1;
1944 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
1945 p = page_find(addr >> TARGET_PAGE_BITS);
1946 if( !p )
1947 return -1;
1948 if( !(p->flags & PAGE_VALID) )
1949 return -1;
1950
bellarddae32702007-11-14 10:51:00 +00001951 if ((flags & PAGE_READ) && !(p->flags & PAGE_READ))
ths3d97b402007-11-02 19:02:07 +00001952 return -1;
bellarddae32702007-11-14 10:51:00 +00001953 if (flags & PAGE_WRITE) {
1954 if (!(p->flags & PAGE_WRITE_ORG))
1955 return -1;
1956 /* unprotect the page if it was put read-only because it
1957 contains translated code */
1958 if (!(p->flags & PAGE_WRITE)) {
1959 if (!page_unprotect(addr, 0, NULL))
1960 return -1;
1961 }
1962 return 0;
1963 }
ths3d97b402007-11-02 19:02:07 +00001964 }
1965 return 0;
1966}
1967
bellard9fa3e852004-01-04 18:06:42 +00001968/* called from signal handler: invalidate the code and unprotect the
1969 page. Return TRUE if the fault was succesfully handled. */
pbrook53a59602006-03-25 19:31:22 +00001970int page_unprotect(target_ulong address, unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001971{
1972 unsigned int page_index, prot, pindex;
1973 PageDesc *p, *p1;
pbrook53a59602006-03-25 19:31:22 +00001974 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00001975
bellard83fb7ad2004-07-05 21:25:26 +00001976 host_start = address & qemu_host_page_mask;
bellard9fa3e852004-01-04 18:06:42 +00001977 page_index = host_start >> TARGET_PAGE_BITS;
1978 p1 = page_find(page_index);
1979 if (!p1)
1980 return 0;
bellard83fb7ad2004-07-05 21:25:26 +00001981 host_end = host_start + qemu_host_page_size;
bellard9fa3e852004-01-04 18:06:42 +00001982 p = p1;
1983 prot = 0;
1984 for(addr = host_start;addr < host_end; addr += TARGET_PAGE_SIZE) {
1985 prot |= p->flags;
1986 p++;
1987 }
1988 /* if the page was really writable, then we change its
1989 protection back to writable */
1990 if (prot & PAGE_WRITE_ORG) {
1991 pindex = (address - host_start) >> TARGET_PAGE_BITS;
1992 if (!(p1[pindex].flags & PAGE_WRITE)) {
ths5fafdf22007-09-16 21:08:06 +00001993 mprotect((void *)g2h(host_start), qemu_host_page_size,
bellard9fa3e852004-01-04 18:06:42 +00001994 (prot & PAGE_BITS) | PAGE_WRITE);
1995 p1[pindex].flags |= PAGE_WRITE;
1996 /* and since the content will be modified, we must invalidate
1997 the corresponding translated code. */
bellardd720b932004-04-25 17:57:43 +00001998 tb_invalidate_phys_page(address, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00001999#ifdef DEBUG_TB_CHECK
2000 tb_invalidate_check(address);
2001#endif
2002 return 1;
2003 }
2004 }
2005 return 0;
2006}
2007
bellard6a00d602005-11-21 23:25:50 +00002008static inline void tlb_set_dirty(CPUState *env,
2009 unsigned long addr, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002010{
2011}
bellard9fa3e852004-01-04 18:06:42 +00002012#endif /* defined(CONFIG_USER_ONLY) */
2013
blueswir1db7b5422007-05-26 17:36:03 +00002014static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
aurel3200f82b82008-04-27 21:12:55 +00002015 ram_addr_t memory);
2016static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
2017 ram_addr_t orig_memory);
blueswir1db7b5422007-05-26 17:36:03 +00002018#define CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2, \
2019 need_subpage) \
2020 do { \
2021 if (addr > start_addr) \
2022 start_addr2 = 0; \
2023 else { \
2024 start_addr2 = start_addr & ~TARGET_PAGE_MASK; \
2025 if (start_addr2 > 0) \
2026 need_subpage = 1; \
2027 } \
2028 \
blueswir149e9fba2007-05-30 17:25:06 +00002029 if ((start_addr + orig_size) - addr >= TARGET_PAGE_SIZE) \
blueswir1db7b5422007-05-26 17:36:03 +00002030 end_addr2 = TARGET_PAGE_SIZE - 1; \
2031 else { \
2032 end_addr2 = (start_addr + orig_size - 1) & ~TARGET_PAGE_MASK; \
2033 if (end_addr2 < TARGET_PAGE_SIZE - 1) \
2034 need_subpage = 1; \
2035 } \
2036 } while (0)
2037
bellard33417e72003-08-10 21:47:01 +00002038/* register physical memory. 'size' must be a multiple of the target
2039 page size. If (phys_offset & ~TARGET_PAGE_MASK) != 0, then it is an
2040 io memory page */
ths5fafdf22007-09-16 21:08:06 +00002041void cpu_register_physical_memory(target_phys_addr_t start_addr,
aurel3200f82b82008-04-27 21:12:55 +00002042 ram_addr_t size,
2043 ram_addr_t phys_offset)
bellard33417e72003-08-10 21:47:01 +00002044{
bellard108c49b2005-07-24 12:55:09 +00002045 target_phys_addr_t addr, end_addr;
bellard92e873b2004-05-21 14:52:29 +00002046 PhysPageDesc *p;
bellard9d420372006-06-25 22:25:22 +00002047 CPUState *env;
aurel3200f82b82008-04-27 21:12:55 +00002048 ram_addr_t orig_size = size;
blueswir1db7b5422007-05-26 17:36:03 +00002049 void *subpage;
bellard33417e72003-08-10 21:47:01 +00002050
bellard5fd386f2004-05-23 21:11:22 +00002051 size = (size + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
blueswir149e9fba2007-05-30 17:25:06 +00002052 end_addr = start_addr + (target_phys_addr_t)size;
2053 for(addr = start_addr; addr != end_addr; addr += TARGET_PAGE_SIZE) {
blueswir1db7b5422007-05-26 17:36:03 +00002054 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2055 if (p && p->phys_offset != IO_MEM_UNASSIGNED) {
aurel3200f82b82008-04-27 21:12:55 +00002056 ram_addr_t orig_memory = p->phys_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002057 target_phys_addr_t start_addr2, end_addr2;
2058 int need_subpage = 0;
2059
2060 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2,
2061 need_subpage);
blueswir14254fab2008-01-01 16:57:19 +00002062 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002063 if (!(orig_memory & IO_MEM_SUBPAGE)) {
2064 subpage = subpage_init((addr & TARGET_PAGE_MASK),
2065 &p->phys_offset, orig_memory);
2066 } else {
2067 subpage = io_mem_opaque[(orig_memory & ~TARGET_PAGE_MASK)
2068 >> IO_MEM_SHIFT];
2069 }
2070 subpage_register(subpage, start_addr2, end_addr2, phys_offset);
2071 } else {
2072 p->phys_offset = phys_offset;
2073 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
2074 (phys_offset & IO_MEM_ROMD))
2075 phys_offset += TARGET_PAGE_SIZE;
2076 }
2077 } else {
2078 p = phys_page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2079 p->phys_offset = phys_offset;
2080 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
2081 (phys_offset & IO_MEM_ROMD))
2082 phys_offset += TARGET_PAGE_SIZE;
2083 else {
2084 target_phys_addr_t start_addr2, end_addr2;
2085 int need_subpage = 0;
2086
2087 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr,
2088 end_addr2, need_subpage);
2089
blueswir14254fab2008-01-01 16:57:19 +00002090 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002091 subpage = subpage_init((addr & TARGET_PAGE_MASK),
2092 &p->phys_offset, IO_MEM_UNASSIGNED);
2093 subpage_register(subpage, start_addr2, end_addr2,
2094 phys_offset);
2095 }
2096 }
2097 }
bellard33417e72003-08-10 21:47:01 +00002098 }
ths3b46e622007-09-17 08:09:54 +00002099
bellard9d420372006-06-25 22:25:22 +00002100 /* since each CPU stores ram addresses in its TLB cache, we must
2101 reset the modified entries */
2102 /* XXX: slow ! */
2103 for(env = first_cpu; env != NULL; env = env->next_cpu) {
2104 tlb_flush(env, 1);
2105 }
bellard33417e72003-08-10 21:47:01 +00002106}
2107
bellardba863452006-09-24 18:41:10 +00002108/* XXX: temporary until new memory mapping API */
aurel3200f82b82008-04-27 21:12:55 +00002109ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr)
bellardba863452006-09-24 18:41:10 +00002110{
2111 PhysPageDesc *p;
2112
2113 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2114 if (!p)
2115 return IO_MEM_UNASSIGNED;
2116 return p->phys_offset;
2117}
2118
bellarde9a1ab12007-02-08 23:08:38 +00002119/* XXX: better than nothing */
aurel3200f82b82008-04-27 21:12:55 +00002120ram_addr_t qemu_ram_alloc(ram_addr_t size)
bellarde9a1ab12007-02-08 23:08:38 +00002121{
2122 ram_addr_t addr;
balrog7fb4fdc2008-04-24 17:59:27 +00002123 if ((phys_ram_alloc_offset + size) > phys_ram_size) {
aurel3200f82b82008-04-27 21:12:55 +00002124 fprintf(stderr, "Not enough memory (requested_size = %lu, max memory = %ld)\n",
aurel3203875442008-04-22 20:45:18 +00002125 size, phys_ram_size);
bellarde9a1ab12007-02-08 23:08:38 +00002126 abort();
2127 }
2128 addr = phys_ram_alloc_offset;
2129 phys_ram_alloc_offset = TARGET_PAGE_ALIGN(phys_ram_alloc_offset + size);
2130 return addr;
2131}
2132
2133void qemu_ram_free(ram_addr_t addr)
2134{
2135}
2136
bellarda4193c82004-06-03 14:01:43 +00002137static uint32_t unassigned_mem_readb(void *opaque, target_phys_addr_t addr)
bellard33417e72003-08-10 21:47:01 +00002138{
pbrook67d3b952006-12-18 05:03:52 +00002139#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002140 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00002141#endif
blueswir1b4f0a312007-05-06 17:59:24 +00002142#ifdef TARGET_SPARC
blueswir16c36d3f2007-05-17 19:30:10 +00002143 do_unassigned_access(addr, 0, 0, 0);
thsf1ccf902007-10-08 13:16:14 +00002144#elif TARGET_CRIS
2145 do_unassigned_access(addr, 0, 0, 0);
blueswir1b4f0a312007-05-06 17:59:24 +00002146#endif
bellard33417e72003-08-10 21:47:01 +00002147 return 0;
2148}
2149
bellarda4193c82004-06-03 14:01:43 +00002150static void unassigned_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard33417e72003-08-10 21:47:01 +00002151{
pbrook67d3b952006-12-18 05:03:52 +00002152#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002153 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
pbrook67d3b952006-12-18 05:03:52 +00002154#endif
blueswir1b4f0a312007-05-06 17:59:24 +00002155#ifdef TARGET_SPARC
blueswir16c36d3f2007-05-17 19:30:10 +00002156 do_unassigned_access(addr, 1, 0, 0);
thsf1ccf902007-10-08 13:16:14 +00002157#elif TARGET_CRIS
2158 do_unassigned_access(addr, 1, 0, 0);
blueswir1b4f0a312007-05-06 17:59:24 +00002159#endif
bellard33417e72003-08-10 21:47:01 +00002160}
2161
2162static CPUReadMemoryFunc *unassigned_mem_read[3] = {
2163 unassigned_mem_readb,
2164 unassigned_mem_readb,
2165 unassigned_mem_readb,
2166};
2167
2168static CPUWriteMemoryFunc *unassigned_mem_write[3] = {
2169 unassigned_mem_writeb,
2170 unassigned_mem_writeb,
2171 unassigned_mem_writeb,
2172};
2173
bellarda4193c82004-06-03 14:01:43 +00002174static void notdirty_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002175{
bellard3a7d9292005-08-21 09:26:42 +00002176 unsigned long ram_addr;
2177 int dirty_flags;
2178 ram_addr = addr - (unsigned long)phys_ram_base;
2179 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2180 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2181#if !defined(CONFIG_USER_ONLY)
2182 tb_invalidate_phys_page_fast(ram_addr, 1);
2183 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2184#endif
2185 }
bellardc27004e2005-01-03 23:35:10 +00002186 stb_p((uint8_t *)(long)addr, val);
bellardf32fc642006-02-08 22:43:39 +00002187#ifdef USE_KQEMU
2188 if (cpu_single_env->kqemu_enabled &&
2189 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2190 kqemu_modify_page(cpu_single_env, ram_addr);
2191#endif
bellardf23db162005-08-21 19:12:28 +00002192 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2193 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2194 /* we remove the notdirty callback only if the code has been
2195 flushed */
2196 if (dirty_flags == 0xff)
bellard6a00d602005-11-21 23:25:50 +00002197 tlb_set_dirty(cpu_single_env, addr, cpu_single_env->mem_write_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002198}
2199
bellarda4193c82004-06-03 14:01:43 +00002200static void notdirty_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002201{
bellard3a7d9292005-08-21 09:26:42 +00002202 unsigned long ram_addr;
2203 int dirty_flags;
2204 ram_addr = addr - (unsigned long)phys_ram_base;
2205 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2206 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2207#if !defined(CONFIG_USER_ONLY)
2208 tb_invalidate_phys_page_fast(ram_addr, 2);
2209 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2210#endif
2211 }
bellardc27004e2005-01-03 23:35:10 +00002212 stw_p((uint8_t *)(long)addr, val);
bellardf32fc642006-02-08 22:43:39 +00002213#ifdef USE_KQEMU
2214 if (cpu_single_env->kqemu_enabled &&
2215 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2216 kqemu_modify_page(cpu_single_env, ram_addr);
2217#endif
bellardf23db162005-08-21 19:12:28 +00002218 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2219 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2220 /* we remove the notdirty callback only if the code has been
2221 flushed */
2222 if (dirty_flags == 0xff)
bellard6a00d602005-11-21 23:25:50 +00002223 tlb_set_dirty(cpu_single_env, addr, cpu_single_env->mem_write_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002224}
2225
bellarda4193c82004-06-03 14:01:43 +00002226static void notdirty_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002227{
bellard3a7d9292005-08-21 09:26:42 +00002228 unsigned long ram_addr;
2229 int dirty_flags;
2230 ram_addr = addr - (unsigned long)phys_ram_base;
2231 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2232 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2233#if !defined(CONFIG_USER_ONLY)
2234 tb_invalidate_phys_page_fast(ram_addr, 4);
2235 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2236#endif
2237 }
bellardc27004e2005-01-03 23:35:10 +00002238 stl_p((uint8_t *)(long)addr, val);
bellardf32fc642006-02-08 22:43:39 +00002239#ifdef USE_KQEMU
2240 if (cpu_single_env->kqemu_enabled &&
2241 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2242 kqemu_modify_page(cpu_single_env, ram_addr);
2243#endif
bellardf23db162005-08-21 19:12:28 +00002244 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2245 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2246 /* we remove the notdirty callback only if the code has been
2247 flushed */
2248 if (dirty_flags == 0xff)
bellard6a00d602005-11-21 23:25:50 +00002249 tlb_set_dirty(cpu_single_env, addr, cpu_single_env->mem_write_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002250}
2251
bellard3a7d9292005-08-21 09:26:42 +00002252static CPUReadMemoryFunc *error_mem_read[3] = {
2253 NULL, /* never used */
2254 NULL, /* never used */
2255 NULL, /* never used */
2256};
2257
bellard1ccde1c2004-02-06 19:46:14 +00002258static CPUWriteMemoryFunc *notdirty_mem_write[3] = {
2259 notdirty_mem_writeb,
2260 notdirty_mem_writew,
2261 notdirty_mem_writel,
2262};
2263
pbrook6658ffb2007-03-16 23:58:11 +00002264#if defined(CONFIG_SOFTMMU)
2265/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2266 so these check for a hit then pass through to the normal out-of-line
2267 phys routines. */
2268static uint32_t watch_mem_readb(void *opaque, target_phys_addr_t addr)
2269{
2270 return ldub_phys(addr);
2271}
2272
2273static uint32_t watch_mem_readw(void *opaque, target_phys_addr_t addr)
2274{
2275 return lduw_phys(addr);
2276}
2277
2278static uint32_t watch_mem_readl(void *opaque, target_phys_addr_t addr)
2279{
2280 return ldl_phys(addr);
2281}
2282
2283/* Generate a debug exception if a watchpoint has been hit.
2284 Returns the real physical address of the access. addr will be a host
balrogd79acba2007-06-26 20:01:13 +00002285 address in case of a RAM location. */
pbrook6658ffb2007-03-16 23:58:11 +00002286static target_ulong check_watchpoint(target_phys_addr_t addr)
2287{
2288 CPUState *env = cpu_single_env;
2289 target_ulong watch;
2290 target_ulong retaddr;
2291 int i;
2292
2293 retaddr = addr;
2294 for (i = 0; i < env->nb_watchpoints; i++) {
2295 watch = env->watchpoint[i].vaddr;
2296 if (((env->mem_write_vaddr ^ watch) & TARGET_PAGE_MASK) == 0) {
balrogd79acba2007-06-26 20:01:13 +00002297 retaddr = addr - env->watchpoint[i].addend;
pbrook6658ffb2007-03-16 23:58:11 +00002298 if (((addr ^ watch) & ~TARGET_PAGE_MASK) == 0) {
2299 cpu_single_env->watchpoint_hit = i + 1;
2300 cpu_interrupt(cpu_single_env, CPU_INTERRUPT_DEBUG);
2301 break;
2302 }
2303 }
2304 }
2305 return retaddr;
2306}
2307
2308static void watch_mem_writeb(void *opaque, target_phys_addr_t addr,
2309 uint32_t val)
2310{
2311 addr = check_watchpoint(addr);
2312 stb_phys(addr, val);
2313}
2314
2315static void watch_mem_writew(void *opaque, target_phys_addr_t addr,
2316 uint32_t val)
2317{
2318 addr = check_watchpoint(addr);
2319 stw_phys(addr, val);
2320}
2321
2322static void watch_mem_writel(void *opaque, target_phys_addr_t addr,
2323 uint32_t val)
2324{
2325 addr = check_watchpoint(addr);
2326 stl_phys(addr, val);
2327}
2328
2329static CPUReadMemoryFunc *watch_mem_read[3] = {
2330 watch_mem_readb,
2331 watch_mem_readw,
2332 watch_mem_readl,
2333};
2334
2335static CPUWriteMemoryFunc *watch_mem_write[3] = {
2336 watch_mem_writeb,
2337 watch_mem_writew,
2338 watch_mem_writel,
2339};
2340#endif
2341
blueswir1db7b5422007-05-26 17:36:03 +00002342static inline uint32_t subpage_readlen (subpage_t *mmio, target_phys_addr_t addr,
2343 unsigned int len)
2344{
blueswir1db7b5422007-05-26 17:36:03 +00002345 uint32_t ret;
2346 unsigned int idx;
2347
2348 idx = SUBPAGE_IDX(addr - mmio->base);
2349#if defined(DEBUG_SUBPAGE)
2350 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
2351 mmio, len, addr, idx);
2352#endif
blueswir13ee89922008-01-02 19:45:26 +00002353 ret = (**mmio->mem_read[idx][len])(mmio->opaque[idx][0][len], addr);
blueswir1db7b5422007-05-26 17:36:03 +00002354
2355 return ret;
2356}
2357
2358static inline void subpage_writelen (subpage_t *mmio, target_phys_addr_t addr,
2359 uint32_t value, unsigned int len)
2360{
blueswir1db7b5422007-05-26 17:36:03 +00002361 unsigned int idx;
2362
2363 idx = SUBPAGE_IDX(addr - mmio->base);
2364#if defined(DEBUG_SUBPAGE)
2365 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d value %08x\n", __func__,
2366 mmio, len, addr, idx, value);
2367#endif
blueswir13ee89922008-01-02 19:45:26 +00002368 (**mmio->mem_write[idx][len])(mmio->opaque[idx][1][len], addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00002369}
2370
2371static uint32_t subpage_readb (void *opaque, target_phys_addr_t addr)
2372{
2373#if defined(DEBUG_SUBPAGE)
2374 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2375#endif
2376
2377 return subpage_readlen(opaque, addr, 0);
2378}
2379
2380static void subpage_writeb (void *opaque, target_phys_addr_t addr,
2381 uint32_t value)
2382{
2383#if defined(DEBUG_SUBPAGE)
2384 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2385#endif
2386 subpage_writelen(opaque, addr, value, 0);
2387}
2388
2389static uint32_t subpage_readw (void *opaque, target_phys_addr_t addr)
2390{
2391#if defined(DEBUG_SUBPAGE)
2392 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2393#endif
2394
2395 return subpage_readlen(opaque, addr, 1);
2396}
2397
2398static void subpage_writew (void *opaque, target_phys_addr_t addr,
2399 uint32_t value)
2400{
2401#if defined(DEBUG_SUBPAGE)
2402 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2403#endif
2404 subpage_writelen(opaque, addr, value, 1);
2405}
2406
2407static uint32_t subpage_readl (void *opaque, target_phys_addr_t addr)
2408{
2409#if defined(DEBUG_SUBPAGE)
2410 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2411#endif
2412
2413 return subpage_readlen(opaque, addr, 2);
2414}
2415
2416static void subpage_writel (void *opaque,
2417 target_phys_addr_t addr, uint32_t value)
2418{
2419#if defined(DEBUG_SUBPAGE)
2420 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2421#endif
2422 subpage_writelen(opaque, addr, value, 2);
2423}
2424
2425static CPUReadMemoryFunc *subpage_read[] = {
2426 &subpage_readb,
2427 &subpage_readw,
2428 &subpage_readl,
2429};
2430
2431static CPUWriteMemoryFunc *subpage_write[] = {
2432 &subpage_writeb,
2433 &subpage_writew,
2434 &subpage_writel,
2435};
2436
2437static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
aurel3200f82b82008-04-27 21:12:55 +00002438 ram_addr_t memory)
blueswir1db7b5422007-05-26 17:36:03 +00002439{
2440 int idx, eidx;
blueswir14254fab2008-01-01 16:57:19 +00002441 unsigned int i;
blueswir1db7b5422007-05-26 17:36:03 +00002442
2443 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2444 return -1;
2445 idx = SUBPAGE_IDX(start);
2446 eidx = SUBPAGE_IDX(end);
2447#if defined(DEBUG_SUBPAGE)
2448 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %d\n", __func__,
2449 mmio, start, end, idx, eidx, memory);
2450#endif
2451 memory >>= IO_MEM_SHIFT;
2452 for (; idx <= eidx; idx++) {
blueswir14254fab2008-01-01 16:57:19 +00002453 for (i = 0; i < 4; i++) {
blueswir13ee89922008-01-02 19:45:26 +00002454 if (io_mem_read[memory][i]) {
2455 mmio->mem_read[idx][i] = &io_mem_read[memory][i];
2456 mmio->opaque[idx][0][i] = io_mem_opaque[memory];
2457 }
2458 if (io_mem_write[memory][i]) {
2459 mmio->mem_write[idx][i] = &io_mem_write[memory][i];
2460 mmio->opaque[idx][1][i] = io_mem_opaque[memory];
2461 }
blueswir14254fab2008-01-01 16:57:19 +00002462 }
blueswir1db7b5422007-05-26 17:36:03 +00002463 }
2464
2465 return 0;
2466}
2467
aurel3200f82b82008-04-27 21:12:55 +00002468static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
2469 ram_addr_t orig_memory)
blueswir1db7b5422007-05-26 17:36:03 +00002470{
2471 subpage_t *mmio;
2472 int subpage_memory;
2473
2474 mmio = qemu_mallocz(sizeof(subpage_t));
2475 if (mmio != NULL) {
2476 mmio->base = base;
2477 subpage_memory = cpu_register_io_memory(0, subpage_read, subpage_write, mmio);
2478#if defined(DEBUG_SUBPAGE)
2479 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
2480 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
2481#endif
2482 *phys = subpage_memory | IO_MEM_SUBPAGE;
2483 subpage_register(mmio, 0, TARGET_PAGE_SIZE - 1, orig_memory);
2484 }
2485
2486 return mmio;
2487}
2488
bellard33417e72003-08-10 21:47:01 +00002489static void io_mem_init(void)
2490{
bellard3a7d9292005-08-21 09:26:42 +00002491 cpu_register_io_memory(IO_MEM_ROM >> IO_MEM_SHIFT, error_mem_read, unassigned_mem_write, NULL);
bellarda4193c82004-06-03 14:01:43 +00002492 cpu_register_io_memory(IO_MEM_UNASSIGNED >> IO_MEM_SHIFT, unassigned_mem_read, unassigned_mem_write, NULL);
bellard3a7d9292005-08-21 09:26:42 +00002493 cpu_register_io_memory(IO_MEM_NOTDIRTY >> IO_MEM_SHIFT, error_mem_read, notdirty_mem_write, NULL);
bellard1ccde1c2004-02-06 19:46:14 +00002494 io_mem_nb = 5;
2495
pbrook6658ffb2007-03-16 23:58:11 +00002496#if defined(CONFIG_SOFTMMU)
2497 io_mem_watch = cpu_register_io_memory(-1, watch_mem_read,
2498 watch_mem_write, NULL);
2499#endif
bellard1ccde1c2004-02-06 19:46:14 +00002500 /* alloc dirty bits array */
bellard0a962c02005-02-10 22:00:27 +00002501 phys_ram_dirty = qemu_vmalloc(phys_ram_size >> TARGET_PAGE_BITS);
bellard3a7d9292005-08-21 09:26:42 +00002502 memset(phys_ram_dirty, 0xff, phys_ram_size >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002503}
2504
2505/* mem_read and mem_write are arrays of functions containing the
2506 function to access byte (index 0), word (index 1) and dword (index
blueswir13ee89922008-01-02 19:45:26 +00002507 2). Functions can be omitted with a NULL function pointer. The
2508 registered functions may be modified dynamically later.
2509 If io_index is non zero, the corresponding io zone is
blueswir14254fab2008-01-01 16:57:19 +00002510 modified. If it is zero, a new io zone is allocated. The return
2511 value can be used with cpu_register_physical_memory(). (-1) is
2512 returned if error. */
bellard33417e72003-08-10 21:47:01 +00002513int cpu_register_io_memory(int io_index,
2514 CPUReadMemoryFunc **mem_read,
bellarda4193c82004-06-03 14:01:43 +00002515 CPUWriteMemoryFunc **mem_write,
2516 void *opaque)
bellard33417e72003-08-10 21:47:01 +00002517{
blueswir14254fab2008-01-01 16:57:19 +00002518 int i, subwidth = 0;
bellard33417e72003-08-10 21:47:01 +00002519
2520 if (io_index <= 0) {
bellardb5ff1b32005-11-26 10:38:39 +00002521 if (io_mem_nb >= IO_MEM_NB_ENTRIES)
bellard33417e72003-08-10 21:47:01 +00002522 return -1;
2523 io_index = io_mem_nb++;
2524 } else {
2525 if (io_index >= IO_MEM_NB_ENTRIES)
2526 return -1;
2527 }
bellardb5ff1b32005-11-26 10:38:39 +00002528
bellard33417e72003-08-10 21:47:01 +00002529 for(i = 0;i < 3; i++) {
blueswir14254fab2008-01-01 16:57:19 +00002530 if (!mem_read[i] || !mem_write[i])
2531 subwidth = IO_MEM_SUBWIDTH;
bellard33417e72003-08-10 21:47:01 +00002532 io_mem_read[io_index][i] = mem_read[i];
2533 io_mem_write[io_index][i] = mem_write[i];
2534 }
bellarda4193c82004-06-03 14:01:43 +00002535 io_mem_opaque[io_index] = opaque;
blueswir14254fab2008-01-01 16:57:19 +00002536 return (io_index << IO_MEM_SHIFT) | subwidth;
bellard33417e72003-08-10 21:47:01 +00002537}
bellard61382a52003-10-27 21:22:23 +00002538
bellard8926b512004-10-10 15:14:20 +00002539CPUWriteMemoryFunc **cpu_get_io_memory_write(int io_index)
2540{
2541 return io_mem_write[io_index >> IO_MEM_SHIFT];
2542}
2543
2544CPUReadMemoryFunc **cpu_get_io_memory_read(int io_index)
2545{
2546 return io_mem_read[io_index >> IO_MEM_SHIFT];
2547}
2548
bellard13eb76e2004-01-24 15:23:36 +00002549/* physical memory access (slow version, mainly for debug) */
2550#if defined(CONFIG_USER_ONLY)
ths5fafdf22007-09-16 21:08:06 +00002551void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00002552 int len, int is_write)
2553{
2554 int l, flags;
2555 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002556 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002557
2558 while (len > 0) {
2559 page = addr & TARGET_PAGE_MASK;
2560 l = (page + TARGET_PAGE_SIZE) - addr;
2561 if (l > len)
2562 l = len;
2563 flags = page_get_flags(page);
2564 if (!(flags & PAGE_VALID))
2565 return;
2566 if (is_write) {
2567 if (!(flags & PAGE_WRITE))
2568 return;
bellard579a97f2007-11-11 14:26:47 +00002569 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002570 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
bellard579a97f2007-11-11 14:26:47 +00002571 /* FIXME - should this return an error rather than just fail? */
2572 return;
aurel3272fb7da2008-04-27 23:53:45 +00002573 memcpy(p, buf, l);
2574 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002575 } else {
2576 if (!(flags & PAGE_READ))
2577 return;
bellard579a97f2007-11-11 14:26:47 +00002578 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002579 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
bellard579a97f2007-11-11 14:26:47 +00002580 /* FIXME - should this return an error rather than just fail? */
2581 return;
aurel3272fb7da2008-04-27 23:53:45 +00002582 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002583 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002584 }
2585 len -= l;
2586 buf += l;
2587 addr += l;
2588 }
2589}
bellard8df1cd02005-01-28 22:37:22 +00002590
bellard13eb76e2004-01-24 15:23:36 +00002591#else
ths5fafdf22007-09-16 21:08:06 +00002592void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00002593 int len, int is_write)
2594{
2595 int l, io_index;
2596 uint8_t *ptr;
2597 uint32_t val;
bellard2e126692004-04-25 21:28:44 +00002598 target_phys_addr_t page;
2599 unsigned long pd;
bellard92e873b2004-05-21 14:52:29 +00002600 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00002601
bellard13eb76e2004-01-24 15:23:36 +00002602 while (len > 0) {
2603 page = addr & TARGET_PAGE_MASK;
2604 l = (page + TARGET_PAGE_SIZE) - addr;
2605 if (l > len)
2606 l = len;
bellard92e873b2004-05-21 14:52:29 +00002607 p = phys_page_find(page >> TARGET_PAGE_BITS);
bellard13eb76e2004-01-24 15:23:36 +00002608 if (!p) {
2609 pd = IO_MEM_UNASSIGNED;
2610 } else {
2611 pd = p->phys_offset;
2612 }
ths3b46e622007-09-17 08:09:54 +00002613
bellard13eb76e2004-01-24 15:23:36 +00002614 if (is_write) {
bellard3a7d9292005-08-21 09:26:42 +00002615 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard13eb76e2004-01-24 15:23:36 +00002616 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
bellard6a00d602005-11-21 23:25:50 +00002617 /* XXX: could force cpu_single_env to NULL to avoid
2618 potential bugs */
bellard13eb76e2004-01-24 15:23:36 +00002619 if (l >= 4 && ((addr & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00002620 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002621 val = ldl_p(buf);
bellarda4193c82004-06-03 14:01:43 +00002622 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
bellard13eb76e2004-01-24 15:23:36 +00002623 l = 4;
2624 } else if (l >= 2 && ((addr & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00002625 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002626 val = lduw_p(buf);
bellarda4193c82004-06-03 14:01:43 +00002627 io_mem_write[io_index][1](io_mem_opaque[io_index], addr, val);
bellard13eb76e2004-01-24 15:23:36 +00002628 l = 2;
2629 } else {
bellard1c213d12005-09-03 10:49:04 +00002630 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002631 val = ldub_p(buf);
bellarda4193c82004-06-03 14:01:43 +00002632 io_mem_write[io_index][0](io_mem_opaque[io_index], addr, val);
bellard13eb76e2004-01-24 15:23:36 +00002633 l = 1;
2634 }
2635 } else {
bellardb448f2f2004-02-25 23:24:04 +00002636 unsigned long addr1;
2637 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
bellard13eb76e2004-01-24 15:23:36 +00002638 /* RAM case */
bellardb448f2f2004-02-25 23:24:04 +00002639 ptr = phys_ram_base + addr1;
bellard13eb76e2004-01-24 15:23:36 +00002640 memcpy(ptr, buf, l);
bellard3a7d9292005-08-21 09:26:42 +00002641 if (!cpu_physical_memory_is_dirty(addr1)) {
2642 /* invalidate code */
2643 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
2644 /* set dirty bit */
ths5fafdf22007-09-16 21:08:06 +00002645 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
bellardf23db162005-08-21 19:12:28 +00002646 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00002647 }
bellard13eb76e2004-01-24 15:23:36 +00002648 }
2649 } else {
ths5fafdf22007-09-16 21:08:06 +00002650 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00002651 !(pd & IO_MEM_ROMD)) {
bellard13eb76e2004-01-24 15:23:36 +00002652 /* I/O case */
2653 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
2654 if (l >= 4 && ((addr & 3) == 0)) {
2655 /* 32 bit read access */
bellarda4193c82004-06-03 14:01:43 +00002656 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
bellardc27004e2005-01-03 23:35:10 +00002657 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00002658 l = 4;
2659 } else if (l >= 2 && ((addr & 1) == 0)) {
2660 /* 16 bit read access */
bellarda4193c82004-06-03 14:01:43 +00002661 val = io_mem_read[io_index][1](io_mem_opaque[io_index], addr);
bellardc27004e2005-01-03 23:35:10 +00002662 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00002663 l = 2;
2664 } else {
bellard1c213d12005-09-03 10:49:04 +00002665 /* 8 bit read access */
bellarda4193c82004-06-03 14:01:43 +00002666 val = io_mem_read[io_index][0](io_mem_opaque[io_index], addr);
bellardc27004e2005-01-03 23:35:10 +00002667 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00002668 l = 1;
2669 }
2670 } else {
2671 /* RAM case */
ths5fafdf22007-09-16 21:08:06 +00002672 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard13eb76e2004-01-24 15:23:36 +00002673 (addr & ~TARGET_PAGE_MASK);
2674 memcpy(buf, ptr, l);
2675 }
2676 }
2677 len -= l;
2678 buf += l;
2679 addr += l;
2680 }
2681}
bellard8df1cd02005-01-28 22:37:22 +00002682
bellardd0ecd2a2006-04-23 17:14:48 +00002683/* used for ROM loading : can write in RAM and ROM */
ths5fafdf22007-09-16 21:08:06 +00002684void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +00002685 const uint8_t *buf, int len)
2686{
2687 int l;
2688 uint8_t *ptr;
2689 target_phys_addr_t page;
2690 unsigned long pd;
2691 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00002692
bellardd0ecd2a2006-04-23 17:14:48 +00002693 while (len > 0) {
2694 page = addr & TARGET_PAGE_MASK;
2695 l = (page + TARGET_PAGE_SIZE) - addr;
2696 if (l > len)
2697 l = len;
2698 p = phys_page_find(page >> TARGET_PAGE_BITS);
2699 if (!p) {
2700 pd = IO_MEM_UNASSIGNED;
2701 } else {
2702 pd = p->phys_offset;
2703 }
ths3b46e622007-09-17 08:09:54 +00002704
bellardd0ecd2a2006-04-23 17:14:48 +00002705 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM &&
bellard2a4188a2006-06-25 21:54:59 +00002706 (pd & ~TARGET_PAGE_MASK) != IO_MEM_ROM &&
2707 !(pd & IO_MEM_ROMD)) {
bellardd0ecd2a2006-04-23 17:14:48 +00002708 /* do nothing */
2709 } else {
2710 unsigned long addr1;
2711 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
2712 /* ROM/RAM case */
2713 ptr = phys_ram_base + addr1;
2714 memcpy(ptr, buf, l);
2715 }
2716 len -= l;
2717 buf += l;
2718 addr += l;
2719 }
2720}
2721
2722
bellard8df1cd02005-01-28 22:37:22 +00002723/* warning: addr must be aligned */
2724uint32_t ldl_phys(target_phys_addr_t addr)
2725{
2726 int io_index;
2727 uint8_t *ptr;
2728 uint32_t val;
2729 unsigned long pd;
2730 PhysPageDesc *p;
2731
2732 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2733 if (!p) {
2734 pd = IO_MEM_UNASSIGNED;
2735 } else {
2736 pd = p->phys_offset;
2737 }
ths3b46e622007-09-17 08:09:54 +00002738
ths5fafdf22007-09-16 21:08:06 +00002739 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00002740 !(pd & IO_MEM_ROMD)) {
bellard8df1cd02005-01-28 22:37:22 +00002741 /* I/O case */
2742 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
2743 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
2744 } else {
2745 /* RAM case */
ths5fafdf22007-09-16 21:08:06 +00002746 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard8df1cd02005-01-28 22:37:22 +00002747 (addr & ~TARGET_PAGE_MASK);
2748 val = ldl_p(ptr);
2749 }
2750 return val;
2751}
2752
bellard84b7b8e2005-11-28 21:19:04 +00002753/* warning: addr must be aligned */
2754uint64_t ldq_phys(target_phys_addr_t addr)
2755{
2756 int io_index;
2757 uint8_t *ptr;
2758 uint64_t val;
2759 unsigned long pd;
2760 PhysPageDesc *p;
2761
2762 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2763 if (!p) {
2764 pd = IO_MEM_UNASSIGNED;
2765 } else {
2766 pd = p->phys_offset;
2767 }
ths3b46e622007-09-17 08:09:54 +00002768
bellard2a4188a2006-06-25 21:54:59 +00002769 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
2770 !(pd & IO_MEM_ROMD)) {
bellard84b7b8e2005-11-28 21:19:04 +00002771 /* I/O case */
2772 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
2773#ifdef TARGET_WORDS_BIGENDIAN
2774 val = (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr) << 32;
2775 val |= io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4);
2776#else
2777 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
2778 val |= (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4) << 32;
2779#endif
2780 } else {
2781 /* RAM case */
ths5fafdf22007-09-16 21:08:06 +00002782 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard84b7b8e2005-11-28 21:19:04 +00002783 (addr & ~TARGET_PAGE_MASK);
2784 val = ldq_p(ptr);
2785 }
2786 return val;
2787}
2788
bellardaab33092005-10-30 20:48:42 +00002789/* XXX: optimize */
2790uint32_t ldub_phys(target_phys_addr_t addr)
2791{
2792 uint8_t val;
2793 cpu_physical_memory_read(addr, &val, 1);
2794 return val;
2795}
2796
2797/* XXX: optimize */
2798uint32_t lduw_phys(target_phys_addr_t addr)
2799{
2800 uint16_t val;
2801 cpu_physical_memory_read(addr, (uint8_t *)&val, 2);
2802 return tswap16(val);
2803}
2804
bellard8df1cd02005-01-28 22:37:22 +00002805/* warning: addr must be aligned. The ram page is not masked as dirty
2806 and the code inside is not invalidated. It is useful if the dirty
2807 bits are used to track modified PTEs */
2808void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val)
2809{
2810 int io_index;
2811 uint8_t *ptr;
2812 unsigned long pd;
2813 PhysPageDesc *p;
2814
2815 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2816 if (!p) {
2817 pd = IO_MEM_UNASSIGNED;
2818 } else {
2819 pd = p->phys_offset;
2820 }
ths3b46e622007-09-17 08:09:54 +00002821
bellard3a7d9292005-08-21 09:26:42 +00002822 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00002823 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
2824 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
2825 } else {
ths5fafdf22007-09-16 21:08:06 +00002826 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard8df1cd02005-01-28 22:37:22 +00002827 (addr & ~TARGET_PAGE_MASK);
2828 stl_p(ptr, val);
2829 }
2830}
2831
j_mayerbc98a7e2007-04-04 07:55:12 +00002832void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val)
2833{
2834 int io_index;
2835 uint8_t *ptr;
2836 unsigned long pd;
2837 PhysPageDesc *p;
2838
2839 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2840 if (!p) {
2841 pd = IO_MEM_UNASSIGNED;
2842 } else {
2843 pd = p->phys_offset;
2844 }
ths3b46e622007-09-17 08:09:54 +00002845
j_mayerbc98a7e2007-04-04 07:55:12 +00002846 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
2847 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
2848#ifdef TARGET_WORDS_BIGENDIAN
2849 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val >> 32);
2850 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val);
2851#else
2852 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
2853 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val >> 32);
2854#endif
2855 } else {
ths5fafdf22007-09-16 21:08:06 +00002856 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
j_mayerbc98a7e2007-04-04 07:55:12 +00002857 (addr & ~TARGET_PAGE_MASK);
2858 stq_p(ptr, val);
2859 }
2860}
2861
bellard8df1cd02005-01-28 22:37:22 +00002862/* warning: addr must be aligned */
bellard8df1cd02005-01-28 22:37:22 +00002863void stl_phys(target_phys_addr_t addr, uint32_t val)
2864{
2865 int io_index;
2866 uint8_t *ptr;
2867 unsigned long pd;
2868 PhysPageDesc *p;
2869
2870 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2871 if (!p) {
2872 pd = IO_MEM_UNASSIGNED;
2873 } else {
2874 pd = p->phys_offset;
2875 }
ths3b46e622007-09-17 08:09:54 +00002876
bellard3a7d9292005-08-21 09:26:42 +00002877 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00002878 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
2879 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
2880 } else {
2881 unsigned long addr1;
2882 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
2883 /* RAM case */
2884 ptr = phys_ram_base + addr1;
2885 stl_p(ptr, val);
bellard3a7d9292005-08-21 09:26:42 +00002886 if (!cpu_physical_memory_is_dirty(addr1)) {
2887 /* invalidate code */
2888 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2889 /* set dirty bit */
bellardf23db162005-08-21 19:12:28 +00002890 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
2891 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00002892 }
bellard8df1cd02005-01-28 22:37:22 +00002893 }
2894}
2895
bellardaab33092005-10-30 20:48:42 +00002896/* XXX: optimize */
2897void stb_phys(target_phys_addr_t addr, uint32_t val)
2898{
2899 uint8_t v = val;
2900 cpu_physical_memory_write(addr, &v, 1);
2901}
2902
2903/* XXX: optimize */
2904void stw_phys(target_phys_addr_t addr, uint32_t val)
2905{
2906 uint16_t v = tswap16(val);
2907 cpu_physical_memory_write(addr, (const uint8_t *)&v, 2);
2908}
2909
2910/* XXX: optimize */
2911void stq_phys(target_phys_addr_t addr, uint64_t val)
2912{
2913 val = tswap64(val);
2914 cpu_physical_memory_write(addr, (const uint8_t *)&val, 8);
2915}
2916
bellard13eb76e2004-01-24 15:23:36 +00002917#endif
2918
2919/* virtual memory access for debug */
ths5fafdf22007-09-16 21:08:06 +00002920int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002921 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002922{
2923 int l;
j_mayer9b3c35e2007-04-07 11:21:28 +00002924 target_phys_addr_t phys_addr;
2925 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002926
2927 while (len > 0) {
2928 page = addr & TARGET_PAGE_MASK;
2929 phys_addr = cpu_get_phys_page_debug(env, page);
2930 /* if no physical page mapped, return an error */
2931 if (phys_addr == -1)
2932 return -1;
2933 l = (page + TARGET_PAGE_SIZE) - addr;
2934 if (l > len)
2935 l = len;
ths5fafdf22007-09-16 21:08:06 +00002936 cpu_physical_memory_rw(phys_addr + (addr & ~TARGET_PAGE_MASK),
bellardb448f2f2004-02-25 23:24:04 +00002937 buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00002938 len -= l;
2939 buf += l;
2940 addr += l;
2941 }
2942 return 0;
2943}
2944
bellarde3db7222005-01-26 22:00:47 +00002945void dump_exec_info(FILE *f,
2946 int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
2947{
2948 int i, target_code_size, max_target_code_size;
2949 int direct_jmp_count, direct_jmp2_count, cross_page;
2950 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00002951
bellarde3db7222005-01-26 22:00:47 +00002952 target_code_size = 0;
2953 max_target_code_size = 0;
2954 cross_page = 0;
2955 direct_jmp_count = 0;
2956 direct_jmp2_count = 0;
2957 for(i = 0; i < nb_tbs; i++) {
2958 tb = &tbs[i];
2959 target_code_size += tb->size;
2960 if (tb->size > max_target_code_size)
2961 max_target_code_size = tb->size;
2962 if (tb->page_addr[1] != -1)
2963 cross_page++;
2964 if (tb->tb_next_offset[0] != 0xffff) {
2965 direct_jmp_count++;
2966 if (tb->tb_next_offset[1] != 0xffff) {
2967 direct_jmp2_count++;
2968 }
2969 }
2970 }
2971 /* XXX: avoid using doubles ? */
bellard57fec1f2008-02-01 10:50:11 +00002972 cpu_fprintf(f, "Translation buffer state:\n");
bellarde3db7222005-01-26 22:00:47 +00002973 cpu_fprintf(f, "TB count %d\n", nb_tbs);
ths5fafdf22007-09-16 21:08:06 +00002974 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00002975 nb_tbs ? target_code_size / nb_tbs : 0,
2976 max_target_code_size);
ths5fafdf22007-09-16 21:08:06 +00002977 cpu_fprintf(f, "TB avg host size %d bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00002978 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
2979 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00002980 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
2981 cross_page,
bellarde3db7222005-01-26 22:00:47 +00002982 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
2983 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00002984 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00002985 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
2986 direct_jmp2_count,
2987 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
bellard57fec1f2008-02-01 10:50:11 +00002988 cpu_fprintf(f, "\nStatistics:\n");
bellarde3db7222005-01-26 22:00:47 +00002989 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
2990 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
2991 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
bellard57fec1f2008-02-01 10:50:11 +00002992#ifdef CONFIG_PROFILER
2993 {
2994 int64_t tot;
2995 tot = dyngen_interm_time + dyngen_code_time;
2996 cpu_fprintf(f, "JIT cycles %" PRId64 " (%0.3f s at 2.4 GHz)\n",
2997 tot, tot / 2.4e9);
2998 cpu_fprintf(f, "translated TBs %" PRId64 " (aborted=%" PRId64 " %0.1f%%)\n",
2999 dyngen_tb_count,
3000 dyngen_tb_count1 - dyngen_tb_count,
3001 dyngen_tb_count1 ? (double)(dyngen_tb_count1 - dyngen_tb_count) / dyngen_tb_count1 * 100.0 : 0);
3002 cpu_fprintf(f, "avg ops/TB %0.1f max=%d\n",
3003 dyngen_tb_count ? (double)dyngen_op_count / dyngen_tb_count : 0, dyngen_op_count_max);
3004 cpu_fprintf(f, "old ops/total ops %0.1f%%\n",
3005 dyngen_op_count ? (double)dyngen_old_op_count / dyngen_op_count * 100.0 : 0);
3006 cpu_fprintf(f, "deleted ops/TB %0.2f\n",
3007 dyngen_tb_count ?
3008 (double)dyngen_tcg_del_op_count / dyngen_tb_count : 0);
3009 cpu_fprintf(f, "cycles/op %0.1f\n",
3010 dyngen_op_count ? (double)tot / dyngen_op_count : 0);
3011 cpu_fprintf(f, "cycles/in byte %0.1f\n",
3012 dyngen_code_in_len ? (double)tot / dyngen_code_in_len : 0);
3013 cpu_fprintf(f, "cycles/out byte %0.1f\n",
3014 dyngen_code_out_len ? (double)tot / dyngen_code_out_len : 0);
3015 if (tot == 0)
3016 tot = 1;
3017 cpu_fprintf(f, " gen_interm time %0.1f%%\n",
3018 (double)dyngen_interm_time / tot * 100.0);
3019 cpu_fprintf(f, " gen_code time %0.1f%%\n",
3020 (double)dyngen_code_time / tot * 100.0);
3021 cpu_fprintf(f, "cpu_restore count %" PRId64 "\n",
3022 dyngen_restore_count);
3023 cpu_fprintf(f, " avg cycles %0.1f\n",
3024 dyngen_restore_count ? (double)dyngen_restore_time / dyngen_restore_count : 0);
3025 {
3026 extern void dump_op_count(void);
3027 dump_op_count();
3028 }
3029 }
3030#endif
bellarde3db7222005-01-26 22:00:47 +00003031}
3032
ths5fafdf22007-09-16 21:08:06 +00003033#if !defined(CONFIG_USER_ONLY)
bellard61382a52003-10-27 21:22:23 +00003034
3035#define MMUSUFFIX _cmmu
3036#define GETPC() NULL
3037#define env cpu_single_env
bellardb769d8f2004-10-03 15:07:13 +00003038#define SOFTMMU_CODE_ACCESS
bellard61382a52003-10-27 21:22:23 +00003039
3040#define SHIFT 0
3041#include "softmmu_template.h"
3042
3043#define SHIFT 1
3044#include "softmmu_template.h"
3045
3046#define SHIFT 2
3047#include "softmmu_template.h"
3048
3049#define SHIFT 3
3050#include "softmmu_template.h"
3051
3052#undef env
3053
3054#endif