blob: bcfcda207b050329e8c702fb49b124f3e71d278f [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard7d132992003-03-06 23:23:54 +000018 */
bellarde4533c72003-06-15 19:51:39 +000019#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000020#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000021#include "disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000022#include "tcg.h"
aliguori7ba1e612008-11-05 16:04:33 +000023#include "kvm.h"
bellard7d132992003-03-06 23:23:54 +000024
bellardfbf9eeb2004-04-25 21:21:33 +000025#if !defined(CONFIG_SOFTMMU)
26#undef EAX
27#undef ECX
28#undef EDX
29#undef EBX
30#undef ESP
31#undef EBP
32#undef ESI
33#undef EDI
34#undef EIP
35#include <signal.h>
blueswir184778502008-10-26 20:33:16 +000036#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000037#include <sys/ucontext.h>
38#endif
blueswir184778502008-10-26 20:33:16 +000039#endif
bellardfbf9eeb2004-04-25 21:21:33 +000040
Juan Quinteladfe5fff2009-07-27 16:12:40 +020041#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +000042// Work around ugly bugs in glibc that mangle global register contents
43#undef env
44#define env cpu_single_env
45#endif
46
bellard36bdbe52003-11-19 22:12:02 +000047int tb_invalidated_flag;
48
Juan Quintelaf0667e62009-07-27 16:13:05 +020049//#define CONFIG_DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000050//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000051
aliguori6a4955a2009-04-24 18:03:20 +000052int qemu_cpu_has_work(CPUState *env)
53{
54 return cpu_has_work(env);
55}
56
bellarde4533c72003-06-15 19:51:39 +000057void cpu_loop_exit(void)
58{
Paolo Bonzini1c3569f2010-01-15 09:42:07 +010059 env->current_tb = NULL;
bellarde4533c72003-06-15 19:51:39 +000060 longjmp(env->jmp_env, 1);
61}
thsbfed01f2007-06-03 17:44:37 +000062
bellardfbf9eeb2004-04-25 21:21:33 +000063/* exit the current TB from a signal handler. The host registers are
64 restored in a state compatible with the CPU emulator
65 */
ths5fafdf22007-09-16 21:08:06 +000066void cpu_resume_from_signal(CPUState *env1, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000067{
68#if !defined(CONFIG_SOFTMMU)
blueswir184778502008-10-26 20:33:16 +000069#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000070 struct ucontext *uc = puc;
blueswir184778502008-10-26 20:33:16 +000071#elif defined(__OpenBSD__)
72 struct sigcontext *uc = puc;
73#endif
bellardfbf9eeb2004-04-25 21:21:33 +000074#endif
75
76 env = env1;
77
78 /* XXX: restore cpu registers saved in host registers */
79
80#if !defined(CONFIG_SOFTMMU)
81 if (puc) {
82 /* XXX: use siglongjmp ? */
blueswir184778502008-10-26 20:33:16 +000083#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000084 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
blueswir184778502008-10-26 20:33:16 +000085#elif defined(__OpenBSD__)
86 sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL);
87#endif
bellardfbf9eeb2004-04-25 21:21:33 +000088 }
89#endif
pbrook9a3ea652008-12-19 12:49:13 +000090 env->exception_index = -1;
bellardfbf9eeb2004-04-25 21:21:33 +000091 longjmp(env->jmp_env, 1);
92}
93
pbrook2e70f6e2008-06-29 01:03:05 +000094/* Execute the code without caching the generated code. An interpreter
95 could be used if available. */
96static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb)
97{
98 unsigned long next_tb;
99 TranslationBlock *tb;
100
101 /* Should never happen.
102 We only end up here when an existing TB is too long. */
103 if (max_cycles > CF_COUNT_MASK)
104 max_cycles = CF_COUNT_MASK;
105
106 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
107 max_cycles);
108 env->current_tb = tb;
109 /* execute the generated code */
110 next_tb = tcg_qemu_tb_exec(tb->tc_ptr);
Paolo Bonzini1c3569f2010-01-15 09:42:07 +0100111 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000112
113 if ((next_tb & 3) == 2) {
114 /* Restore PC. This may happen if async event occurs before
115 the TB starts executing. */
aliguori622ed362008-11-18 19:36:03 +0000116 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000117 }
118 tb_phys_invalidate(tb, -1);
119 tb_free(tb);
120}
121
bellard8a40a182005-11-20 10:35:40 +0000122static TranslationBlock *tb_find_slow(target_ulong pc,
123 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +0000124 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +0000125{
126 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +0000127 unsigned int h;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000128 tb_page_addr_t phys_pc, phys_page1, phys_page2;
129 target_ulong virt_page2;
ths3b46e622007-09-17 08:09:54 +0000130
bellard8a40a182005-11-20 10:35:40 +0000131 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +0000132
bellard8a40a182005-11-20 10:35:40 +0000133 /* find translated block using physical mappings */
Paul Brook41c1b1c2010-03-12 16:54:58 +0000134 phys_pc = get_page_addr_code(env, pc);
bellard8a40a182005-11-20 10:35:40 +0000135 phys_page1 = phys_pc & TARGET_PAGE_MASK;
136 phys_page2 = -1;
137 h = tb_phys_hash_func(phys_pc);
138 ptb1 = &tb_phys_hash[h];
139 for(;;) {
140 tb = *ptb1;
141 if (!tb)
142 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000143 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000144 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000145 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000146 tb->flags == flags) {
147 /* check next page if needed */
148 if (tb->page_addr[1] != -1) {
ths5fafdf22007-09-16 21:08:06 +0000149 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000150 TARGET_PAGE_SIZE;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000151 phys_page2 = get_page_addr_code(env, virt_page2);
bellard8a40a182005-11-20 10:35:40 +0000152 if (tb->page_addr[1] == phys_page2)
153 goto found;
154 } else {
155 goto found;
156 }
157 }
158 ptb1 = &tb->phys_hash_next;
159 }
160 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000161 /* if no translated code available, then translate it now */
162 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000163
bellard8a40a182005-11-20 10:35:40 +0000164 found:
bellard8a40a182005-11-20 10:35:40 +0000165 /* we add the TB in the virtual pc hash table */
166 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000167 return tb;
168}
169
170static inline TranslationBlock *tb_find_fast(void)
171{
172 TranslationBlock *tb;
173 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000174 int flags;
bellard8a40a182005-11-20 10:35:40 +0000175
176 /* we record a subset of the CPU state. It will
177 always be the same before a given translated block
178 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000179 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bellardbce61842008-02-01 22:18:51 +0000180 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000181 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
182 tb->flags != flags)) {
bellard8a40a182005-11-20 10:35:40 +0000183 tb = tb_find_slow(pc, cs_base, flags);
184 }
185 return tb;
186}
187
aliguoridde23672008-11-18 20:50:36 +0000188static CPUDebugExcpHandler *debug_excp_handler;
189
190CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
191{
192 CPUDebugExcpHandler *old_handler = debug_excp_handler;
193
194 debug_excp_handler = handler;
195 return old_handler;
196}
197
aliguori6e140f22008-11-18 20:37:55 +0000198static void cpu_handle_debug_exception(CPUState *env)
199{
200 CPUWatchpoint *wp;
201
202 if (!env->watchpoint_hit)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000203 QTAILQ_FOREACH(wp, &env->watchpoints, entry)
aliguori6e140f22008-11-18 20:37:55 +0000204 wp->flags &= ~BP_WATCHPOINT_HIT;
aliguoridde23672008-11-18 20:50:36 +0000205
206 if (debug_excp_handler)
207 debug_excp_handler(env);
aliguori6e140f22008-11-18 20:37:55 +0000208}
209
bellard7d132992003-03-06 23:23:54 +0000210/* main execution loop */
211
bellarde4533c72003-06-15 19:51:39 +0000212int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000213{
Paolo Bonzini1d9000e2010-02-23 19:21:00 +0100214 volatile host_reg_t saved_env_reg;
bellard8a40a182005-11-20 10:35:40 +0000215 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000216 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000217 uint8_t *tc_ptr;
pbrookd5975362008-06-07 20:50:51 +0000218 unsigned long next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000219
thsbfed01f2007-06-03 17:44:37 +0000220 if (cpu_halted(env1) == EXCP_HALTED)
221 return EXCP_HALTED;
bellard5a1e3cf2005-11-23 21:02:53 +0000222
ths5fafdf22007-09-16 21:08:06 +0000223 cpu_single_env = env1;
bellard6a00d602005-11-21 23:25:50 +0000224
Paolo Bonzini24ebf5f2010-02-18 21:25:23 +0100225 /* the access to env below is actually saving the global register's
226 value, so that files not including target-xyz/exec.h are free to
227 use it. */
228 QEMU_BUILD_BUG_ON (sizeof (saved_env_reg) != sizeof (env));
229 saved_env_reg = (host_reg_t) env;
230 asm("");
bellardc27004e2005-01-03 23:35:10 +0000231 env = env1;
bellarde4533c72003-06-15 19:51:39 +0000232
thsecb644f2007-06-03 18:45:53 +0000233#if defined(TARGET_I386)
Jan Kiszka14dcc3e2010-02-19 18:21:20 +0100234 if (!kvm_enabled()) {
235 /* put eflags in CPU temporary format */
236 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
237 DF = 1 - (2 * ((env->eflags >> 10) & 1));
238 CC_OP = CC_OP_EFLAGS;
239 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
240 }
bellard93ac68b2003-09-30 20:57:29 +0000241#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000242#elif defined(TARGET_M68K)
243 env->cc_op = CC_OP_FLAGS;
244 env->cc_dest = env->sr & 0xf;
245 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000246#elif defined(TARGET_ALPHA)
247#elif defined(TARGET_ARM)
248#elif defined(TARGET_PPC)
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200249#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000250#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000251#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000252#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100253#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000254 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000255#else
256#error unsupported target CPU
257#endif
bellard3fb2ded2003-06-24 13:22:59 +0000258 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000259
bellard7d132992003-03-06 23:23:54 +0000260 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000261 for(;;) {
262 if (setjmp(env->jmp_env) == 0) {
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200263#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000264#undef env
265 env = cpu_single_env;
266#define env cpu_single_env
267#endif
bellard3fb2ded2003-06-24 13:22:59 +0000268 /* if an exception is pending, we execute it here */
269 if (env->exception_index >= 0) {
270 if (env->exception_index >= EXCP_INTERRUPT) {
271 /* exit request from the cpu execution loop */
272 ret = env->exception_index;
aliguori6e140f22008-11-18 20:37:55 +0000273 if (ret == EXCP_DEBUG)
274 cpu_handle_debug_exception(env);
bellard3fb2ded2003-06-24 13:22:59 +0000275 break;
aurel3272d239e2009-01-14 19:40:27 +0000276 } else {
277#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000278 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000279 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000280 loop */
bellard83479e72003-06-25 16:12:37 +0000281#if defined(TARGET_I386)
ths5fafdf22007-09-16 21:08:06 +0000282 do_interrupt_user(env->exception_index,
283 env->exception_is_int,
284 env->error_code,
bellard3fb2ded2003-06-24 13:22:59 +0000285 env->exception_next_eip);
bellardeba01622008-05-12 12:04:40 +0000286 /* successfully delivered */
287 env->old_exception = -1;
bellard83479e72003-06-25 16:12:37 +0000288#endif
bellard3fb2ded2003-06-24 13:22:59 +0000289 ret = env->exception_index;
290 break;
aurel3272d239e2009-01-14 19:40:27 +0000291#else
bellard83479e72003-06-25 16:12:37 +0000292#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000293 /* simulate a real cpu exception. On i386, it can
294 trigger new exceptions, but we do not handle
295 double or triple faults yet. */
ths5fafdf22007-09-16 21:08:06 +0000296 do_interrupt(env->exception_index,
297 env->exception_is_int,
298 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000299 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000300 /* successfully delivered */
301 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000302#elif defined(TARGET_PPC)
303 do_interrupt(env);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200304#elif defined(TARGET_MICROBLAZE)
305 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000306#elif defined(TARGET_MIPS)
307 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000308#elif defined(TARGET_SPARC)
blueswir1f2bc7e72008-05-27 17:35:30 +0000309 do_interrupt(env);
bellardb5ff1b32005-11-26 10:38:39 +0000310#elif defined(TARGET_ARM)
311 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000312#elif defined(TARGET_SH4)
313 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000314#elif defined(TARGET_ALPHA)
315 do_interrupt(env);
thsf1ccf902007-10-08 13:16:14 +0000316#elif defined(TARGET_CRIS)
317 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000318#elif defined(TARGET_M68K)
319 do_interrupt(0);
bellard83479e72003-06-25 16:12:37 +0000320#endif
Paolo Bonzini301d2902010-01-15 09:41:01 +0100321 env->exception_index = -1;
aurel3272d239e2009-01-14 19:40:27 +0000322#endif
bellard3fb2ded2003-06-24 13:22:59 +0000323 }
ths5fafdf22007-09-16 21:08:06 +0000324 }
bellard9df217a2005-02-10 22:05:51 +0000325
aliguori7ba1e612008-11-05 16:04:33 +0000326 if (kvm_enabled()) {
aliguoribecfc392008-11-10 15:55:14 +0000327 kvm_cpu_exec(env);
328 longjmp(env->jmp_env, 1);
aliguori7ba1e612008-11-05 16:04:33 +0000329 }
330
blueswir1b5fc09a2008-05-04 06:38:18 +0000331 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000332 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000333 interrupt_request = env->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000334 if (unlikely(interrupt_request)) {
335 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
336 /* Mask out external interrupts for this step. */
337 interrupt_request &= ~(CPU_INTERRUPT_HARD |
338 CPU_INTERRUPT_FIQ |
339 CPU_INTERRUPT_SMI |
340 CPU_INTERRUPT_NMI);
341 }
pbrook6658ffb2007-03-16 23:58:11 +0000342 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
343 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
344 env->exception_index = EXCP_DEBUG;
345 cpu_loop_exit();
346 }
balroga90b7312007-05-01 01:28:01 +0000347#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200348 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
349 defined(TARGET_MICROBLAZE)
balroga90b7312007-05-01 01:28:01 +0000350 if (interrupt_request & CPU_INTERRUPT_HALT) {
351 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
352 env->halted = 1;
353 env->exception_index = EXCP_HLT;
354 cpu_loop_exit();
355 }
356#endif
bellard68a79312003-06-30 13:12:32 +0000357#if defined(TARGET_I386)
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300358 if (interrupt_request & CPU_INTERRUPT_INIT) {
359 svm_check_intercept(SVM_EXIT_INIT);
360 do_cpu_init(env);
361 env->exception_index = EXCP_HALTED;
362 cpu_loop_exit();
363 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
364 do_cpu_sipi(env);
365 } else if (env->hflags2 & HF2_GIF_MASK) {
bellarddb620f42008-06-04 17:02:19 +0000366 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
367 !(env->hflags & HF_SMM_MASK)) {
368 svm_check_intercept(SVM_EXIT_SMI);
369 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
370 do_smm_enter();
371 next_tb = 0;
372 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
373 !(env->hflags2 & HF2_NMI_MASK)) {
374 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
375 env->hflags2 |= HF2_NMI_MASK;
376 do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
377 next_tb = 0;
Huang Ying79c4f6b2009-06-23 10:05:14 +0800378 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
379 env->interrupt_request &= ~CPU_INTERRUPT_MCE;
380 do_interrupt(EXCP12_MCHK, 0, 0, 0, 0);
381 next_tb = 0;
bellarddb620f42008-06-04 17:02:19 +0000382 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
383 (((env->hflags2 & HF2_VINTR_MASK) &&
384 (env->hflags2 & HF2_HIF_MASK)) ||
385 (!(env->hflags2 & HF2_VINTR_MASK) &&
386 (env->eflags & IF_MASK &&
387 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
388 int intno;
389 svm_check_intercept(SVM_EXIT_INTR);
390 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
391 intno = cpu_get_pic_interrupt(env);
aliguori93fcfe32009-01-15 22:34:14 +0000392 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200393#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000394#undef env
395 env = cpu_single_env;
396#define env cpu_single_env
397#endif
bellarddb620f42008-06-04 17:02:19 +0000398 do_interrupt(intno, 0, 0, 0, 1);
399 /* ensure that no TB jump will be modified as
400 the program flow was changed */
401 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000402#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000403 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
404 (env->eflags & IF_MASK) &&
405 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
406 int intno;
407 /* FIXME: this should respect TPR */
408 svm_check_intercept(SVM_EXIT_VINTR);
bellarddb620f42008-06-04 17:02:19 +0000409 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000410 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
bellarddb620f42008-06-04 17:02:19 +0000411 do_interrupt(intno, 0, 0, 0, 1);
aurel32d40c54d2008-12-13 12:33:02 +0000412 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000413 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000414#endif
bellarddb620f42008-06-04 17:02:19 +0000415 }
bellard68a79312003-06-30 13:12:32 +0000416 }
bellardce097762004-01-04 23:53:18 +0000417#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000418#if 0
419 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
Blue Swirld84bda42009-11-07 10:36:04 +0000420 cpu_reset(env);
bellard9fddaa02004-05-21 12:59:32 +0000421 }
422#endif
j_mayer47103572007-03-30 09:38:04 +0000423 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000424 ppc_hw_interrupt(env);
425 if (env->pending_interrupts == 0)
426 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000427 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000428 }
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200429#elif defined(TARGET_MICROBLAZE)
430 if ((interrupt_request & CPU_INTERRUPT_HARD)
431 && (env->sregs[SR_MSR] & MSR_IE)
432 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
433 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
434 env->exception_index = EXCP_IRQ;
435 do_interrupt(env);
436 next_tb = 0;
437 }
bellard6af0bf92005-07-02 14:58:51 +0000438#elif defined(TARGET_MIPS)
439 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths24c7b0e2007-03-30 16:44:54 +0000440 (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
bellard6af0bf92005-07-02 14:58:51 +0000441 (env->CP0_Status & (1 << CP0St_IE)) &&
ths24c7b0e2007-03-30 16:44:54 +0000442 !(env->CP0_Status & (1 << CP0St_EXL)) &&
443 !(env->CP0_Status & (1 << CP0St_ERL)) &&
bellard6af0bf92005-07-02 14:58:51 +0000444 !(env->hflags & MIPS_HFLAG_DM)) {
445 /* Raise it */
446 env->exception_index = EXCP_EXT_INTERRUPT;
447 env->error_code = 0;
448 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000449 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000450 }
bellarde95c8d52004-09-30 22:22:08 +0000451#elif defined(TARGET_SPARC)
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300452 if (interrupt_request & CPU_INTERRUPT_HARD) {
453 if (cpu_interrupts_enabled(env) &&
454 env->interrupt_index > 0) {
455 int pil = env->interrupt_index & 0xf;
456 int type = env->interrupt_index & 0xf0;
bellard66321a12005-04-06 20:47:48 +0000457
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300458 if (((type == TT_EXTINT) &&
459 cpu_pil_allowed(env, pil)) ||
460 type != TT_EXTINT) {
461 env->exception_index = env->interrupt_index;
462 do_interrupt(env);
463 next_tb = 0;
464 }
465 }
bellarde95c8d52004-09-30 22:22:08 +0000466 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
467 //do_interrupt(0, 0, 0, 0, 0);
468 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
balroga90b7312007-05-01 01:28:01 +0000469 }
bellardb5ff1b32005-11-26 10:38:39 +0000470#elif defined(TARGET_ARM)
471 if (interrupt_request & CPU_INTERRUPT_FIQ
472 && !(env->uncached_cpsr & CPSR_F)) {
473 env->exception_index = EXCP_FIQ;
474 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000475 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000476 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000477 /* ARMv7-M interrupt return works by loading a magic value
478 into the PC. On real hardware the load causes the
479 return to occur. The qemu implementation performs the
480 jump normally, then does the exception return when the
481 CPU tries to execute code at the magic address.
482 This will cause the magic PC value to be pushed to
483 the stack if an interrupt occured at the wrong time.
484 We avoid this by disabling interrupts when
485 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000486 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000487 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
488 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000489 env->exception_index = EXCP_IRQ;
490 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000491 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000492 }
bellardfdf9b3e2006-04-27 21:07:38 +0000493#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000494 if (interrupt_request & CPU_INTERRUPT_HARD) {
495 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000496 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000497 }
j_mayereddf68a2007-04-05 07:22:49 +0000498#elif defined(TARGET_ALPHA)
499 if (interrupt_request & CPU_INTERRUPT_HARD) {
500 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000501 next_tb = 0;
j_mayereddf68a2007-04-05 07:22:49 +0000502 }
thsf1ccf902007-10-08 13:16:14 +0000503#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000504 if (interrupt_request & CPU_INTERRUPT_HARD
Edgar E. Iglesiasfb9fb692010-02-15 11:17:33 +0100505 && (env->pregs[PR_CCS] & I_FLAG)
506 && !env->locked_irq) {
edgar_igl1b1a38b2008-06-09 23:18:06 +0000507 env->exception_index = EXCP_IRQ;
508 do_interrupt(env);
509 next_tb = 0;
510 }
511 if (interrupt_request & CPU_INTERRUPT_NMI
512 && (env->pregs[PR_CCS] & M_FLAG)) {
513 env->exception_index = EXCP_NMI;
thsf1ccf902007-10-08 13:16:14 +0000514 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000515 next_tb = 0;
thsf1ccf902007-10-08 13:16:14 +0000516 }
pbrook06338792007-05-23 19:58:11 +0000517#elif defined(TARGET_M68K)
518 if (interrupt_request & CPU_INTERRUPT_HARD
519 && ((env->sr & SR_I) >> SR_I_SHIFT)
520 < env->pending_level) {
521 /* Real hardware gets the interrupt vector via an
522 IACK cycle at this point. Current emulated
523 hardware doesn't rely on this, so we
524 provide/save the vector when the interrupt is
525 first signalled. */
526 env->exception_index = env->pending_vector;
527 do_interrupt(1);
blueswir1b5fc09a2008-05-04 06:38:18 +0000528 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000529 }
bellard68a79312003-06-30 13:12:32 +0000530#endif
bellard9d050952006-05-22 22:03:52 +0000531 /* Don't use the cached interupt_request value,
532 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000533 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000534 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
535 /* ensure that no TB jump will be modified as
536 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000537 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000538 }
aurel32be214e62009-03-06 21:48:00 +0000539 }
540 if (unlikely(env->exit_request)) {
541 env->exit_request = 0;
542 env->exception_index = EXCP_INTERRUPT;
543 cpu_loop_exit();
bellard3fb2ded2003-06-24 13:22:59 +0000544 }
Juan Quintelaf0667e62009-07-27 16:13:05 +0200545#ifdef CONFIG_DEBUG_EXEC
aliguori8fec2b82009-01-15 22:36:53 +0000546 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000547 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000548#if defined(TARGET_I386)
pbrooka7812ae2008-11-17 14:43:54 +0000549 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
aliguori93fcfe32009-01-15 22:34:14 +0000550 log_cpu_state(env, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000551 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000552#elif defined(TARGET_ARM)
aliguori93fcfe32009-01-15 22:34:14 +0000553 log_cpu_state(env, 0);
bellard93ac68b2003-09-30 20:57:29 +0000554#elif defined(TARGET_SPARC)
aliguori93fcfe32009-01-15 22:34:14 +0000555 log_cpu_state(env, 0);
bellard67867302003-11-23 17:05:30 +0000556#elif defined(TARGET_PPC)
aliguori93fcfe32009-01-15 22:34:14 +0000557 log_cpu_state(env, 0);
pbrooke6e59062006-10-22 00:18:54 +0000558#elif defined(TARGET_M68K)
559 cpu_m68k_flush_flags(env, env->cc_op);
560 env->cc_op = CC_OP_FLAGS;
561 env->sr = (env->sr & 0xffe0)
562 | env->cc_dest | (env->cc_x << 4);
aliguori93fcfe32009-01-15 22:34:14 +0000563 log_cpu_state(env, 0);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200564#elif defined(TARGET_MICROBLAZE)
565 log_cpu_state(env, 0);
bellard6af0bf92005-07-02 14:58:51 +0000566#elif defined(TARGET_MIPS)
aliguori93fcfe32009-01-15 22:34:14 +0000567 log_cpu_state(env, 0);
bellardfdf9b3e2006-04-27 21:07:38 +0000568#elif defined(TARGET_SH4)
aliguori93fcfe32009-01-15 22:34:14 +0000569 log_cpu_state(env, 0);
j_mayereddf68a2007-04-05 07:22:49 +0000570#elif defined(TARGET_ALPHA)
aliguori93fcfe32009-01-15 22:34:14 +0000571 log_cpu_state(env, 0);
thsf1ccf902007-10-08 13:16:14 +0000572#elif defined(TARGET_CRIS)
aliguori93fcfe32009-01-15 22:34:14 +0000573 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000574#else
ths5fafdf22007-09-16 21:08:06 +0000575#error unsupported target CPU
bellarde4533c72003-06-15 19:51:39 +0000576#endif
bellard3fb2ded2003-06-24 13:22:59 +0000577 }
bellard7d132992003-03-06 23:23:54 +0000578#endif
pbrookd5975362008-06-07 20:50:51 +0000579 spin_lock(&tb_lock);
bellard8a40a182005-11-20 10:35:40 +0000580 tb = tb_find_fast();
pbrookd5975362008-06-07 20:50:51 +0000581 /* Note: we do it here to avoid a gcc bug on Mac OS X when
582 doing it in tb_find_slow */
583 if (tb_invalidated_flag) {
584 /* as some TB could have been invalidated because
585 of memory exceptions while generating the code, we
586 must recompute the hash index here */
587 next_tb = 0;
pbrook2e70f6e2008-06-29 01:03:05 +0000588 tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000589 }
Juan Quintelaf0667e62009-07-27 16:13:05 +0200590#ifdef CONFIG_DEBUG_EXEC
aliguori93fcfe32009-01-15 22:34:14 +0000591 qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
592 (long)tb->tc_ptr, tb->pc,
593 lookup_symbol(tb->pc));
bellard9d27abd2003-05-10 13:13:54 +0000594#endif
bellard8a40a182005-11-20 10:35:40 +0000595 /* see if we can patch the calling TB. When the TB
596 spans two pages, we cannot safely do a direct
597 jump. */
Paolo Bonzini040f2fb2010-01-15 08:56:36 +0100598 if (next_tb != 0 && tb->page_addr[1] == -1) {
blueswir1b5fc09a2008-05-04 06:38:18 +0000599 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000600 }
pbrookd5975362008-06-07 20:50:51 +0000601 spin_unlock(&tb_lock);
malc55e8b852008-11-04 14:18:13 +0000602
603 /* cpu_interrupt might be called while translating the
604 TB, but before it is linked into a potentially
605 infinite loop and becomes env->current_tb. Avoid
606 starting execution if there is a pending interrupt. */
Paolo Bonzini6113d6d2010-01-15 09:42:09 +0100607 if (!unlikely (env->exit_request)) {
608 env->current_tb = tb;
pbrook2e70f6e2008-06-29 01:03:05 +0000609 tc_ptr = tb->tc_ptr;
bellard3fb2ded2003-06-24 13:22:59 +0000610 /* execute the generated code */
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200611#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +0000612#undef env
pbrook2e70f6e2008-06-29 01:03:05 +0000613 env = cpu_single_env;
blueswir1572a9d42008-05-17 07:38:10 +0000614#define env cpu_single_env
615#endif
pbrook2e70f6e2008-06-29 01:03:05 +0000616 next_tb = tcg_qemu_tb_exec(tc_ptr);
617 env->current_tb = NULL;
618 if ((next_tb & 3) == 2) {
thsbf20dc02008-06-30 17:22:19 +0000619 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000620 int insns_left;
621 tb = (TranslationBlock *)(long)(next_tb & ~3);
622 /* Restore PC. */
aliguori622ed362008-11-18 19:36:03 +0000623 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000624 insns_left = env->icount_decr.u32;
625 if (env->icount_extra && insns_left >= 0) {
626 /* Refill decrementer and continue execution. */
627 env->icount_extra += insns_left;
628 if (env->icount_extra > 0xffff) {
629 insns_left = 0xffff;
630 } else {
631 insns_left = env->icount_extra;
632 }
633 env->icount_extra -= insns_left;
634 env->icount_decr.u16.low = insns_left;
635 } else {
636 if (insns_left > 0) {
637 /* Execute remaining instructions. */
638 cpu_exec_nocache(insns_left, tb);
639 }
640 env->exception_index = EXCP_INTERRUPT;
641 next_tb = 0;
642 cpu_loop_exit();
643 }
644 }
645 }
bellard4cbf74b2003-08-10 21:48:43 +0000646 /* reset soft MMU for next block (it can currently
647 only be set by a memory fault) */
ths50a518e2007-06-03 18:52:15 +0000648 } /* for(;;) */
bellard7d132992003-03-06 23:23:54 +0000649 }
bellard3fb2ded2003-06-24 13:22:59 +0000650 } /* for(;;) */
651
bellard7d132992003-03-06 23:23:54 +0000652
bellarde4533c72003-06-15 19:51:39 +0000653#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000654 /* restore flags in standard format */
pbrooka7812ae2008-11-17 14:43:54 +0000655 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000656#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000657 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000658#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000659#elif defined(TARGET_PPC)
pbrooke6e59062006-10-22 00:18:54 +0000660#elif defined(TARGET_M68K)
661 cpu_m68k_flush_flags(env, env->cc_op);
662 env->cc_op = CC_OP_FLAGS;
663 env->sr = (env->sr & 0xffe0)
664 | env->cc_dest | (env->cc_x << 4);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200665#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000666#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000667#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000668#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000669#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100670#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000671 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000672#else
673#error unsupported target CPU
674#endif
pbrook1057eaa2007-02-04 13:37:44 +0000675
676 /* restore global registers */
Paolo Bonzini24ebf5f2010-02-18 21:25:23 +0100677 asm("");
678 env = (void *) saved_env_reg;
pbrook1057eaa2007-02-04 13:37:44 +0000679
bellard6a00d602005-11-21 23:25:50 +0000680 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000681 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000682 return ret;
683}
bellard6dbad632003-03-16 18:05:05 +0000684
bellardfbf9eeb2004-04-25 21:21:33 +0000685/* must only be called from the generated code as an exception can be
686 generated */
687void tb_invalidate_page_range(target_ulong start, target_ulong end)
688{
bellarddc5d0b32004-06-22 18:43:30 +0000689 /* XXX: cannot enable it yet because it yields to MMU exception
690 where NIP != read address on PowerPC */
691#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000692 target_ulong phys_addr;
693 phys_addr = get_phys_addr_code(env, start);
694 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000695#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000696}
697
bellard1a18c712003-10-30 01:07:51 +0000698#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000699
bellard6dbad632003-03-16 18:05:05 +0000700void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
701{
702 CPUX86State *saved_env;
703
704 saved_env = env;
705 env = s;
bellarda412ac52003-07-26 18:01:40 +0000706 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000707 selector &= 0xffff;
ths5fafdf22007-09-16 21:08:06 +0000708 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000709 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000710 } else {
bellard5d975592008-05-12 22:05:33 +0000711 helper_load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000712 }
bellard6dbad632003-03-16 18:05:05 +0000713 env = saved_env;
714}
bellard9de5e442003-03-23 16:49:39 +0000715
bellard6f12a2a2007-11-11 22:16:56 +0000716void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000717{
718 CPUX86State *saved_env;
719
720 saved_env = env;
721 env = s;
ths3b46e622007-09-17 08:09:54 +0000722
bellard6f12a2a2007-11-11 22:16:56 +0000723 helper_fsave(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000724
725 env = saved_env;
726}
727
bellard6f12a2a2007-11-11 22:16:56 +0000728void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000729{
730 CPUX86State *saved_env;
731
732 saved_env = env;
733 env = s;
ths3b46e622007-09-17 08:09:54 +0000734
bellard6f12a2a2007-11-11 22:16:56 +0000735 helper_frstor(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000736
737 env = saved_env;
738}
739
bellarde4533c72003-06-15 19:51:39 +0000740#endif /* TARGET_I386 */
741
bellard67b915a2004-03-31 23:37:16 +0000742#if !defined(CONFIG_SOFTMMU)
743
bellard3fb2ded2003-06-24 13:22:59 +0000744#if defined(TARGET_I386)
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700745#define EXCEPTION_ACTION raise_exception_err(env->exception_index, env->error_code)
746#else
747#define EXCEPTION_ACTION cpu_loop_exit()
748#endif
bellard3fb2ded2003-06-24 13:22:59 +0000749
bellardb56dad12003-05-08 15:38:04 +0000750/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000751 the effective address of the memory exception. 'is_write' is 1 if a
752 write caused the exception and otherwise 0'. 'old_set' is the
753 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000754static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
ths5fafdf22007-09-16 21:08:06 +0000755 int is_write, sigset_t *old_set,
bellardbf3e8bf2004-02-16 21:58:54 +0000756 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000757{
bellarda513fe12003-05-27 23:29:48 +0000758 TranslationBlock *tb;
759 int ret;
bellard68a79312003-06-30 13:12:32 +0000760
bellard83479e72003-06-25 16:12:37 +0000761 if (cpu_single_env)
762 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000763#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000764 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardbf3e8bf2004-02-16 21:58:54 +0000765 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000766#endif
bellard25eb4482003-05-14 21:50:54 +0000767 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000768 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000769 return 1;
770 }
bellardfbf9eeb2004-04-25 21:21:33 +0000771
bellard3fb2ded2003-06-24 13:22:59 +0000772 /* see if it is an MMU fault */
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700773 ret = cpu_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard3fb2ded2003-06-24 13:22:59 +0000774 if (ret < 0)
775 return 0; /* not an MMU fault */
776 if (ret == 0)
777 return 1; /* the MMU fault was handled without causing real CPU fault */
778 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000779 tb = tb_find_pc(pc);
780 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000781 /* the PC is inside the translated code. It means that we have
782 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000783 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000784 }
bellard3fb2ded2003-06-24 13:22:59 +0000785
bellard68016c62005-02-07 23:12:27 +0000786 /* we restore the process signal mask as the sigreturn should
787 do it (XXX: use sigsetjmp) */
788 sigprocmask(SIG_SETMASK, old_set, NULL);
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700789 EXCEPTION_ACTION;
790
aurel32968c74d2008-04-11 04:55:17 +0000791 /* never comes here */
792 return 1;
bellard3fb2ded2003-06-24 13:22:59 +0000793}
bellard9de5e442003-03-23 16:49:39 +0000794
bellard2b413142003-05-14 23:01:10 +0000795#if defined(__i386__)
796
bellardd8ecc0b2007-02-05 21:41:46 +0000797#if defined(__APPLE__)
798# include <sys/ucontext.h>
799
800# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
801# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
802# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
blueswir1d39bb242009-04-10 07:29:34 +0000803# define MASK_sig(context) ((context)->uc_sigmask)
Juergen Lock78cfb072009-10-17 00:34:26 +0200804#elif defined (__NetBSD__)
805# include <ucontext.h>
806
807# define EIP_sig(context) ((context)->uc_mcontext.__gregs[_REG_EIP])
808# define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
809# define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
810# define MASK_sig(context) ((context)->uc_sigmask)
811#elif defined (__FreeBSD__) || defined(__DragonFly__)
812# include <ucontext.h>
813
814# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext.mc_eip))
815# define TRAP_sig(context) ((context)->uc_mcontext.mc_trapno)
816# define ERROR_sig(context) ((context)->uc_mcontext.mc_err)
817# define MASK_sig(context) ((context)->uc_sigmask)
blueswir1d39bb242009-04-10 07:29:34 +0000818#elif defined(__OpenBSD__)
819# define EIP_sig(context) ((context)->sc_eip)
820# define TRAP_sig(context) ((context)->sc_trapno)
821# define ERROR_sig(context) ((context)->sc_err)
822# define MASK_sig(context) ((context)->sc_mask)
bellardd8ecc0b2007-02-05 21:41:46 +0000823#else
824# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
825# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
826# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
blueswir1d39bb242009-04-10 07:29:34 +0000827# define MASK_sig(context) ((context)->uc_sigmask)
bellardd8ecc0b2007-02-05 21:41:46 +0000828#endif
829
ths5fafdf22007-09-16 21:08:06 +0000830int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +0000831 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000832{
ths5a7b5422007-01-31 12:16:51 +0000833 siginfo_t *info = pinfo;
Juergen Lock78cfb072009-10-17 00:34:26 +0200834#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
835 ucontext_t *uc = puc;
836#elif defined(__OpenBSD__)
blueswir1d39bb242009-04-10 07:29:34 +0000837 struct sigcontext *uc = puc;
838#else
bellard9de5e442003-03-23 16:49:39 +0000839 struct ucontext *uc = puc;
blueswir1d39bb242009-04-10 07:29:34 +0000840#endif
bellard9de5e442003-03-23 16:49:39 +0000841 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +0000842 int trapno;
bellard97eb5b12004-02-25 23:19:55 +0000843
bellardd691f662003-03-24 21:58:34 +0000844#ifndef REG_EIP
845/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +0000846#define REG_EIP EIP
847#define REG_ERR ERR
848#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +0000849#endif
bellardd8ecc0b2007-02-05 21:41:46 +0000850 pc = EIP_sig(uc);
851 trapno = TRAP_sig(uc);
bellardec6338b2007-11-08 14:25:03 +0000852 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
853 trapno == 0xe ?
854 (ERROR_sig(uc) >> 1) & 1 : 0,
blueswir1d39bb242009-04-10 07:29:34 +0000855 &MASK_sig(uc), puc);
bellard2b413142003-05-14 23:01:10 +0000856}
857
bellardbc51c5c2004-03-17 23:46:04 +0000858#elif defined(__x86_64__)
859
blueswir1b3efe5c2008-12-05 17:55:45 +0000860#ifdef __NetBSD__
blueswir1d397abb2009-04-10 13:00:29 +0000861#define PC_sig(context) _UC_MACHINE_PC(context)
862#define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
863#define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
864#define MASK_sig(context) ((context)->uc_sigmask)
865#elif defined(__OpenBSD__)
866#define PC_sig(context) ((context)->sc_rip)
867#define TRAP_sig(context) ((context)->sc_trapno)
868#define ERROR_sig(context) ((context)->sc_err)
869#define MASK_sig(context) ((context)->sc_mask)
Juergen Lock78cfb072009-10-17 00:34:26 +0200870#elif defined (__FreeBSD__) || defined(__DragonFly__)
871#include <ucontext.h>
872
873#define PC_sig(context) (*((unsigned long*)&(context)->uc_mcontext.mc_rip))
874#define TRAP_sig(context) ((context)->uc_mcontext.mc_trapno)
875#define ERROR_sig(context) ((context)->uc_mcontext.mc_err)
876#define MASK_sig(context) ((context)->uc_sigmask)
blueswir1b3efe5c2008-12-05 17:55:45 +0000877#else
blueswir1d397abb2009-04-10 13:00:29 +0000878#define PC_sig(context) ((context)->uc_mcontext.gregs[REG_RIP])
879#define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
880#define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
881#define MASK_sig(context) ((context)->uc_sigmask)
blueswir1b3efe5c2008-12-05 17:55:45 +0000882#endif
883
ths5a7b5422007-01-31 12:16:51 +0000884int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +0000885 void *puc)
886{
ths5a7b5422007-01-31 12:16:51 +0000887 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +0000888 unsigned long pc;
Juergen Lock78cfb072009-10-17 00:34:26 +0200889#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
blueswir1b3efe5c2008-12-05 17:55:45 +0000890 ucontext_t *uc = puc;
blueswir1d397abb2009-04-10 13:00:29 +0000891#elif defined(__OpenBSD__)
892 struct sigcontext *uc = puc;
blueswir1b3efe5c2008-12-05 17:55:45 +0000893#else
894 struct ucontext *uc = puc;
895#endif
bellardbc51c5c2004-03-17 23:46:04 +0000896
blueswir1d397abb2009-04-10 13:00:29 +0000897 pc = PC_sig(uc);
ths5fafdf22007-09-16 21:08:06 +0000898 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
blueswir1d397abb2009-04-10 13:00:29 +0000899 TRAP_sig(uc) == 0xe ?
900 (ERROR_sig(uc) >> 1) & 1 : 0,
901 &MASK_sig(uc), puc);
bellardbc51c5c2004-03-17 23:46:04 +0000902}
903
malce58ffeb2009-01-14 18:39:49 +0000904#elif defined(_ARCH_PPC)
bellard2b413142003-05-14 23:01:10 +0000905
bellard83fb7ad2004-07-05 21:25:26 +0000906/***********************************************************************
907 * signal context platform-specific definitions
908 * From Wine
909 */
910#ifdef linux
911/* All Registers access - only for local access */
912# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
913/* Gpr Registers access */
914# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
915# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
916# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
917# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
918# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
919# define LR_sig(context) REG_sig(link, context) /* Link register */
920# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
921/* Float Registers access */
922# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
923# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
924/* Exception Registers access */
925# define DAR_sig(context) REG_sig(dar, context)
926# define DSISR_sig(context) REG_sig(dsisr, context)
927# define TRAP_sig(context) REG_sig(trap, context)
928#endif /* linux */
929
Juergen Lock58d9b1e2010-02-19 19:29:25 +0100930#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
931#include <ucontext.h>
932# define IAR_sig(context) ((context)->uc_mcontext.mc_srr0)
933# define MSR_sig(context) ((context)->uc_mcontext.mc_srr1)
934# define CTR_sig(context) ((context)->uc_mcontext.mc_ctr)
935# define XER_sig(context) ((context)->uc_mcontext.mc_xer)
936# define LR_sig(context) ((context)->uc_mcontext.mc_lr)
937# define CR_sig(context) ((context)->uc_mcontext.mc_cr)
938/* Exception Registers access */
939# define DAR_sig(context) ((context)->uc_mcontext.mc_dar)
940# define DSISR_sig(context) ((context)->uc_mcontext.mc_dsisr)
941# define TRAP_sig(context) ((context)->uc_mcontext.mc_exc)
942#endif /* __FreeBSD__|| __FreeBSD_kernel__ */
943
bellard83fb7ad2004-07-05 21:25:26 +0000944#ifdef __APPLE__
945# include <sys/ucontext.h>
946typedef struct ucontext SIGCONTEXT;
947/* All Registers access - only for local access */
948# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
949# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
950# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
951# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
952/* Gpr Registers access */
953# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
954# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
955# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
956# define CTR_sig(context) REG_sig(ctr, context)
957# define XER_sig(context) REG_sig(xer, context) /* Link register */
958# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
959# define CR_sig(context) REG_sig(cr, context) /* Condition register */
960/* Float Registers access */
961# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
962# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
963/* Exception Registers access */
964# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
965# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
966# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
967#endif /* __APPLE__ */
968
ths5fafdf22007-09-16 21:08:06 +0000969int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +0000970 void *puc)
bellard2b413142003-05-14 23:01:10 +0000971{
ths5a7b5422007-01-31 12:16:51 +0000972 siginfo_t *info = pinfo;
Juergen Lock58d9b1e2010-02-19 19:29:25 +0100973#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
974 ucontext_t *uc = puc;
975#else
bellard25eb4482003-05-14 21:50:54 +0000976 struct ucontext *uc = puc;
Juergen Lock58d9b1e2010-02-19 19:29:25 +0100977#endif
bellard25eb4482003-05-14 21:50:54 +0000978 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +0000979 int is_write;
980
bellard83fb7ad2004-07-05 21:25:26 +0000981 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +0000982 is_write = 0;
983#if 0
984 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +0000985 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +0000986 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +0000987#else
bellard83fb7ad2004-07-05 21:25:26 +0000988 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +0000989 is_write = 1;
990#endif
ths5fafdf22007-09-16 21:08:06 +0000991 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +0000992 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +0000993}
bellard2b413142003-05-14 23:01:10 +0000994
bellard2f87c602003-06-02 20:38:09 +0000995#elif defined(__alpha__)
996
ths5fafdf22007-09-16 21:08:06 +0000997int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +0000998 void *puc)
999{
ths5a7b5422007-01-31 12:16:51 +00001000 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +00001001 struct ucontext *uc = puc;
1002 uint32_t *pc = uc->uc_mcontext.sc_pc;
1003 uint32_t insn = *pc;
1004 int is_write = 0;
1005
bellard8c6939c2003-06-09 15:28:00 +00001006 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +00001007 switch (insn >> 26) {
1008 case 0x0d: // stw
1009 case 0x0e: // stb
1010 case 0x0f: // stq_u
1011 case 0x24: // stf
1012 case 0x25: // stg
1013 case 0x26: // sts
1014 case 0x27: // stt
1015 case 0x2c: // stl
1016 case 0x2d: // stq
1017 case 0x2e: // stl_c
1018 case 0x2f: // stq_c
1019 is_write = 1;
1020 }
1021
ths5fafdf22007-09-16 21:08:06 +00001022 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001023 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001024}
bellard8c6939c2003-06-09 15:28:00 +00001025#elif defined(__sparc__)
1026
ths5fafdf22007-09-16 21:08:06 +00001027int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001028 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001029{
ths5a7b5422007-01-31 12:16:51 +00001030 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001031 int is_write;
1032 uint32_t insn;
Juan Quinteladfe5fff2009-07-27 16:12:40 +02001033#if !defined(__arch64__) || defined(CONFIG_SOLARIS)
blueswir1c9e1e2b2008-05-18 06:40:16 +00001034 uint32_t *regs = (uint32_t *)(info + 1);
1035 void *sigmask = (regs + 20);
bellard8c6939c2003-06-09 15:28:00 +00001036 /* XXX: is there a standard glibc define ? */
blueswir1c9e1e2b2008-05-18 06:40:16 +00001037 unsigned long pc = regs[1];
1038#else
blueswir184778502008-10-26 20:33:16 +00001039#ifdef __linux__
blueswir1c9e1e2b2008-05-18 06:40:16 +00001040 struct sigcontext *sc = puc;
1041 unsigned long pc = sc->sigc_regs.tpc;
1042 void *sigmask = (void *)sc->sigc_mask;
blueswir184778502008-10-26 20:33:16 +00001043#elif defined(__OpenBSD__)
1044 struct sigcontext *uc = puc;
1045 unsigned long pc = uc->sc_pc;
1046 void *sigmask = (void *)(long)uc->sc_mask;
1047#endif
blueswir1c9e1e2b2008-05-18 06:40:16 +00001048#endif
1049
bellard8c6939c2003-06-09 15:28:00 +00001050 /* XXX: need kernel patch to get write flag faster */
1051 is_write = 0;
1052 insn = *(uint32_t *)pc;
1053 if ((insn >> 30) == 3) {
1054 switch((insn >> 19) & 0x3f) {
1055 case 0x05: // stb
Blue Swirld877fa52009-04-25 19:07:16 +00001056 case 0x15: // stba
bellard8c6939c2003-06-09 15:28:00 +00001057 case 0x06: // sth
Blue Swirld877fa52009-04-25 19:07:16 +00001058 case 0x16: // stha
bellard8c6939c2003-06-09 15:28:00 +00001059 case 0x04: // st
Blue Swirld877fa52009-04-25 19:07:16 +00001060 case 0x14: // sta
bellard8c6939c2003-06-09 15:28:00 +00001061 case 0x07: // std
Blue Swirld877fa52009-04-25 19:07:16 +00001062 case 0x17: // stda
1063 case 0x0e: // stx
1064 case 0x1e: // stxa
bellard8c6939c2003-06-09 15:28:00 +00001065 case 0x24: // stf
Blue Swirld877fa52009-04-25 19:07:16 +00001066 case 0x34: // stfa
bellard8c6939c2003-06-09 15:28:00 +00001067 case 0x27: // stdf
Blue Swirld877fa52009-04-25 19:07:16 +00001068 case 0x37: // stdfa
1069 case 0x26: // stqf
1070 case 0x36: // stqfa
bellard8c6939c2003-06-09 15:28:00 +00001071 case 0x25: // stfsr
Blue Swirld877fa52009-04-25 19:07:16 +00001072 case 0x3c: // casa
1073 case 0x3e: // casxa
bellard8c6939c2003-06-09 15:28:00 +00001074 is_write = 1;
1075 break;
1076 }
1077 }
ths5fafdf22007-09-16 21:08:06 +00001078 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001079 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001080}
1081
1082#elif defined(__arm__)
1083
ths5fafdf22007-09-16 21:08:06 +00001084int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001085 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001086{
ths5a7b5422007-01-31 12:16:51 +00001087 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001088 struct ucontext *uc = puc;
1089 unsigned long pc;
1090 int is_write;
ths3b46e622007-09-17 08:09:54 +00001091
blueswir148bbf112008-07-08 18:35:02 +00001092#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
balrog5c49b362008-06-02 01:01:18 +00001093 pc = uc->uc_mcontext.gregs[R15];
1094#else
balrog4eee57f2008-05-06 14:47:19 +00001095 pc = uc->uc_mcontext.arm_pc;
balrog5c49b362008-06-02 01:01:18 +00001096#endif
bellard8c6939c2003-06-09 15:28:00 +00001097 /* XXX: compute is_write */
1098 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001099 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard8c6939c2003-06-09 15:28:00 +00001100 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001101 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001102}
1103
bellard38e584a2003-08-10 22:14:22 +00001104#elif defined(__mc68000)
1105
ths5fafdf22007-09-16 21:08:06 +00001106int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001107 void *puc)
1108{
ths5a7b5422007-01-31 12:16:51 +00001109 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001110 struct ucontext *uc = puc;
1111 unsigned long pc;
1112 int is_write;
ths3b46e622007-09-17 08:09:54 +00001113
bellard38e584a2003-08-10 22:14:22 +00001114 pc = uc->uc_mcontext.gregs[16];
1115 /* XXX: compute is_write */
1116 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001117 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard38e584a2003-08-10 22:14:22 +00001118 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001119 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001120}
1121
bellardb8076a72005-04-07 22:20:31 +00001122#elif defined(__ia64)
1123
1124#ifndef __ISR_VALID
1125 /* This ought to be in <bits/siginfo.h>... */
1126# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001127#endif
1128
ths5a7b5422007-01-31 12:16:51 +00001129int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001130{
ths5a7b5422007-01-31 12:16:51 +00001131 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001132 struct ucontext *uc = puc;
1133 unsigned long ip;
1134 int is_write = 0;
1135
1136 ip = uc->uc_mcontext.sc_ip;
1137 switch (host_signum) {
1138 case SIGILL:
1139 case SIGFPE:
1140 case SIGSEGV:
1141 case SIGBUS:
1142 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001143 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001144 /* ISR.W (write-access) is bit 33: */
1145 is_write = (info->si_isr >> 33) & 1;
1146 break;
1147
1148 default:
1149 break;
1150 }
1151 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1152 is_write,
1153 &uc->uc_sigmask, puc);
1154}
1155
bellard90cb9492005-07-24 15:11:38 +00001156#elif defined(__s390__)
1157
ths5fafdf22007-09-16 21:08:06 +00001158int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001159 void *puc)
1160{
ths5a7b5422007-01-31 12:16:51 +00001161 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001162 struct ucontext *uc = puc;
1163 unsigned long pc;
1164 int is_write;
ths3b46e622007-09-17 08:09:54 +00001165
bellard90cb9492005-07-24 15:11:38 +00001166 pc = uc->uc_mcontext.psw.addr;
1167 /* XXX: compute is_write */
1168 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001169 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001170 is_write, &uc->uc_sigmask, puc);
1171}
1172
1173#elif defined(__mips__)
1174
ths5fafdf22007-09-16 21:08:06 +00001175int cpu_signal_handler(int host_signum, void *pinfo,
thsc4b89d12007-05-05 19:23:11 +00001176 void *puc)
1177{
ths9617efe2007-05-08 21:05:55 +00001178 siginfo_t *info = pinfo;
thsc4b89d12007-05-05 19:23:11 +00001179 struct ucontext *uc = puc;
1180 greg_t pc = uc->uc_mcontext.pc;
1181 int is_write;
ths3b46e622007-09-17 08:09:54 +00001182
thsc4b89d12007-05-05 19:23:11 +00001183 /* XXX: compute is_write */
1184 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001185 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001186 is_write, &uc->uc_sigmask, puc);
bellard90cb9492005-07-24 15:11:38 +00001187}
1188
aurel32f54b3f92008-04-12 20:14:54 +00001189#elif defined(__hppa__)
1190
1191int cpu_signal_handler(int host_signum, void *pinfo,
1192 void *puc)
1193{
1194 struct siginfo *info = pinfo;
1195 struct ucontext *uc = puc;
1196 unsigned long pc;
1197 int is_write;
1198
1199 pc = uc->uc_mcontext.sc_iaoq[0];
1200 /* FIXME: compute is_write */
1201 is_write = 0;
1202 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1203 is_write,
1204 &uc->uc_sigmask, puc);
1205}
1206
bellard2b413142003-05-14 23:01:10 +00001207#else
1208
bellard3fb2ded2003-06-24 13:22:59 +00001209#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001210
1211#endif
bellard67b915a2004-03-31 23:37:16 +00001212
1213#endif /* !defined(CONFIG_SOFTMMU) */