blob: 3a1ff4e077f8212901c5cf329f8bdfebe1e3a1ae [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
bellard7d132992003-03-06 23:23:54 +000019 */
bellarde4533c72003-06-15 19:51:39 +000020#include "config.h"
bellard7cb69ca2008-05-10 10:55:51 +000021#define CPU_NO_GLOBAL_REGS
bellard93ac68b2003-09-30 20:57:29 +000022#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000023#include "disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000024#include "tcg.h"
bellard7d132992003-03-06 23:23:54 +000025
bellardfbf9eeb2004-04-25 21:21:33 +000026#if !defined(CONFIG_SOFTMMU)
27#undef EAX
28#undef ECX
29#undef EDX
30#undef EBX
31#undef ESP
32#undef EBP
33#undef ESI
34#undef EDI
35#undef EIP
36#include <signal.h>
37#include <sys/ucontext.h>
38#endif
39
blueswir1572a9d42008-05-17 07:38:10 +000040#if defined(__sparc__) && !defined(HOST_SOLARIS)
41// Work around ugly bugs in glibc that mangle global register contents
42#undef env
43#define env cpu_single_env
44#endif
45
bellard36bdbe52003-11-19 22:12:02 +000046int tb_invalidated_flag;
47
bellarddc990652003-03-19 00:00:28 +000048//#define DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000049//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000050
bellarde4533c72003-06-15 19:51:39 +000051void cpu_loop_exit(void)
52{
thsbfed01f2007-06-03 17:44:37 +000053 /* NOTE: the register at this point must be saved by hand because
54 longjmp restore them */
55 regs_to_env();
bellarde4533c72003-06-15 19:51:39 +000056 longjmp(env->jmp_env, 1);
57}
thsbfed01f2007-06-03 17:44:37 +000058
pbrooke6e59062006-10-22 00:18:54 +000059#if !(defined(TARGET_SPARC) || defined(TARGET_SH4) || defined(TARGET_M68K))
bellard34751872005-07-02 14:31:34 +000060#define reg_T2
61#endif
bellarde4533c72003-06-15 19:51:39 +000062
bellardfbf9eeb2004-04-25 21:21:33 +000063/* exit the current TB from a signal handler. The host registers are
64 restored in a state compatible with the CPU emulator
65 */
ths5fafdf22007-09-16 21:08:06 +000066void cpu_resume_from_signal(CPUState *env1, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000067{
68#if !defined(CONFIG_SOFTMMU)
69 struct ucontext *uc = puc;
70#endif
71
72 env = env1;
73
74 /* XXX: restore cpu registers saved in host registers */
75
76#if !defined(CONFIG_SOFTMMU)
77 if (puc) {
78 /* XXX: use siglongjmp ? */
79 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
80 }
81#endif
82 longjmp(env->jmp_env, 1);
83}
84
bellard8a40a182005-11-20 10:35:40 +000085static TranslationBlock *tb_find_slow(target_ulong pc,
86 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +000087 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +000088{
89 TranslationBlock *tb, **ptb1;
90 int code_gen_size;
91 unsigned int h;
92 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
93 uint8_t *tc_ptr;
ths3b46e622007-09-17 08:09:54 +000094
bellard8a40a182005-11-20 10:35:40 +000095 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +000096
bellard8a40a182005-11-20 10:35:40 +000097 regs_to_env(); /* XXX: do it just before cpu_gen_code() */
ths3b46e622007-09-17 08:09:54 +000098
bellard8a40a182005-11-20 10:35:40 +000099 /* find translated block using physical mappings */
100 phys_pc = get_phys_addr_code(env, pc);
101 phys_page1 = phys_pc & TARGET_PAGE_MASK;
102 phys_page2 = -1;
103 h = tb_phys_hash_func(phys_pc);
104 ptb1 = &tb_phys_hash[h];
105 for(;;) {
106 tb = *ptb1;
107 if (!tb)
108 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000109 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000110 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000111 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000112 tb->flags == flags) {
113 /* check next page if needed */
114 if (tb->page_addr[1] != -1) {
ths5fafdf22007-09-16 21:08:06 +0000115 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000116 TARGET_PAGE_SIZE;
117 phys_page2 = get_phys_addr_code(env, virt_page2);
118 if (tb->page_addr[1] == phys_page2)
119 goto found;
120 } else {
121 goto found;
122 }
123 }
124 ptb1 = &tb->phys_hash_next;
125 }
126 not_found:
127 /* if no translated code available, then translate it now */
128 tb = tb_alloc(pc);
129 if (!tb) {
130 /* flush must be done */
131 tb_flush(env);
132 /* cannot fail at this point */
133 tb = tb_alloc(pc);
134 /* don't forget to invalidate previous TB info */
bellard15388002005-12-19 01:42:32 +0000135 tb_invalidated_flag = 1;
bellard8a40a182005-11-20 10:35:40 +0000136 }
137 tc_ptr = code_gen_ptr;
138 tb->tc_ptr = tc_ptr;
139 tb->cs_base = cs_base;
140 tb->flags = flags;
blueswir1d07bde82007-12-11 19:35:45 +0000141 cpu_gen_code(env, tb, &code_gen_size);
bellard8a40a182005-11-20 10:35:40 +0000142 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000143
bellard8a40a182005-11-20 10:35:40 +0000144 /* check next page if needed */
145 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
146 phys_page2 = -1;
147 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
148 phys_page2 = get_phys_addr_code(env, virt_page2);
149 }
150 tb_link_phys(tb, phys_pc, phys_page2);
ths3b46e622007-09-17 08:09:54 +0000151
bellard8a40a182005-11-20 10:35:40 +0000152 found:
bellard8a40a182005-11-20 10:35:40 +0000153 /* we add the TB in the virtual pc hash table */
154 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000155 return tb;
156}
157
158static inline TranslationBlock *tb_find_fast(void)
159{
160 TranslationBlock *tb;
161 target_ulong cs_base, pc;
j_mayerc0686882007-09-20 22:47:42 +0000162 uint64_t flags;
bellard8a40a182005-11-20 10:35:40 +0000163
164 /* we record a subset of the CPU state. It will
165 always be the same before a given translated block
166 is executed. */
167#if defined(TARGET_I386)
168 flags = env->hflags;
169 flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
170 cs_base = env->segs[R_CS].base;
171 pc = cs_base + env->eip;
172#elif defined(TARGET_ARM)
173 flags = env->thumb | (env->vfp.vec_len << 1)
bellardb5ff1b32005-11-26 10:38:39 +0000174 | (env->vfp.vec_stride << 4);
175 if ((env->uncached_cpsr & CPSR_M) != ARM_CPU_MODE_USR)
176 flags |= (1 << 6);
pbrook40f137e2006-02-20 00:33:36 +0000177 if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30))
178 flags |= (1 << 7);
pbrook9ee6e8b2007-11-11 00:04:49 +0000179 flags |= (env->condexec_bits << 8);
bellard8a40a182005-11-20 10:35:40 +0000180 cs_base = 0;
181 pc = env->regs[15];
182#elif defined(TARGET_SPARC)
183#ifdef TARGET_SPARC64
bellarda80dde02006-06-26 19:53:29 +0000184 // Combined FPU enable bits . PRIV . DMMU enabled . IMMU enabled
185 flags = (((env->pstate & PS_PEF) >> 1) | ((env->fprs & FPRS_FEF) << 2))
186 | (env->pstate & PS_PRIV) | ((env->lsu & (DMMU_E | IMMU_E)) >> 2);
bellard8a40a182005-11-20 10:35:40 +0000187#else
blueswir16d5f2372007-11-07 17:03:37 +0000188 // FPU enable . Supervisor
189 flags = (env->psref << 4) | env->psrs;
bellard8a40a182005-11-20 10:35:40 +0000190#endif
191 cs_base = env->npc;
192 pc = env->pc;
193#elif defined(TARGET_PPC)
j_mayer1527c872007-09-19 05:37:56 +0000194 flags = env->hflags;
bellard8a40a182005-11-20 10:35:40 +0000195 cs_base = 0;
196 pc = env->nip;
197#elif defined(TARGET_MIPS)
pbrook56b19402006-03-11 16:23:39 +0000198 flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK);
bellardcc9442b2005-11-26 18:43:28 +0000199 cs_base = 0;
thsead93602007-09-06 00:18:15 +0000200 pc = env->PC[env->current_tc];
pbrooke6e59062006-10-22 00:18:54 +0000201#elif defined(TARGET_M68K)
pbrookacf930a2007-05-29 14:57:59 +0000202 flags = (env->fpcr & M68K_FPCR_PREC) /* Bit 6 */
203 | (env->sr & SR_S) /* Bit 13 */
204 | ((env->macsr >> 4) & 0xf); /* Bits 0-3 */
pbrooke6e59062006-10-22 00:18:54 +0000205 cs_base = 0;
206 pc = env->pc;
bellardfdf9b3e2006-04-27 21:07:38 +0000207#elif defined(TARGET_SH4)
ths823029f2007-12-02 06:10:04 +0000208 flags = env->flags;
209 cs_base = 0;
bellardfdf9b3e2006-04-27 21:07:38 +0000210 pc = env->pc;
j_mayereddf68a2007-04-05 07:22:49 +0000211#elif defined(TARGET_ALPHA)
212 flags = env->ps;
213 cs_base = 0;
214 pc = env->pc;
thsf1ccf902007-10-08 13:16:14 +0000215#elif defined(TARGET_CRIS)
edgar_igl7e15e602008-06-06 11:24:33 +0000216 flags = env->pregs[PR_CCS] & (P_FLAG | U_FLAG | X_FLAG);
edgar_iglcf1d97f2008-05-13 10:59:14 +0000217 flags |= env->dslot;
thsf1ccf902007-10-08 13:16:14 +0000218 cs_base = 0;
219 pc = env->pc;
bellard8a40a182005-11-20 10:35:40 +0000220#else
221#error unsupported CPU
222#endif
bellardbce61842008-02-01 22:18:51 +0000223 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
bellard8a40a182005-11-20 10:35:40 +0000224 if (__builtin_expect(!tb || tb->pc != pc || tb->cs_base != cs_base ||
225 tb->flags != flags, 0)) {
226 tb = tb_find_slow(pc, cs_base, flags);
227 }
228 return tb;
229}
230
bellard7d132992003-03-06 23:23:54 +0000231/* main execution loop */
232
bellarde4533c72003-06-15 19:51:39 +0000233int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000234{
pbrook1057eaa2007-02-04 13:37:44 +0000235#define DECLARE_HOST_REGS 1
236#include "hostregs_helper.h"
bellard8a40a182005-11-20 10:35:40 +0000237 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000238 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000239 uint8_t *tc_ptr;
pbrookd5975362008-06-07 20:50:51 +0000240 unsigned long next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000241
thsbfed01f2007-06-03 17:44:37 +0000242 if (cpu_halted(env1) == EXCP_HALTED)
243 return EXCP_HALTED;
bellard5a1e3cf2005-11-23 21:02:53 +0000244
ths5fafdf22007-09-16 21:08:06 +0000245 cpu_single_env = env1;
bellard6a00d602005-11-21 23:25:50 +0000246
bellard7d132992003-03-06 23:23:54 +0000247 /* first we save global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000248#define SAVE_HOST_REGS 1
249#include "hostregs_helper.h"
bellardc27004e2005-01-03 23:35:10 +0000250 env = env1;
bellarde4533c72003-06-15 19:51:39 +0000251
bellard0d1a29f2004-10-12 22:01:28 +0000252 env_to_regs();
thsecb644f2007-06-03 18:45:53 +0000253#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000254 /* put eflags in CPU temporary format */
bellardfc2b4c42003-03-29 16:52:44 +0000255 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
256 DF = 1 - (2 * ((env->eflags >> 10) & 1));
bellard9de5e442003-03-23 16:49:39 +0000257 CC_OP = CC_OP_EFLAGS;
bellardfc2b4c42003-03-29 16:52:44 +0000258 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000259#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000260#elif defined(TARGET_M68K)
261 env->cc_op = CC_OP_FLAGS;
262 env->cc_dest = env->sr & 0xf;
263 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000264#elif defined(TARGET_ALPHA)
265#elif defined(TARGET_ARM)
266#elif defined(TARGET_PPC)
bellard6af0bf92005-07-02 14:58:51 +0000267#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000268#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000269#elif defined(TARGET_CRIS)
bellardfdf9b3e2006-04-27 21:07:38 +0000270 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000271#else
272#error unsupported target CPU
273#endif
bellard3fb2ded2003-06-24 13:22:59 +0000274 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000275
bellard7d132992003-03-06 23:23:54 +0000276 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000277 for(;;) {
278 if (setjmp(env->jmp_env) == 0) {
bellardee8b7022004-02-03 23:35:10 +0000279 env->current_tb = NULL;
bellard3fb2ded2003-06-24 13:22:59 +0000280 /* if an exception is pending, we execute it here */
281 if (env->exception_index >= 0) {
282 if (env->exception_index >= EXCP_INTERRUPT) {
283 /* exit request from the cpu execution loop */
284 ret = env->exception_index;
285 break;
286 } else if (env->user_mode_only) {
287 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000288 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000289 loop */
bellard83479e72003-06-25 16:12:37 +0000290#if defined(TARGET_I386)
ths5fafdf22007-09-16 21:08:06 +0000291 do_interrupt_user(env->exception_index,
292 env->exception_is_int,
293 env->error_code,
bellard3fb2ded2003-06-24 13:22:59 +0000294 env->exception_next_eip);
bellardeba01622008-05-12 12:04:40 +0000295 /* successfully delivered */
296 env->old_exception = -1;
bellard83479e72003-06-25 16:12:37 +0000297#endif
bellard3fb2ded2003-06-24 13:22:59 +0000298 ret = env->exception_index;
299 break;
300 } else {
bellard83479e72003-06-25 16:12:37 +0000301#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000302 /* simulate a real cpu exception. On i386, it can
303 trigger new exceptions, but we do not handle
304 double or triple faults yet. */
ths5fafdf22007-09-16 21:08:06 +0000305 do_interrupt(env->exception_index,
306 env->exception_is_int,
307 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000308 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000309 /* successfully delivered */
310 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000311#elif defined(TARGET_PPC)
312 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000313#elif defined(TARGET_MIPS)
314 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000315#elif defined(TARGET_SPARC)
blueswir1f2bc7e72008-05-27 17:35:30 +0000316 do_interrupt(env);
bellardb5ff1b32005-11-26 10:38:39 +0000317#elif defined(TARGET_ARM)
318 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000319#elif defined(TARGET_SH4)
320 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000321#elif defined(TARGET_ALPHA)
322 do_interrupt(env);
thsf1ccf902007-10-08 13:16:14 +0000323#elif defined(TARGET_CRIS)
324 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000325#elif defined(TARGET_M68K)
326 do_interrupt(0);
bellard83479e72003-06-25 16:12:37 +0000327#endif
bellard3fb2ded2003-06-24 13:22:59 +0000328 }
329 env->exception_index = -1;
ths5fafdf22007-09-16 21:08:06 +0000330 }
bellard9df217a2005-02-10 22:05:51 +0000331#ifdef USE_KQEMU
332 if (kqemu_is_ok(env) && env->interrupt_request == 0) {
333 int ret;
334 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
335 ret = kqemu_cpu_exec(env);
336 /* put eflags in CPU temporary format */
337 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
338 DF = 1 - (2 * ((env->eflags >> 10) & 1));
339 CC_OP = CC_OP_EFLAGS;
340 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
341 if (ret == 1) {
342 /* exception */
343 longjmp(env->jmp_env, 1);
344 } else if (ret == 2) {
345 /* softmmu execution needed */
346 } else {
347 if (env->interrupt_request != 0) {
348 /* hardware interrupt will be executed just after */
349 } else {
350 /* otherwise, we restart */
351 longjmp(env->jmp_env, 1);
352 }
353 }
bellard9de5e442003-03-23 16:49:39 +0000354 }
bellard9df217a2005-02-10 22:05:51 +0000355#endif
356
blueswir1b5fc09a2008-05-04 06:38:18 +0000357 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000358 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000359 interrupt_request = env->interrupt_request;
bellarddb620f42008-06-04 17:02:19 +0000360 if (__builtin_expect(interrupt_request, 0) &&
361 likely(!(env->singlestep_enabled & SSTEP_NOIRQ))) {
pbrook6658ffb2007-03-16 23:58:11 +0000362 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
363 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
364 env->exception_index = EXCP_DEBUG;
365 cpu_loop_exit();
366 }
balroga90b7312007-05-01 01:28:01 +0000367#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
thsf1ccf902007-10-08 13:16:14 +0000368 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS)
balroga90b7312007-05-01 01:28:01 +0000369 if (interrupt_request & CPU_INTERRUPT_HALT) {
370 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
371 env->halted = 1;
372 env->exception_index = EXCP_HLT;
373 cpu_loop_exit();
374 }
375#endif
bellard68a79312003-06-30 13:12:32 +0000376#if defined(TARGET_I386)
bellarddb620f42008-06-04 17:02:19 +0000377 if (env->hflags2 & HF2_GIF_MASK) {
378 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
379 !(env->hflags & HF_SMM_MASK)) {
380 svm_check_intercept(SVM_EXIT_SMI);
381 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
382 do_smm_enter();
383 next_tb = 0;
384 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
385 !(env->hflags2 & HF2_NMI_MASK)) {
386 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
387 env->hflags2 |= HF2_NMI_MASK;
388 do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
389 next_tb = 0;
390 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
391 (((env->hflags2 & HF2_VINTR_MASK) &&
392 (env->hflags2 & HF2_HIF_MASK)) ||
393 (!(env->hflags2 & HF2_VINTR_MASK) &&
394 (env->eflags & IF_MASK &&
395 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
396 int intno;
397 svm_check_intercept(SVM_EXIT_INTR);
398 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
399 intno = cpu_get_pic_interrupt(env);
400 if (loglevel & CPU_LOG_TB_IN_ASM) {
401 fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
402 }
403 do_interrupt(intno, 0, 0, 0, 1);
404 /* ensure that no TB jump will be modified as
405 the program flow was changed */
406 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000407#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000408 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
409 (env->eflags & IF_MASK) &&
410 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
411 int intno;
412 /* FIXME: this should respect TPR */
413 svm_check_intercept(SVM_EXIT_VINTR);
414 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
415 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
416 if (loglevel & CPU_LOG_TB_IN_ASM)
417 fprintf(logfile, "Servicing virtual hardware INT=0x%02x\n", intno);
418 do_interrupt(intno, 0, 0, 0, 1);
419 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000420#endif
bellarddb620f42008-06-04 17:02:19 +0000421 }
bellard68a79312003-06-30 13:12:32 +0000422 }
bellardce097762004-01-04 23:53:18 +0000423#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000424#if 0
425 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
426 cpu_ppc_reset(env);
427 }
428#endif
j_mayer47103572007-03-30 09:38:04 +0000429 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000430 ppc_hw_interrupt(env);
431 if (env->pending_interrupts == 0)
432 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000433 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000434 }
bellard6af0bf92005-07-02 14:58:51 +0000435#elif defined(TARGET_MIPS)
436 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths24c7b0e2007-03-30 16:44:54 +0000437 (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
bellard6af0bf92005-07-02 14:58:51 +0000438 (env->CP0_Status & (1 << CP0St_IE)) &&
ths24c7b0e2007-03-30 16:44:54 +0000439 !(env->CP0_Status & (1 << CP0St_EXL)) &&
440 !(env->CP0_Status & (1 << CP0St_ERL)) &&
bellard6af0bf92005-07-02 14:58:51 +0000441 !(env->hflags & MIPS_HFLAG_DM)) {
442 /* Raise it */
443 env->exception_index = EXCP_EXT_INTERRUPT;
444 env->error_code = 0;
445 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000446 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000447 }
bellarde95c8d52004-09-30 22:22:08 +0000448#elif defined(TARGET_SPARC)
bellard66321a12005-04-06 20:47:48 +0000449 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
450 (env->psret != 0)) {
451 int pil = env->interrupt_index & 15;
452 int type = env->interrupt_index & 0xf0;
453
454 if (((type == TT_EXTINT) &&
455 (pil == 15 || pil > env->psrpil)) ||
456 type != TT_EXTINT) {
457 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1f2bc7e72008-05-27 17:35:30 +0000458 env->exception_index = env->interrupt_index;
459 do_interrupt(env);
bellard66321a12005-04-06 20:47:48 +0000460 env->interrupt_index = 0;
blueswir1327ac2e2007-08-04 10:50:30 +0000461#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
462 cpu_check_irqs(env);
463#endif
blueswir1b5fc09a2008-05-04 06:38:18 +0000464 next_tb = 0;
bellard66321a12005-04-06 20:47:48 +0000465 }
bellarde95c8d52004-09-30 22:22:08 +0000466 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
467 //do_interrupt(0, 0, 0, 0, 0);
468 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
balroga90b7312007-05-01 01:28:01 +0000469 }
bellardb5ff1b32005-11-26 10:38:39 +0000470#elif defined(TARGET_ARM)
471 if (interrupt_request & CPU_INTERRUPT_FIQ
472 && !(env->uncached_cpsr & CPSR_F)) {
473 env->exception_index = EXCP_FIQ;
474 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000475 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000476 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000477 /* ARMv7-M interrupt return works by loading a magic value
478 into the PC. On real hardware the load causes the
479 return to occur. The qemu implementation performs the
480 jump normally, then does the exception return when the
481 CPU tries to execute code at the magic address.
482 This will cause the magic PC value to be pushed to
483 the stack if an interrupt occured at the wrong time.
484 We avoid this by disabling interrupts when
485 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000486 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000487 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
488 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000489 env->exception_index = EXCP_IRQ;
490 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000491 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000492 }
bellardfdf9b3e2006-04-27 21:07:38 +0000493#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000494 if (interrupt_request & CPU_INTERRUPT_HARD) {
495 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000496 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000497 }
j_mayereddf68a2007-04-05 07:22:49 +0000498#elif defined(TARGET_ALPHA)
499 if (interrupt_request & CPU_INTERRUPT_HARD) {
500 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000501 next_tb = 0;
j_mayereddf68a2007-04-05 07:22:49 +0000502 }
thsf1ccf902007-10-08 13:16:14 +0000503#elif defined(TARGET_CRIS)
504 if (interrupt_request & CPU_INTERRUPT_HARD) {
505 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000506 next_tb = 0;
thsf1ccf902007-10-08 13:16:14 +0000507 }
pbrook06338792007-05-23 19:58:11 +0000508#elif defined(TARGET_M68K)
509 if (interrupt_request & CPU_INTERRUPT_HARD
510 && ((env->sr & SR_I) >> SR_I_SHIFT)
511 < env->pending_level) {
512 /* Real hardware gets the interrupt vector via an
513 IACK cycle at this point. Current emulated
514 hardware doesn't rely on this, so we
515 provide/save the vector when the interrupt is
516 first signalled. */
517 env->exception_index = env->pending_vector;
518 do_interrupt(1);
blueswir1b5fc09a2008-05-04 06:38:18 +0000519 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000520 }
bellard68a79312003-06-30 13:12:32 +0000521#endif
bellard9d050952006-05-22 22:03:52 +0000522 /* Don't use the cached interupt_request value,
523 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000524 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000525 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
526 /* ensure that no TB jump will be modified as
527 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000528 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000529 }
bellard68a79312003-06-30 13:12:32 +0000530 if (interrupt_request & CPU_INTERRUPT_EXIT) {
531 env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
532 env->exception_index = EXCP_INTERRUPT;
533 cpu_loop_exit();
534 }
bellard3fb2ded2003-06-24 13:22:59 +0000535 }
536#ifdef DEBUG_EXEC
bellardb5ff1b32005-11-26 10:38:39 +0000537 if ((loglevel & CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000538 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000539 regs_to_env();
540#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000541 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellard7fe48482004-10-09 18:08:01 +0000542 cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000543 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000544#elif defined(TARGET_ARM)
bellard7fe48482004-10-09 18:08:01 +0000545 cpu_dump_state(env, logfile, fprintf, 0);
bellard93ac68b2003-09-30 20:57:29 +0000546#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000547 cpu_dump_state(env, logfile, fprintf, 0);
bellard67867302003-11-23 17:05:30 +0000548#elif defined(TARGET_PPC)
bellard7fe48482004-10-09 18:08:01 +0000549 cpu_dump_state(env, logfile, fprintf, 0);
pbrooke6e59062006-10-22 00:18:54 +0000550#elif defined(TARGET_M68K)
551 cpu_m68k_flush_flags(env, env->cc_op);
552 env->cc_op = CC_OP_FLAGS;
553 env->sr = (env->sr & 0xffe0)
554 | env->cc_dest | (env->cc_x << 4);
555 cpu_dump_state(env, logfile, fprintf, 0);
bellard6af0bf92005-07-02 14:58:51 +0000556#elif defined(TARGET_MIPS)
557 cpu_dump_state(env, logfile, fprintf, 0);
bellardfdf9b3e2006-04-27 21:07:38 +0000558#elif defined(TARGET_SH4)
559 cpu_dump_state(env, logfile, fprintf, 0);
j_mayereddf68a2007-04-05 07:22:49 +0000560#elif defined(TARGET_ALPHA)
561 cpu_dump_state(env, logfile, fprintf, 0);
thsf1ccf902007-10-08 13:16:14 +0000562#elif defined(TARGET_CRIS)
563 cpu_dump_state(env, logfile, fprintf, 0);
bellarde4533c72003-06-15 19:51:39 +0000564#else
ths5fafdf22007-09-16 21:08:06 +0000565#error unsupported target CPU
bellarde4533c72003-06-15 19:51:39 +0000566#endif
bellard3fb2ded2003-06-24 13:22:59 +0000567 }
bellard7d132992003-03-06 23:23:54 +0000568#endif
pbrookd5975362008-06-07 20:50:51 +0000569 spin_lock(&tb_lock);
bellard8a40a182005-11-20 10:35:40 +0000570 tb = tb_find_fast();
pbrookd5975362008-06-07 20:50:51 +0000571 /* Note: we do it here to avoid a gcc bug on Mac OS X when
572 doing it in tb_find_slow */
573 if (tb_invalidated_flag) {
574 /* as some TB could have been invalidated because
575 of memory exceptions while generating the code, we
576 must recompute the hash index here */
577 next_tb = 0;
578 }
bellard9d27abd2003-05-10 13:13:54 +0000579#ifdef DEBUG_EXEC
bellardc1135f62005-01-30 22:41:54 +0000580 if ((loglevel & CPU_LOG_EXEC)) {
bellardc27004e2005-01-03 23:35:10 +0000581 fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
582 (long)tb->tc_ptr, tb->pc,
583 lookup_symbol(tb->pc));
bellard3fb2ded2003-06-24 13:22:59 +0000584 }
bellard9d27abd2003-05-10 13:13:54 +0000585#endif
bellard8a40a182005-11-20 10:35:40 +0000586 /* see if we can patch the calling TB. When the TB
587 spans two pages, we cannot safely do a direct
588 jump. */
bellardc27004e2005-01-03 23:35:10 +0000589 {
blueswir1b5fc09a2008-05-04 06:38:18 +0000590 if (next_tb != 0 &&
blueswir14d7a0882008-05-10 10:14:22 +0000591#ifdef USE_KQEMU
bellardf32fc642006-02-08 22:43:39 +0000592 (env->kqemu_enabled != 2) &&
593#endif
bellardec6338b2007-11-08 14:25:03 +0000594 tb->page_addr[1] == -1) {
blueswir1b5fc09a2008-05-04 06:38:18 +0000595 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000596 }
bellardc27004e2005-01-03 23:35:10 +0000597 }
pbrookd5975362008-06-07 20:50:51 +0000598 spin_unlock(&tb_lock);
bellard3fb2ded2003-06-24 13:22:59 +0000599 tc_ptr = tb->tc_ptr;
bellard83479e72003-06-25 16:12:37 +0000600 env->current_tb = tb;
bellard3fb2ded2003-06-24 13:22:59 +0000601 /* execute the generated code */
blueswir1572a9d42008-05-17 07:38:10 +0000602#if defined(__sparc__) && !defined(HOST_SOLARIS)
603#undef env
604 env = cpu_single_env;
605#define env cpu_single_env
606#endif
bellard7cb69ca2008-05-10 10:55:51 +0000607 next_tb = tcg_qemu_tb_exec(tc_ptr);
bellard83479e72003-06-25 16:12:37 +0000608 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000609 /* reset soft MMU for next block (it can currently
610 only be set by a memory fault) */
bellardf32fc642006-02-08 22:43:39 +0000611#if defined(USE_KQEMU)
612#define MIN_CYCLE_BEFORE_SWITCH (100 * 1000)
613 if (kqemu_is_ok(env) &&
614 (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) {
615 cpu_loop_exit();
616 }
617#endif
ths50a518e2007-06-03 18:52:15 +0000618 } /* for(;;) */
bellard3fb2ded2003-06-24 13:22:59 +0000619 } else {
bellard0d1a29f2004-10-12 22:01:28 +0000620 env_to_regs();
bellard7d132992003-03-06 23:23:54 +0000621 }
bellard3fb2ded2003-06-24 13:22:59 +0000622 } /* for(;;) */
623
bellard7d132992003-03-06 23:23:54 +0000624
bellarde4533c72003-06-15 19:51:39 +0000625#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000626 /* restore flags in standard format */
bellardfc2b4c42003-03-29 16:52:44 +0000627 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000628#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000629 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000630#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000631#elif defined(TARGET_PPC)
pbrooke6e59062006-10-22 00:18:54 +0000632#elif defined(TARGET_M68K)
633 cpu_m68k_flush_flags(env, env->cc_op);
634 env->cc_op = CC_OP_FLAGS;
635 env->sr = (env->sr & 0xffe0)
636 | env->cc_dest | (env->cc_x << 4);
bellard6af0bf92005-07-02 14:58:51 +0000637#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000638#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000639#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000640#elif defined(TARGET_CRIS)
bellardfdf9b3e2006-04-27 21:07:38 +0000641 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000642#else
643#error unsupported target CPU
644#endif
pbrook1057eaa2007-02-04 13:37:44 +0000645
646 /* restore global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000647#include "hostregs_helper.h"
648
bellard6a00d602005-11-21 23:25:50 +0000649 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000650 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000651 return ret;
652}
bellard6dbad632003-03-16 18:05:05 +0000653
bellardfbf9eeb2004-04-25 21:21:33 +0000654/* must only be called from the generated code as an exception can be
655 generated */
656void tb_invalidate_page_range(target_ulong start, target_ulong end)
657{
bellarddc5d0b32004-06-22 18:43:30 +0000658 /* XXX: cannot enable it yet because it yields to MMU exception
659 where NIP != read address on PowerPC */
660#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000661 target_ulong phys_addr;
662 phys_addr = get_phys_addr_code(env, start);
663 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000664#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000665}
666
bellard1a18c712003-10-30 01:07:51 +0000667#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000668
bellard6dbad632003-03-16 18:05:05 +0000669void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
670{
671 CPUX86State *saved_env;
672
673 saved_env = env;
674 env = s;
bellarda412ac52003-07-26 18:01:40 +0000675 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000676 selector &= 0xffff;
ths5fafdf22007-09-16 21:08:06 +0000677 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000678 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000679 } else {
bellard5d975592008-05-12 22:05:33 +0000680 helper_load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000681 }
bellard6dbad632003-03-16 18:05:05 +0000682 env = saved_env;
683}
bellard9de5e442003-03-23 16:49:39 +0000684
bellard6f12a2a2007-11-11 22:16:56 +0000685void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000686{
687 CPUX86State *saved_env;
688
689 saved_env = env;
690 env = s;
ths3b46e622007-09-17 08:09:54 +0000691
bellard6f12a2a2007-11-11 22:16:56 +0000692 helper_fsave(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000693
694 env = saved_env;
695}
696
bellard6f12a2a2007-11-11 22:16:56 +0000697void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000698{
699 CPUX86State *saved_env;
700
701 saved_env = env;
702 env = s;
ths3b46e622007-09-17 08:09:54 +0000703
bellard6f12a2a2007-11-11 22:16:56 +0000704 helper_frstor(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000705
706 env = saved_env;
707}
708
bellarde4533c72003-06-15 19:51:39 +0000709#endif /* TARGET_I386 */
710
bellard67b915a2004-03-31 23:37:16 +0000711#if !defined(CONFIG_SOFTMMU)
712
bellard3fb2ded2003-06-24 13:22:59 +0000713#if defined(TARGET_I386)
714
bellardb56dad12003-05-08 15:38:04 +0000715/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000716 the effective address of the memory exception. 'is_write' is 1 if a
717 write caused the exception and otherwise 0'. 'old_set' is the
718 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000719static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
ths5fafdf22007-09-16 21:08:06 +0000720 int is_write, sigset_t *old_set,
bellardbf3e8bf2004-02-16 21:58:54 +0000721 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000722{
bellarda513fe12003-05-27 23:29:48 +0000723 TranslationBlock *tb;
724 int ret;
bellard68a79312003-06-30 13:12:32 +0000725
bellard83479e72003-06-25 16:12:37 +0000726 if (cpu_single_env)
727 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000728#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000729 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardbf3e8bf2004-02-16 21:58:54 +0000730 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000731#endif
bellard25eb4482003-05-14 21:50:54 +0000732 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000733 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000734 return 1;
735 }
bellardfbf9eeb2004-04-25 21:21:33 +0000736
bellard3fb2ded2003-06-24 13:22:59 +0000737 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000738 ret = cpu_x86_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard3fb2ded2003-06-24 13:22:59 +0000739 if (ret < 0)
740 return 0; /* not an MMU fault */
741 if (ret == 0)
742 return 1; /* the MMU fault was handled without causing real CPU fault */
743 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000744 tb = tb_find_pc(pc);
745 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000746 /* the PC is inside the translated code. It means that we have
747 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000748 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000749 }
bellard4cbf74b2003-08-10 21:48:43 +0000750 if (ret == 1) {
bellard3fb2ded2003-06-24 13:22:59 +0000751#if 0
ths5fafdf22007-09-16 21:08:06 +0000752 printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
bellard4cbf74b2003-08-10 21:48:43 +0000753 env->eip, env->cr[2], env->error_code);
bellard3fb2ded2003-06-24 13:22:59 +0000754#endif
bellard4cbf74b2003-08-10 21:48:43 +0000755 /* we restore the process signal mask as the sigreturn should
756 do it (XXX: use sigsetjmp) */
757 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard54ca9092005-12-04 18:46:06 +0000758 raise_exception_err(env->exception_index, env->error_code);
bellard4cbf74b2003-08-10 21:48:43 +0000759 } else {
760 /* activate soft MMU for this block */
bellard3f337312003-08-20 23:02:09 +0000761 env->hflags |= HF_SOFTMMU_MASK;
bellardfbf9eeb2004-04-25 21:21:33 +0000762 cpu_resume_from_signal(env, puc);
bellard4cbf74b2003-08-10 21:48:43 +0000763 }
bellard3fb2ded2003-06-24 13:22:59 +0000764 /* never comes here */
765 return 1;
766}
767
bellarde4533c72003-06-15 19:51:39 +0000768#elif defined(TARGET_ARM)
bellard3fb2ded2003-06-24 13:22:59 +0000769static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000770 int is_write, sigset_t *old_set,
771 void *puc)
bellard3fb2ded2003-06-24 13:22:59 +0000772{
bellard68016c62005-02-07 23:12:27 +0000773 TranslationBlock *tb;
774 int ret;
775
776 if (cpu_single_env)
777 env = cpu_single_env; /* XXX: find a correct solution for multithread */
778#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000779 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard68016c62005-02-07 23:12:27 +0000780 pc, address, is_write, *(unsigned long *)old_set);
781#endif
bellard9f0777e2005-02-02 20:42:01 +0000782 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000783 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard9f0777e2005-02-02 20:42:01 +0000784 return 1;
785 }
bellard68016c62005-02-07 23:12:27 +0000786 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000787 ret = cpu_arm_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard68016c62005-02-07 23:12:27 +0000788 if (ret < 0)
789 return 0; /* not an MMU fault */
790 if (ret == 0)
791 return 1; /* the MMU fault was handled without causing real CPU fault */
792 /* now we have a real cpu fault */
793 tb = tb_find_pc(pc);
794 if (tb) {
795 /* the PC is inside the translated code. It means that we have
796 a virtual CPU fault */
797 cpu_restore_state(tb, env, pc, puc);
798 }
799 /* we restore the process signal mask as the sigreturn should
800 do it (XXX: use sigsetjmp) */
801 sigprocmask(SIG_SETMASK, old_set, NULL);
802 cpu_loop_exit();
aurel32968c74d2008-04-11 04:55:17 +0000803 /* never comes here */
804 return 1;
bellard3fb2ded2003-06-24 13:22:59 +0000805}
bellard93ac68b2003-09-30 20:57:29 +0000806#elif defined(TARGET_SPARC)
807static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000808 int is_write, sigset_t *old_set,
809 void *puc)
bellard93ac68b2003-09-30 20:57:29 +0000810{
bellard68016c62005-02-07 23:12:27 +0000811 TranslationBlock *tb;
812 int ret;
813
814 if (cpu_single_env)
815 env = cpu_single_env; /* XXX: find a correct solution for multithread */
816#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000817 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard68016c62005-02-07 23:12:27 +0000818 pc, address, is_write, *(unsigned long *)old_set);
819#endif
bellardb453b702004-01-04 15:45:21 +0000820 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000821 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardb453b702004-01-04 15:45:21 +0000822 return 1;
823 }
bellard68016c62005-02-07 23:12:27 +0000824 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000825 ret = cpu_sparc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard68016c62005-02-07 23:12:27 +0000826 if (ret < 0)
827 return 0; /* not an MMU fault */
828 if (ret == 0)
829 return 1; /* the MMU fault was handled without causing real CPU fault */
830 /* now we have a real cpu fault */
831 tb = tb_find_pc(pc);
832 if (tb) {
833 /* the PC is inside the translated code. It means that we have
834 a virtual CPU fault */
835 cpu_restore_state(tb, env, pc, puc);
836 }
837 /* we restore the process signal mask as the sigreturn should
838 do it (XXX: use sigsetjmp) */
839 sigprocmask(SIG_SETMASK, old_set, NULL);
840 cpu_loop_exit();
aurel32968c74d2008-04-11 04:55:17 +0000841 /* never comes here */
842 return 1;
bellard93ac68b2003-09-30 20:57:29 +0000843}
bellard67867302003-11-23 17:05:30 +0000844#elif defined (TARGET_PPC)
845static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000846 int is_write, sigset_t *old_set,
847 void *puc)
bellard67867302003-11-23 17:05:30 +0000848{
849 TranslationBlock *tb;
bellardce097762004-01-04 23:53:18 +0000850 int ret;
ths3b46e622007-09-17 08:09:54 +0000851
bellard67867302003-11-23 17:05:30 +0000852 if (cpu_single_env)
853 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellard67867302003-11-23 17:05:30 +0000854#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000855 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard67867302003-11-23 17:05:30 +0000856 pc, address, is_write, *(unsigned long *)old_set);
857#endif
858 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000859 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard67867302003-11-23 17:05:30 +0000860 return 1;
861 }
862
bellardce097762004-01-04 23:53:18 +0000863 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000864 ret = cpu_ppc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellardce097762004-01-04 23:53:18 +0000865 if (ret < 0)
866 return 0; /* not an MMU fault */
867 if (ret == 0)
868 return 1; /* the MMU fault was handled without causing real CPU fault */
869
bellard67867302003-11-23 17:05:30 +0000870 /* now we have a real cpu fault */
871 tb = tb_find_pc(pc);
872 if (tb) {
873 /* the PC is inside the translated code. It means that we have
874 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000875 cpu_restore_state(tb, env, pc, puc);
bellard67867302003-11-23 17:05:30 +0000876 }
bellardce097762004-01-04 23:53:18 +0000877 if (ret == 1) {
bellard67867302003-11-23 17:05:30 +0000878#if 0
ths5fafdf22007-09-16 21:08:06 +0000879 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
bellardce097762004-01-04 23:53:18 +0000880 env->nip, env->error_code, tb);
bellard67867302003-11-23 17:05:30 +0000881#endif
882 /* we restore the process signal mask as the sigreturn should
883 do it (XXX: use sigsetjmp) */
bellardbf3e8bf2004-02-16 21:58:54 +0000884 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard9fddaa02004-05-21 12:59:32 +0000885 do_raise_exception_err(env->exception_index, env->error_code);
bellardce097762004-01-04 23:53:18 +0000886 } else {
887 /* activate soft MMU for this block */
bellardfbf9eeb2004-04-25 21:21:33 +0000888 cpu_resume_from_signal(env, puc);
bellardce097762004-01-04 23:53:18 +0000889 }
bellard67867302003-11-23 17:05:30 +0000890 /* never comes here */
891 return 1;
892}
bellard6af0bf92005-07-02 14:58:51 +0000893
pbrooke6e59062006-10-22 00:18:54 +0000894#elif defined(TARGET_M68K)
895static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
896 int is_write, sigset_t *old_set,
897 void *puc)
898{
899 TranslationBlock *tb;
900 int ret;
901
902 if (cpu_single_env)
903 env = cpu_single_env; /* XXX: find a correct solution for multithread */
904#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000905 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
pbrooke6e59062006-10-22 00:18:54 +0000906 pc, address, is_write, *(unsigned long *)old_set);
907#endif
908 /* XXX: locking issue */
909 if (is_write && page_unprotect(address, pc, puc)) {
910 return 1;
911 }
912 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000913 ret = cpu_m68k_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
pbrooke6e59062006-10-22 00:18:54 +0000914 if (ret < 0)
915 return 0; /* not an MMU fault */
916 if (ret == 0)
917 return 1; /* the MMU fault was handled without causing real CPU fault */
918 /* now we have a real cpu fault */
919 tb = tb_find_pc(pc);
920 if (tb) {
921 /* the PC is inside the translated code. It means that we have
922 a virtual CPU fault */
923 cpu_restore_state(tb, env, pc, puc);
924 }
925 /* we restore the process signal mask as the sigreturn should
926 do it (XXX: use sigsetjmp) */
927 sigprocmask(SIG_SETMASK, old_set, NULL);
928 cpu_loop_exit();
929 /* never comes here */
930 return 1;
931}
932
bellard6af0bf92005-07-02 14:58:51 +0000933#elif defined (TARGET_MIPS)
934static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
935 int is_write, sigset_t *old_set,
936 void *puc)
937{
938 TranslationBlock *tb;
939 int ret;
ths3b46e622007-09-17 08:09:54 +0000940
bellard6af0bf92005-07-02 14:58:51 +0000941 if (cpu_single_env)
942 env = cpu_single_env; /* XXX: find a correct solution for multithread */
943#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000944 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard6af0bf92005-07-02 14:58:51 +0000945 pc, address, is_write, *(unsigned long *)old_set);
946#endif
947 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000948 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard6af0bf92005-07-02 14:58:51 +0000949 return 1;
950 }
951
952 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000953 ret = cpu_mips_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard6af0bf92005-07-02 14:58:51 +0000954 if (ret < 0)
955 return 0; /* not an MMU fault */
956 if (ret == 0)
957 return 1; /* the MMU fault was handled without causing real CPU fault */
958
959 /* now we have a real cpu fault */
960 tb = tb_find_pc(pc);
961 if (tb) {
962 /* the PC is inside the translated code. It means that we have
963 a virtual CPU fault */
964 cpu_restore_state(tb, env, pc, puc);
965 }
966 if (ret == 1) {
967#if 0
ths5fafdf22007-09-16 21:08:06 +0000968 printf("PF exception: PC=0x" TARGET_FMT_lx " error=0x%x %p\n",
ths1eb52072007-05-12 16:57:42 +0000969 env->PC, env->error_code, tb);
bellard6af0bf92005-07-02 14:58:51 +0000970#endif
971 /* we restore the process signal mask as the sigreturn should
972 do it (XXX: use sigsetjmp) */
973 sigprocmask(SIG_SETMASK, old_set, NULL);
974 do_raise_exception_err(env->exception_index, env->error_code);
975 } else {
976 /* activate soft MMU for this block */
977 cpu_resume_from_signal(env, puc);
978 }
979 /* never comes here */
980 return 1;
981}
982
bellardfdf9b3e2006-04-27 21:07:38 +0000983#elif defined (TARGET_SH4)
984static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
985 int is_write, sigset_t *old_set,
986 void *puc)
987{
988 TranslationBlock *tb;
989 int ret;
ths3b46e622007-09-17 08:09:54 +0000990
bellardfdf9b3e2006-04-27 21:07:38 +0000991 if (cpu_single_env)
992 env = cpu_single_env; /* XXX: find a correct solution for multithread */
993#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000994 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardfdf9b3e2006-04-27 21:07:38 +0000995 pc, address, is_write, *(unsigned long *)old_set);
996#endif
997 /* XXX: locking issue */
998 if (is_write && page_unprotect(h2g(address), pc, puc)) {
999 return 1;
1000 }
1001
1002 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001003 ret = cpu_sh4_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellardfdf9b3e2006-04-27 21:07:38 +00001004 if (ret < 0)
1005 return 0; /* not an MMU fault */
1006 if (ret == 0)
1007 return 1; /* the MMU fault was handled without causing real CPU fault */
1008
1009 /* now we have a real cpu fault */
1010 tb = tb_find_pc(pc);
1011 if (tb) {
1012 /* the PC is inside the translated code. It means that we have
1013 a virtual CPU fault */
1014 cpu_restore_state(tb, env, pc, puc);
1015 }
bellardfdf9b3e2006-04-27 21:07:38 +00001016#if 0
ths5fafdf22007-09-16 21:08:06 +00001017 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
bellardfdf9b3e2006-04-27 21:07:38 +00001018 env->nip, env->error_code, tb);
1019#endif
1020 /* we restore the process signal mask as the sigreturn should
1021 do it (XXX: use sigsetjmp) */
pbrook355fb232006-06-17 19:58:25 +00001022 sigprocmask(SIG_SETMASK, old_set, NULL);
1023 cpu_loop_exit();
bellardfdf9b3e2006-04-27 21:07:38 +00001024 /* never comes here */
1025 return 1;
1026}
j_mayereddf68a2007-04-05 07:22:49 +00001027
1028#elif defined (TARGET_ALPHA)
1029static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1030 int is_write, sigset_t *old_set,
1031 void *puc)
1032{
1033 TranslationBlock *tb;
1034 int ret;
ths3b46e622007-09-17 08:09:54 +00001035
j_mayereddf68a2007-04-05 07:22:49 +00001036 if (cpu_single_env)
1037 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1038#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001039 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
j_mayereddf68a2007-04-05 07:22:49 +00001040 pc, address, is_write, *(unsigned long *)old_set);
1041#endif
1042 /* XXX: locking issue */
1043 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1044 return 1;
1045 }
1046
1047 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001048 ret = cpu_alpha_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
j_mayereddf68a2007-04-05 07:22:49 +00001049 if (ret < 0)
1050 return 0; /* not an MMU fault */
1051 if (ret == 0)
1052 return 1; /* the MMU fault was handled without causing real CPU fault */
1053
1054 /* now we have a real cpu fault */
1055 tb = tb_find_pc(pc);
1056 if (tb) {
1057 /* the PC is inside the translated code. It means that we have
1058 a virtual CPU fault */
1059 cpu_restore_state(tb, env, pc, puc);
1060 }
1061#if 0
ths5fafdf22007-09-16 21:08:06 +00001062 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
j_mayereddf68a2007-04-05 07:22:49 +00001063 env->nip, env->error_code, tb);
1064#endif
1065 /* we restore the process signal mask as the sigreturn should
1066 do it (XXX: use sigsetjmp) */
1067 sigprocmask(SIG_SETMASK, old_set, NULL);
1068 cpu_loop_exit();
1069 /* never comes here */
1070 return 1;
1071}
thsf1ccf902007-10-08 13:16:14 +00001072#elif defined (TARGET_CRIS)
1073static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1074 int is_write, sigset_t *old_set,
1075 void *puc)
1076{
1077 TranslationBlock *tb;
1078 int ret;
1079
1080 if (cpu_single_env)
1081 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1082#if defined(DEBUG_SIGNAL)
1083 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1084 pc, address, is_write, *(unsigned long *)old_set);
1085#endif
1086 /* XXX: locking issue */
1087 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1088 return 1;
1089 }
1090
1091 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001092 ret = cpu_cris_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
thsf1ccf902007-10-08 13:16:14 +00001093 if (ret < 0)
1094 return 0; /* not an MMU fault */
1095 if (ret == 0)
1096 return 1; /* the MMU fault was handled without causing real CPU fault */
1097
1098 /* now we have a real cpu fault */
1099 tb = tb_find_pc(pc);
1100 if (tb) {
1101 /* the PC is inside the translated code. It means that we have
1102 a virtual CPU fault */
1103 cpu_restore_state(tb, env, pc, puc);
1104 }
thsf1ccf902007-10-08 13:16:14 +00001105 /* we restore the process signal mask as the sigreturn should
1106 do it (XXX: use sigsetjmp) */
1107 sigprocmask(SIG_SETMASK, old_set, NULL);
1108 cpu_loop_exit();
1109 /* never comes here */
1110 return 1;
1111}
1112
bellarde4533c72003-06-15 19:51:39 +00001113#else
1114#error unsupported target CPU
1115#endif
bellard9de5e442003-03-23 16:49:39 +00001116
bellard2b413142003-05-14 23:01:10 +00001117#if defined(__i386__)
1118
bellardd8ecc0b2007-02-05 21:41:46 +00001119#if defined(__APPLE__)
1120# include <sys/ucontext.h>
1121
1122# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
1123# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
1124# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
1125#else
1126# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
1127# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
1128# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
1129#endif
1130
ths5fafdf22007-09-16 21:08:06 +00001131int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001132 void *puc)
bellard9de5e442003-03-23 16:49:39 +00001133{
ths5a7b5422007-01-31 12:16:51 +00001134 siginfo_t *info = pinfo;
bellard9de5e442003-03-23 16:49:39 +00001135 struct ucontext *uc = puc;
1136 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +00001137 int trapno;
bellard97eb5b12004-02-25 23:19:55 +00001138
bellardd691f662003-03-24 21:58:34 +00001139#ifndef REG_EIP
1140/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +00001141#define REG_EIP EIP
1142#define REG_ERR ERR
1143#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +00001144#endif
bellardd8ecc0b2007-02-05 21:41:46 +00001145 pc = EIP_sig(uc);
1146 trapno = TRAP_sig(uc);
bellardec6338b2007-11-08 14:25:03 +00001147 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1148 trapno == 0xe ?
1149 (ERROR_sig(uc) >> 1) & 1 : 0,
1150 &uc->uc_sigmask, puc);
bellard2b413142003-05-14 23:01:10 +00001151}
1152
bellardbc51c5c2004-03-17 23:46:04 +00001153#elif defined(__x86_64__)
1154
ths5a7b5422007-01-31 12:16:51 +00001155int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +00001156 void *puc)
1157{
ths5a7b5422007-01-31 12:16:51 +00001158 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +00001159 struct ucontext *uc = puc;
1160 unsigned long pc;
1161
1162 pc = uc->uc_mcontext.gregs[REG_RIP];
ths5fafdf22007-09-16 21:08:06 +00001163 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1164 uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ?
bellardbc51c5c2004-03-17 23:46:04 +00001165 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
1166 &uc->uc_sigmask, puc);
1167}
1168
bellard83fb7ad2004-07-05 21:25:26 +00001169#elif defined(__powerpc__)
bellard2b413142003-05-14 23:01:10 +00001170
bellard83fb7ad2004-07-05 21:25:26 +00001171/***********************************************************************
1172 * signal context platform-specific definitions
1173 * From Wine
1174 */
1175#ifdef linux
1176/* All Registers access - only for local access */
1177# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
1178/* Gpr Registers access */
1179# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
1180# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
1181# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
1182# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
1183# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
1184# define LR_sig(context) REG_sig(link, context) /* Link register */
1185# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
1186/* Float Registers access */
1187# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
1188# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
1189/* Exception Registers access */
1190# define DAR_sig(context) REG_sig(dar, context)
1191# define DSISR_sig(context) REG_sig(dsisr, context)
1192# define TRAP_sig(context) REG_sig(trap, context)
1193#endif /* linux */
1194
1195#ifdef __APPLE__
1196# include <sys/ucontext.h>
1197typedef struct ucontext SIGCONTEXT;
1198/* All Registers access - only for local access */
1199# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
1200# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
1201# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
1202# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
1203/* Gpr Registers access */
1204# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
1205# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
1206# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
1207# define CTR_sig(context) REG_sig(ctr, context)
1208# define XER_sig(context) REG_sig(xer, context) /* Link register */
1209# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
1210# define CR_sig(context) REG_sig(cr, context) /* Condition register */
1211/* Float Registers access */
1212# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
1213# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
1214/* Exception Registers access */
1215# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
1216# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
1217# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
1218#endif /* __APPLE__ */
1219
ths5fafdf22007-09-16 21:08:06 +00001220int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001221 void *puc)
bellard2b413142003-05-14 23:01:10 +00001222{
ths5a7b5422007-01-31 12:16:51 +00001223 siginfo_t *info = pinfo;
bellard25eb4482003-05-14 21:50:54 +00001224 struct ucontext *uc = puc;
bellard25eb4482003-05-14 21:50:54 +00001225 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +00001226 int is_write;
1227
bellard83fb7ad2004-07-05 21:25:26 +00001228 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +00001229 is_write = 0;
1230#if 0
1231 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +00001232 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +00001233 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +00001234#else
bellard83fb7ad2004-07-05 21:25:26 +00001235 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +00001236 is_write = 1;
1237#endif
ths5fafdf22007-09-16 21:08:06 +00001238 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001239 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +00001240}
bellard2b413142003-05-14 23:01:10 +00001241
bellard2f87c602003-06-02 20:38:09 +00001242#elif defined(__alpha__)
1243
ths5fafdf22007-09-16 21:08:06 +00001244int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +00001245 void *puc)
1246{
ths5a7b5422007-01-31 12:16:51 +00001247 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +00001248 struct ucontext *uc = puc;
1249 uint32_t *pc = uc->uc_mcontext.sc_pc;
1250 uint32_t insn = *pc;
1251 int is_write = 0;
1252
bellard8c6939c2003-06-09 15:28:00 +00001253 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +00001254 switch (insn >> 26) {
1255 case 0x0d: // stw
1256 case 0x0e: // stb
1257 case 0x0f: // stq_u
1258 case 0x24: // stf
1259 case 0x25: // stg
1260 case 0x26: // sts
1261 case 0x27: // stt
1262 case 0x2c: // stl
1263 case 0x2d: // stq
1264 case 0x2e: // stl_c
1265 case 0x2f: // stq_c
1266 is_write = 1;
1267 }
1268
ths5fafdf22007-09-16 21:08:06 +00001269 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001270 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001271}
bellard8c6939c2003-06-09 15:28:00 +00001272#elif defined(__sparc__)
1273
ths5fafdf22007-09-16 21:08:06 +00001274int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001275 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001276{
ths5a7b5422007-01-31 12:16:51 +00001277 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001278 int is_write;
1279 uint32_t insn;
blueswir16b4c11c2008-05-19 17:20:01 +00001280#if !defined(__arch64__) || defined(HOST_SOLARIS)
blueswir1c9e1e2b2008-05-18 06:40:16 +00001281 uint32_t *regs = (uint32_t *)(info + 1);
1282 void *sigmask = (regs + 20);
bellard8c6939c2003-06-09 15:28:00 +00001283 /* XXX: is there a standard glibc define ? */
blueswir1c9e1e2b2008-05-18 06:40:16 +00001284 unsigned long pc = regs[1];
1285#else
1286 struct sigcontext *sc = puc;
1287 unsigned long pc = sc->sigc_regs.tpc;
1288 void *sigmask = (void *)sc->sigc_mask;
1289#endif
1290
bellard8c6939c2003-06-09 15:28:00 +00001291 /* XXX: need kernel patch to get write flag faster */
1292 is_write = 0;
1293 insn = *(uint32_t *)pc;
1294 if ((insn >> 30) == 3) {
1295 switch((insn >> 19) & 0x3f) {
1296 case 0x05: // stb
1297 case 0x06: // sth
1298 case 0x04: // st
1299 case 0x07: // std
1300 case 0x24: // stf
1301 case 0x27: // stdf
1302 case 0x25: // stfsr
1303 is_write = 1;
1304 break;
1305 }
1306 }
ths5fafdf22007-09-16 21:08:06 +00001307 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001308 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001309}
1310
1311#elif defined(__arm__)
1312
ths5fafdf22007-09-16 21:08:06 +00001313int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001314 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001315{
ths5a7b5422007-01-31 12:16:51 +00001316 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001317 struct ucontext *uc = puc;
1318 unsigned long pc;
1319 int is_write;
ths3b46e622007-09-17 08:09:54 +00001320
balrog5c49b362008-06-02 01:01:18 +00001321#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ =< 3))
1322 pc = uc->uc_mcontext.gregs[R15];
1323#else
balrog4eee57f2008-05-06 14:47:19 +00001324 pc = uc->uc_mcontext.arm_pc;
balrog5c49b362008-06-02 01:01:18 +00001325#endif
bellard8c6939c2003-06-09 15:28:00 +00001326 /* XXX: compute is_write */
1327 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001328 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard8c6939c2003-06-09 15:28:00 +00001329 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001330 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001331}
1332
bellard38e584a2003-08-10 22:14:22 +00001333#elif defined(__mc68000)
1334
ths5fafdf22007-09-16 21:08:06 +00001335int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001336 void *puc)
1337{
ths5a7b5422007-01-31 12:16:51 +00001338 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001339 struct ucontext *uc = puc;
1340 unsigned long pc;
1341 int is_write;
ths3b46e622007-09-17 08:09:54 +00001342
bellard38e584a2003-08-10 22:14:22 +00001343 pc = uc->uc_mcontext.gregs[16];
1344 /* XXX: compute is_write */
1345 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001346 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard38e584a2003-08-10 22:14:22 +00001347 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001348 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001349}
1350
bellardb8076a72005-04-07 22:20:31 +00001351#elif defined(__ia64)
1352
1353#ifndef __ISR_VALID
1354 /* This ought to be in <bits/siginfo.h>... */
1355# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001356#endif
1357
ths5a7b5422007-01-31 12:16:51 +00001358int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001359{
ths5a7b5422007-01-31 12:16:51 +00001360 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001361 struct ucontext *uc = puc;
1362 unsigned long ip;
1363 int is_write = 0;
1364
1365 ip = uc->uc_mcontext.sc_ip;
1366 switch (host_signum) {
1367 case SIGILL:
1368 case SIGFPE:
1369 case SIGSEGV:
1370 case SIGBUS:
1371 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001372 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001373 /* ISR.W (write-access) is bit 33: */
1374 is_write = (info->si_isr >> 33) & 1;
1375 break;
1376
1377 default:
1378 break;
1379 }
1380 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1381 is_write,
1382 &uc->uc_sigmask, puc);
1383}
1384
bellard90cb9492005-07-24 15:11:38 +00001385#elif defined(__s390__)
1386
ths5fafdf22007-09-16 21:08:06 +00001387int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001388 void *puc)
1389{
ths5a7b5422007-01-31 12:16:51 +00001390 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001391 struct ucontext *uc = puc;
1392 unsigned long pc;
1393 int is_write;
ths3b46e622007-09-17 08:09:54 +00001394
bellard90cb9492005-07-24 15:11:38 +00001395 pc = uc->uc_mcontext.psw.addr;
1396 /* XXX: compute is_write */
1397 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001398 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001399 is_write, &uc->uc_sigmask, puc);
1400}
1401
1402#elif defined(__mips__)
1403
ths5fafdf22007-09-16 21:08:06 +00001404int cpu_signal_handler(int host_signum, void *pinfo,
thsc4b89d12007-05-05 19:23:11 +00001405 void *puc)
1406{
ths9617efe2007-05-08 21:05:55 +00001407 siginfo_t *info = pinfo;
thsc4b89d12007-05-05 19:23:11 +00001408 struct ucontext *uc = puc;
1409 greg_t pc = uc->uc_mcontext.pc;
1410 int is_write;
ths3b46e622007-09-17 08:09:54 +00001411
thsc4b89d12007-05-05 19:23:11 +00001412 /* XXX: compute is_write */
1413 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001414 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001415 is_write, &uc->uc_sigmask, puc);
bellard90cb9492005-07-24 15:11:38 +00001416}
1417
aurel32f54b3f92008-04-12 20:14:54 +00001418#elif defined(__hppa__)
1419
1420int cpu_signal_handler(int host_signum, void *pinfo,
1421 void *puc)
1422{
1423 struct siginfo *info = pinfo;
1424 struct ucontext *uc = puc;
1425 unsigned long pc;
1426 int is_write;
1427
1428 pc = uc->uc_mcontext.sc_iaoq[0];
1429 /* FIXME: compute is_write */
1430 is_write = 0;
1431 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1432 is_write,
1433 &uc->uc_sigmask, puc);
1434}
1435
bellard2b413142003-05-14 23:01:10 +00001436#else
1437
bellard3fb2ded2003-06-24 13:22:59 +00001438#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001439
1440#endif
bellard67b915a2004-03-31 23:37:16 +00001441
1442#endif /* !defined(CONFIG_SOFTMMU) */