blob: 3f0ed62689cd9a446456104c5aa9f61f6643757d [file] [log] [blame]
bellardbb36d472005-11-05 14:22:28 +00001/*
2 * USB UHCI controller emulation
ths5fafdf22007-09-16 21:08:06 +00003 *
bellardbb36d472005-11-05 14:22:28 +00004 * Copyright (c) 2005 Fabrice Bellard
ths5fafdf22007-09-16 21:08:06 +00005 *
aliguori54f254f2008-08-21 19:30:31 +00006 * Copyright (c) 2008 Max Krasnyansky
7 * Magor rewrite of the UHCI data structures parser and frame processor
8 * Support for fully async operation and multiple outstanding transactions
9 *
bellardbb36d472005-11-05 14:22:28 +000010 * Permission is hereby granted, free of charge, to any person obtaining a copy
11 * of this software and associated documentation files (the "Software"), to deal
12 * in the Software without restriction, including without limitation the rights
13 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
14 * copies of the Software, and to permit persons to whom the Software is
15 * furnished to do so, subject to the following conditions:
16 *
17 * The above copyright notice and this permission notice shall be included in
18 * all copies or substantial portions of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
21 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
22 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
23 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
24 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
25 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
26 * THE SOFTWARE.
27 */
Gerd Hoffmannf1ae32a2012-03-07 14:55:18 +010028#include "hw/hw.h"
29#include "hw/usb.h"
Gerd Hoffmann9a1d1112014-05-08 10:58:44 +020030#include "hw/usb/uhci-regs.h"
Michael S. Tsirkina2cb15b2012-12-12 14:24:50 +020031#include "hw/pci/pci.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010032#include "qemu/timer.h"
33#include "qemu/iov.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010034#include "sysemu/dma.h"
Gerd Hoffmann50dcc0f2012-03-08 13:12:38 +010035#include "trace.h"
Alex Bligh6a1751b2013-08-21 16:02:47 +010036#include "qemu/main-loop.h"
bellardbb36d472005-11-05 14:22:28 +000037
bellardbb36d472005-11-05 14:22:28 +000038#define FRAME_TIMER_FREQ 1000
39
Gerd Hoffmann3200d102012-01-26 13:57:40 +010040#define FRAME_MAX_LOOPS 256
bellardbb36d472005-11-05 14:22:28 +000041
Hans de Goede475443c2012-12-14 14:35:35 +010042/* Must be large enough to handle 10 frame delay for initial isoc requests */
43#define QH_VALID 32
44
Hans de Goedef8f48b62012-12-14 14:35:36 +010045#define MAX_FRAMES_PER_TICK (QH_VALID / 2)
46
bellardbb36d472005-11-05 14:22:28 +000047#define NB_PORTS 2
48
Gerd Hoffmann60e1b2a2012-03-09 11:09:49 +010049enum {
Gerd Hoffmann0cd178c2012-03-09 11:11:46 +010050 TD_RESULT_STOP_FRAME = 10,
51 TD_RESULT_COMPLETE,
52 TD_RESULT_NEXT_QH,
Gerd Hoffmann4efe4ef2012-03-09 11:15:41 +010053 TD_RESULT_ASYNC_START,
54 TD_RESULT_ASYNC_CONT,
Gerd Hoffmann60e1b2a2012-03-09 11:09:49 +010055};
56
Gerd Hoffmann7b5a44c2010-12-15 10:26:15 +010057typedef struct UHCIState UHCIState;
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +010058typedef struct UHCIAsync UHCIAsync;
59typedef struct UHCIQueue UHCIQueue;
Gerd Hoffmann2c2e8522012-10-25 16:22:57 +020060typedef struct UHCIInfo UHCIInfo;
Gerd Hoffmann8f3f90b2012-10-26 14:56:19 +020061typedef struct UHCIPCIDeviceClass UHCIPCIDeviceClass;
Gerd Hoffmann2c2e8522012-10-25 16:22:57 +020062
63struct UHCIInfo {
64 const char *name;
65 uint16_t vendor_id;
66 uint16_t device_id;
67 uint8_t revision;
Gerd Hoffmann8f3f90b2012-10-26 14:56:19 +020068 uint8_t irq_pin;
Markus Armbruster63216dc2015-02-17 14:28:05 +010069 void (*realize)(PCIDevice *dev, Error **errp);
Gerd Hoffmann2c2e8522012-10-25 16:22:57 +020070 bool unplug;
71};
Gerd Hoffmann7b5a44c2010-12-15 10:26:15 +010072
Gerd Hoffmann8f3f90b2012-10-26 14:56:19 +020073struct UHCIPCIDeviceClass {
74 PCIDeviceClass parent_class;
75 UHCIInfo info;
76};
77
aliguori54f254f2008-08-21 19:30:31 +000078/*
79 * Pending async transaction.
80 * 'packet' must be the first field because completion
81 * handler does "(UHCIAsync *) pkt" cast.
82 */
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +010083
84struct UHCIAsync {
aliguori54f254f2008-08-21 19:30:31 +000085 USBPacket packet;
Hans de Goede98222612013-05-06 10:48:57 +020086 uint8_t static_buf[64]; /* 64 bytes is enough, except for isoc packets */
87 uint8_t *buf;
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +010088 UHCIQueue *queue;
Gerd Hoffmannddf65832010-12-14 18:19:47 +010089 QTAILQ_ENTRY(UHCIAsync) next;
Hans de Goede1f250cc2012-10-24 18:31:10 +020090 uint32_t td_addr;
aliguori54f254f2008-08-21 19:30:31 +000091 uint8_t done;
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +010092};
93
94struct UHCIQueue {
Hans de Goede66a08cb2012-10-24 18:31:15 +020095 uint32_t qh_addr;
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +010096 uint32_t token;
97 UHCIState *uhci;
Hans de Goede11d15e42012-10-24 18:31:13 +020098 USBEndpoint *ep;
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +010099 QTAILQ_ENTRY(UHCIQueue) next;
Hans de Goede8928c9c2012-10-24 18:31:19 +0200100 QTAILQ_HEAD(asyncs_head, UHCIAsync) asyncs;
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100101 int8_t valid;
102};
aliguori54f254f2008-08-21 19:30:31 +0000103
bellardbb36d472005-11-05 14:22:28 +0000104typedef struct UHCIPort {
105 USBPort port;
106 uint16_t ctrl;
bellardbb36d472005-11-05 14:22:28 +0000107} UHCIPort;
108
Gerd Hoffmann7b5a44c2010-12-15 10:26:15 +0100109struct UHCIState {
bellardbb36d472005-11-05 14:22:28 +0000110 PCIDevice dev;
Avi Kivitya03f66e2011-08-08 16:09:24 +0300111 MemoryRegion io_bar;
Hans de Goede35e49772011-06-24 17:44:53 +0200112 USBBus bus; /* Note unused when we're a companion controller */
bellardbb36d472005-11-05 14:22:28 +0000113 uint16_t cmd; /* cmd register */
114 uint16_t status;
115 uint16_t intr; /* interrupt enable register */
116 uint16_t frnum; /* frame number */
117 uint32_t fl_base_addr; /* frame list base address */
118 uint8_t sof_timing;
119 uint8_t status2; /* bit 0 and 1 are used to generate UHCI_STS_USBINT */
David S. Ahern8e65b7c2010-02-03 08:49:39 -0700120 int64_t expire_time;
bellardbb36d472005-11-05 14:22:28 +0000121 QEMUTimer *frame_timer;
Gerd Hoffmann9a16c592012-05-11 09:33:07 +0200122 QEMUBH *bh;
Gerd Hoffmann4aed20e2012-05-11 09:18:05 +0200123 uint32_t frame_bytes;
Gerd Hoffmann40141d12012-05-11 10:02:53 +0200124 uint32_t frame_bandwidth;
Hans de Goede88793812012-11-17 12:11:49 +0100125 bool completions_only;
bellardbb36d472005-11-05 14:22:28 +0000126 UHCIPort ports[NB_PORTS];
pbrook4d611c92006-08-12 01:04:27 +0000127
128 /* Interrupts that should be raised at the end of the current frame. */
129 uint32_t pending_int_mask;
aliguori54f254f2008-08-21 19:30:31 +0000130
131 /* Active packets */
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100132 QTAILQ_HEAD(, UHCIQueue) queues;
Juan Quintela64e58fe2009-10-14 12:21:50 +0200133 uint8_t num_ports_vmstate;
Hans de Goede35e49772011-06-24 17:44:53 +0200134
135 /* Properties */
136 char *masterbus;
137 uint32_t firstport;
Hans de Goede9fdf7022012-12-14 14:35:37 +0100138 uint32_t maxframes;
Gerd Hoffmann7b5a44c2010-12-15 10:26:15 +0100139};
bellardbb36d472005-11-05 14:22:28 +0000140
141typedef struct UHCI_TD {
142 uint32_t link;
143 uint32_t ctrl; /* see TD_CTRL_xxx */
144 uint32_t token;
145 uint32_t buffer;
146} UHCI_TD;
147
148typedef struct UHCI_QH {
149 uint32_t link;
150 uint32_t el_link;
151} UHCI_QH;
152
Hans de Goede40507372012-10-24 18:31:09 +0200153static void uhci_async_cancel(UHCIAsync *async);
Hans de Goede11d15e42012-10-24 18:31:13 +0200154static void uhci_queue_fill(UHCIQueue *q, UHCI_TD *td);
Gerd Hoffmann9f0f1a02013-06-26 17:05:06 +0200155static void uhci_resume(void *opaque);
Hans de Goede40507372012-10-24 18:31:09 +0200156
Gonglei49184b62015-05-06 20:55:23 +0800157#define TYPE_UHCI "pci-uhci-usb"
158#define UHCI(obj) OBJECT_CHECK(UHCIState, (obj), TYPE_UHCI)
159
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100160static inline int32_t uhci_queue_token(UHCI_TD *td)
161{
Hans de Goede6fe30912012-10-24 18:31:20 +0200162 if ((td->token & (0xf << 15)) == 0) {
163 /* ctrl ep, cover ep and dev, not pid! */
164 return td->token & 0x7ff00;
165 } else {
166 /* covers ep, dev, pid -> identifies the endpoint */
167 return td->token & 0x7ffff;
168 }
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100169}
170
Hans de Goede66a08cb2012-10-24 18:31:15 +0200171static UHCIQueue *uhci_queue_new(UHCIState *s, uint32_t qh_addr, UHCI_TD *td,
172 USBEndpoint *ep)
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100173{
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100174 UHCIQueue *queue;
175
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100176 queue = g_new0(UHCIQueue, 1);
177 queue->uhci = s;
Hans de Goede66a08cb2012-10-24 18:31:15 +0200178 queue->qh_addr = qh_addr;
179 queue->token = uhci_queue_token(td);
Hans de Goede11d15e42012-10-24 18:31:13 +0200180 queue->ep = ep;
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100181 QTAILQ_INIT(&queue->asyncs);
182 QTAILQ_INSERT_HEAD(&s->queues, queue, next);
Hans de Goede475443c2012-12-14 14:35:35 +0100183 queue->valid = QH_VALID;
Gerd Hoffmann50dcc0f2012-03-08 13:12:38 +0100184 trace_usb_uhci_queue_add(queue->token);
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100185 return queue;
186}
187
Hans de Goede66a08cb2012-10-24 18:31:15 +0200188static void uhci_queue_free(UHCIQueue *queue, const char *reason)
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100189{
190 UHCIState *s = queue->uhci;
Hans de Goede40507372012-10-24 18:31:09 +0200191 UHCIAsync *async;
192
193 while (!QTAILQ_EMPTY(&queue->asyncs)) {
194 async = QTAILQ_FIRST(&queue->asyncs);
195 uhci_async_cancel(async);
196 }
Hans de Goedef79738b2012-12-14 14:35:40 +0100197 usb_device_ep_stopped(queue->ep->dev, queue->ep);
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100198
Hans de Goede66a08cb2012-10-24 18:31:15 +0200199 trace_usb_uhci_queue_del(queue->token, reason);
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100200 QTAILQ_REMOVE(&s->queues, queue, next);
201 g_free(queue);
202}
203
Hans de Goede66a08cb2012-10-24 18:31:15 +0200204static UHCIQueue *uhci_queue_find(UHCIState *s, UHCI_TD *td)
205{
206 uint32_t token = uhci_queue_token(td);
207 UHCIQueue *queue;
208
209 QTAILQ_FOREACH(queue, &s->queues, next) {
210 if (queue->token == token) {
211 return queue;
212 }
213 }
214 return NULL;
215}
216
217static bool uhci_queue_verify(UHCIQueue *queue, uint32_t qh_addr, UHCI_TD *td,
218 uint32_t td_addr, bool queuing)
219{
220 UHCIAsync *first = QTAILQ_FIRST(&queue->asyncs);
Gerd Hoffmannc348e482014-02-05 14:54:14 +0100221 uint32_t queue_token_addr = (queue->token >> 8) & 0x7f;
Hans de Goede66a08cb2012-10-24 18:31:15 +0200222
223 return queue->qh_addr == qh_addr &&
224 queue->token == uhci_queue_token(td) &&
Gerd Hoffmannc348e482014-02-05 14:54:14 +0100225 queue_token_addr == queue->ep->dev->addr &&
Hans de Goede66a08cb2012-10-24 18:31:15 +0200226 (queuing || !(td->ctrl & TD_CTRL_ACTIVE) || first == NULL ||
227 first->td_addr == td_addr);
228}
229
Hans de Goede1f250cc2012-10-24 18:31:10 +0200230static UHCIAsync *uhci_async_alloc(UHCIQueue *queue, uint32_t td_addr)
aliguori54f254f2008-08-21 19:30:31 +0000231{
Gerd Hoffmann326700e2012-01-27 14:17:59 +0100232 UHCIAsync *async = g_new0(UHCIAsync, 1);
aliguori487414f2009-02-05 22:06:05 +0000233
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100234 async->queue = queue;
Hans de Goede1f250cc2012-10-24 18:31:10 +0200235 async->td_addr = td_addr;
Gerd Hoffmann4f4321c2011-07-12 15:22:25 +0200236 usb_packet_init(&async->packet);
Hans de Goede1f250cc2012-10-24 18:31:10 +0200237 trace_usb_uhci_packet_add(async->queue->token, async->td_addr);
aliguori54f254f2008-08-21 19:30:31 +0000238
239 return async;
240}
241
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100242static void uhci_async_free(UHCIAsync *async)
aliguori54f254f2008-08-21 19:30:31 +0000243{
Hans de Goede1f250cc2012-10-24 18:31:10 +0200244 trace_usb_uhci_packet_del(async->queue->token, async->td_addr);
Gerd Hoffmann4f4321c2011-07-12 15:22:25 +0200245 usb_packet_cleanup(&async->packet);
Hans de Goede98222612013-05-06 10:48:57 +0200246 if (async->buf != async->static_buf) {
247 g_free(async->buf);
248 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500249 g_free(async);
aliguori54f254f2008-08-21 19:30:31 +0000250}
251
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100252static void uhci_async_link(UHCIAsync *async)
aliguori54f254f2008-08-21 19:30:31 +0000253{
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100254 UHCIQueue *queue = async->queue;
255 QTAILQ_INSERT_TAIL(&queue->asyncs, async, next);
Hans de Goede1f250cc2012-10-24 18:31:10 +0200256 trace_usb_uhci_packet_link_async(async->queue->token, async->td_addr);
aliguori54f254f2008-08-21 19:30:31 +0000257}
258
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100259static void uhci_async_unlink(UHCIAsync *async)
aliguori54f254f2008-08-21 19:30:31 +0000260{
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100261 UHCIQueue *queue = async->queue;
262 QTAILQ_REMOVE(&queue->asyncs, async, next);
Hans de Goede1f250cc2012-10-24 18:31:10 +0200263 trace_usb_uhci_packet_unlink_async(async->queue->token, async->td_addr);
aliguori54f254f2008-08-21 19:30:31 +0000264}
265
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100266static void uhci_async_cancel(UHCIAsync *async)
aliguori54f254f2008-08-21 19:30:31 +0000267{
Hans de Goede2f2ee262012-10-24 18:31:06 +0200268 uhci_async_unlink(async);
Hans de Goede1f250cc2012-10-24 18:31:10 +0200269 trace_usb_uhci_packet_cancel(async->queue->token, async->td_addr,
270 async->done);
aliguori54f254f2008-08-21 19:30:31 +0000271 if (!async->done)
272 usb_cancel_packet(&async->packet);
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100273 uhci_async_free(async);
aliguori54f254f2008-08-21 19:30:31 +0000274}
275
276/*
277 * Mark all outstanding async packets as invalid.
278 * This is used for canceling them when TDs are removed by the HCD.
279 */
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100280static void uhci_async_validate_begin(UHCIState *s)
aliguori54f254f2008-08-21 19:30:31 +0000281{
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100282 UHCIQueue *queue;
aliguori54f254f2008-08-21 19:30:31 +0000283
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100284 QTAILQ_FOREACH(queue, &s->queues, next) {
285 queue->valid--;
aliguori54f254f2008-08-21 19:30:31 +0000286 }
aliguori54f254f2008-08-21 19:30:31 +0000287}
288
289/*
290 * Cancel async packets that are no longer valid
291 */
292static void uhci_async_validate_end(UHCIState *s)
293{
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100294 UHCIQueue *queue, *n;
aliguori54f254f2008-08-21 19:30:31 +0000295
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100296 QTAILQ_FOREACH_SAFE(queue, &s->queues, next, n) {
Hans de Goede40507372012-10-24 18:31:09 +0200297 if (!queue->valid) {
Hans de Goede66a08cb2012-10-24 18:31:15 +0200298 uhci_queue_free(queue, "validate-end");
aliguori54f254f2008-08-21 19:30:31 +0000299 }
aliguori54f254f2008-08-21 19:30:31 +0000300 }
301}
302
Gerd Hoffmann07771f62011-05-23 17:37:12 +0200303static void uhci_async_cancel_device(UHCIState *s, USBDevice *dev)
304{
Hans de Goede5ad23e82012-10-24 18:31:14 +0200305 UHCIQueue *queue, *n;
Gerd Hoffmann07771f62011-05-23 17:37:12 +0200306
Hans de Goede5ad23e82012-10-24 18:31:14 +0200307 QTAILQ_FOREACH_SAFE(queue, &s->queues, next, n) {
308 if (queue->ep->dev == dev) {
309 uhci_queue_free(queue, "cancel-device");
Gerd Hoffmann07771f62011-05-23 17:37:12 +0200310 }
Gerd Hoffmann07771f62011-05-23 17:37:12 +0200311 }
312}
313
aliguori54f254f2008-08-21 19:30:31 +0000314static void uhci_async_cancel_all(UHCIState *s)
315{
Gerd Hoffmann77fa9ae2012-06-15 09:39:50 +0200316 UHCIQueue *queue, *nq;
aliguori54f254f2008-08-21 19:30:31 +0000317
Gerd Hoffmann77fa9ae2012-06-15 09:39:50 +0200318 QTAILQ_FOREACH_SAFE(queue, &s->queues, next, nq) {
Hans de Goede66a08cb2012-10-24 18:31:15 +0200319 uhci_queue_free(queue, "cancel-all");
aliguori54f254f2008-08-21 19:30:31 +0000320 }
aliguori54f254f2008-08-21 19:30:31 +0000321}
322
Hans de Goede8c75a892012-10-24 18:31:16 +0200323static UHCIAsync *uhci_async_find_td(UHCIState *s, uint32_t td_addr)
aliguori54f254f2008-08-21 19:30:31 +0000324{
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100325 UHCIQueue *queue;
Gerd Hoffmannddf65832010-12-14 18:19:47 +0100326 UHCIAsync *async;
aurel32e8ee3c72008-08-22 09:23:06 +0000327
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100328 QTAILQ_FOREACH(queue, &s->queues, next) {
Hans de Goede8c75a892012-10-24 18:31:16 +0200329 QTAILQ_FOREACH(async, &queue->asyncs, next) {
330 if (async->td_addr == td_addr) {
331 return async;
332 }
aliguori54f254f2008-08-21 19:30:31 +0000333 }
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100334 }
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100335 return NULL;
aliguori54f254f2008-08-21 19:30:31 +0000336}
337
bellardbb36d472005-11-05 14:22:28 +0000338static void uhci_update_irq(UHCIState *s)
339{
340 int level;
341 if (((s->status2 & 1) && (s->intr & (1 << 2))) ||
342 ((s->status2 & 2) && (s->intr & (1 << 3))) ||
343 ((s->status & UHCI_STS_USBERR) && (s->intr & (1 << 0))) ||
344 ((s->status & UHCI_STS_RD) && (s->intr & (1 << 1))) ||
345 (s->status & UHCI_STS_HSERR) ||
346 (s->status & UHCI_STS_HCPERR)) {
347 level = 1;
348 } else {
349 level = 0;
350 }
Marcel Apfelbaum9e64f8a2013-10-07 10:36:39 +0300351 pci_set_irq(&s->dev, level);
bellardbb36d472005-11-05 14:22:28 +0000352}
353
Gonglei537e5722015-03-18 17:33:46 +0800354static void uhci_reset(DeviceState *dev)
bellardbb36d472005-11-05 14:22:28 +0000355{
Gonglei537e5722015-03-18 17:33:46 +0800356 PCIDevice *d = PCI_DEVICE(dev);
Gonglei49184b62015-05-06 20:55:23 +0800357 UHCIState *s = UHCI(d);
bellardbb36d472005-11-05 14:22:28 +0000358 uint8_t *pci_conf;
359 int i;
360 UHCIPort *port;
361
Gerd Hoffmann50dcc0f2012-03-08 13:12:38 +0100362 trace_usb_uhci_reset();
aliguori6f382b52008-08-21 19:33:09 +0000363
bellardbb36d472005-11-05 14:22:28 +0000364 pci_conf = s->dev.config;
365
366 pci_conf[0x6a] = 0x01; /* usb clock */
367 pci_conf[0x6b] = 0x00;
368 s->cmd = 0;
Gerd Hoffmannca5a21c2015-05-07 09:24:00 +0200369 s->status = UHCI_STS_HCHALTED;
bellardbb36d472005-11-05 14:22:28 +0000370 s->status2 = 0;
371 s->intr = 0;
372 s->fl_base_addr = 0;
373 s->sof_timing = 64;
aliguori54f254f2008-08-21 19:30:31 +0000374
bellardbb36d472005-11-05 14:22:28 +0000375 for(i = 0; i < NB_PORTS; i++) {
376 port = &s->ports[i];
377 port->ctrl = 0x0080;
Gerd Hoffmann891fb2c2011-09-01 13:56:37 +0200378 if (port->port.dev && port->port.dev->attached) {
Gerd Hoffmannd28f4e22012-01-06 15:23:10 +0100379 usb_port_reset(&port->port);
Gerd Hoffmann618c1692010-12-01 11:27:05 +0100380 }
bellardbb36d472005-11-05 14:22:28 +0000381 }
aliguori54f254f2008-08-21 19:30:31 +0000382
383 uhci_async_cancel_all(s);
Gerd Hoffmann9a16c592012-05-11 09:33:07 +0200384 qemu_bh_cancel(s->bh);
Gerd Hoffmannaba1f242012-04-20 15:13:24 +0200385 uhci_update_irq(s);
bellardbb36d472005-11-05 14:22:28 +0000386}
387
Juan Quintela817afc62009-10-14 12:49:30 +0200388static const VMStateDescription vmstate_uhci_port = {
389 .name = "uhci port",
390 .version_id = 1,
391 .minimum_version_id = 1,
Juan Quintela6e3d6522014-04-16 13:31:26 +0200392 .fields = (VMStateField[]) {
Juan Quintela817afc62009-10-14 12:49:30 +0200393 VMSTATE_UINT16(ctrl, UHCIPort),
394 VMSTATE_END_OF_LIST()
395 }
396};
balrogb9dc0332007-10-04 22:47:34 +0000397
Gerd Hoffmann75f151c2012-07-10 12:51:07 +0200398static int uhci_post_load(void *opaque, int version_id)
399{
400 UHCIState *s = opaque;
401
402 if (version_id < 2) {
Alex Blighbc72ad62013-08-21 16:03:08 +0100403 s->expire_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
Gerd Hoffmann75f151c2012-07-10 12:51:07 +0200404 (get_ticks_per_sec() / FRAME_TIMER_FREQ);
405 }
406 return 0;
407}
408
Juan Quintela817afc62009-10-14 12:49:30 +0200409static const VMStateDescription vmstate_uhci = {
410 .name = "uhci",
Hans de Goedeecfdc152012-12-14 14:35:34 +0100411 .version_id = 3,
Juan Quintela817afc62009-10-14 12:49:30 +0200412 .minimum_version_id = 1,
Gerd Hoffmann75f151c2012-07-10 12:51:07 +0200413 .post_load = uhci_post_load,
Juan Quintela6e3d6522014-04-16 13:31:26 +0200414 .fields = (VMStateField[]) {
Juan Quintela817afc62009-10-14 12:49:30 +0200415 VMSTATE_PCI_DEVICE(dev, UHCIState),
416 VMSTATE_UINT8_EQUAL(num_ports_vmstate, UHCIState),
417 VMSTATE_STRUCT_ARRAY(ports, UHCIState, NB_PORTS, 1,
418 vmstate_uhci_port, UHCIPort),
419 VMSTATE_UINT16(cmd, UHCIState),
420 VMSTATE_UINT16(status, UHCIState),
421 VMSTATE_UINT16(intr, UHCIState),
422 VMSTATE_UINT16(frnum, UHCIState),
423 VMSTATE_UINT32(fl_base_addr, UHCIState),
424 VMSTATE_UINT8(sof_timing, UHCIState),
425 VMSTATE_UINT8(status2, UHCIState),
Paolo Bonzinie7206772015-01-08 10:18:59 +0100426 VMSTATE_TIMER_PTR(frame_timer, UHCIState),
TeLeMan6881dd52010-06-01 12:26:20 +0800427 VMSTATE_INT64_V(expire_time, UHCIState, 2),
Hans de Goedeecfdc152012-12-14 14:35:34 +0100428 VMSTATE_UINT32_V(pending_int_mask, UHCIState, 3),
Juan Quintela817afc62009-10-14 12:49:30 +0200429 VMSTATE_END_OF_LIST()
430 }
431};
balrogb9dc0332007-10-04 22:47:34 +0000432
Gerd Hoffmann89eb1472013-01-03 12:29:41 +0100433static void uhci_port_write(void *opaque, hwaddr addr,
434 uint64_t val, unsigned size)
bellardbb36d472005-11-05 14:22:28 +0000435{
436 UHCIState *s = opaque;
ths3b46e622007-09-17 08:09:54 +0000437
Gerd Hoffmann50dcc0f2012-03-08 13:12:38 +0100438 trace_usb_uhci_mmio_writew(addr, val);
aliguori54f254f2008-08-21 19:30:31 +0000439
bellardbb36d472005-11-05 14:22:28 +0000440 switch(addr) {
441 case 0x00:
442 if ((val & UHCI_CMD_RS) && !(s->cmd & UHCI_CMD_RS)) {
443 /* start frame processing */
Gerd Hoffmann50dcc0f2012-03-08 13:12:38 +0100444 trace_usb_uhci_schedule_start();
Alex Blighbc72ad62013-08-21 16:03:08 +0100445 s->expire_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
Gerd Hoffmann94cc9162011-06-10 14:38:08 +0200446 (get_ticks_per_sec() / FRAME_TIMER_FREQ);
Alex Blighbc72ad62013-08-21 16:03:08 +0100447 timer_mod(s->frame_timer, s->expire_time);
bellard52328142006-04-24 21:38:50 +0000448 s->status &= ~UHCI_STS_HCHALTED;
bellard467d4092006-04-25 21:01:19 +0000449 } else if (!(val & UHCI_CMD_RS)) {
bellard52328142006-04-24 21:38:50 +0000450 s->status |= UHCI_STS_HCHALTED;
bellardbb36d472005-11-05 14:22:28 +0000451 }
452 if (val & UHCI_CMD_GRESET) {
453 UHCIPort *port;
bellardbb36d472005-11-05 14:22:28 +0000454 int i;
455
456 /* send reset on the USB bus */
457 for(i = 0; i < NB_PORTS; i++) {
458 port = &s->ports[i];
Gerd Hoffmannd28f4e22012-01-06 15:23:10 +0100459 usb_device_reset(port->port.dev);
bellardbb36d472005-11-05 14:22:28 +0000460 }
Gonglei537e5722015-03-18 17:33:46 +0800461 uhci_reset(DEVICE(s));
bellardbb36d472005-11-05 14:22:28 +0000462 return;
463 }
bellard5e9ab4c2005-11-19 17:43:37 +0000464 if (val & UHCI_CMD_HCRESET) {
Gonglei537e5722015-03-18 17:33:46 +0800465 uhci_reset(DEVICE(s));
bellardbb36d472005-11-05 14:22:28 +0000466 return;
467 }
468 s->cmd = val;
Gerd Hoffmann9f0f1a02013-06-26 17:05:06 +0200469 if (val & UHCI_CMD_EGSM) {
470 if ((s->ports[0].ctrl & UHCI_PORT_RD) ||
471 (s->ports[1].ctrl & UHCI_PORT_RD)) {
472 uhci_resume(s);
473 }
474 }
bellardbb36d472005-11-05 14:22:28 +0000475 break;
476 case 0x02:
477 s->status &= ~val;
478 /* XXX: the chip spec is not coherent, so we add a hidden
479 register to distinguish between IOC and SPD */
480 if (val & UHCI_STS_USBINT)
481 s->status2 = 0;
482 uhci_update_irq(s);
483 break;
484 case 0x04:
485 s->intr = val;
486 uhci_update_irq(s);
487 break;
488 case 0x06:
489 if (s->status & UHCI_STS_HCHALTED)
490 s->frnum = val & 0x7ff;
491 break;
Gerd Hoffmann89eb1472013-01-03 12:29:41 +0100492 case 0x08:
493 s->fl_base_addr &= 0xffff0000;
494 s->fl_base_addr |= val & ~0xfff;
495 break;
496 case 0x0a:
497 s->fl_base_addr &= 0x0000ffff;
498 s->fl_base_addr |= (val << 16);
499 break;
500 case 0x0c:
501 s->sof_timing = val & 0xff;
502 break;
bellardbb36d472005-11-05 14:22:28 +0000503 case 0x10 ... 0x1f:
504 {
505 UHCIPort *port;
506 USBDevice *dev;
507 int n;
508
509 n = (addr >> 1) & 7;
510 if (n >= NB_PORTS)
511 return;
512 port = &s->ports[n];
bellarda594cfb2005-11-06 16:13:29 +0000513 dev = port->port.dev;
Gerd Hoffmann891fb2c2011-09-01 13:56:37 +0200514 if (dev && dev->attached) {
bellardbb36d472005-11-05 14:22:28 +0000515 /* port reset */
ths5fafdf22007-09-16 21:08:06 +0000516 if ( (val & UHCI_PORT_RESET) &&
bellardbb36d472005-11-05 14:22:28 +0000517 !(port->ctrl & UHCI_PORT_RESET) ) {
Gerd Hoffmannd28f4e22012-01-06 15:23:10 +0100518 usb_device_reset(dev);
bellardbb36d472005-11-05 14:22:28 +0000519 }
520 }
Gerd Hoffmann9159f672010-12-01 11:47:40 +0100521 port->ctrl &= UHCI_PORT_READ_ONLY;
Hans de Goede1cbdde92012-11-17 12:11:50 +0100522 /* enabled may only be set if a device is connected */
523 if (!(port->ctrl & UHCI_PORT_CCS)) {
524 val &= ~UHCI_PORT_EN;
525 }
Gerd Hoffmann9159f672010-12-01 11:47:40 +0100526 port->ctrl |= (val & ~UHCI_PORT_READ_ONLY);
bellardbb36d472005-11-05 14:22:28 +0000527 /* some bits are reset when a '1' is written to them */
Gerd Hoffmann9159f672010-12-01 11:47:40 +0100528 port->ctrl &= ~(val & UHCI_PORT_WRITE_CLEAR);
bellardbb36d472005-11-05 14:22:28 +0000529 }
530 break;
531 }
532}
533
Gerd Hoffmann89eb1472013-01-03 12:29:41 +0100534static uint64_t uhci_port_read(void *opaque, hwaddr addr, unsigned size)
bellardbb36d472005-11-05 14:22:28 +0000535{
536 UHCIState *s = opaque;
537 uint32_t val;
538
bellardbb36d472005-11-05 14:22:28 +0000539 switch(addr) {
540 case 0x00:
541 val = s->cmd;
542 break;
543 case 0x02:
544 val = s->status;
545 break;
546 case 0x04:
547 val = s->intr;
548 break;
549 case 0x06:
550 val = s->frnum;
551 break;
Gerd Hoffmann89eb1472013-01-03 12:29:41 +0100552 case 0x08:
553 val = s->fl_base_addr & 0xffff;
554 break;
555 case 0x0a:
556 val = (s->fl_base_addr >> 16) & 0xffff;
557 break;
558 case 0x0c:
559 val = s->sof_timing;
560 break;
bellardbb36d472005-11-05 14:22:28 +0000561 case 0x10 ... 0x1f:
562 {
563 UHCIPort *port;
564 int n;
565 n = (addr >> 1) & 7;
ths5fafdf22007-09-16 21:08:06 +0000566 if (n >= NB_PORTS)
bellardbb36d472005-11-05 14:22:28 +0000567 goto read_default;
568 port = &s->ports[n];
569 val = port->ctrl;
570 }
571 break;
572 default:
573 read_default:
574 val = 0xff7f; /* disabled port */
575 break;
576 }
aliguori54f254f2008-08-21 19:30:31 +0000577
Gerd Hoffmann50dcc0f2012-03-08 13:12:38 +0100578 trace_usb_uhci_mmio_readw(addr, val);
aliguori54f254f2008-08-21 19:30:31 +0000579
bellardbb36d472005-11-05 14:22:28 +0000580 return val;
581}
582
ths96217e32007-02-22 20:21:33 +0000583/* signal resume if controller suspended */
584static void uhci_resume (void *opaque)
585{
586 UHCIState *s = (UHCIState *)opaque;
587
588 if (!s)
589 return;
590
591 if (s->cmd & UHCI_CMD_EGSM) {
592 s->cmd |= UHCI_CMD_FGR;
593 s->status |= UHCI_STS_RD;
594 uhci_update_irq(s);
595 }
596}
597
Gerd Hoffmann618c1692010-12-01 11:27:05 +0100598static void uhci_attach(USBPort *port1)
bellardbb36d472005-11-05 14:22:28 +0000599{
600 UHCIState *s = port1->opaque;
601 UHCIPort *port = &s->ports[port1->index];
602
Gerd Hoffmann618c1692010-12-01 11:27:05 +0100603 /* set connect status */
604 port->ctrl |= UHCI_PORT_CCS | UHCI_PORT_CSC;
pbrook61064872006-05-22 17:17:06 +0000605
Gerd Hoffmann618c1692010-12-01 11:27:05 +0100606 /* update speed */
607 if (port->port.dev->speed == USB_SPEED_LOW) {
608 port->ctrl |= UHCI_PORT_LSDA;
bellardbb36d472005-11-05 14:22:28 +0000609 } else {
Gerd Hoffmann618c1692010-12-01 11:27:05 +0100610 port->ctrl &= ~UHCI_PORT_LSDA;
bellardbb36d472005-11-05 14:22:28 +0000611 }
Gerd Hoffmann618c1692010-12-01 11:27:05 +0100612
613 uhci_resume(s);
614}
615
616static void uhci_detach(USBPort *port1)
617{
618 UHCIState *s = port1->opaque;
619 UHCIPort *port = &s->ports[port1->index];
620
Hans de Goede4706ab62011-06-24 12:31:11 +0200621 uhci_async_cancel_device(s, port1->dev);
622
Gerd Hoffmann618c1692010-12-01 11:27:05 +0100623 /* set connect status */
624 if (port->ctrl & UHCI_PORT_CCS) {
625 port->ctrl &= ~UHCI_PORT_CCS;
626 port->ctrl |= UHCI_PORT_CSC;
627 }
628 /* disable port */
629 if (port->ctrl & UHCI_PORT_EN) {
630 port->ctrl &= ~UHCI_PORT_EN;
631 port->ctrl |= UHCI_PORT_ENC;
632 }
633
634 uhci_resume(s);
bellardbb36d472005-11-05 14:22:28 +0000635}
636
Hans de Goede4706ab62011-06-24 12:31:11 +0200637static void uhci_child_detach(USBPort *port1, USBDevice *child)
638{
639 UHCIState *s = port1->opaque;
640
641 uhci_async_cancel_device(s, child);
642}
643
Hans de Goeded47e59b2011-06-21 11:52:28 +0200644static void uhci_wakeup(USBPort *port1)
Gerd Hoffmann9159f672010-12-01 11:47:40 +0100645{
Hans de Goeded47e59b2011-06-21 11:52:28 +0200646 UHCIState *s = port1->opaque;
647 UHCIPort *port = &s->ports[port1->index];
Gerd Hoffmann9159f672010-12-01 11:47:40 +0100648
649 if (port->ctrl & UHCI_PORT_SUSPEND && !(port->ctrl & UHCI_PORT_RD)) {
650 port->ctrl |= UHCI_PORT_RD;
651 uhci_resume(s);
652 }
653}
654
Gerd Hoffmann461700c2012-01-10 17:34:24 +0100655static USBDevice *uhci_find_device(UHCIState *s, uint8_t addr)
bellardbb36d472005-11-05 14:22:28 +0000656{
Gerd Hoffmann461700c2012-01-10 17:34:24 +0100657 USBDevice *dev;
658 int i;
bellardbb36d472005-11-05 14:22:28 +0000659
Gerd Hoffmann461700c2012-01-10 17:34:24 +0100660 for (i = 0; i < NB_PORTS; i++) {
aliguori54f254f2008-08-21 19:30:31 +0000661 UHCIPort *port = &s->ports[i];
Gerd Hoffmann461700c2012-01-10 17:34:24 +0100662 if (!(port->ctrl & UHCI_PORT_EN)) {
663 continue;
664 }
665 dev = usb_find_device(&port->port, addr);
666 if (dev != NULL) {
667 return dev;
Gerd Hoffmann891fb2c2011-09-01 13:56:37 +0200668 }
bellardbb36d472005-11-05 14:22:28 +0000669 }
Gerd Hoffmann461700c2012-01-10 17:34:24 +0100670 return NULL;
bellardbb36d472005-11-05 14:22:28 +0000671}
672
Hans de Goede963a68b2012-10-24 18:31:11 +0200673static void uhci_read_td(UHCIState *s, UHCI_TD *td, uint32_t link)
674{
675 pci_dma_read(&s->dev, link & ~0xf, td, sizeof(*td));
676 le32_to_cpus(&td->link);
677 le32_to_cpus(&td->ctrl);
678 le32_to_cpus(&td->token);
679 le32_to_cpus(&td->buffer);
680}
681
Hans de Goedefaccca02012-10-31 12:54:36 +0100682static int uhci_handle_td_error(UHCIState *s, UHCI_TD *td, uint32_t td_addr,
683 int status, uint32_t *int_mask)
684{
685 uint32_t queue_token = uhci_queue_token(td);
686 int ret;
687
688 switch (status) {
689 case USB_RET_NAK:
690 td->ctrl |= TD_CTRL_NAK;
691 return TD_RESULT_NEXT_QH;
692
693 case USB_RET_STALL:
694 td->ctrl |= TD_CTRL_STALL;
695 trace_usb_uhci_packet_complete_stall(queue_token, td_addr);
696 ret = TD_RESULT_NEXT_QH;
697 break;
698
699 case USB_RET_BABBLE:
700 td->ctrl |= TD_CTRL_BABBLE | TD_CTRL_STALL;
701 /* frame interrupted */
702 trace_usb_uhci_packet_complete_babble(queue_token, td_addr);
703 ret = TD_RESULT_STOP_FRAME;
704 break;
705
706 case USB_RET_IOERROR:
707 case USB_RET_NODEV:
708 default:
709 td->ctrl |= TD_CTRL_TIMEOUT;
710 td->ctrl &= ~(3 << TD_CTRL_ERROR_SHIFT);
711 trace_usb_uhci_packet_complete_error(queue_token, td_addr);
712 ret = TD_RESULT_NEXT_QH;
713 break;
714 }
715
716 td->ctrl &= ~TD_CTRL_ACTIVE;
717 s->status |= UHCI_STS_USBERR;
718 if (td->ctrl & TD_CTRL_IOC) {
719 *int_mask |= 0x01;
720 }
721 uhci_update_irq(s);
722 return ret;
723}
724
aliguori54f254f2008-08-21 19:30:31 +0000725static int uhci_complete_td(UHCIState *s, UHCI_TD *td, UHCIAsync *async, uint32_t *int_mask)
bellardbb36d472005-11-05 14:22:28 +0000726{
Hans de Goede9a77a0f2012-11-01 17:15:01 +0100727 int len = 0, max_len;
bellardbb36d472005-11-05 14:22:28 +0000728 uint8_t pid;
bellardbb36d472005-11-05 14:22:28 +0000729
bellardbb36d472005-11-05 14:22:28 +0000730 max_len = ((td->token >> 21) + 1) & 0x7ff;
731 pid = td->token & 0xff;
balrogb9dc0332007-10-04 22:47:34 +0000732
bellardbb36d472005-11-05 14:22:28 +0000733 if (td->ctrl & TD_CTRL_IOS)
734 td->ctrl &= ~TD_CTRL_ACTIVE;
aliguori54f254f2008-08-21 19:30:31 +0000735
Hans de Goede9a77a0f2012-11-01 17:15:01 +0100736 if (async->packet.status != USB_RET_SUCCESS) {
737 return uhci_handle_td_error(s, td, async->td_addr,
738 async->packet.status, int_mask);
Hans de Goedefaccca02012-10-31 12:54:36 +0100739 }
aliguori54f254f2008-08-21 19:30:31 +0000740
Hans de Goede9a77a0f2012-11-01 17:15:01 +0100741 len = async->packet.actual_length;
aliguori54f254f2008-08-21 19:30:31 +0000742 td->ctrl = (td->ctrl & ~0x7ff) | ((len - 1) & 0x7ff);
743
744 /* The NAK bit may have been set by a previous frame, so clear it
745 here. The docs are somewhat unclear, but win2k relies on this
746 behavior. */
747 td->ctrl &= ~(TD_CTRL_ACTIVE | TD_CTRL_NAK);
Paul Brook5bd2c0d2010-04-04 21:48:31 +0100748 if (td->ctrl & TD_CTRL_IOC)
749 *int_mask |= 0x01;
aliguori54f254f2008-08-21 19:30:31 +0000750
751 if (pid == USB_TOKEN_IN) {
Hans de Goede98222612013-05-06 10:48:57 +0200752 pci_dma_write(&s->dev, td->buffer, async->buf, len);
aliguori54f254f2008-08-21 19:30:31 +0000753 if ((td->ctrl & TD_CTRL_SPD) && len < max_len) {
bellardbb36d472005-11-05 14:22:28 +0000754 *int_mask |= 0x02;
755 /* short packet: do not update QH */
Gerd Hoffmann50dcc0f2012-03-08 13:12:38 +0100756 trace_usb_uhci_packet_complete_shortxfer(async->queue->token,
Hans de Goede1f250cc2012-10-24 18:31:10 +0200757 async->td_addr);
Gerd Hoffmann60e1b2a2012-03-09 11:09:49 +0100758 return TD_RESULT_NEXT_QH;
bellardbb36d472005-11-05 14:22:28 +0000759 }
760 }
aliguori54f254f2008-08-21 19:30:31 +0000761
762 /* success */
Hans de Goede1f250cc2012-10-24 18:31:10 +0200763 trace_usb_uhci_packet_complete_success(async->queue->token,
764 async->td_addr);
Gerd Hoffmann60e1b2a2012-03-09 11:09:49 +0100765 return TD_RESULT_COMPLETE;
bellardbb36d472005-11-05 14:22:28 +0000766}
767
Hans de Goede66a08cb2012-10-24 18:31:15 +0200768static int uhci_handle_td(UHCIState *s, UHCIQueue *q, uint32_t qh_addr,
Hans de Goedea4f30cd2012-10-24 18:31:12 +0200769 UHCI_TD *td, uint32_t td_addr, uint32_t *int_mask)
aliguori54f254f2008-08-21 19:30:31 +0000770{
Hans de Goede9a77a0f2012-11-01 17:15:01 +0100771 int ret, max_len;
Hans de Goede6ba43f12012-10-24 18:14:09 +0200772 bool spd;
Hans de Goedea4f30cd2012-10-24 18:31:12 +0200773 bool queuing = (q != NULL);
Hans de Goede11d15e42012-10-24 18:31:13 +0200774 uint8_t pid = td->token & 0xff;
Hans de Goede8c75a892012-10-24 18:31:16 +0200775 UHCIAsync *async = uhci_async_find_td(s, td_addr);
776
777 if (async) {
778 if (uhci_queue_verify(async->queue, qh_addr, td, td_addr, queuing)) {
779 assert(q == NULL || q == async->queue);
780 q = async->queue;
781 } else {
782 uhci_queue_free(async->queue, "guest re-used pending td");
783 async = NULL;
784 }
785 }
aliguori54f254f2008-08-21 19:30:31 +0000786
Hans de Goede66a08cb2012-10-24 18:31:15 +0200787 if (q == NULL) {
788 q = uhci_queue_find(s, td);
789 if (q && !uhci_queue_verify(q, qh_addr, td, td_addr, queuing)) {
790 uhci_queue_free(q, "guest re-used qh");
791 q = NULL;
792 }
793 }
794
Hans de Goede39050972012-10-24 18:31:18 +0200795 if (q) {
Hans de Goede475443c2012-12-14 14:35:35 +0100796 q->valid = QH_VALID;
Hans de Goede39050972012-10-24 18:31:18 +0200797 }
798
aliguori54f254f2008-08-21 19:30:31 +0000799 /* Is active ? */
Hans de Goede883bca72012-10-10 15:50:36 +0200800 if (!(td->ctrl & TD_CTRL_ACTIVE)) {
Hans de Goede420ca982012-10-24 18:31:17 +0200801 if (async) {
802 /* Guest marked a pending td non-active, cancel the queue */
803 uhci_queue_free(async->queue, "pending td non-active");
804 }
Hans de Goede883bca72012-10-10 15:50:36 +0200805 /*
806 * ehci11d spec page 22: "Even if the Active bit in the TD is already
807 * cleared when the TD is fetched ... an IOC interrupt is generated"
808 */
809 if (td->ctrl & TD_CTRL_IOC) {
810 *int_mask |= 0x01;
811 }
Gerd Hoffmann60e1b2a2012-03-09 11:09:49 +0100812 return TD_RESULT_NEXT_QH;
Hans de Goede883bca72012-10-10 15:50:36 +0200813 }
aliguori54f254f2008-08-21 19:30:31 +0000814
aliguori54f254f2008-08-21 19:30:31 +0000815 if (async) {
Gerd Hoffmannee008ba2012-03-29 16:02:20 +0200816 if (queuing) {
817 /* we are busy filling the queue, we are not prepared
818 to consume completed packages then, just leave them
819 in async state */
820 return TD_RESULT_ASYNC_CONT;
821 }
Hans de Goede8928c9c2012-10-24 18:31:19 +0200822 if (!async->done) {
823 UHCI_TD last_td;
824 UHCIAsync *last = QTAILQ_LAST(&async->queue->asyncs, asyncs_head);
825 /*
826 * While we are waiting for the current td to complete, the guest
827 * may have added more tds to the queue. Note we re-read the td
828 * rather then caching it, as we want to see guest made changes!
829 */
830 uhci_read_td(s, &last_td, last->td_addr);
831 uhci_queue_fill(async->queue, &last_td);
aliguori54f254f2008-08-21 19:30:31 +0000832
Hans de Goede8928c9c2012-10-24 18:31:19 +0200833 return TD_RESULT_ASYNC_CONT;
834 }
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100835 uhci_async_unlink(async);
aliguori54f254f2008-08-21 19:30:31 +0000836 goto done;
837 }
838
Hans de Goede88793812012-11-17 12:11:49 +0100839 if (s->completions_only) {
840 return TD_RESULT_ASYNC_CONT;
841 }
842
aliguori54f254f2008-08-21 19:30:31 +0000843 /* Allocate new packet */
Hans de Goedea4f30cd2012-10-24 18:31:12 +0200844 if (q == NULL) {
Hans de Goede11d15e42012-10-24 18:31:13 +0200845 USBDevice *dev = uhci_find_device(s, (td->token >> 8) & 0x7f);
846 USBEndpoint *ep = usb_ep_get(dev, pid, (td->token >> 15) & 0xf);
Hans de Goede7f102eb2012-10-31 12:54:37 +0100847
848 if (ep == NULL) {
849 return uhci_handle_td_error(s, td, td_addr, USB_RET_NODEV,
850 int_mask);
851 }
Hans de Goede66a08cb2012-10-24 18:31:15 +0200852 q = uhci_queue_new(s, qh_addr, td, ep);
Hans de Goedea4f30cd2012-10-24 18:31:12 +0200853 }
854 async = uhci_async_alloc(q, td_addr);
aliguori54f254f2008-08-21 19:30:31 +0000855
aliguori54f254f2008-08-21 19:30:31 +0000856 max_len = ((td->token >> 21) + 1) & 0x7ff;
Hans de Goede6ba43f12012-10-24 18:14:09 +0200857 spd = (pid == USB_TOKEN_IN && (td->ctrl & TD_CTRL_SPD) != 0);
Gerd Hoffmann8550a022013-01-29 12:44:35 +0100858 usb_packet_setup(&async->packet, pid, q->ep, 0, td_addr, spd,
Hans de Goedea6fb2dd2012-10-24 18:14:10 +0200859 (td->ctrl & TD_CTRL_IOC) != 0);
Hans de Goede98222612013-05-06 10:48:57 +0200860 if (max_len <= sizeof(async->static_buf)) {
861 async->buf = async->static_buf;
862 } else {
863 async->buf = g_malloc(max_len);
864 }
865 usb_packet_addbuf(&async->packet, async->buf, max_len);
aliguori54f254f2008-08-21 19:30:31 +0000866
867 switch(pid) {
868 case USB_TOKEN_OUT:
869 case USB_TOKEN_SETUP:
Hans de Goede98222612013-05-06 10:48:57 +0200870 pci_dma_read(&s->dev, td->buffer, async->buf, max_len);
Hans de Goede9a77a0f2012-11-01 17:15:01 +0100871 usb_handle_packet(q->ep->dev, &async->packet);
872 if (async->packet.status == USB_RET_SUCCESS) {
873 async->packet.actual_length = max_len;
874 }
aliguori54f254f2008-08-21 19:30:31 +0000875 break;
876
877 case USB_TOKEN_IN:
Hans de Goede9a77a0f2012-11-01 17:15:01 +0100878 usb_handle_packet(q->ep->dev, &async->packet);
aliguori54f254f2008-08-21 19:30:31 +0000879 break;
880
881 default:
882 /* invalid pid : frame interrupted */
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100883 uhci_async_free(async);
aliguori54f254f2008-08-21 19:30:31 +0000884 s->status |= UHCI_STS_HCPERR;
885 uhci_update_irq(s);
Gerd Hoffmann60e1b2a2012-03-09 11:09:49 +0100886 return TD_RESULT_STOP_FRAME;
aliguori54f254f2008-08-21 19:30:31 +0000887 }
Hans de Goede9a77a0f2012-11-01 17:15:01 +0100888
889 if (async->packet.status == USB_RET_ASYNC) {
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100890 uhci_async_link(async);
Hans de Goedea4f30cd2012-10-24 18:31:12 +0200891 if (!queuing) {
Hans de Goede11d15e42012-10-24 18:31:13 +0200892 uhci_queue_fill(q, td);
Hans de Goedea4f30cd2012-10-24 18:31:12 +0200893 }
Gerd Hoffmann4efe4ef2012-03-09 11:15:41 +0100894 return TD_RESULT_ASYNC_START;
aliguori54f254f2008-08-21 19:30:31 +0000895 }
896
aliguori54f254f2008-08-21 19:30:31 +0000897done:
Hans de Goede9a77a0f2012-11-01 17:15:01 +0100898 ret = uhci_complete_td(s, td, async, int_mask);
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100899 uhci_async_free(async);
Hans de Goede9a77a0f2012-11-01 17:15:01 +0100900 return ret;
aliguori54f254f2008-08-21 19:30:31 +0000901}
902
Hans de Goeded47e59b2011-06-21 11:52:28 +0200903static void uhci_async_complete(USBPort *port, USBPacket *packet)
pbrook4d611c92006-08-12 01:04:27 +0000904{
Gerd Hoffmann7b5a44c2010-12-15 10:26:15 +0100905 UHCIAsync *async = container_of(packet, UHCIAsync, packet);
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +0100906 UHCIState *s = async->queue->uhci;
aliguori54f254f2008-08-21 19:30:31 +0000907
Hans de Goede9a77a0f2012-11-01 17:15:01 +0100908 if (packet->status == USB_RET_REMOVE_FROM_QUEUE) {
Hans de Goede0cae7b12012-10-24 18:14:08 +0200909 uhci_async_cancel(async);
910 return;
911 }
912
Hans de Goede5b352ed2012-10-24 18:31:05 +0200913 async->done = 1;
Hans de Goede88793812012-11-17 12:11:49 +0100914 /* Force processing of this packet *now*, needed for migration */
915 s->completions_only = true;
916 qemu_bh_schedule(s->bh);
aliguori54f254f2008-08-21 19:30:31 +0000917}
918
919static int is_valid(uint32_t link)
920{
921 return (link & 1) == 0;
922}
923
924static int is_qh(uint32_t link)
925{
926 return (link & 2) != 0;
927}
928
929static int depth_first(uint32_t link)
930{
931 return (link & 4) != 0;
932}
933
934/* QH DB used for detecting QH loops */
935#define UHCI_MAX_QUEUES 128
936typedef struct {
937 uint32_t addr[UHCI_MAX_QUEUES];
938 int count;
939} QhDb;
940
941static void qhdb_reset(QhDb *db)
942{
943 db->count = 0;
944}
945
946/* Add QH to DB. Returns 1 if already present or DB is full. */
947static int qhdb_insert(QhDb *db, uint32_t addr)
948{
949 int i;
950 for (i = 0; i < db->count; i++)
951 if (db->addr[i] == addr)
952 return 1;
953
954 if (db->count >= UHCI_MAX_QUEUES)
955 return 1;
956
957 db->addr[db->count++] = addr;
958 return 0;
959}
960
Hans de Goede11d15e42012-10-24 18:31:13 +0200961static void uhci_queue_fill(UHCIQueue *q, UHCI_TD *td)
Gerd Hoffmann5a248282012-01-27 17:27:31 +0100962{
963 uint32_t int_mask = 0;
964 uint32_t plink = td->link;
Gerd Hoffmann5a248282012-01-27 17:27:31 +0100965 UHCI_TD ptd;
966 int ret;
967
Hans de Goede6ba43f12012-10-24 18:14:09 +0200968 while (is_valid(plink)) {
Hans de Goedea4f30cd2012-10-24 18:31:12 +0200969 uhci_read_td(q->uhci, &ptd, plink);
Gerd Hoffmann5a248282012-01-27 17:27:31 +0100970 if (!(ptd.ctrl & TD_CTRL_ACTIVE)) {
971 break;
972 }
Hans de Goedea4f30cd2012-10-24 18:31:12 +0200973 if (uhci_queue_token(&ptd) != q->token) {
Gerd Hoffmann5a248282012-01-27 17:27:31 +0100974 break;
975 }
Gerd Hoffmann50dcc0f2012-03-08 13:12:38 +0100976 trace_usb_uhci_td_queue(plink & ~0xf, ptd.ctrl, ptd.token);
Hans de Goede66a08cb2012-10-24 18:31:15 +0200977 ret = uhci_handle_td(q->uhci, q, q->qh_addr, &ptd, plink, &int_mask);
Gerd Hoffmann52b0fec2012-03-21 18:25:25 +0100978 if (ret == TD_RESULT_ASYNC_CONT) {
979 break;
980 }
Gerd Hoffmann4efe4ef2012-03-09 11:15:41 +0100981 assert(ret == TD_RESULT_ASYNC_START);
Gerd Hoffmann5a248282012-01-27 17:27:31 +0100982 assert(int_mask == 0);
983 plink = ptd.link;
984 }
Hans de Goede11d15e42012-10-24 18:31:13 +0200985 usb_device_flush_ep_queue(q->ep->dev, q->ep);
Gerd Hoffmann5a248282012-01-27 17:27:31 +0100986}
987
aliguori54f254f2008-08-21 19:30:31 +0000988static void uhci_process_frame(UHCIState *s)
989{
990 uint32_t frame_addr, link, old_td_ctrl, val, int_mask;
Gerd Hoffmann4aed20e2012-05-11 09:18:05 +0200991 uint32_t curr_qh, td_count = 0;
aliguori54f254f2008-08-21 19:30:31 +0000992 int cnt, ret;
pbrook4d611c92006-08-12 01:04:27 +0000993 UHCI_TD td;
aliguori54f254f2008-08-21 19:30:31 +0000994 UHCI_QH qh;
995 QhDb qhdb;
pbrook4d611c92006-08-12 01:04:27 +0000996
aliguori54f254f2008-08-21 19:30:31 +0000997 frame_addr = s->fl_base_addr + ((s->frnum & 0x3ff) << 2);
balrogb9dc0332007-10-04 22:47:34 +0000998
David Gibson9fe2fd62011-11-04 12:03:38 +1100999 pci_dma_read(&s->dev, frame_addr, &link, 4);
aliguori54f254f2008-08-21 19:30:31 +00001000 le32_to_cpus(&link);
balrogb9dc0332007-10-04 22:47:34 +00001001
aliguori54f254f2008-08-21 19:30:31 +00001002 int_mask = 0;
1003 curr_qh = 0;
balrogb9dc0332007-10-04 22:47:34 +00001004
aliguori54f254f2008-08-21 19:30:31 +00001005 qhdb_reset(&qhdb);
1006
1007 for (cnt = FRAME_MAX_LOOPS; is_valid(link) && cnt; cnt--) {
Hans de Goede88793812012-11-17 12:11:49 +01001008 if (!s->completions_only && s->frame_bytes >= s->frame_bandwidth) {
Gerd Hoffmann4aed20e2012-05-11 09:18:05 +02001009 /* We've reached the usb 1.1 bandwidth, which is
1010 1280 bytes/frame, stop processing */
1011 trace_usb_uhci_frame_stop_bandwidth();
1012 break;
1013 }
aliguori54f254f2008-08-21 19:30:31 +00001014 if (is_qh(link)) {
1015 /* QH */
Gerd Hoffmann50dcc0f2012-03-08 13:12:38 +01001016 trace_usb_uhci_qh_load(link & ~0xf);
aliguori54f254f2008-08-21 19:30:31 +00001017
1018 if (qhdb_insert(&qhdb, link)) {
1019 /*
1020 * We're going in circles. Which is not a bug because
Gerd Hoffmann3200d102012-01-26 13:57:40 +01001021 * HCD is allowed to do that as part of the BW management.
1022 *
Gerd Hoffmann4aed20e2012-05-11 09:18:05 +02001023 * Stop processing here if no transaction has been done
1024 * since we've been here last time.
aliguori54f254f2008-08-21 19:30:31 +00001025 */
Gerd Hoffmann3200d102012-01-26 13:57:40 +01001026 if (td_count == 0) {
Gerd Hoffmann50dcc0f2012-03-08 13:12:38 +01001027 trace_usb_uhci_frame_loop_stop_idle();
Gerd Hoffmann3200d102012-01-26 13:57:40 +01001028 break;
Gerd Hoffmann3200d102012-01-26 13:57:40 +01001029 } else {
Gerd Hoffmann50dcc0f2012-03-08 13:12:38 +01001030 trace_usb_uhci_frame_loop_continue();
Gerd Hoffmann3200d102012-01-26 13:57:40 +01001031 td_count = 0;
1032 qhdb_reset(&qhdb);
1033 qhdb_insert(&qhdb, link);
1034 }
aliguori54f254f2008-08-21 19:30:31 +00001035 }
1036
David Gibson9fe2fd62011-11-04 12:03:38 +11001037 pci_dma_read(&s->dev, link & ~0xf, &qh, sizeof(qh));
aliguori54f254f2008-08-21 19:30:31 +00001038 le32_to_cpus(&qh.link);
1039 le32_to_cpus(&qh.el_link);
1040
aliguori54f254f2008-08-21 19:30:31 +00001041 if (!is_valid(qh.el_link)) {
1042 /* QH w/o elements */
1043 curr_qh = 0;
1044 link = qh.link;
1045 } else {
1046 /* QH with elements */
1047 curr_qh = link;
1048 link = qh.el_link;
1049 }
1050 continue;
pbrook4d611c92006-08-12 01:04:27 +00001051 }
aliguori54f254f2008-08-21 19:30:31 +00001052
1053 /* TD */
Hans de Goede963a68b2012-10-24 18:31:11 +02001054 uhci_read_td(s, &td, link);
Gerd Hoffmann50dcc0f2012-03-08 13:12:38 +01001055 trace_usb_uhci_td_load(curr_qh & ~0xf, link & ~0xf, td.ctrl, td.token);
aliguori54f254f2008-08-21 19:30:31 +00001056
1057 old_td_ctrl = td.ctrl;
Hans de Goede66a08cb2012-10-24 18:31:15 +02001058 ret = uhci_handle_td(s, NULL, curr_qh, &td, link, &int_mask);
aliguori54f254f2008-08-21 19:30:31 +00001059 if (old_td_ctrl != td.ctrl) {
1060 /* update the status bits of the TD */
1061 val = cpu_to_le32(td.ctrl);
David Gibson9fe2fd62011-11-04 12:03:38 +11001062 pci_dma_write(&s->dev, (link & ~0xf) + 4, &val, sizeof(val));
aliguori54f254f2008-08-21 19:30:31 +00001063 }
1064
Gerd Hoffmann971a5a42012-01-27 16:38:42 +01001065 switch (ret) {
Gerd Hoffmann60e1b2a2012-03-09 11:09:49 +01001066 case TD_RESULT_STOP_FRAME: /* interrupted frame */
Gerd Hoffmann971a5a42012-01-27 16:38:42 +01001067 goto out;
aliguori54f254f2008-08-21 19:30:31 +00001068
Gerd Hoffmann60e1b2a2012-03-09 11:09:49 +01001069 case TD_RESULT_NEXT_QH:
Gerd Hoffmann4efe4ef2012-03-09 11:15:41 +01001070 case TD_RESULT_ASYNC_CONT:
Gerd Hoffmann50dcc0f2012-03-08 13:12:38 +01001071 trace_usb_uhci_td_nextqh(curr_qh & ~0xf, link & ~0xf);
aliguori54f254f2008-08-21 19:30:31 +00001072 link = curr_qh ? qh.link : td.link;
1073 continue;
aliguori54f254f2008-08-21 19:30:31 +00001074
Gerd Hoffmann4efe4ef2012-03-09 11:15:41 +01001075 case TD_RESULT_ASYNC_START:
Gerd Hoffmann50dcc0f2012-03-08 13:12:38 +01001076 trace_usb_uhci_td_async(curr_qh & ~0xf, link & ~0xf);
Gerd Hoffmann971a5a42012-01-27 16:38:42 +01001077 link = curr_qh ? qh.link : td.link;
1078 continue;
aliguori54f254f2008-08-21 19:30:31 +00001079
Gerd Hoffmann60e1b2a2012-03-09 11:09:49 +01001080 case TD_RESULT_COMPLETE:
Gerd Hoffmann50dcc0f2012-03-08 13:12:38 +01001081 trace_usb_uhci_td_complete(curr_qh & ~0xf, link & ~0xf);
Gerd Hoffmann971a5a42012-01-27 16:38:42 +01001082 link = td.link;
1083 td_count++;
Gerd Hoffmann4aed20e2012-05-11 09:18:05 +02001084 s->frame_bytes += (td.ctrl & 0x7ff) + 1;
aliguori54f254f2008-08-21 19:30:31 +00001085
Gerd Hoffmann971a5a42012-01-27 16:38:42 +01001086 if (curr_qh) {
1087 /* update QH element link */
1088 qh.el_link = link;
1089 val = cpu_to_le32(qh.el_link);
1090 pci_dma_write(&s->dev, (curr_qh & ~0xf) + 4, &val, sizeof(val));
aliguori54f254f2008-08-21 19:30:31 +00001091
Gerd Hoffmann971a5a42012-01-27 16:38:42 +01001092 if (!depth_first(link)) {
1093 /* done with this QH */
Gerd Hoffmann971a5a42012-01-27 16:38:42 +01001094 curr_qh = 0;
1095 link = qh.link;
1096 }
aliguori54f254f2008-08-21 19:30:31 +00001097 }
Gerd Hoffmann971a5a42012-01-27 16:38:42 +01001098 break;
1099
1100 default:
1101 assert(!"unknown return code");
aliguori54f254f2008-08-21 19:30:31 +00001102 }
1103
1104 /* go to the next entry */
pbrook4d611c92006-08-12 01:04:27 +00001105 }
aliguori54f254f2008-08-21 19:30:31 +00001106
Gerd Hoffmann971a5a42012-01-27 16:38:42 +01001107out:
David S. Ahern8e65b7c2010-02-03 08:49:39 -07001108 s->pending_int_mask |= int_mask;
pbrook4d611c92006-08-12 01:04:27 +00001109}
1110
Gerd Hoffmann9a16c592012-05-11 09:33:07 +02001111static void uhci_bh(void *opaque)
1112{
1113 UHCIState *s = opaque;
1114 uhci_process_frame(s);
1115}
1116
bellardbb36d472005-11-05 14:22:28 +00001117static void uhci_frame_timer(void *opaque)
1118{
1119 UHCIState *s = opaque;
Hans de Goedef8f48b62012-12-14 14:35:36 +01001120 uint64_t t_now, t_last_run;
1121 int i, frames;
1122 const uint64_t frame_t = get_ticks_per_sec() / FRAME_TIMER_FREQ;
David S. Ahern8e65b7c2010-02-03 08:49:39 -07001123
Hans de Goede88793812012-11-17 12:11:49 +01001124 s->completions_only = false;
Gerd Hoffmann9a16c592012-05-11 09:33:07 +02001125 qemu_bh_cancel(s->bh);
bellardbb36d472005-11-05 14:22:28 +00001126
1127 if (!(s->cmd & UHCI_CMD_RS)) {
aliguori54f254f2008-08-21 19:30:31 +00001128 /* Full stop */
Gerd Hoffmann50dcc0f2012-03-08 13:12:38 +01001129 trace_usb_uhci_schedule_stop();
Alex Blighbc72ad62013-08-21 16:03:08 +01001130 timer_del(s->frame_timer);
Gerd Hoffmannd9a528d2012-03-08 13:37:52 +01001131 uhci_async_cancel_all(s);
bellard52328142006-04-24 21:38:50 +00001132 /* set hchalted bit in status - UHCI11D 2.1.2 */
1133 s->status |= UHCI_STS_HCHALTED;
bellardbb36d472005-11-05 14:22:28 +00001134 return;
1135 }
aliguori54f254f2008-08-21 19:30:31 +00001136
Hans de Goedef8f48b62012-12-14 14:35:36 +01001137 /* We still store expire_time in our state, for migration */
1138 t_last_run = s->expire_time - frame_t;
Alex Blighbc72ad62013-08-21 16:03:08 +01001139 t_now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
balrogb9dc0332007-10-04 22:47:34 +00001140
Hans de Goedef8f48b62012-12-14 14:35:36 +01001141 /* Process up to MAX_FRAMES_PER_TICK frames */
1142 frames = (t_now - t_last_run) / frame_t;
Hans de Goede9fdf7022012-12-14 14:35:37 +01001143 if (frames > s->maxframes) {
1144 int skipped = frames - s->maxframes;
1145 s->expire_time += skipped * frame_t;
1146 s->frnum = (s->frnum + skipped) & 0x7ff;
1147 frames -= skipped;
1148 }
Hans de Goedef8f48b62012-12-14 14:35:36 +01001149 if (frames > MAX_FRAMES_PER_TICK) {
1150 frames = MAX_FRAMES_PER_TICK;
1151 }
aliguori54f254f2008-08-21 19:30:31 +00001152
Hans de Goedef8f48b62012-12-14 14:35:36 +01001153 for (i = 0; i < frames; i++) {
1154 s->frame_bytes = 0;
1155 trace_usb_uhci_frame_start(s->frnum);
1156 uhci_async_validate_begin(s);
1157 uhci_process_frame(s);
1158 uhci_async_validate_end(s);
1159 /* The spec says frnum is the frame currently being processed, and
1160 * the guest must look at frnum - 1 on interrupt, so inc frnum now */
1161 s->frnum = (s->frnum + 1) & 0x7ff;
1162 s->expire_time += frame_t;
1163 }
aliguori54f254f2008-08-21 19:30:31 +00001164
Hans de Goedef8f48b62012-12-14 14:35:36 +01001165 /* Complete the previous frame(s) */
Hans de Goede719c1302012-12-14 14:35:33 +01001166 if (s->pending_int_mask) {
1167 s->status2 |= s->pending_int_mask;
1168 s->status |= UHCI_STS_USBINT;
1169 uhci_update_irq(s);
1170 }
1171 s->pending_int_mask = 0;
1172
Alex Blighbc72ad62013-08-21 16:03:08 +01001173 timer_mod(s->frame_timer, t_now + frame_t);
bellardbb36d472005-11-05 14:22:28 +00001174}
1175
Avi Kivitya03f66e2011-08-08 16:09:24 +03001176static const MemoryRegionOps uhci_ioport_ops = {
Gerd Hoffmann89eb1472013-01-03 12:29:41 +01001177 .read = uhci_port_read,
1178 .write = uhci_port_write,
1179 .valid.min_access_size = 1,
1180 .valid.max_access_size = 4,
1181 .impl.min_access_size = 2,
1182 .impl.max_access_size = 2,
1183 .endianness = DEVICE_LITTLE_ENDIAN,
Avi Kivitya03f66e2011-08-08 16:09:24 +03001184};
bellardbb36d472005-11-05 14:22:28 +00001185
Gerd Hoffmann0d86d2b2010-12-01 11:08:44 +01001186static USBPortOps uhci_port_ops = {
1187 .attach = uhci_attach,
Gerd Hoffmann618c1692010-12-01 11:27:05 +01001188 .detach = uhci_detach,
Hans de Goede4706ab62011-06-24 12:31:11 +02001189 .child_detach = uhci_child_detach,
Gerd Hoffmann9159f672010-12-01 11:47:40 +01001190 .wakeup = uhci_wakeup,
Gerd Hoffmann13a9a0d2010-12-16 17:03:44 +01001191 .complete = uhci_async_complete,
Gerd Hoffmann0d86d2b2010-12-01 11:08:44 +01001192};
1193
Gerd Hoffmann07771f62011-05-23 17:37:12 +02001194static USBBusOps uhci_bus_ops = {
Gerd Hoffmann07771f62011-05-23 17:37:12 +02001195};
1196
Markus Armbruster63216dc2015-02-17 14:28:05 +01001197static void usb_uhci_common_realize(PCIDevice *dev, Error **errp)
bellardbb36d472005-11-05 14:22:28 +00001198{
Markus Armbrusterf4bbaaf2015-02-17 14:28:02 +01001199 Error *err = NULL;
Gerd Hoffmann973002c2012-05-25 12:53:47 +02001200 PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(dev);
Gerd Hoffmann8f3f90b2012-10-26 14:56:19 +02001201 UHCIPCIDeviceClass *u = container_of(pc, UHCIPCIDeviceClass, parent_class);
Gonglei49184b62015-05-06 20:55:23 +08001202 UHCIState *s = UHCI(dev);
Gerd Hoffmann6cf9b6f2009-08-31 14:24:02 +02001203 uint8_t *pci_conf = s->dev.config;
bellardbb36d472005-11-05 14:22:28 +00001204 int i;
1205
Michael S. Tsirkindb579e92009-12-10 19:25:03 +02001206 pci_conf[PCI_CLASS_PROG] = 0x00;
Michael S. Tsirkindb579e92009-12-10 19:25:03 +02001207 /* TODO: reset value should be 0. */
Brad Hardse59d33a2011-06-02 11:18:47 +10001208 pci_conf[USB_SBRN] = USB_RELEASE_1; // release number
ths3b46e622007-09-17 08:09:54 +00001209
Marcel Apfelbaum9e64f8a2013-10-07 10:36:39 +03001210 pci_config_set_interrupt_pin(pci_conf, u->info.irq_pin + 1);
Gerd Hoffmann973002c2012-05-25 12:53:47 +02001211
Hans de Goede35e49772011-06-24 17:44:53 +02001212 if (s->masterbus) {
1213 USBPort *ports[NB_PORTS];
1214 for(i = 0; i < NB_PORTS; i++) {
1215 ports[i] = &s->ports[i].port;
1216 }
Markus Armbrusterf4bbaaf2015-02-17 14:28:02 +01001217 usb_register_companion(s->masterbus, ports, NB_PORTS,
1218 s->firstport, s, &uhci_port_ops,
1219 USB_SPEED_MASK_LOW | USB_SPEED_MASK_FULL,
1220 &err);
1221 if (err) {
Markus Armbruster63216dc2015-02-17 14:28:05 +01001222 error_propagate(errp, err);
1223 return;
Hans de Goede35e49772011-06-24 17:44:53 +02001224 }
1225 } else {
Andreas Färberc889b3a2013-08-23 20:32:04 +02001226 usb_bus_new(&s->bus, sizeof(s->bus), &uhci_bus_ops, DEVICE(dev));
Hans de Goede35e49772011-06-24 17:44:53 +02001227 for (i = 0; i < NB_PORTS; i++) {
1228 usb_register_port(&s->bus, &s->ports[i].port, s, i, &uhci_port_ops,
1229 USB_SPEED_MASK_LOW | USB_SPEED_MASK_FULL);
1230 }
bellardbb36d472005-11-05 14:22:28 +00001231 }
Gerd Hoffmann9a16c592012-05-11 09:33:07 +02001232 s->bh = qemu_bh_new(uhci_bh, s);
Alex Blighbc72ad62013-08-21 16:03:08 +01001233 s->frame_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, uhci_frame_timer, s);
Juan Quintela64e58fe2009-10-14 12:21:50 +02001234 s->num_ports_vmstate = NB_PORTS;
Gerd Hoffmannf8af1e82012-01-27 14:17:06 +01001235 QTAILQ_INIT(&s->queues);
bellardbb36d472005-11-05 14:22:28 +00001236
Paolo Bonzini22fc8602013-06-06 21:25:08 -04001237 memory_region_init_io(&s->io_bar, OBJECT(s), &uhci_ioport_ops, s,
1238 "uhci", 0x20);
1239
pbrook38ca0f62006-03-11 18:03:38 +00001240 /* Use region 4 for consistency with real hardware. BSD guests seem
1241 to rely on this. */
Avi Kivitye824b2c2011-08-08 16:09:31 +03001242 pci_register_bar(&s->dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &s->io_bar);
Gerd Hoffmann6cf9b6f2009-08-31 14:24:02 +02001243}
1244
Markus Armbruster63216dc2015-02-17 14:28:05 +01001245static void usb_uhci_vt82c686b_realize(PCIDevice *dev, Error **errp)
Huacai Chen30235a52010-06-29 10:50:09 +08001246{
Gonglei49184b62015-05-06 20:55:23 +08001247 UHCIState *s = UHCI(dev);
Huacai Chen30235a52010-06-29 10:50:09 +08001248 uint8_t *pci_conf = s->dev.config;
1249
Huacai Chen30235a52010-06-29 10:50:09 +08001250 /* USB misc control 1/2 */
1251 pci_set_long(pci_conf + 0x40,0x00001000);
1252 /* PM capability */
1253 pci_set_long(pci_conf + 0x80,0x00020001);
1254 /* USB legacy support */
1255 pci_set_long(pci_conf + 0xc0,0x00002000);
1256
Markus Armbruster63216dc2015-02-17 14:28:05 +01001257 usb_uhci_common_realize(dev, errp);
Huacai Chen30235a52010-06-29 10:50:09 +08001258}
1259
Gonglei3a3464b2014-06-04 16:31:49 +08001260static void usb_uhci_exit(PCIDevice *dev)
1261{
Gonglei49184b62015-05-06 20:55:23 +08001262 UHCIState *s = UHCI(dev);
Gonglei3a3464b2014-06-04 16:31:49 +08001263
Gongleid733f742014-06-04 16:31:55 +08001264 trace_usb_uhci_exit();
1265
Gonglei3a3464b2014-06-04 16:31:49 +08001266 if (s->frame_timer) {
1267 timer_del(s->frame_timer);
1268 timer_free(s->frame_timer);
1269 s->frame_timer = NULL;
1270 }
1271
1272 if (s->bh) {
1273 qemu_bh_delete(s->bh);
1274 }
1275
1276 uhci_async_cancel_all(s);
1277
1278 if (!s->masterbus) {
1279 usb_bus_release(&s->bus);
1280 }
1281}
1282
Gerd Hoffmann638ca932014-08-29 14:13:11 +02001283static Property uhci_properties_companion[] = {
Gerd Hoffmann1b5a7572011-07-01 09:48:49 +02001284 DEFINE_PROP_STRING("masterbus", UHCIState, masterbus),
1285 DEFINE_PROP_UINT32("firstport", UHCIState, firstport, 0),
Gerd Hoffmann40141d12012-05-11 10:02:53 +02001286 DEFINE_PROP_UINT32("bandwidth", UHCIState, frame_bandwidth, 1280),
Hans de Goede9fdf7022012-12-14 14:35:37 +01001287 DEFINE_PROP_UINT32("maxframes", UHCIState, maxframes, 128),
Gerd Hoffmann1b5a7572011-07-01 09:48:49 +02001288 DEFINE_PROP_END_OF_LIST(),
1289};
Gerd Hoffmann638ca932014-08-29 14:13:11 +02001290static Property uhci_properties_standalone[] = {
1291 DEFINE_PROP_UINT32("bandwidth", UHCIState, frame_bandwidth, 1280),
1292 DEFINE_PROP_UINT32("maxframes", UHCIState, maxframes, 128),
1293 DEFINE_PROP_END_OF_LIST(),
1294};
Gerd Hoffmann1b5a7572011-07-01 09:48:49 +02001295
Gerd Hoffmann2c2e8522012-10-25 16:22:57 +02001296static void uhci_class_init(ObjectClass *klass, void *data)
Anthony Liguori40021f02011-12-04 12:22:06 -06001297{
Anthony Liguori39bffca2011-12-07 21:34:16 -06001298 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori40021f02011-12-04 12:22:06 -06001299 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
Gonglei49184b62015-05-06 20:55:23 +08001300
1301 k->class_id = PCI_CLASS_SERIAL_USB;
1302 dc->vmsd = &vmstate_uhci;
1303 dc->reset = uhci_reset;
1304 set_bit(DEVICE_CATEGORY_USB, dc->categories);
1305}
1306
1307static const TypeInfo uhci_pci_type_info = {
1308 .name = TYPE_UHCI,
1309 .parent = TYPE_PCI_DEVICE,
1310 .instance_size = sizeof(UHCIState),
1311 .class_size = sizeof(UHCIPCIDeviceClass),
1312 .abstract = true,
1313 .class_init = uhci_class_init,
1314};
1315
1316static void uhci_data_class_init(ObjectClass *klass, void *data)
1317{
1318 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1319 DeviceClass *dc = DEVICE_CLASS(klass);
Gerd Hoffmann8f3f90b2012-10-26 14:56:19 +02001320 UHCIPCIDeviceClass *u = container_of(k, UHCIPCIDeviceClass, parent_class);
Gerd Hoffmann2c2e8522012-10-25 16:22:57 +02001321 UHCIInfo *info = data;
Anthony Liguori40021f02011-12-04 12:22:06 -06001322
Markus Armbruster63216dc2015-02-17 14:28:05 +01001323 k->realize = info->realize ? info->realize : usb_uhci_common_realize;
Gonglei3a3464b2014-06-04 16:31:49 +08001324 k->exit = info->unplug ? usb_uhci_exit : NULL;
Gerd Hoffmann2c2e8522012-10-25 16:22:57 +02001325 k->vendor_id = info->vendor_id;
1326 k->device_id = info->device_id;
1327 k->revision = info->revision;
Gerd Hoffmann638ca932014-08-29 14:13:11 +02001328 if (!info->unplug) {
1329 /* uhci controllers in companion setups can't be hotplugged */
1330 dc->hotpluggable = false;
1331 dc->props = uhci_properties_companion;
1332 } else {
1333 dc->props = uhci_properties_standalone;
1334 }
Gerd Hoffmann8f3f90b2012-10-26 14:56:19 +02001335 u->info = *info;
Anthony Liguori40021f02011-12-04 12:22:06 -06001336}
1337
Gerd Hoffmann2c2e8522012-10-25 16:22:57 +02001338static UHCIInfo uhci_info[] = {
1339 {
1340 .name = "piix3-usb-uhci",
1341 .vendor_id = PCI_VENDOR_ID_INTEL,
1342 .device_id = PCI_DEVICE_ID_INTEL_82371SB_2,
1343 .revision = 0x01,
Gerd Hoffmann8f3f90b2012-10-26 14:56:19 +02001344 .irq_pin = 3,
Gerd Hoffmann2c2e8522012-10-25 16:22:57 +02001345 .unplug = true,
1346 },{
1347 .name = "piix4-usb-uhci",
1348 .vendor_id = PCI_VENDOR_ID_INTEL,
1349 .device_id = PCI_DEVICE_ID_INTEL_82371AB_2,
1350 .revision = 0x01,
Gerd Hoffmann8f3f90b2012-10-26 14:56:19 +02001351 .irq_pin = 3,
Gerd Hoffmann2c2e8522012-10-25 16:22:57 +02001352 .unplug = true,
1353 },{
1354 .name = "vt82c686b-usb-uhci",
1355 .vendor_id = PCI_VENDOR_ID_VIA,
1356 .device_id = PCI_DEVICE_ID_VIA_UHCI,
1357 .revision = 0x01,
Gerd Hoffmann8f3f90b2012-10-26 14:56:19 +02001358 .irq_pin = 3,
Markus Armbruster63216dc2015-02-17 14:28:05 +01001359 .realize = usb_uhci_vt82c686b_realize,
Gerd Hoffmann2c2e8522012-10-25 16:22:57 +02001360 .unplug = true,
1361 },{
Gerd Hoffmann74625ea2012-10-30 09:57:28 +01001362 .name = "ich9-usb-uhci1", /* 00:1d.0 */
Gerd Hoffmann2c2e8522012-10-25 16:22:57 +02001363 .vendor_id = PCI_VENDOR_ID_INTEL,
1364 .device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI1,
1365 .revision = 0x03,
Gerd Hoffmann8f3f90b2012-10-26 14:56:19 +02001366 .irq_pin = 0,
Gerd Hoffmann2c2e8522012-10-25 16:22:57 +02001367 .unplug = false,
1368 },{
Gerd Hoffmann74625ea2012-10-30 09:57:28 +01001369 .name = "ich9-usb-uhci2", /* 00:1d.1 */
Gerd Hoffmann2c2e8522012-10-25 16:22:57 +02001370 .vendor_id = PCI_VENDOR_ID_INTEL,
1371 .device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI2,
1372 .revision = 0x03,
Gerd Hoffmann8f3f90b2012-10-26 14:56:19 +02001373 .irq_pin = 1,
Gerd Hoffmann2c2e8522012-10-25 16:22:57 +02001374 .unplug = false,
1375 },{
Gerd Hoffmann74625ea2012-10-30 09:57:28 +01001376 .name = "ich9-usb-uhci3", /* 00:1d.2 */
Gerd Hoffmann2c2e8522012-10-25 16:22:57 +02001377 .vendor_id = PCI_VENDOR_ID_INTEL,
1378 .device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI3,
1379 .revision = 0x03,
Gerd Hoffmann8f3f90b2012-10-26 14:56:19 +02001380 .irq_pin = 2,
Gerd Hoffmann2c2e8522012-10-25 16:22:57 +02001381 .unplug = false,
Gerd Hoffmann74625ea2012-10-30 09:57:28 +01001382 },{
1383 .name = "ich9-usb-uhci4", /* 00:1a.0 */
1384 .vendor_id = PCI_VENDOR_ID_INTEL,
1385 .device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI4,
1386 .revision = 0x03,
1387 .irq_pin = 0,
1388 .unplug = false,
1389 },{
1390 .name = "ich9-usb-uhci5", /* 00:1a.1 */
1391 .vendor_id = PCI_VENDOR_ID_INTEL,
1392 .device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI5,
1393 .revision = 0x03,
1394 .irq_pin = 1,
1395 .unplug = false,
1396 },{
1397 .name = "ich9-usb-uhci6", /* 00:1a.2 */
1398 .vendor_id = PCI_VENDOR_ID_INTEL,
1399 .device_id = PCI_DEVICE_ID_INTEL_82801I_UHCI6,
1400 .revision = 0x03,
1401 .irq_pin = 2,
1402 .unplug = false,
Gerd Hoffmann2c2e8522012-10-25 16:22:57 +02001403 }
Gerd Hoffmann6cf9b6f2009-08-31 14:24:02 +02001404};
1405
Andreas Färber83f7d432012-02-09 15:20:55 +01001406static void uhci_register_types(void)
Gerd Hoffmann6cf9b6f2009-08-31 14:24:02 +02001407{
Gerd Hoffmann2c2e8522012-10-25 16:22:57 +02001408 TypeInfo uhci_type_info = {
Gonglei49184b62015-05-06 20:55:23 +08001409 .parent = TYPE_UHCI,
1410 .class_init = uhci_data_class_init,
Gerd Hoffmann2c2e8522012-10-25 16:22:57 +02001411 };
1412 int i;
1413
Gonglei49184b62015-05-06 20:55:23 +08001414 type_register_static(&uhci_pci_type_info);
1415
Gerd Hoffmann2c2e8522012-10-25 16:22:57 +02001416 for (i = 0; i < ARRAY_SIZE(uhci_info); i++) {
1417 uhci_type_info.name = uhci_info[i].name;
1418 uhci_type_info.class_data = uhci_info + i;
1419 type_register(&uhci_type_info);
1420 }
Gerd Hoffmann6cf9b6f2009-08-31 14:24:02 +02001421}
Andreas Färber83f7d432012-02-09 15:20:55 +01001422
1423type_init(uhci_register_types)