blob: 8bad6f682bc279715711731724859619c001345e [file] [log] [blame]
blueswir17eb0c8e2007-12-09 17:03:50 +00001/*
2 * QEMU Sparc Sun4m ECC memory controller emulation
3 *
4 * Copyright (c) 2007 Robert Reif
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
Blue Swirl49e66372009-07-12 08:16:55 +000024
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010025#include "hw/sysbus.h"
Blue Swirl97bf4852010-10-31 09:24:14 +000026#include "trace.h"
blueswir17eb0c8e2007-12-09 17:03:50 +000027
28/* There are 3 versions of this chip used in SMP sun4m systems:
29 * MCC (version 0, implementation 0) SS-600MP
30 * EMC (version 0, implementation 1) SS-10
31 * SMC (version 0, implementation 2) SS-10SX and SS-20
Blue Swirl5ac574c2009-10-24 15:27:28 +000032 *
33 * Chipset docs:
34 * "Sun-4M System Architecture (revision 2.0) by Chuck Narad", 950-1373-01,
35 * http://mediacast.sun.com/users/Barton808/media/Sun4M_SystemArchitecture_edited2.pdf
blueswir17eb0c8e2007-12-09 17:03:50 +000036 */
37
blueswir10bb36022008-12-23 15:08:13 +000038#define ECC_MCC 0x00000000
39#define ECC_EMC 0x10000000
40#define ECC_SMC 0x20000000
41
blueswir18f2ad0a2008-06-19 17:38:15 +000042/* Register indexes */
43#define ECC_MER 0 /* Memory Enable Register */
44#define ECC_MDR 1 /* Memory Delay Register */
45#define ECC_MFSR 2 /* Memory Fault Status Register */
46#define ECC_VCR 3 /* Video Configuration Register */
47#define ECC_MFAR0 4 /* Memory Fault Address Register 0 */
48#define ECC_MFAR1 5 /* Memory Fault Address Register 1 */
49#define ECC_DR 6 /* Diagnostic Register */
50#define ECC_ECR0 7 /* Event Count Register 0 */
51#define ECC_ECR1 8 /* Event Count Register 1 */
blueswir17eb0c8e2007-12-09 17:03:50 +000052
53/* ECC fault control register */
blueswir1dd53ded2008-05-06 16:33:45 +000054#define ECC_MER_EE 0x00000001 /* Enable ECC checking */
blueswir177f193d2008-05-12 16:13:33 +000055#define ECC_MER_EI 0x00000002 /* Enable Interrupts on
56 correctable errors */
blueswir1dd53ded2008-05-06 16:33:45 +000057#define ECC_MER_MRR0 0x00000004 /* SIMM 0 */
58#define ECC_MER_MRR1 0x00000008 /* SIMM 1 */
59#define ECC_MER_MRR2 0x00000010 /* SIMM 2 */
60#define ECC_MER_MRR3 0x00000020 /* SIMM 3 */
61#define ECC_MER_MRR4 0x00000040 /* SIMM 4 */
62#define ECC_MER_MRR5 0x00000080 /* SIMM 5 */
63#define ECC_MER_MRR6 0x00000100 /* SIMM 6 */
64#define ECC_MER_MRR7 0x00000200 /* SIMM 7 */
blueswir10bb36022008-12-23 15:08:13 +000065#define ECC_MER_REU 0x00000100 /* Memory Refresh Enable (600MP) */
blueswir1dd53ded2008-05-06 16:33:45 +000066#define ECC_MER_MRR 0x000003fc /* MRR mask */
blueswir10bb36022008-12-23 15:08:13 +000067#define ECC_MER_A 0x00000400 /* Memory controller addr map select */
blueswir177f193d2008-05-12 16:13:33 +000068#define ECC_MER_DCI 0x00000800 /* Disables Coherent Invalidate ACK */
blueswir1dd53ded2008-05-06 16:33:45 +000069#define ECC_MER_VER 0x0f000000 /* Version */
70#define ECC_MER_IMPL 0xf0000000 /* Implementation */
blueswir10bb36022008-12-23 15:08:13 +000071#define ECC_MER_MASK_0 0x00000103 /* Version 0 (MCC) mask */
72#define ECC_MER_MASK_1 0x00000bff /* Version 1 (EMC) mask */
73#define ECC_MER_MASK_2 0x00000bff /* Version 2 (SMC) mask */
blueswir1dd53ded2008-05-06 16:33:45 +000074
75/* ECC memory delay register */
76#define ECC_MDR_RRI 0x000003ff /* Refresh Request Interval */
77#define ECC_MDR_MI 0x00001c00 /* MIH Delay */
78#define ECC_MDR_CI 0x0000e000 /* Coherent Invalidate Delay */
79#define ECC_MDR_MDL 0x001f0000 /* MBus Master arbitration delay */
80#define ECC_MDR_MDH 0x03e00000 /* MBus Master arbitration delay */
81#define ECC_MDR_GAD 0x7c000000 /* Graphics Arbitration Delay */
82#define ECC_MDR_RSC 0x80000000 /* Refresh load control */
83#define ECC_MDR_MASK 0x7fffffff
blueswir17eb0c8e2007-12-09 17:03:50 +000084
85/* ECC fault status register */
blueswir1dd53ded2008-05-06 16:33:45 +000086#define ECC_MFSR_CE 0x00000001 /* Correctable error */
87#define ECC_MFSR_BS 0x00000002 /* C2 graphics bad slot access */
88#define ECC_MFSR_TO 0x00000004 /* Timeout on write */
89#define ECC_MFSR_UE 0x00000008 /* Uncorrectable error */
90#define ECC_MFSR_DW 0x000000f0 /* Index of double word in block */
91#define ECC_MFSR_SYND 0x0000ff00 /* Syndrome for correctable error */
92#define ECC_MFSR_ME 0x00010000 /* Multiple errors */
93#define ECC_MFSR_C2ERR 0x00020000 /* C2 graphics error */
blueswir17eb0c8e2007-12-09 17:03:50 +000094
95/* ECC fault address register 0 */
blueswir1dd53ded2008-05-06 16:33:45 +000096#define ECC_MFAR0_PADDR 0x0000000f /* PA[32-35] */
97#define ECC_MFAR0_TYPE 0x000000f0 /* Transaction type */
98#define ECC_MFAR0_SIZE 0x00000700 /* Transaction size */
99#define ECC_MFAR0_CACHE 0x00000800 /* Mapped cacheable */
100#define ECC_MFAR0_LOCK 0x00001000 /* Error occurred in atomic cycle */
101#define ECC_MFAR0_BMODE 0x00002000 /* Boot mode */
102#define ECC_MFAR0_VADDR 0x003fc000 /* VA[12-19] (superset bits) */
103#define ECC_MFAR0_S 0x08000000 /* Supervisor mode */
104#define ECC_MFARO_MID 0xf0000000 /* Module ID */
blueswir17eb0c8e2007-12-09 17:03:50 +0000105
106/* ECC diagnostic register */
blueswir1dd53ded2008-05-06 16:33:45 +0000107#define ECC_DR_CBX 0x00000001
108#define ECC_DR_CB0 0x00000002
109#define ECC_DR_CB1 0x00000004
110#define ECC_DR_CB2 0x00000008
111#define ECC_DR_CB4 0x00000010
112#define ECC_DR_CB8 0x00000020
113#define ECC_DR_CB16 0x00000040
114#define ECC_DR_CB32 0x00000080
115#define ECC_DR_DMODE 0x00000c00
blueswir17eb0c8e2007-12-09 17:03:50 +0000116
blueswir1dd53ded2008-05-06 16:33:45 +0000117#define ECC_NREGS 9
blueswir17eb0c8e2007-12-09 17:03:50 +0000118#define ECC_SIZE (ECC_NREGS * sizeof(uint32_t))
blueswir1dd53ded2008-05-06 16:33:45 +0000119
120#define ECC_DIAG_SIZE 4
121#define ECC_DIAG_MASK (ECC_DIAG_SIZE - 1)
blueswir17eb0c8e2007-12-09 17:03:50 +0000122
Andreas Färber100bb152013-07-26 21:39:54 +0200123#define TYPE_ECC_MEMCTL "eccmemctl"
124#define ECC_MEMCTL(obj) OBJECT_CHECK(ECCState, (obj), TYPE_ECC_MEMCTL)
125
blueswir17eb0c8e2007-12-09 17:03:50 +0000126typedef struct ECCState {
Andreas Färber100bb152013-07-26 21:39:54 +0200127 SysBusDevice parent_obj;
128
Avi Kivity7ef57cc2011-11-14 11:17:21 +0200129 MemoryRegion iomem, iomem_diag;
blueswir1e42c20b2008-01-17 21:04:16 +0000130 qemu_irq irq;
blueswir17eb0c8e2007-12-09 17:03:50 +0000131 uint32_t regs[ECC_NREGS];
blueswir1dd53ded2008-05-06 16:33:45 +0000132 uint8_t diag[ECC_DIAG_SIZE];
blueswir10bb36022008-12-23 15:08:13 +0000133 uint32_t version;
blueswir17eb0c8e2007-12-09 17:03:50 +0000134} ECCState;
135
Avi Kivitya8170e52012-10-23 12:30:10 +0200136static void ecc_mem_write(void *opaque, hwaddr addr, uint64_t val,
Avi Kivity7ef57cc2011-11-14 11:17:21 +0200137 unsigned size)
blueswir17eb0c8e2007-12-09 17:03:50 +0000138{
139 ECCState *s = opaque;
140
blueswir1e64d7d52008-12-02 17:47:02 +0000141 switch (addr >> 2) {
blueswir1dd53ded2008-05-06 16:33:45 +0000142 case ECC_MER:
blueswir10bb36022008-12-23 15:08:13 +0000143 if (s->version == ECC_MCC)
144 s->regs[ECC_MER] = (val & ECC_MER_MASK_0);
145 else if (s->version == ECC_EMC)
146 s->regs[ECC_MER] = s->version | (val & ECC_MER_MASK_1);
147 else if (s->version == ECC_SMC)
148 s->regs[ECC_MER] = s->version | (val & ECC_MER_MASK_2);
Blue Swirl97bf4852010-10-31 09:24:14 +0000149 trace_ecc_mem_writel_mer(val);
blueswir17eb0c8e2007-12-09 17:03:50 +0000150 break;
blueswir1dd53ded2008-05-06 16:33:45 +0000151 case ECC_MDR:
blueswir18f2ad0a2008-06-19 17:38:15 +0000152 s->regs[ECC_MDR] = val & ECC_MDR_MASK;
Blue Swirl97bf4852010-10-31 09:24:14 +0000153 trace_ecc_mem_writel_mdr(val);
blueswir17eb0c8e2007-12-09 17:03:50 +0000154 break;
blueswir1dd53ded2008-05-06 16:33:45 +0000155 case ECC_MFSR:
blueswir18f2ad0a2008-06-19 17:38:15 +0000156 s->regs[ECC_MFSR] = val;
blueswir10bb36022008-12-23 15:08:13 +0000157 qemu_irq_lower(s->irq);
Blue Swirl97bf4852010-10-31 09:24:14 +0000158 trace_ecc_mem_writel_mfsr(val);
blueswir17eb0c8e2007-12-09 17:03:50 +0000159 break;
blueswir1dd53ded2008-05-06 16:33:45 +0000160 case ECC_VCR:
blueswir18f2ad0a2008-06-19 17:38:15 +0000161 s->regs[ECC_VCR] = val;
Blue Swirl97bf4852010-10-31 09:24:14 +0000162 trace_ecc_mem_writel_vcr(val);
blueswir17eb0c8e2007-12-09 17:03:50 +0000163 break;
blueswir1dd53ded2008-05-06 16:33:45 +0000164 case ECC_DR:
blueswir18f2ad0a2008-06-19 17:38:15 +0000165 s->regs[ECC_DR] = val;
Blue Swirl97bf4852010-10-31 09:24:14 +0000166 trace_ecc_mem_writel_dr(val);
blueswir17eb0c8e2007-12-09 17:03:50 +0000167 break;
blueswir1dd53ded2008-05-06 16:33:45 +0000168 case ECC_ECR0:
blueswir18f2ad0a2008-06-19 17:38:15 +0000169 s->regs[ECC_ECR0] = val;
Blue Swirl97bf4852010-10-31 09:24:14 +0000170 trace_ecc_mem_writel_ecr0(val);
blueswir1dd53ded2008-05-06 16:33:45 +0000171 break;
172 case ECC_ECR1:
blueswir18f2ad0a2008-06-19 17:38:15 +0000173 s->regs[ECC_ECR0] = val;
Blue Swirl97bf4852010-10-31 09:24:14 +0000174 trace_ecc_mem_writel_ecr1(val);
blueswir17eb0c8e2007-12-09 17:03:50 +0000175 break;
176 }
177}
178
Avi Kivitya8170e52012-10-23 12:30:10 +0200179static uint64_t ecc_mem_read(void *opaque, hwaddr addr,
Avi Kivity7ef57cc2011-11-14 11:17:21 +0200180 unsigned size)
blueswir17eb0c8e2007-12-09 17:03:50 +0000181{
182 ECCState *s = opaque;
183 uint32_t ret = 0;
184
blueswir1e64d7d52008-12-02 17:47:02 +0000185 switch (addr >> 2) {
blueswir1dd53ded2008-05-06 16:33:45 +0000186 case ECC_MER:
blueswir18f2ad0a2008-06-19 17:38:15 +0000187 ret = s->regs[ECC_MER];
Blue Swirl97bf4852010-10-31 09:24:14 +0000188 trace_ecc_mem_readl_mer(ret);
blueswir17eb0c8e2007-12-09 17:03:50 +0000189 break;
blueswir1dd53ded2008-05-06 16:33:45 +0000190 case ECC_MDR:
blueswir18f2ad0a2008-06-19 17:38:15 +0000191 ret = s->regs[ECC_MDR];
Blue Swirl97bf4852010-10-31 09:24:14 +0000192 trace_ecc_mem_readl_mdr(ret);
blueswir17eb0c8e2007-12-09 17:03:50 +0000193 break;
blueswir1dd53ded2008-05-06 16:33:45 +0000194 case ECC_MFSR:
blueswir18f2ad0a2008-06-19 17:38:15 +0000195 ret = s->regs[ECC_MFSR];
Blue Swirl97bf4852010-10-31 09:24:14 +0000196 trace_ecc_mem_readl_mfsr(ret);
blueswir17eb0c8e2007-12-09 17:03:50 +0000197 break;
blueswir1dd53ded2008-05-06 16:33:45 +0000198 case ECC_VCR:
blueswir18f2ad0a2008-06-19 17:38:15 +0000199 ret = s->regs[ECC_VCR];
Blue Swirl97bf4852010-10-31 09:24:14 +0000200 trace_ecc_mem_readl_vcr(ret);
blueswir17eb0c8e2007-12-09 17:03:50 +0000201 break;
blueswir1dd53ded2008-05-06 16:33:45 +0000202 case ECC_MFAR0:
blueswir18f2ad0a2008-06-19 17:38:15 +0000203 ret = s->regs[ECC_MFAR0];
Blue Swirl97bf4852010-10-31 09:24:14 +0000204 trace_ecc_mem_readl_mfar0(ret);
blueswir17eb0c8e2007-12-09 17:03:50 +0000205 break;
blueswir1dd53ded2008-05-06 16:33:45 +0000206 case ECC_MFAR1:
blueswir18f2ad0a2008-06-19 17:38:15 +0000207 ret = s->regs[ECC_MFAR1];
Blue Swirl97bf4852010-10-31 09:24:14 +0000208 trace_ecc_mem_readl_mfar1(ret);
blueswir17eb0c8e2007-12-09 17:03:50 +0000209 break;
blueswir1dd53ded2008-05-06 16:33:45 +0000210 case ECC_DR:
blueswir18f2ad0a2008-06-19 17:38:15 +0000211 ret = s->regs[ECC_DR];
Blue Swirl97bf4852010-10-31 09:24:14 +0000212 trace_ecc_mem_readl_dr(ret);
blueswir17eb0c8e2007-12-09 17:03:50 +0000213 break;
blueswir1dd53ded2008-05-06 16:33:45 +0000214 case ECC_ECR0:
blueswir18f2ad0a2008-06-19 17:38:15 +0000215 ret = s->regs[ECC_ECR0];
Blue Swirl97bf4852010-10-31 09:24:14 +0000216 trace_ecc_mem_readl_ecr0(ret);
blueswir1dd53ded2008-05-06 16:33:45 +0000217 break;
218 case ECC_ECR1:
blueswir18f2ad0a2008-06-19 17:38:15 +0000219 ret = s->regs[ECC_ECR0];
Blue Swirl97bf4852010-10-31 09:24:14 +0000220 trace_ecc_mem_readl_ecr1(ret);
blueswir17eb0c8e2007-12-09 17:03:50 +0000221 break;
222 }
223 return ret;
224}
225
Avi Kivity7ef57cc2011-11-14 11:17:21 +0200226static const MemoryRegionOps ecc_mem_ops = {
227 .read = ecc_mem_read,
228 .write = ecc_mem_write,
229 .endianness = DEVICE_NATIVE_ENDIAN,
230 .valid = {
231 .min_access_size = 4,
232 .max_access_size = 4,
233 },
blueswir17eb0c8e2007-12-09 17:03:50 +0000234};
235
Avi Kivitya8170e52012-10-23 12:30:10 +0200236static void ecc_diag_mem_write(void *opaque, hwaddr addr,
Avi Kivity7ef57cc2011-11-14 11:17:21 +0200237 uint64_t val, unsigned size)
blueswir1dd53ded2008-05-06 16:33:45 +0000238{
239 ECCState *s = opaque;
240
Blue Swirl97bf4852010-10-31 09:24:14 +0000241 trace_ecc_diag_mem_writeb(addr, val);
blueswir1dd53ded2008-05-06 16:33:45 +0000242 s->diag[addr & ECC_DIAG_MASK] = val;
243}
244
Avi Kivitya8170e52012-10-23 12:30:10 +0200245static uint64_t ecc_diag_mem_read(void *opaque, hwaddr addr,
Avi Kivity7ef57cc2011-11-14 11:17:21 +0200246 unsigned size)
blueswir1dd53ded2008-05-06 16:33:45 +0000247{
248 ECCState *s = opaque;
blueswir1e64d7d52008-12-02 17:47:02 +0000249 uint32_t ret = s->diag[(int)addr];
250
Blue Swirl97bf4852010-10-31 09:24:14 +0000251 trace_ecc_diag_mem_readb(addr, ret);
blueswir1dd53ded2008-05-06 16:33:45 +0000252 return ret;
253}
254
Avi Kivity7ef57cc2011-11-14 11:17:21 +0200255static const MemoryRegionOps ecc_diag_mem_ops = {
256 .read = ecc_diag_mem_read,
257 .write = ecc_diag_mem_write,
258 .endianness = DEVICE_NATIVE_ENDIAN,
259 .valid = {
260 .min_access_size = 1,
261 .max_access_size = 1,
262 },
blueswir1dd53ded2008-05-06 16:33:45 +0000263};
264
Blue Swirlc21011a2009-08-29 16:36:58 +0300265static const VMStateDescription vmstate_ecc = {
266 .name ="ECC",
267 .version_id = 3,
268 .minimum_version_id = 3,
Juan Quintela35d08452014-04-16 16:01:33 +0200269 .fields = (VMStateField[]) {
Blue Swirlc21011a2009-08-29 16:36:58 +0300270 VMSTATE_UINT32_ARRAY(regs, ECCState, ECC_NREGS),
271 VMSTATE_BUFFER(diag, ECCState),
272 VMSTATE_UINT32(version, ECCState),
273 VMSTATE_END_OF_LIST()
274 }
275};
blueswir17eb0c8e2007-12-09 17:03:50 +0000276
Blue Swirl0284dc52009-10-24 14:14:39 +0000277static void ecc_reset(DeviceState *d)
blueswir17eb0c8e2007-12-09 17:03:50 +0000278{
Andreas Färber100bb152013-07-26 21:39:54 +0200279 ECCState *s = ECC_MEMCTL(d);
blueswir17eb0c8e2007-12-09 17:03:50 +0000280
Andreas Färber100bb152013-07-26 21:39:54 +0200281 if (s->version == ECC_MCC) {
blueswir10bb36022008-12-23 15:08:13 +0000282 s->regs[ECC_MER] &= ECC_MER_REU;
Andreas Färber100bb152013-07-26 21:39:54 +0200283 } else {
blueswir10bb36022008-12-23 15:08:13 +0000284 s->regs[ECC_MER] &= (ECC_MER_VER | ECC_MER_IMPL | ECC_MER_MRR |
285 ECC_MER_DCI);
Andreas Färber100bb152013-07-26 21:39:54 +0200286 }
blueswir1dd53ded2008-05-06 16:33:45 +0000287 s->regs[ECC_MDR] = 0x20;
288 s->regs[ECC_MFSR] = 0;
289 s->regs[ECC_VCR] = 0;
290 s->regs[ECC_MFAR0] = 0x07c00000;
291 s->regs[ECC_MFAR1] = 0;
292 s->regs[ECC_DR] = 0;
293 s->regs[ECC_ECR0] = 0;
294 s->regs[ECC_ECR1] = 0;
blueswir17eb0c8e2007-12-09 17:03:50 +0000295}
296
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200297static int ecc_init1(SysBusDevice *dev)
blueswir17eb0c8e2007-12-09 17:03:50 +0000298{
Andreas Färber100bb152013-07-26 21:39:54 +0200299 ECCState *s = ECC_MEMCTL(dev);
blueswir17eb0c8e2007-12-09 17:03:50 +0000300
Blue Swirl49e66372009-07-12 08:16:55 +0000301 sysbus_init_irq(dev, &s->irq);
Blue Swirl49e66372009-07-12 08:16:55 +0000302 s->regs[0] = s->version;
Paolo Bonzini3c161542013-06-06 21:25:08 -0400303 memory_region_init_io(&s->iomem, OBJECT(dev), &ecc_mem_ops, s, "ecc", ECC_SIZE);
Avi Kivity750ecd42011-11-27 11:38:10 +0200304 sysbus_init_mmio(dev, &s->iomem);
Blue Swirl49e66372009-07-12 08:16:55 +0000305
306 if (s->version == ECC_MCC) { // SS-600MP only
Paolo Bonzini3c161542013-06-06 21:25:08 -0400307 memory_region_init_io(&s->iomem_diag, OBJECT(dev), &ecc_diag_mem_ops, s,
Avi Kivity7ef57cc2011-11-14 11:17:21 +0200308 "ecc.diag", ECC_DIAG_SIZE);
Avi Kivity750ecd42011-11-27 11:38:10 +0200309 sysbus_init_mmio(dev, &s->iomem_diag);
blueswir1dd53ded2008-05-06 16:33:45 +0000310 }
Blue Swirl0284dc52009-10-24 14:14:39 +0000311
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200312 return 0;
blueswir17eb0c8e2007-12-09 17:03:50 +0000313}
Blue Swirl49e66372009-07-12 08:16:55 +0000314
Anthony Liguori999e12b2012-01-24 13:12:29 -0600315static Property ecc_properties[] = {
Paolo Bonzinic7bcc852014-02-08 11:01:53 +0100316 DEFINE_PROP_UINT32("version", ECCState, version, -1),
Anthony Liguori999e12b2012-01-24 13:12:29 -0600317 DEFINE_PROP_END_OF_LIST(),
318};
319
320static void ecc_class_init(ObjectClass *klass, void *data)
321{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600322 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori999e12b2012-01-24 13:12:29 -0600323 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
324
325 k->init = ecc_init1;
Anthony Liguori39bffca2011-12-07 21:34:16 -0600326 dc->reset = ecc_reset;
327 dc->vmsd = &vmstate_ecc;
328 dc->props = ecc_properties;
Anthony Liguori999e12b2012-01-24 13:12:29 -0600329}
330
Andreas Färber8c43a6f2013-01-10 16:19:07 +0100331static const TypeInfo ecc_info = {
Andreas Färber100bb152013-07-26 21:39:54 +0200332 .name = TYPE_ECC_MEMCTL,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600333 .parent = TYPE_SYS_BUS_DEVICE,
334 .instance_size = sizeof(ECCState),
335 .class_init = ecc_class_init,
Gerd Hoffmannee6847d2009-07-15 13:43:31 +0200336};
337
338
Andreas Färber83f7d432012-02-09 15:20:55 +0100339static void ecc_register_types(void)
Blue Swirl49e66372009-07-12 08:16:55 +0000340{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600341 type_register_static(&ecc_info);
Blue Swirl49e66372009-07-12 08:16:55 +0000342}
343
Andreas Färber83f7d432012-02-09 15:20:55 +0100344type_init(ecc_register_types)