blob: 12804ab7299be7b551236236359ca35991c3d38a [file] [log] [blame]
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +02001/*
2 * QEMU Xilinx OPB Interrupt Controller.
3 *
4 * Copyright (c) 2009 Edgar E. Iglesias.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010025#include "hw/sysbus.h"
26#include "hw/hw.h"
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +020027
28#define D(x)
29
30#define R_ISR 0
31#define R_IPR 1
32#define R_IER 2
33#define R_IAR 3
34#define R_SIE 4
35#define R_CIE 5
36#define R_IVR 6
37#define R_MER 7
38#define R_MAX 8
39
Andreas Färbercc3e0642013-07-26 20:46:22 +020040#define TYPE_XILINX_INTC "xlnx.xps-intc"
41#define XILINX_INTC(obj) OBJECT_CHECK(struct xlx_pic, (obj), TYPE_XILINX_INTC)
42
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +020043struct xlx_pic
44{
Andreas Färbercc3e0642013-07-26 20:46:22 +020045 SysBusDevice parent_obj;
46
Edgar E. Iglesias010f3f52011-08-26 00:13:47 +020047 MemoryRegion mmio;
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +020048 qemu_irq parent_irq;
49
50 /* Configuration reg chosen at synthesis-time. QEMU populates
51 the bits at board-setup. */
52 uint32_t c_kind_of_intr;
53
54 /* Runtime control registers. */
55 uint32_t regs[R_MAX];
Peter Crosthwaite45fdd3b2013-06-11 10:59:09 +100056 /* state of the interrupt input pins */
57 uint32_t irq_pin_state;
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +020058};
59
60static void update_irq(struct xlx_pic *p)
61{
62 uint32_t i;
Peter Crosthwaite45fdd3b2013-06-11 10:59:09 +100063
64 /* level triggered interrupt */
65 if (p->regs[R_MER] & 2) {
66 p->regs[R_ISR] |= p->irq_pin_state & ~p->c_kind_of_intr;
67 }
68
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +020069 /* Update the pending register. */
70 p->regs[R_IPR] = p->regs[R_ISR] & p->regs[R_IER];
71
72 /* Update the vector register. */
73 for (i = 0; i < 32; i++) {
Peter Maydell0bc60bd2014-03-17 16:00:40 +000074 if (p->regs[R_IPR] & (1U << i)) {
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +020075 break;
Peter Maydell0bc60bd2014-03-17 16:00:40 +000076 }
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +020077 }
78 if (i == 32)
79 i = ~0;
80
81 p->regs[R_IVR] = i;
Peter Crosthwaite5c9f4332013-06-06 16:38:03 +000082 qemu_set_irq(p->parent_irq, (p->regs[R_MER] & 1) && p->regs[R_IPR]);
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +020083}
84
Edgar E. Iglesias010f3f52011-08-26 00:13:47 +020085static uint64_t
Avi Kivitya8170e52012-10-23 12:30:10 +020086pic_read(void *opaque, hwaddr addr, unsigned int size)
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +020087{
88 struct xlx_pic *p = opaque;
89 uint32_t r = 0;
90
91 addr >>= 2;
92 switch (addr)
93 {
94 default:
95 if (addr < ARRAY_SIZE(p->regs))
96 r = p->regs[addr];
97 break;
98
99 }
100 D(printf("%s %x=%x\n", __func__, addr * 4, r));
101 return r;
102}
103
104static void
Avi Kivitya8170e52012-10-23 12:30:10 +0200105pic_write(void *opaque, hwaddr addr,
Edgar E. Iglesias010f3f52011-08-26 00:13:47 +0200106 uint64_t val64, unsigned int size)
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +0200107{
108 struct xlx_pic *p = opaque;
Edgar E. Iglesias010f3f52011-08-26 00:13:47 +0200109 uint32_t value = val64;
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +0200110
111 addr >>= 2;
112 D(qemu_log("%s addr=%x val=%x\n", __func__, addr * 4, value));
113 switch (addr)
114 {
115 case R_IAR:
116 p->regs[R_ISR] &= ~value; /* ACK. */
117 break;
118 case R_SIE:
119 p->regs[R_IER] |= value; /* Atomic set ie. */
120 break;
121 case R_CIE:
122 p->regs[R_IER] &= ~value; /* Atomic clear ie. */
123 break;
Guenter Roeck12f7fb62014-04-25 08:39:47 -0700124 case R_MER:
125 p->regs[R_MER] = value & 0x3;
126 break;
Peter Crosthwaitefa96d612013-06-11 10:59:55 +1000127 case R_ISR:
128 if ((p->regs[R_MER] & 2)) {
129 break;
130 }
131 /* fallthrough */
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +0200132 default:
133 if (addr < ARRAY_SIZE(p->regs))
134 p->regs[addr] = value;
135 break;
136 }
137 update_irq(p);
138}
139
Edgar E. Iglesias010f3f52011-08-26 00:13:47 +0200140static const MemoryRegionOps pic_ops = {
141 .read = pic_read,
142 .write = pic_write,
143 .endianness = DEVICE_NATIVE_ENDIAN,
144 .valid = {
145 .min_access_size = 4,
146 .max_access_size = 4
147 }
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +0200148};
149
150static void irq_handler(void *opaque, int irq, int level)
151{
152 struct xlx_pic *p = opaque;
153
Peter Crosthwaite45fdd3b2013-06-11 10:59:09 +1000154 /* edge triggered interrupt */
155 if (p->c_kind_of_intr & (1 << irq) && p->regs[R_MER] & 2) {
156 p->regs[R_ISR] |= (level << irq);
157 }
158
159 p->irq_pin_state &= ~(1 << irq);
160 p->irq_pin_state |= level << irq;
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +0200161 update_irq(p);
162}
163
Peter Crosthwaitea373cdb2014-05-29 02:26:12 -0700164static void xilinx_intc_init(Object *obj)
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +0200165{
Peter Crosthwaitea373cdb2014-05-29 02:26:12 -0700166 struct xlx_pic *p = XILINX_INTC(obj);
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +0200167
Peter Crosthwaitea373cdb2014-05-29 02:26:12 -0700168 qdev_init_gpio_in(DEVICE(obj), irq_handler, 32);
169 sysbus_init_irq(SYS_BUS_DEVICE(obj), &p->parent_irq);
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +0200170
Peter Crosthwaitea373cdb2014-05-29 02:26:12 -0700171 memory_region_init_io(&p->mmio, obj, &pic_ops, p, "xlnx.xps-intc",
Paolo Bonzini1437c942013-06-06 21:25:08 -0400172 R_MAX * 4);
Peter Crosthwaitea373cdb2014-05-29 02:26:12 -0700173 sysbus_init_mmio(SYS_BUS_DEVICE(obj), &p->mmio);
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +0200174}
175
Anthony Liguori999e12b2012-01-24 13:12:29 -0600176static Property xilinx_intc_properties[] = {
177 DEFINE_PROP_UINT32("kind-of-intr", struct xlx_pic, c_kind_of_intr, 0),
178 DEFINE_PROP_END_OF_LIST(),
179};
180
181static void xilinx_intc_class_init(ObjectClass *klass, void *data)
182{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600183 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori999e12b2012-01-24 13:12:29 -0600184
Anthony Liguori39bffca2011-12-07 21:34:16 -0600185 dc->props = xilinx_intc_properties;
Anthony Liguori999e12b2012-01-24 13:12:29 -0600186}
187
Andreas Färber8c43a6f2013-01-10 16:19:07 +0100188static const TypeInfo xilinx_intc_info = {
Andreas Färbercc3e0642013-07-26 20:46:22 +0200189 .name = TYPE_XILINX_INTC,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600190 .parent = TYPE_SYS_BUS_DEVICE,
191 .instance_size = sizeof(struct xlx_pic),
Peter Crosthwaitea373cdb2014-05-29 02:26:12 -0700192 .instance_init = xilinx_intc_init,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600193 .class_init = xilinx_intc_class_init,
Gerd Hoffmannee6847d2009-07-15 13:43:31 +0200194};
195
Andreas Färber83f7d432012-02-09 15:20:55 +0100196static void xilinx_intc_register_types(void)
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +0200197{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600198 type_register_static(&xilinx_intc_info);
Edgar E. Iglesias17628bc2009-05-20 20:11:30 +0200199}
200
Andreas Färber83f7d432012-02-09 15:20:55 +0100201type_init(xilinx_intc_register_types)