blob: de2dd4ba8eee1ac2206f5d8bc1ed7dde59831f96 [file] [log] [blame]
aliguori610626a2009-03-12 20:25:12 +00001/*
2 * ioapic.c IOAPIC emulation logic
3 *
4 * Copyright (c) 2004-2005 Fabrice Bellard
5 *
6 * Split the ioapic logic from apic.c
7 * Xiantao Zhang <xiantao.zhang@intel.com>
8 *
9 * This library is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU Lesser General Public
11 * License as published by the Free Software Foundation; either
12 * version 2 of the License, or (at your option) any later version.
13 *
14 * This library is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * Lesser General Public License for more details.
18 *
19 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000020 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
aliguori610626a2009-03-12 20:25:12 +000021 */
22
Pavel Butsykin6bde8fd2015-09-22 16:18:21 +030023#include "monitor/monitor.h"
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010024#include "hw/hw.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010025#include "hw/i386/pc.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010026#include "hw/i386/ioapic.h"
27#include "hw/i386/ioapic_internal.h"
aliguori610626a2009-03-12 20:25:12 +000028
29//#define DEBUG_IOAPIC
30
Blue Swirl9af9b332010-05-31 18:59:45 +000031#ifdef DEBUG_IOAPIC
32#define DPRINTF(fmt, ...) \
33 do { printf("ioapic: " fmt , ## __VA_ARGS__); } while (0)
34#else
35#define DPRINTF(fmt, ...)
36#endif
37
Jan Kiszka244ac3a2011-10-16 19:38:22 +020038static IOAPICCommonState *ioapics[MAX_IOAPICS];
Jan Kiszka0280b572011-02-03 22:54:11 +010039
xiaoqiang zhaodb0f8882013-11-05 18:16:05 +080040/* global variable from ioapic_common.c */
41extern int ioapic_no;
42
Jan Kiszka244ac3a2011-10-16 19:38:22 +020043static void ioapic_service(IOAPICCommonState *s)
aliguori610626a2009-03-12 20:25:12 +000044{
45 uint8_t i;
46 uint8_t trig_mode;
47 uint8_t vector;
48 uint8_t delivery_mode;
49 uint32_t mask;
50 uint64_t entry;
51 uint8_t dest;
52 uint8_t dest_mode;
aliguori610626a2009-03-12 20:25:12 +000053
54 for (i = 0; i < IOAPIC_NUM_PINS; i++) {
55 mask = 1 << i;
56 if (s->irr & mask) {
57 entry = s->ioredtbl[i];
58 if (!(entry & IOAPIC_LVT_MASKED)) {
Jan Kiszka1f5e71a2011-02-03 22:54:14 +010059 trig_mode = ((entry >> IOAPIC_LVT_TRIGGER_MODE_SHIFT) & 1);
60 dest = entry >> IOAPIC_LVT_DEST_SHIFT;
61 dest_mode = (entry >> IOAPIC_LVT_DEST_MODE_SHIFT) & 1;
62 delivery_mode =
63 (entry >> IOAPIC_LVT_DELIV_MODE_SHIFT) & IOAPIC_DM_MASK;
Jan Kiszka0280b572011-02-03 22:54:11 +010064 if (trig_mode == IOAPIC_TRIGGER_EDGE) {
aliguori610626a2009-03-12 20:25:12 +000065 s->irr &= ~mask;
Jan Kiszka0280b572011-02-03 22:54:11 +010066 } else {
67 s->ioredtbl[i] |= IOAPIC_LVT_REMOTE_IRR;
68 }
Jan Kiszka1f5e71a2011-02-03 22:54:14 +010069 if (delivery_mode == IOAPIC_DM_EXTINT) {
aliguori610626a2009-03-12 20:25:12 +000070 vector = pic_read_irq(isa_pic);
Jan Kiszka1f5e71a2011-02-03 22:54:14 +010071 } else {
72 vector = entry & IOAPIC_VECTOR_MASK;
73 }
aliguori610626a2009-03-12 20:25:12 +000074 apic_deliver_irq(dest, dest_mode, delivery_mode,
Jan Kiszka1f6f4082011-08-22 17:46:31 +020075 vector, trig_mode);
aliguori610626a2009-03-12 20:25:12 +000076 }
77 }
78 }
79}
80
Blue Swirl7d0500c2010-06-17 16:32:47 +000081static void ioapic_set_irq(void *opaque, int vector, int level)
aliguori610626a2009-03-12 20:25:12 +000082{
Jan Kiszka244ac3a2011-10-16 19:38:22 +020083 IOAPICCommonState *s = opaque;
aliguori610626a2009-03-12 20:25:12 +000084
85 /* ISA IRQs map to GSI 1-1 except for IRQ0 which maps
86 * to GSI 2. GSI maps to ioapic 1-1. This is not
87 * the cleanest way of doing it but it should work. */
88
Jan Kiszka1f5e71a2011-02-03 22:54:14 +010089 DPRINTF("%s: %s vec %x\n", __func__, level ? "raise" : "lower", vector);
90 if (vector == 0) {
aliguori610626a2009-03-12 20:25:12 +000091 vector = 2;
Jan Kiszka1f5e71a2011-02-03 22:54:14 +010092 }
aliguori610626a2009-03-12 20:25:12 +000093 if (vector >= 0 && vector < IOAPIC_NUM_PINS) {
94 uint32_t mask = 1 << vector;
95 uint64_t entry = s->ioredtbl[vector];
96
Jan Kiszka1f5e71a2011-02-03 22:54:14 +010097 if (((entry >> IOAPIC_LVT_TRIGGER_MODE_SHIFT) & 1) ==
98 IOAPIC_TRIGGER_LEVEL) {
aliguori610626a2009-03-12 20:25:12 +000099 /* level triggered */
100 if (level) {
101 s->irr |= mask;
Paolo Bonzinic5955a52015-07-30 10:19:24 +0200102 if (!(entry & IOAPIC_LVT_REMOTE_IRR)) {
103 ioapic_service(s);
104 }
aliguori610626a2009-03-12 20:25:12 +0000105 } else {
106 s->irr &= ~mask;
107 }
108 } else {
Jan Kiszka47f7be32011-04-09 13:18:59 +0200109 /* According to the 82093AA manual, we must ignore edge requests
110 * if the input pin is masked. */
111 if (level && !(entry & IOAPIC_LVT_MASKED)) {
aliguori610626a2009-03-12 20:25:12 +0000112 s->irr |= mask;
113 ioapic_service(s);
114 }
115 }
116 }
117}
118
Jan Kiszka0280b572011-02-03 22:54:11 +0100119void ioapic_eoi_broadcast(int vector)
120{
Jan Kiszka244ac3a2011-10-16 19:38:22 +0200121 IOAPICCommonState *s;
Jan Kiszka0280b572011-02-03 22:54:11 +0100122 uint64_t entry;
123 int i, n;
124
125 for (i = 0; i < MAX_IOAPICS; i++) {
126 s = ioapics[i];
127 if (!s) {
128 continue;
129 }
130 for (n = 0; n < IOAPIC_NUM_PINS; n++) {
131 entry = s->ioredtbl[n];
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100132 if ((entry & IOAPIC_LVT_REMOTE_IRR)
133 && (entry & IOAPIC_VECTOR_MASK) == vector) {
Jan Kiszka0280b572011-02-03 22:54:11 +0100134 s->ioredtbl[n] = entry & ~IOAPIC_LVT_REMOTE_IRR;
135 if (!(entry & IOAPIC_LVT_MASKED) && (s->irr & (1 << n))) {
136 ioapic_service(s);
137 }
138 }
139 }
140 }
141}
142
Pavel Butsykin6bde8fd2015-09-22 16:18:21 +0300143void ioapic_dump_state(Monitor *mon, const QDict *qdict)
144{
145 int i;
146
147 for (i = 0; i < MAX_IOAPICS; i++) {
148 if (ioapics[i] != 0) {
149 ioapic_print_redtbl(mon, ioapics[i]);
150 }
151 }
152}
153
Jan Kiszka4d5bf5f2011-10-17 13:11:27 +0200154static uint64_t
Avi Kivitya8170e52012-10-23 12:30:10 +0200155ioapic_mem_read(void *opaque, hwaddr addr, unsigned int size)
aliguori610626a2009-03-12 20:25:12 +0000156{
Jan Kiszka244ac3a2011-10-16 19:38:22 +0200157 IOAPICCommonState *s = opaque;
aliguori610626a2009-03-12 20:25:12 +0000158 int index;
159 uint32_t val = 0;
160
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100161 switch (addr & 0xff) {
162 case IOAPIC_IOREGSEL:
aliguori610626a2009-03-12 20:25:12 +0000163 val = s->ioregsel;
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100164 break;
165 case IOAPIC_IOWIN:
Jan Kiszka1a440962011-10-17 13:11:29 +0200166 if (size != 4) {
167 break;
168 }
aliguori610626a2009-03-12 20:25:12 +0000169 switch (s->ioregsel) {
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100170 case IOAPIC_REG_ID:
Paolo Bonzini2f5a3b12015-07-30 10:21:00 +0200171 case IOAPIC_REG_ARB:
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100172 val = s->id << IOAPIC_ID_SHIFT;
173 break;
174 case IOAPIC_REG_VER:
175 val = IOAPIC_VERSION |
176 ((IOAPIC_NUM_PINS - 1) << IOAPIC_VER_ENTRIES_SHIFT);
177 break;
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100178 default:
179 index = (s->ioregsel - IOAPIC_REG_REDTBL_BASE) >> 1;
180 if (index >= 0 && index < IOAPIC_NUM_PINS) {
181 if (s->ioregsel & 1) {
182 val = s->ioredtbl[index] >> 32;
183 } else {
184 val = s->ioredtbl[index] & 0xffffffff;
aliguori610626a2009-03-12 20:25:12 +0000185 }
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100186 }
aliguori610626a2009-03-12 20:25:12 +0000187 }
Blue Swirl9af9b332010-05-31 18:59:45 +0000188 DPRINTF("read: %08x = %08x\n", s->ioregsel, val);
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100189 break;
aliguori610626a2009-03-12 20:25:12 +0000190 }
191 return val;
192}
193
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100194static void
Avi Kivitya8170e52012-10-23 12:30:10 +0200195ioapic_mem_write(void *opaque, hwaddr addr, uint64_t val,
Jan Kiszka4d5bf5f2011-10-17 13:11:27 +0200196 unsigned int size)
aliguori610626a2009-03-12 20:25:12 +0000197{
Jan Kiszka244ac3a2011-10-16 19:38:22 +0200198 IOAPICCommonState *s = opaque;
aliguori610626a2009-03-12 20:25:12 +0000199 int index;
200
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100201 switch (addr & 0xff) {
202 case IOAPIC_IOREGSEL:
aliguori610626a2009-03-12 20:25:12 +0000203 s->ioregsel = val;
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100204 break;
205 case IOAPIC_IOWIN:
Jan Kiszka1a440962011-10-17 13:11:29 +0200206 if (size != 4) {
207 break;
208 }
Jason Wang0c1f7812012-03-19 11:19:57 +0800209 DPRINTF("write: %08x = %08" PRIx64 "\n", s->ioregsel, val);
aliguori610626a2009-03-12 20:25:12 +0000210 switch (s->ioregsel) {
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100211 case IOAPIC_REG_ID:
212 s->id = (val >> IOAPIC_ID_SHIFT) & IOAPIC_ID_MASK;
213 break;
214 case IOAPIC_REG_VER:
215 case IOAPIC_REG_ARB:
216 break;
217 default:
218 index = (s->ioregsel - IOAPIC_REG_REDTBL_BASE) >> 1;
219 if (index >= 0 && index < IOAPIC_NUM_PINS) {
220 if (s->ioregsel & 1) {
221 s->ioredtbl[index] &= 0xffffffff;
222 s->ioredtbl[index] |= (uint64_t)val << 32;
223 } else {
224 s->ioredtbl[index] &= ~0xffffffffULL;
225 s->ioredtbl[index] |= val;
aliguori610626a2009-03-12 20:25:12 +0000226 }
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100227 ioapic_service(s);
228 }
aliguori610626a2009-03-12 20:25:12 +0000229 }
Jan Kiszka1f5e71a2011-02-03 22:54:14 +0100230 break;
aliguori610626a2009-03-12 20:25:12 +0000231 }
232}
233
Jan Kiszka4d5bf5f2011-10-17 13:11:27 +0200234static const MemoryRegionOps ioapic_io_ops = {
235 .read = ioapic_mem_read,
236 .write = ioapic_mem_write,
237 .endianness = DEVICE_NATIVE_ENDIAN,
aliguori610626a2009-03-12 20:25:12 +0000238};
239
xiaoqiang zhaodb0f8882013-11-05 18:16:05 +0800240static void ioapic_realize(DeviceState *dev, Error **errp)
aliguori610626a2009-03-12 20:25:12 +0000241{
xiaoqiang zhaodb0f8882013-11-05 18:16:05 +0800242 IOAPICCommonState *s = IOAPIC_COMMON(dev);
xiaoqiang zhaof9771852013-11-05 18:16:04 +0800243
Paolo Bonzini1437c942013-06-06 21:25:08 -0400244 memory_region_init_io(&s->io_memory, OBJECT(s), &ioapic_io_ops, s,
245 "ioapic", 0x1000);
aliguori610626a2009-03-12 20:25:12 +0000246
xiaoqiang zhaof9771852013-11-05 18:16:04 +0800247 qdev_init_gpio_in(dev, ioapic_set_irq, IOAPIC_NUM_PINS);
aliguori610626a2009-03-12 20:25:12 +0000248
xiaoqiang zhaodb0f8882013-11-05 18:16:05 +0800249 ioapics[ioapic_no] = s;
aliguori610626a2009-03-12 20:25:12 +0000250}
Blue Swirl96051112010-06-19 07:41:43 +0000251
Anthony Liguori999e12b2012-01-24 13:12:29 -0600252static void ioapic_class_init(ObjectClass *klass, void *data)
253{
254 IOAPICCommonClass *k = IOAPIC_COMMON_CLASS(klass);
Anthony Liguori39bffca2011-12-07 21:34:16 -0600255 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori999e12b2012-01-24 13:12:29 -0600256
xiaoqiang zhaodb0f8882013-11-05 18:16:05 +0800257 k->realize = ioapic_realize;
Anthony Liguori39bffca2011-12-07 21:34:16 -0600258 dc->reset = ioapic_reset_common;
Anthony Liguori999e12b2012-01-24 13:12:29 -0600259}
260
Andreas Färber8c43a6f2013-01-10 16:19:07 +0100261static const TypeInfo ioapic_info = {
Anthony Liguori39bffca2011-12-07 21:34:16 -0600262 .name = "ioapic",
263 .parent = TYPE_IOAPIC_COMMON,
264 .instance_size = sizeof(IOAPICCommonState),
265 .class_init = ioapic_class_init,
Blue Swirl96051112010-06-19 07:41:43 +0000266};
267
Andreas Färber83f7d432012-02-09 15:20:55 +0100268static void ioapic_register_types(void)
Blue Swirl96051112010-06-19 07:41:43 +0000269{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600270 type_register_static(&ioapic_info);
Blue Swirl96051112010-06-19 07:41:43 +0000271}
272
Andreas Färber83f7d432012-02-09 15:20:55 +0100273type_init(ioapic_register_types)