Peter Maydell | 1e8cae4 | 2012-05-02 16:49:42 +0000 | [diff] [blame] | 1 | /* |
| 2 | * ARM GIC support - internal interfaces |
| 3 | * |
| 4 | * Copyright (c) 2012 Linaro Limited |
| 5 | * Written by Peter Maydell |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License as published by |
| 9 | * the Free Software Foundation, either version 2 of the License, or |
| 10 | * (at your option) any later version. |
| 11 | * |
| 12 | * This program is distributed in the hope that it will be useful, |
| 13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 15 | * GNU General Public License for more details. |
| 16 | * |
| 17 | * You should have received a copy of the GNU General Public License along |
| 18 | * with this program; if not, see <http://www.gnu.org/licenses/>. |
| 19 | */ |
| 20 | |
| 21 | #ifndef QEMU_ARM_GIC_INTERNAL_H |
| 22 | #define QEMU_ARM_GIC_INTERNAL_H |
| 23 | |
Andreas Färber | 8372879 | 2013-07-23 03:37:49 +0200 | [diff] [blame] | 24 | #include "hw/intc/arm_gic.h" |
Peter Maydell | 1e8cae4 | 2012-05-02 16:49:42 +0000 | [diff] [blame] | 25 | |
Andreas Färber | 8372879 | 2013-07-23 03:37:49 +0200 | [diff] [blame] | 26 | #define ALL_CPU_MASK ((unsigned)(((1 << GIC_NCPU) - 1))) |
Peter Maydell | 1e8cae4 | 2012-05-02 16:49:42 +0000 | [diff] [blame] | 27 | |
| 28 | /* The NVIC has 16 internal vectors. However these are not exposed |
| 29 | through the normal GIC interface. */ |
| 30 | #define GIC_BASE_IRQ ((s->revision == REV_NVIC) ? 32 : 0) |
| 31 | |
| 32 | #define GIC_SET_ENABLED(irq, cm) s->irq_state[irq].enabled |= (cm) |
| 33 | #define GIC_CLEAR_ENABLED(irq, cm) s->irq_state[irq].enabled &= ~(cm) |
| 34 | #define GIC_TEST_ENABLED(irq, cm) ((s->irq_state[irq].enabled & (cm)) != 0) |
| 35 | #define GIC_SET_PENDING(irq, cm) s->irq_state[irq].pending |= (cm) |
| 36 | #define GIC_CLEAR_PENDING(irq, cm) s->irq_state[irq].pending &= ~(cm) |
Peter Maydell | 1e8cae4 | 2012-05-02 16:49:42 +0000 | [diff] [blame] | 37 | #define GIC_SET_ACTIVE(irq, cm) s->irq_state[irq].active |= (cm) |
| 38 | #define GIC_CLEAR_ACTIVE(irq, cm) s->irq_state[irq].active &= ~(cm) |
| 39 | #define GIC_TEST_ACTIVE(irq, cm) ((s->irq_state[irq].active & (cm)) != 0) |
Peter Maydell | c303777 | 2013-04-05 16:17:59 +0100 | [diff] [blame] | 40 | #define GIC_SET_MODEL(irq) s->irq_state[irq].model = true |
| 41 | #define GIC_CLEAR_MODEL(irq) s->irq_state[irq].model = false |
Peter Maydell | 1e8cae4 | 2012-05-02 16:49:42 +0000 | [diff] [blame] | 42 | #define GIC_TEST_MODEL(irq) s->irq_state[irq].model |
Christoffer Dall | 6453fa9 | 2014-02-26 17:19:59 +0000 | [diff] [blame] | 43 | #define GIC_SET_LEVEL(irq, cm) s->irq_state[irq].level |= (cm) |
Peter Maydell | 1e8cae4 | 2012-05-02 16:49:42 +0000 | [diff] [blame] | 44 | #define GIC_CLEAR_LEVEL(irq, cm) s->irq_state[irq].level &= ~(cm) |
| 45 | #define GIC_TEST_LEVEL(irq, cm) ((s->irq_state[irq].level & (cm)) != 0) |
Christoffer Dall | 04050c5 | 2013-12-20 22:09:32 -0800 | [diff] [blame] | 46 | #define GIC_SET_EDGE_TRIGGER(irq) s->irq_state[irq].edge_trigger = true |
| 47 | #define GIC_CLEAR_EDGE_TRIGGER(irq) s->irq_state[irq].edge_trigger = false |
| 48 | #define GIC_TEST_EDGE_TRIGGER(irq) (s->irq_state[irq].edge_trigger) |
Peter Maydell | 1e8cae4 | 2012-05-02 16:49:42 +0000 | [diff] [blame] | 49 | #define GIC_GET_PRIORITY(irq, cpu) (((irq) < GIC_INTERNAL) ? \ |
| 50 | s->priority1[irq][cpu] : \ |
| 51 | s->priority2[(irq) - GIC_INTERNAL]) |
| 52 | #define GIC_TARGET(irq) s->irq_target[irq] |
Fabian Aggeler | c27a5ba | 2015-05-12 11:57:17 +0100 | [diff] [blame] | 53 | #define GIC_CLEAR_GROUP(irq, cm) (s->irq_state[irq].group &= ~(cm)) |
| 54 | #define GIC_SET_GROUP(irq, cm) (s->irq_state[irq].group |= (cm)) |
| 55 | #define GIC_TEST_GROUP(irq, cm) ((s->irq_state[irq].group & (cm)) != 0) |
| 56 | |
Fabian Aggeler | 679aa17 | 2015-05-12 11:57:17 +0100 | [diff] [blame] | 57 | #define GICD_CTLR_EN_GRP0 (1U << 0) |
| 58 | #define GICD_CTLR_EN_GRP1 (1U << 1) |
Peter Maydell | 1e8cae4 | 2012-05-02 16:49:42 +0000 | [diff] [blame] | 59 | |
Fabian Aggeler | 3295186 | 2015-05-12 11:57:17 +0100 | [diff] [blame] | 60 | #define GICC_CTLR_EN_GRP0 (1U << 0) |
| 61 | #define GICC_CTLR_EN_GRP1 (1U << 1) |
| 62 | #define GICC_CTLR_ACK_CTL (1U << 2) |
| 63 | #define GICC_CTLR_FIQ_EN (1U << 3) |
| 64 | #define GICC_CTLR_CBPR (1U << 4) /* GICv1: SBPR */ |
| 65 | #define GICC_CTLR_EOIMODE (1U << 9) |
| 66 | #define GICC_CTLR_EOIMODE_NS (1U << 10) |
| 67 | |
| 68 | /* Valid bits for GICC_CTLR for GICv1, v1 with security extensions, |
| 69 | * GICv2 and GICv2 with security extensions: |
| 70 | */ |
| 71 | #define GICC_CTLR_V1_MASK 0x1 |
| 72 | #define GICC_CTLR_V1_S_MASK 0x1f |
| 73 | #define GICC_CTLR_V2_MASK 0x21f |
| 74 | #define GICC_CTLR_V2_S_MASK 0x61f |
| 75 | |
Peter Maydell | 1e8cae4 | 2012-05-02 16:49:42 +0000 | [diff] [blame] | 76 | /* The special cases for the revision property: */ |
| 77 | #define REV_11MPCORE 0 |
| 78 | #define REV_NVIC 0xffffffff |
| 79 | |
Peter Maydell | fae1528 | 2012-10-12 11:54:39 +0100 | [diff] [blame] | 80 | void gic_set_pending_private(GICState *s, int cpu, int irq); |
Fabian Aggeler | c5619bf | 2015-05-12 11:57:18 +0100 | [diff] [blame] | 81 | uint32_t gic_acknowledge_irq(GICState *s, int cpu, MemTxAttrs attrs); |
Fabian Aggeler | f9c6a7f | 2015-05-12 11:57:18 +0100 | [diff] [blame] | 82 | void gic_complete_irq(GICState *s, int cpu, int irq, MemTxAttrs attrs); |
Peter Maydell | fae1528 | 2012-10-12 11:54:39 +0100 | [diff] [blame] | 83 | void gic_update(GICState *s); |
KONRAD Frederic | 7b95a50 | 2014-10-24 12:19:11 +0100 | [diff] [blame] | 84 | void gic_init_irqs_and_distributor(GICState *s); |
Fabian Aggeler | 8150847 | 2015-05-12 11:57:17 +0100 | [diff] [blame] | 85 | void gic_set_priority(GICState *s, int cpu, int irq, uint8_t val, |
| 86 | MemTxAttrs attrs); |
Peter Maydell | 1e8cae4 | 2012-05-02 16:49:42 +0000 | [diff] [blame] | 87 | |
Christoffer Dall | 8d99999 | 2013-11-18 20:32:00 -0800 | [diff] [blame] | 88 | static inline bool gic_test_pending(GICState *s, int irq, int cm) |
| 89 | { |
| 90 | if (s->revision == REV_NVIC || s->revision == REV_11MPCORE) { |
| 91 | return s->irq_state[irq].pending & cm; |
| 92 | } else { |
| 93 | /* Edge-triggered interrupts are marked pending on a rising edge, but |
| 94 | * level-triggered interrupts are either considered pending when the |
| 95 | * level is active or if software has explicitly written to |
| 96 | * GICD_ISPENDR to set the state pending. |
| 97 | */ |
| 98 | return (s->irq_state[irq].pending & cm) || |
| 99 | (!GIC_TEST_EDGE_TRIGGER(irq) && GIC_TEST_LEVEL(irq, cm)); |
| 100 | } |
| 101 | } |
| 102 | |
Peter Maydell | 1e8cae4 | 2012-05-02 16:49:42 +0000 | [diff] [blame] | 103 | #endif /* !QEMU_ARM_GIC_INTERNAL_H */ |