blob: ce1713d267e2db765b09ca9a9d510d7edf2984fc [file] [log] [blame]
Isaku Yamahatafc0bdd92010-05-14 16:28:59 +09001/*
2 * PC SMBus implementation
3 * splitted from acpi.c
4 *
5 * Copyright (c) 2006 Fabrice Bellard
6 *
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License version 2 as published by the Free Software Foundation.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl1012e962010-05-15 17:52:49 +000017 * License along with this library; if not, see
18 * <http://www.gnu.org/licenses/>.
Isaku Yamahatafc0bdd92010-05-14 16:28:59 +090019 */
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010020#include "hw/hw.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010021#include "hw/i386/pc.h"
22#include "hw/i2c/pm_smbus.h"
23#include "hw/i2c/smbus.h"
Isaku Yamahatafc0bdd92010-05-14 16:28:59 +090024
25/* no save/load? */
26
27#define SMBHSTSTS 0x00
28#define SMBHSTCNT 0x02
29#define SMBHSTCMD 0x03
30#define SMBHSTADD 0x04
31#define SMBHSTDAT0 0x05
32#define SMBHSTDAT1 0x06
33#define SMBBLKDAT 0x07
34
MRatnikovedb50922013-07-08 01:03:02 +040035#define STS_HOST_BUSY (1)
36#define STS_INTR (1<<1)
37#define STS_DEV_ERR (1<<2)
38#define STS_BUS_ERR (1<<3)
39#define STS_FAILED (1<<4)
40#define STS_SMBALERT (1<<5)
41#define STS_INUSE_STS (1<<6)
42#define STS_BYTE_DONE (1<<7)
43/* Signs of successfully transaction end :
44* ByteDoneStatus = 1 (STS_BYTE_DONE) and INTR = 1 (STS_INTR )
45*/
46
Isaku Yamahatab246eeb2010-05-14 16:29:21 +090047//#define DEBUG
48
49#ifdef DEBUG
50# define SMBUS_DPRINTF(format, ...) printf(format, ## __VA_ARGS__)
51#else
52# define SMBUS_DPRINTF(format, ...) do { } while (0)
53#endif
54
55
Isaku Yamahatafc0bdd92010-05-14 16:28:59 +090056static void smb_transaction(PMSMBus *s)
57{
58 uint8_t prot = (s->smb_ctl >> 2) & 0x07;
59 uint8_t read = s->smb_addr & 0x01;
60 uint8_t cmd = s->smb_cmd;
61 uint8_t addr = s->smb_addr >> 1;
Andreas Färbera5c82852013-08-03 00:18:51 +020062 I2CBus *bus = s->smbus;
Paolo Bonzinic8097612014-03-31 18:26:31 +020063 int ret;
Isaku Yamahatafc0bdd92010-05-14 16:28:59 +090064
Isaku Yamahatab246eeb2010-05-14 16:29:21 +090065 SMBUS_DPRINTF("SMBus trans addr=0x%02x prot=0x%02x\n", addr, prot);
MRatnikovedb50922013-07-08 01:03:02 +040066 /* Transaction isn't exec if STS_DEV_ERR bit set */
67 if ((s->smb_stat & STS_DEV_ERR) != 0) {
Paolo Bonzinic8097612014-03-31 18:26:31 +020068 goto error;
69 }
Isaku Yamahatafc0bdd92010-05-14 16:28:59 +090070 switch(prot) {
71 case 0x0:
Paolo Bonzinic8097612014-03-31 18:26:31 +020072 ret = smbus_quick_command(bus, addr, read);
73 goto done;
Isaku Yamahatafc0bdd92010-05-14 16:28:59 +090074 case 0x1:
75 if (read) {
Paolo Bonzinic8097612014-03-31 18:26:31 +020076 ret = smbus_receive_byte(bus, addr);
77 goto data8;
Isaku Yamahatafc0bdd92010-05-14 16:28:59 +090078 } else {
Paolo Bonzinic8097612014-03-31 18:26:31 +020079 ret = smbus_send_byte(bus, addr, cmd);
80 goto done;
Isaku Yamahatafc0bdd92010-05-14 16:28:59 +090081 }
Isaku Yamahatafc0bdd92010-05-14 16:28:59 +090082 case 0x2:
83 if (read) {
Paolo Bonzinic8097612014-03-31 18:26:31 +020084 ret = smbus_read_byte(bus, addr, cmd);
85 goto data8;
Isaku Yamahatafc0bdd92010-05-14 16:28:59 +090086 } else {
Paolo Bonzinic8097612014-03-31 18:26:31 +020087 ret = smbus_write_byte(bus, addr, cmd, s->smb_data0);
88 goto done;
Isaku Yamahatafc0bdd92010-05-14 16:28:59 +090089 }
90 break;
91 case 0x3:
92 if (read) {
Paolo Bonzinic8097612014-03-31 18:26:31 +020093 ret = smbus_read_word(bus, addr, cmd);
94 goto data16;
Isaku Yamahatafc0bdd92010-05-14 16:28:59 +090095 } else {
Paolo Bonzinic8097612014-03-31 18:26:31 +020096 ret = smbus_write_word(bus, addr, cmd, (s->smb_data1 << 8) | s->smb_data0);
97 goto done;
Isaku Yamahatafc0bdd92010-05-14 16:28:59 +090098 }
99 break;
100 case 0x5:
101 if (read) {
Paolo Bonzinic8097612014-03-31 18:26:31 +0200102 ret = smbus_read_block(bus, addr, cmd, s->smb_data);
103 goto data8;
Isaku Yamahatafc0bdd92010-05-14 16:28:59 +0900104 } else {
Paolo Bonzinic8097612014-03-31 18:26:31 +0200105 ret = smbus_write_block(bus, addr, cmd, s->smb_data, s->smb_data0);
106 goto done;
Isaku Yamahatafc0bdd92010-05-14 16:28:59 +0900107 }
108 break;
109 default:
110 goto error;
111 }
Paolo Bonzinic8097612014-03-31 18:26:31 +0200112 abort();
113
114data16:
115 if (ret < 0) {
116 goto error;
117 }
118 s->smb_data1 = ret >> 8;
119data8:
120 if (ret < 0) {
121 goto error;
122 }
123 s->smb_data0 = ret;
124done:
125 if (ret < 0) {
126 goto error;
127 }
128 s->smb_stat |= STS_BYTE_DONE | STS_INTR;
Isaku Yamahatafc0bdd92010-05-14 16:28:59 +0900129 return;
130
Paolo Bonzinic8097612014-03-31 18:26:31 +0200131error:
MRatnikovedb50922013-07-08 01:03:02 +0400132 s->smb_stat |= STS_DEV_ERR;
Paolo Bonzinic8097612014-03-31 18:26:31 +0200133 return;
134
Isaku Yamahatafc0bdd92010-05-14 16:28:59 +0900135}
136
Gerd Hoffmann798512e2012-11-23 14:57:01 +0100137static void smb_ioport_writeb(void *opaque, hwaddr addr, uint64_t val,
138 unsigned width)
Isaku Yamahatafc0bdd92010-05-14 16:28:59 +0900139{
140 PMSMBus *s = opaque;
Gerd Hoffmann798512e2012-11-23 14:57:01 +0100141
Gongleic5539cb2014-08-25 10:01:27 +0800142 SMBUS_DPRINTF("SMB writeb port=0x%04" HWADDR_PRIx
143 " val=0x%02" PRIx64 "\n", addr, val);
Isaku Yamahatafc0bdd92010-05-14 16:28:59 +0900144 switch(addr) {
145 case SMBHSTSTS:
MRatnikovedb50922013-07-08 01:03:02 +0400146 s->smb_stat = (~(val & 0xff)) & s->smb_stat;
Isaku Yamahatafc0bdd92010-05-14 16:28:59 +0900147 s->smb_index = 0;
148 break;
149 case SMBHSTCNT:
150 s->smb_ctl = val;
151 if (val & 0x40)
152 smb_transaction(s);
153 break;
154 case SMBHSTCMD:
155 s->smb_cmd = val;
156 break;
157 case SMBHSTADD:
158 s->smb_addr = val;
159 break;
160 case SMBHSTDAT0:
161 s->smb_data0 = val;
162 break;
163 case SMBHSTDAT1:
164 s->smb_data1 = val;
165 break;
166 case SMBBLKDAT:
167 s->smb_data[s->smb_index++] = val;
168 if (s->smb_index > 31)
169 s->smb_index = 0;
170 break;
171 default:
172 break;
173 }
174}
175
Gerd Hoffmann798512e2012-11-23 14:57:01 +0100176static uint64_t smb_ioport_readb(void *opaque, hwaddr addr, unsigned width)
Isaku Yamahatafc0bdd92010-05-14 16:28:59 +0900177{
178 PMSMBus *s = opaque;
179 uint32_t val;
180
Isaku Yamahatafc0bdd92010-05-14 16:28:59 +0900181 switch(addr) {
182 case SMBHSTSTS:
183 val = s->smb_stat;
184 break;
185 case SMBHSTCNT:
186 s->smb_index = 0;
187 val = s->smb_ctl & 0x1f;
188 break;
189 case SMBHSTCMD:
190 val = s->smb_cmd;
191 break;
192 case SMBHSTADD:
193 val = s->smb_addr;
194 break;
195 case SMBHSTDAT0:
196 val = s->smb_data0;
197 break;
198 case SMBHSTDAT1:
199 val = s->smb_data1;
200 break;
201 case SMBBLKDAT:
202 val = s->smb_data[s->smb_index++];
203 if (s->smb_index > 31)
204 s->smb_index = 0;
205 break;
206 default:
207 val = 0;
208 break;
209 }
Gongleic5539cb2014-08-25 10:01:27 +0800210 SMBUS_DPRINTF("SMB readb port=0x%04" HWADDR_PRIx " val=0x%02x\n", addr, val);
Isaku Yamahatafc0bdd92010-05-14 16:28:59 +0900211 return val;
212}
213
Gerd Hoffmann798512e2012-11-23 14:57:01 +0100214static const MemoryRegionOps pm_smbus_ops = {
215 .read = smb_ioport_readb,
216 .write = smb_ioport_writeb,
217 .valid.min_access_size = 1,
218 .valid.max_access_size = 1,
219 .endianness = DEVICE_LITTLE_ENDIAN,
220};
221
Isaku Yamahatafc0bdd92010-05-14 16:28:59 +0900222void pm_smbus_init(DeviceState *parent, PMSMBus *smb)
223{
224 smb->smbus = i2c_init_bus(parent, "i2c");
Paolo Bonzini1437c942013-06-06 21:25:08 -0400225 memory_region_init_io(&smb->io, OBJECT(parent), &pm_smbus_ops, smb,
226 "pm-smbus", 64);
Isaku Yamahatafc0bdd92010-05-14 16:28:59 +0900227}