ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1 | /* |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 2 | * Arm PrimeCell PL110 Color LCD Controller |
| 3 | * |
Paul Brook | 2e9bdce | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 4 | * Copyright (c) 2005-2009 CodeSourcery. |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 5 | * Written by Paul Brook |
| 6 | * |
Matthew Fernandez | 8e31bf3 | 2011-06-26 12:21:35 +1000 | [diff] [blame] | 7 | * This code is licensed under the GNU LGPL |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 8 | */ |
| 9 | |
Paolo Bonzini | 83c9f4c | 2013-02-04 15:40:22 +0100 | [diff] [blame] | 10 | #include "hw/sysbus.h" |
Paolo Bonzini | 28ecbae | 2012-11-28 12:06:30 +0100 | [diff] [blame] | 11 | #include "ui/console.h" |
Paolo Bonzini | 47b43a1 | 2013-03-18 17:36:02 +0100 | [diff] [blame] | 12 | #include "framebuffer.h" |
Paolo Bonzini | 28ecbae | 2012-11-28 12:06:30 +0100 | [diff] [blame] | 13 | #include "ui/pixel_ops.h" |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 14 | |
| 15 | #define PL110_CR_EN 0x001 |
balrog | e9c05b4 | 2007-10-04 23:45:31 +0000 | [diff] [blame] | 16 | #define PL110_CR_BGR 0x100 |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 17 | #define PL110_CR_BEBO 0x200 |
| 18 | #define PL110_CR_BEPO 0x400 |
| 19 | #define PL110_CR_PWR 0x800 |
| 20 | |
| 21 | enum pl110_bppmode |
| 22 | { |
| 23 | BPP_1, |
| 24 | BPP_2, |
| 25 | BPP_4, |
| 26 | BPP_8, |
| 27 | BPP_16, |
Peter Maydell | 4fbf555 | 2011-07-22 13:19:33 +0000 | [diff] [blame] | 28 | BPP_32, |
| 29 | BPP_16_565, /* PL111 only */ |
| 30 | BPP_12 /* PL111 only */ |
| 31 | }; |
| 32 | |
| 33 | |
| 34 | /* The Versatile/PB uses a slightly modified PL110 controller. */ |
| 35 | enum pl110_version |
| 36 | { |
| 37 | PL110, |
| 38 | PL110_VERSATILE, |
| 39 | PL111 |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 40 | }; |
| 41 | |
Andreas Färber | 5d7a11e | 2013-07-25 01:09:03 +0200 | [diff] [blame] | 42 | #define TYPE_PL110 "pl110" |
| 43 | #define PL110(obj) OBJECT_CHECK(PL110State, (obj), TYPE_PL110) |
| 44 | |
Andreas Färber | 513960e | 2013-07-25 00:57:23 +0200 | [diff] [blame] | 45 | typedef struct PL110State { |
Andreas Färber | 5d7a11e | 2013-07-25 01:09:03 +0200 | [diff] [blame] | 46 | SysBusDevice parent_obj; |
| 47 | |
Avi Kivity | 1a6b31c | 2011-10-10 17:18:44 +0200 | [diff] [blame] | 48 | MemoryRegion iomem; |
Paolo Bonzini | c1076c3 | 2015-07-13 12:00:29 +0200 | [diff] [blame] | 49 | MemoryRegionSection fbsection; |
Gerd Hoffmann | c78f713 | 2013-03-05 15:24:14 +0100 | [diff] [blame] | 50 | QemuConsole *con; |
pbrook | c60e08d | 2008-07-01 16:24:38 +0000 | [diff] [blame] | 51 | |
Peter Maydell | 4fbf555 | 2011-07-22 13:19:33 +0000 | [diff] [blame] | 52 | int version; |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 53 | uint32_t timing[4]; |
| 54 | uint32_t cr; |
| 55 | uint32_t upbase; |
| 56 | uint32_t lpbase; |
| 57 | uint32_t int_status; |
| 58 | uint32_t int_mask; |
| 59 | int cols; |
| 60 | int rows; |
| 61 | enum pl110_bppmode bpp; |
| 62 | int invalidate; |
Peter Maydell | 242ea2c | 2011-07-22 13:42:39 +0000 | [diff] [blame] | 63 | uint32_t mux_ctrl; |
Peter Maydell | 6e4c0d1 | 2012-08-27 12:32:36 +0100 | [diff] [blame] | 64 | uint32_t palette[256]; |
| 65 | uint32_t raw_palette[128]; |
pbrook | d537cf6 | 2007-04-07 18:14:41 +0000 | [diff] [blame] | 66 | qemu_irq irq; |
Andreas Färber | 513960e | 2013-07-25 00:57:23 +0200 | [diff] [blame] | 67 | } PL110State; |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 68 | |
Peter Maydell | 128939a | 2011-12-19 12:01:58 +0000 | [diff] [blame] | 69 | static int vmstate_pl110_post_load(void *opaque, int version_id); |
| 70 | |
Peter Maydell | 8c60d06 | 2010-12-23 17:19:56 +0000 | [diff] [blame] | 71 | static const VMStateDescription vmstate_pl110 = { |
| 72 | .name = "pl110", |
Peter Maydell | 242ea2c | 2011-07-22 13:42:39 +0000 | [diff] [blame] | 73 | .version_id = 2, |
Peter Maydell | 8c60d06 | 2010-12-23 17:19:56 +0000 | [diff] [blame] | 74 | .minimum_version_id = 1, |
Peter Maydell | 128939a | 2011-12-19 12:01:58 +0000 | [diff] [blame] | 75 | .post_load = vmstate_pl110_post_load, |
Peter Maydell | 8c60d06 | 2010-12-23 17:19:56 +0000 | [diff] [blame] | 76 | .fields = (VMStateField[]) { |
Andreas Färber | 513960e | 2013-07-25 00:57:23 +0200 | [diff] [blame] | 77 | VMSTATE_INT32(version, PL110State), |
| 78 | VMSTATE_UINT32_ARRAY(timing, PL110State, 4), |
| 79 | VMSTATE_UINT32(cr, PL110State), |
| 80 | VMSTATE_UINT32(upbase, PL110State), |
| 81 | VMSTATE_UINT32(lpbase, PL110State), |
| 82 | VMSTATE_UINT32(int_status, PL110State), |
| 83 | VMSTATE_UINT32(int_mask, PL110State), |
| 84 | VMSTATE_INT32(cols, PL110State), |
| 85 | VMSTATE_INT32(rows, PL110State), |
| 86 | VMSTATE_UINT32(bpp, PL110State), |
| 87 | VMSTATE_INT32(invalidate, PL110State), |
| 88 | VMSTATE_UINT32_ARRAY(palette, PL110State, 256), |
| 89 | VMSTATE_UINT32_ARRAY(raw_palette, PL110State, 128), |
| 90 | VMSTATE_UINT32_V(mux_ctrl, PL110State, 2), |
Peter Maydell | 8c60d06 | 2010-12-23 17:19:56 +0000 | [diff] [blame] | 91 | VMSTATE_END_OF_LIST() |
| 92 | } |
| 93 | }; |
| 94 | |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 95 | static const unsigned char pl110_id[] = |
| 96 | { 0x10, 0x11, 0x04, 0x00, 0x0d, 0xf0, 0x05, 0xb1 }; |
| 97 | |
Peter Maydell | 4fbf555 | 2011-07-22 13:19:33 +0000 | [diff] [blame] | 98 | static const unsigned char pl111_id[] = { |
| 99 | 0x11, 0x11, 0x24, 0x00, 0x0d, 0xf0, 0x05, 0xb1 |
| 100 | }; |
| 101 | |
Peter Maydell | 031c44e | 2013-09-10 19:09:33 +0100 | [diff] [blame] | 102 | |
Peter Maydell | 4fbf555 | 2011-07-22 13:19:33 +0000 | [diff] [blame] | 103 | /* Indexed by pl110_version */ |
| 104 | static const unsigned char *idregs[] = { |
| 105 | pl110_id, |
Peter Maydell | 031c44e | 2013-09-10 19:09:33 +0100 | [diff] [blame] | 106 | /* The ARM documentation (DDI0224C) says the CLCDC on the Versatile board |
| 107 | * has a different ID (0x93, 0x10, 0x04, 0x00, ...). However the hardware |
| 108 | * itself has the same ID values as a stock PL110, and guests (in |
| 109 | * particular Linux) rely on this. We emulate what the hardware does, |
| 110 | * rather than what the docs claim it ought to do. |
| 111 | */ |
| 112 | pl110_id, |
Peter Maydell | 4fbf555 | 2011-07-22 13:19:33 +0000 | [diff] [blame] | 113 | pl111_id |
| 114 | }; |
| 115 | |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 116 | #define BITS 8 |
Paolo Bonzini | 47b43a1 | 2013-03-18 17:36:02 +0100 | [diff] [blame] | 117 | #include "pl110_template.h" |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 118 | #define BITS 15 |
Paolo Bonzini | 47b43a1 | 2013-03-18 17:36:02 +0100 | [diff] [blame] | 119 | #include "pl110_template.h" |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 120 | #define BITS 16 |
Paolo Bonzini | 47b43a1 | 2013-03-18 17:36:02 +0100 | [diff] [blame] | 121 | #include "pl110_template.h" |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 122 | #define BITS 24 |
Paolo Bonzini | 47b43a1 | 2013-03-18 17:36:02 +0100 | [diff] [blame] | 123 | #include "pl110_template.h" |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 124 | #define BITS 32 |
Paolo Bonzini | 47b43a1 | 2013-03-18 17:36:02 +0100 | [diff] [blame] | 125 | #include "pl110_template.h" |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 126 | |
Andreas Färber | 513960e | 2013-07-25 00:57:23 +0200 | [diff] [blame] | 127 | static int pl110_enabled(PL110State *s) |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 128 | { |
| 129 | return (s->cr & PL110_CR_EN) && (s->cr & PL110_CR_PWR); |
| 130 | } |
| 131 | |
pbrook | 9521989 | 2006-04-09 01:06:34 +0000 | [diff] [blame] | 132 | static void pl110_update_display(void *opaque) |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 133 | { |
Andreas Färber | 513960e | 2013-07-25 00:57:23 +0200 | [diff] [blame] | 134 | PL110State *s = (PL110State *)opaque; |
Andreas Färber | 5d7a11e | 2013-07-25 01:09:03 +0200 | [diff] [blame] | 135 | SysBusDevice *sbd; |
Gerd Hoffmann | c78f713 | 2013-03-05 15:24:14 +0100 | [diff] [blame] | 136 | DisplaySurface *surface = qemu_console_surface(s->con); |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 137 | drawfn* fntable; |
| 138 | drawfn fn; |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 139 | int dest_width; |
| 140 | int src_width; |
balrog | e9c05b4 | 2007-10-04 23:45:31 +0000 | [diff] [blame] | 141 | int bpp_offset; |
pbrook | 714fa30 | 2009-04-01 12:27:59 +0000 | [diff] [blame] | 142 | int first; |
| 143 | int last; |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 144 | |
Andreas Färber | 5d7a11e | 2013-07-25 01:09:03 +0200 | [diff] [blame] | 145 | if (!pl110_enabled(s)) { |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 146 | return; |
Andreas Färber | 5d7a11e | 2013-07-25 01:09:03 +0200 | [diff] [blame] | 147 | } |
| 148 | |
| 149 | sbd = SYS_BUS_DEVICE(s); |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 150 | |
Gerd Hoffmann | c78f713 | 2013-03-05 15:24:14 +0100 | [diff] [blame] | 151 | switch (surface_bits_per_pixel(surface)) { |
pbrook | af2f673 | 2006-02-06 16:05:19 +0000 | [diff] [blame] | 152 | case 0: |
| 153 | return; |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 154 | case 8: |
| 155 | fntable = pl110_draw_fn_8; |
| 156 | dest_width = 1; |
| 157 | break; |
| 158 | case 15: |
| 159 | fntable = pl110_draw_fn_15; |
| 160 | dest_width = 2; |
| 161 | break; |
| 162 | case 16: |
| 163 | fntable = pl110_draw_fn_16; |
| 164 | dest_width = 2; |
| 165 | break; |
| 166 | case 24: |
| 167 | fntable = pl110_draw_fn_24; |
| 168 | dest_width = 3; |
| 169 | break; |
| 170 | case 32: |
| 171 | fntable = pl110_draw_fn_32; |
| 172 | dest_width = 4; |
| 173 | break; |
| 174 | default: |
pbrook | af2f673 | 2006-02-06 16:05:19 +0000 | [diff] [blame] | 175 | fprintf(stderr, "pl110: Bad color depth\n"); |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 176 | exit(1); |
| 177 | } |
balrog | e9c05b4 | 2007-10-04 23:45:31 +0000 | [diff] [blame] | 178 | if (s->cr & PL110_CR_BGR) |
| 179 | bpp_offset = 0; |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 180 | else |
Peter Maydell | 4fbf555 | 2011-07-22 13:19:33 +0000 | [diff] [blame] | 181 | bpp_offset = 24; |
| 182 | |
| 183 | if ((s->version != PL111) && (s->bpp == BPP_16)) { |
| 184 | /* The PL110's native 16 bit mode is 5551; however |
| 185 | * most boards with a PL110 implement an external |
| 186 | * mux which allows bits to be reshuffled to give |
| 187 | * 565 format. The mux is typically controlled by |
| 188 | * an external system register. |
Peter Maydell | 242ea2c | 2011-07-22 13:42:39 +0000 | [diff] [blame] | 189 | * This is controlled by a GPIO input pin |
Peter Maydell | 4fbf555 | 2011-07-22 13:19:33 +0000 | [diff] [blame] | 190 | * so boards can wire it up to their register. |
Peter Maydell | 4fbf555 | 2011-07-22 13:19:33 +0000 | [diff] [blame] | 191 | * |
| 192 | * The PL111 straightforwardly implements both |
| 193 | * 5551 and 565 under control of the bpp field |
| 194 | * in the LCDControl register. |
| 195 | */ |
Peter Maydell | 242ea2c | 2011-07-22 13:42:39 +0000 | [diff] [blame] | 196 | switch (s->mux_ctrl) { |
| 197 | case 3: /* 565 BGR */ |
| 198 | bpp_offset = (BPP_16_565 - BPP_16); |
| 199 | break; |
| 200 | case 1: /* 5551 */ |
| 201 | break; |
| 202 | case 0: /* 888; also if we have loaded vmstate from an old version */ |
| 203 | case 2: /* 565 RGB */ |
| 204 | default: |
| 205 | /* treat as 565 but honour BGR bit */ |
| 206 | bpp_offset += (BPP_16_565 - BPP_16); |
| 207 | break; |
| 208 | } |
Peter Maydell | 4fbf555 | 2011-07-22 13:19:33 +0000 | [diff] [blame] | 209 | } |
balrog | e9c05b4 | 2007-10-04 23:45:31 +0000 | [diff] [blame] | 210 | |
| 211 | if (s->cr & PL110_CR_BEBO) |
Peter Maydell | 4fbf555 | 2011-07-22 13:19:33 +0000 | [diff] [blame] | 212 | fn = fntable[s->bpp + 8 + bpp_offset]; |
balrog | e9c05b4 | 2007-10-04 23:45:31 +0000 | [diff] [blame] | 213 | else if (s->cr & PL110_CR_BEPO) |
Peter Maydell | 4fbf555 | 2011-07-22 13:19:33 +0000 | [diff] [blame] | 214 | fn = fntable[s->bpp + 16 + bpp_offset]; |
balrog | e9c05b4 | 2007-10-04 23:45:31 +0000 | [diff] [blame] | 215 | else |
| 216 | fn = fntable[s->bpp + bpp_offset]; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 217 | |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 218 | src_width = s->cols; |
| 219 | switch (s->bpp) { |
| 220 | case BPP_1: |
| 221 | src_width >>= 3; |
| 222 | break; |
| 223 | case BPP_2: |
| 224 | src_width >>= 2; |
| 225 | break; |
| 226 | case BPP_4: |
| 227 | src_width >>= 1; |
| 228 | break; |
| 229 | case BPP_8: |
| 230 | break; |
| 231 | case BPP_16: |
Peter Maydell | 4fbf555 | 2011-07-22 13:19:33 +0000 | [diff] [blame] | 232 | case BPP_16_565: |
| 233 | case BPP_12: |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 234 | src_width <<= 1; |
| 235 | break; |
| 236 | case BPP_32: |
| 237 | src_width <<= 2; |
| 238 | break; |
| 239 | } |
| 240 | dest_width *= s->cols; |
pbrook | 714fa30 | 2009-04-01 12:27:59 +0000 | [diff] [blame] | 241 | first = 0; |
Paolo Bonzini | c1076c3 | 2015-07-13 12:00:29 +0200 | [diff] [blame] | 242 | if (s->invalidate) { |
| 243 | framebuffer_update_memory_section(&s->fbsection, |
| 244 | sysbus_address_space(sbd), |
| 245 | s->upbase, |
| 246 | s->rows, src_width); |
| 247 | } |
| 248 | |
| 249 | framebuffer_update_display(surface, &s->fbsection, |
| 250 | s->cols, s->rows, |
pbrook | 714fa30 | 2009-04-01 12:27:59 +0000 | [diff] [blame] | 251 | src_width, dest_width, 0, |
| 252 | s->invalidate, |
Peter Maydell | 6e4c0d1 | 2012-08-27 12:32:36 +0100 | [diff] [blame] | 253 | fn, s->palette, |
pbrook | 714fa30 | 2009-04-01 12:27:59 +0000 | [diff] [blame] | 254 | &first, &last); |
Paolo Bonzini | c1076c3 | 2015-07-13 12:00:29 +0200 | [diff] [blame] | 255 | |
pbrook | 714fa30 | 2009-04-01 12:27:59 +0000 | [diff] [blame] | 256 | if (first >= 0) { |
Gerd Hoffmann | c78f713 | 2013-03-05 15:24:14 +0100 | [diff] [blame] | 257 | dpy_gfx_update(s->con, 0, first, s->cols, last - first + 1); |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 258 | } |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 259 | s->invalidate = 0; |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 260 | } |
| 261 | |
pbrook | 9521989 | 2006-04-09 01:06:34 +0000 | [diff] [blame] | 262 | static void pl110_invalidate_display(void * opaque) |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 263 | { |
Andreas Färber | 513960e | 2013-07-25 00:57:23 +0200 | [diff] [blame] | 264 | PL110State *s = (PL110State *)opaque; |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 265 | s->invalidate = 1; |
Blue Swirl | bfdb362 | 2009-07-31 09:10:02 +0300 | [diff] [blame] | 266 | if (pl110_enabled(s)) { |
Gerd Hoffmann | c78f713 | 2013-03-05 15:24:14 +0100 | [diff] [blame] | 267 | qemu_console_resize(s->con, s->cols, s->rows); |
Blue Swirl | bfdb362 | 2009-07-31 09:10:02 +0300 | [diff] [blame] | 268 | } |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 269 | } |
| 270 | |
Andreas Färber | 513960e | 2013-07-25 00:57:23 +0200 | [diff] [blame] | 271 | static void pl110_update_palette(PL110State *s, int n) |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 272 | { |
Gerd Hoffmann | c78f713 | 2013-03-05 15:24:14 +0100 | [diff] [blame] | 273 | DisplaySurface *surface = qemu_console_surface(s->con); |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 274 | int i; |
| 275 | uint32_t raw; |
| 276 | unsigned int r, g, b; |
| 277 | |
Peter Maydell | 6e4c0d1 | 2012-08-27 12:32:36 +0100 | [diff] [blame] | 278 | raw = s->raw_palette[n]; |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 279 | n <<= 1; |
| 280 | for (i = 0; i < 2; i++) { |
| 281 | r = (raw & 0x1f) << 3; |
| 282 | raw >>= 5; |
| 283 | g = (raw & 0x1f) << 3; |
| 284 | raw >>= 5; |
| 285 | b = (raw & 0x1f) << 3; |
| 286 | /* The I bit is ignored. */ |
| 287 | raw >>= 6; |
Gerd Hoffmann | c78f713 | 2013-03-05 15:24:14 +0100 | [diff] [blame] | 288 | switch (surface_bits_per_pixel(surface)) { |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 289 | case 8: |
Peter Maydell | 6e4c0d1 | 2012-08-27 12:32:36 +0100 | [diff] [blame] | 290 | s->palette[n] = rgb_to_pixel8(r, g, b); |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 291 | break; |
| 292 | case 15: |
Peter Maydell | 6e4c0d1 | 2012-08-27 12:32:36 +0100 | [diff] [blame] | 293 | s->palette[n] = rgb_to_pixel15(r, g, b); |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 294 | break; |
| 295 | case 16: |
Peter Maydell | 6e4c0d1 | 2012-08-27 12:32:36 +0100 | [diff] [blame] | 296 | s->palette[n] = rgb_to_pixel16(r, g, b); |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 297 | break; |
| 298 | case 24: |
| 299 | case 32: |
Peter Maydell | 6e4c0d1 | 2012-08-27 12:32:36 +0100 | [diff] [blame] | 300 | s->palette[n] = rgb_to_pixel32(r, g, b); |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 301 | break; |
| 302 | } |
| 303 | n++; |
| 304 | } |
| 305 | } |
| 306 | |
Andreas Färber | 513960e | 2013-07-25 00:57:23 +0200 | [diff] [blame] | 307 | static void pl110_resize(PL110State *s, int width, int height) |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 308 | { |
| 309 | if (width != s->cols || height != s->rows) { |
| 310 | if (pl110_enabled(s)) { |
Gerd Hoffmann | c78f713 | 2013-03-05 15:24:14 +0100 | [diff] [blame] | 311 | qemu_console_resize(s->con, width, height); |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 312 | } |
| 313 | } |
| 314 | s->cols = width; |
| 315 | s->rows = height; |
| 316 | } |
| 317 | |
| 318 | /* Update interrupts. */ |
Andreas Färber | 513960e | 2013-07-25 00:57:23 +0200 | [diff] [blame] | 319 | static void pl110_update(PL110State *s) |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 320 | { |
| 321 | /* TODO: Implement interrupts. */ |
| 322 | } |
| 323 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 324 | static uint64_t pl110_read(void *opaque, hwaddr offset, |
Avi Kivity | 1a6b31c | 2011-10-10 17:18:44 +0200 | [diff] [blame] | 325 | unsigned size) |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 326 | { |
Andreas Färber | 513960e | 2013-07-25 00:57:23 +0200 | [diff] [blame] | 327 | PL110State *s = (PL110State *)opaque; |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 328 | |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 329 | if (offset >= 0xfe0 && offset < 0x1000) { |
Peter Maydell | 4fbf555 | 2011-07-22 13:19:33 +0000 | [diff] [blame] | 330 | return idregs[s->version][(offset - 0xfe0) >> 2]; |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 331 | } |
| 332 | if (offset >= 0x200 && offset < 0x400) { |
Peter Maydell | 6e4c0d1 | 2012-08-27 12:32:36 +0100 | [diff] [blame] | 333 | return s->raw_palette[(offset - 0x200) >> 2]; |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 334 | } |
| 335 | switch (offset >> 2) { |
| 336 | case 0: /* LCDTiming0 */ |
| 337 | return s->timing[0]; |
| 338 | case 1: /* LCDTiming1 */ |
| 339 | return s->timing[1]; |
| 340 | case 2: /* LCDTiming2 */ |
| 341 | return s->timing[2]; |
| 342 | case 3: /* LCDTiming3 */ |
| 343 | return s->timing[3]; |
| 344 | case 4: /* LCDUPBASE */ |
| 345 | return s->upbase; |
| 346 | case 5: /* LCDLPBASE */ |
| 347 | return s->lpbase; |
| 348 | case 6: /* LCDIMSC */ |
Peter Maydell | 4fbf555 | 2011-07-22 13:19:33 +0000 | [diff] [blame] | 349 | if (s->version != PL110) { |
| 350 | return s->cr; |
| 351 | } |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 352 | return s->int_mask; |
| 353 | case 7: /* LCDControl */ |
Peter Maydell | 4fbf555 | 2011-07-22 13:19:33 +0000 | [diff] [blame] | 354 | if (s->version != PL110) { |
| 355 | return s->int_mask; |
| 356 | } |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 357 | return s->cr; |
| 358 | case 8: /* LCDRIS */ |
| 359 | return s->int_status; |
| 360 | case 9: /* LCDMIS */ |
| 361 | return s->int_status & s->int_mask; |
| 362 | case 11: /* LCDUPCURR */ |
| 363 | /* TODO: Implement vertical refresh. */ |
| 364 | return s->upbase; |
| 365 | case 12: /* LCDLPCURR */ |
| 366 | return s->lpbase; |
| 367 | default: |
Peter Maydell | 375cb56 | 2012-10-30 07:45:09 +0000 | [diff] [blame] | 368 | qemu_log_mask(LOG_GUEST_ERROR, |
| 369 | "pl110_read: Bad offset %x\n", (int)offset); |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 370 | return 0; |
| 371 | } |
| 372 | } |
| 373 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 374 | static void pl110_write(void *opaque, hwaddr offset, |
Avi Kivity | 1a6b31c | 2011-10-10 17:18:44 +0200 | [diff] [blame] | 375 | uint64_t val, unsigned size) |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 376 | { |
Andreas Färber | 513960e | 2013-07-25 00:57:23 +0200 | [diff] [blame] | 377 | PL110State *s = (PL110State *)opaque; |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 378 | int n; |
| 379 | |
| 380 | /* For simplicity invalidate the display whenever a control register |
Dong Xu Wang | 66a0a2c | 2011-11-29 16:52:39 +0800 | [diff] [blame] | 381 | is written to. */ |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 382 | s->invalidate = 1; |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 383 | if (offset >= 0x200 && offset < 0x400) { |
Peter Maydell | 6e4c0d1 | 2012-08-27 12:32:36 +0100 | [diff] [blame] | 384 | /* Palette. */ |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 385 | n = (offset - 0x200) >> 2; |
Peter Maydell | 6e4c0d1 | 2012-08-27 12:32:36 +0100 | [diff] [blame] | 386 | s->raw_palette[(offset - 0x200) >> 2] = val; |
| 387 | pl110_update_palette(s, n); |
pbrook | e10c2bf | 2006-03-02 23:58:13 +0000 | [diff] [blame] | 388 | return; |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 389 | } |
| 390 | switch (offset >> 2) { |
| 391 | case 0: /* LCDTiming0 */ |
| 392 | s->timing[0] = val; |
| 393 | n = ((val & 0xfc) + 4) * 4; |
| 394 | pl110_resize(s, n, s->rows); |
| 395 | break; |
| 396 | case 1: /* LCDTiming1 */ |
| 397 | s->timing[1] = val; |
| 398 | n = (val & 0x3ff) + 1; |
| 399 | pl110_resize(s, s->cols, n); |
| 400 | break; |
| 401 | case 2: /* LCDTiming2 */ |
| 402 | s->timing[2] = val; |
| 403 | break; |
| 404 | case 3: /* LCDTiming3 */ |
| 405 | s->timing[3] = val; |
| 406 | break; |
| 407 | case 4: /* LCDUPBASE */ |
| 408 | s->upbase = val; |
| 409 | break; |
| 410 | case 5: /* LCDLPBASE */ |
| 411 | s->lpbase = val; |
| 412 | break; |
| 413 | case 6: /* LCDIMSC */ |
Peter Maydell | 4fbf555 | 2011-07-22 13:19:33 +0000 | [diff] [blame] | 414 | if (s->version != PL110) { |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 415 | goto control; |
Peter Maydell | 4fbf555 | 2011-07-22 13:19:33 +0000 | [diff] [blame] | 416 | } |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 417 | imsc: |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 418 | s->int_mask = val; |
| 419 | pl110_update(s); |
| 420 | break; |
| 421 | case 7: /* LCDControl */ |
Peter Maydell | 4fbf555 | 2011-07-22 13:19:33 +0000 | [diff] [blame] | 422 | if (s->version != PL110) { |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 423 | goto imsc; |
Peter Maydell | 4fbf555 | 2011-07-22 13:19:33 +0000 | [diff] [blame] | 424 | } |
pbrook | cdbdb64 | 2006-04-09 01:32:52 +0000 | [diff] [blame] | 425 | control: |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 426 | s->cr = val; |
| 427 | s->bpp = (val >> 1) & 7; |
| 428 | if (pl110_enabled(s)) { |
Gerd Hoffmann | c78f713 | 2013-03-05 15:24:14 +0100 | [diff] [blame] | 429 | qemu_console_resize(s->con, s->cols, s->rows); |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 430 | } |
| 431 | break; |
| 432 | case 10: /* LCDICR */ |
| 433 | s->int_status &= ~val; |
| 434 | pl110_update(s); |
| 435 | break; |
| 436 | default: |
Peter Maydell | 375cb56 | 2012-10-30 07:45:09 +0000 | [diff] [blame] | 437 | qemu_log_mask(LOG_GUEST_ERROR, |
| 438 | "pl110_write: Bad offset %x\n", (int)offset); |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 439 | } |
| 440 | } |
| 441 | |
Avi Kivity | 1a6b31c | 2011-10-10 17:18:44 +0200 | [diff] [blame] | 442 | static const MemoryRegionOps pl110_ops = { |
| 443 | .read = pl110_read, |
| 444 | .write = pl110_write, |
| 445 | .endianness = DEVICE_NATIVE_ENDIAN, |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 446 | }; |
| 447 | |
Peter Maydell | 242ea2c | 2011-07-22 13:42:39 +0000 | [diff] [blame] | 448 | static void pl110_mux_ctrl_set(void *opaque, int line, int level) |
| 449 | { |
Andreas Färber | 513960e | 2013-07-25 00:57:23 +0200 | [diff] [blame] | 450 | PL110State *s = (PL110State *)opaque; |
Peter Maydell | 242ea2c | 2011-07-22 13:42:39 +0000 | [diff] [blame] | 451 | s->mux_ctrl = level; |
| 452 | } |
| 453 | |
Peter Maydell | 128939a | 2011-12-19 12:01:58 +0000 | [diff] [blame] | 454 | static int vmstate_pl110_post_load(void *opaque, int version_id) |
| 455 | { |
Andreas Färber | 513960e | 2013-07-25 00:57:23 +0200 | [diff] [blame] | 456 | PL110State *s = opaque; |
Peter Maydell | 128939a | 2011-12-19 12:01:58 +0000 | [diff] [blame] | 457 | /* Make sure we redraw, and at the right size */ |
| 458 | pl110_invalidate_display(s); |
| 459 | return 0; |
| 460 | } |
| 461 | |
Gerd Hoffmann | 380cd05 | 2013-03-13 14:04:18 +0100 | [diff] [blame] | 462 | static const GraphicHwOps pl110_gfx_ops = { |
| 463 | .invalidate = pl110_invalidate_display, |
| 464 | .gfx_update = pl110_update_display, |
| 465 | }; |
| 466 | |
Andreas Färber | 5d7a11e | 2013-07-25 01:09:03 +0200 | [diff] [blame] | 467 | static int pl110_initfn(SysBusDevice *sbd) |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 468 | { |
Andreas Färber | 5d7a11e | 2013-07-25 01:09:03 +0200 | [diff] [blame] | 469 | DeviceState *dev = DEVICE(sbd); |
| 470 | PL110State *s = PL110(dev); |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 471 | |
Paolo Bonzini | 3eadad5 | 2013-06-06 21:25:08 -0400 | [diff] [blame] | 472 | memory_region_init_io(&s->iomem, OBJECT(s), &pl110_ops, s, "pl110", 0x1000); |
Andreas Färber | 5d7a11e | 2013-07-25 01:09:03 +0200 | [diff] [blame] | 473 | sysbus_init_mmio(sbd, &s->iomem); |
| 474 | sysbus_init_irq(sbd, &s->irq); |
| 475 | qdev_init_gpio_in(dev, pl110_mux_ctrl_set, 1); |
Gerd Hoffmann | 5643706 | 2014-01-24 15:35:21 +0100 | [diff] [blame] | 476 | s->con = graphic_console_init(dev, 0, &pl110_gfx_ops, s); |
Gerd Hoffmann | 81a322d | 2009-08-14 10:36:05 +0200 | [diff] [blame] | 477 | return 0; |
pbrook | bdd5003 | 2006-02-06 04:11:15 +0000 | [diff] [blame] | 478 | } |
Paul Brook | 2e9bdce | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 479 | |
Andreas Färber | 5d7a11e | 2013-07-25 01:09:03 +0200 | [diff] [blame] | 480 | static void pl110_init(Object *obj) |
Paul Brook | 2e9bdce | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 481 | { |
Andreas Färber | 5d7a11e | 2013-07-25 01:09:03 +0200 | [diff] [blame] | 482 | PL110State *s = PL110(obj); |
| 483 | |
| 484 | s->version = PL110; |
Peter Maydell | 4fbf555 | 2011-07-22 13:19:33 +0000 | [diff] [blame] | 485 | } |
| 486 | |
Andreas Färber | 5d7a11e | 2013-07-25 01:09:03 +0200 | [diff] [blame] | 487 | static void pl110_versatile_init(Object *obj) |
Peter Maydell | 4fbf555 | 2011-07-22 13:19:33 +0000 | [diff] [blame] | 488 | { |
Andreas Färber | 5d7a11e | 2013-07-25 01:09:03 +0200 | [diff] [blame] | 489 | PL110State *s = PL110(obj); |
| 490 | |
| 491 | s->version = PL110_VERSATILE; |
| 492 | } |
| 493 | |
| 494 | static void pl111_init(Object *obj) |
| 495 | { |
| 496 | PL110State *s = PL110(obj); |
| 497 | |
Peter Maydell | 4fbf555 | 2011-07-22 13:19:33 +0000 | [diff] [blame] | 498 | s->version = PL111; |
Paul Brook | 2e9bdce | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 499 | } |
| 500 | |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 501 | static void pl110_class_init(ObjectClass *klass, void *data) |
| 502 | { |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 503 | DeviceClass *dc = DEVICE_CLASS(klass); |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 504 | SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); |
| 505 | |
Andreas Färber | 5d7a11e | 2013-07-25 01:09:03 +0200 | [diff] [blame] | 506 | k->init = pl110_initfn; |
Marcel Apfelbaum | 125ee0e | 2013-07-29 17:17:45 +0300 | [diff] [blame] | 507 | set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories); |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 508 | dc->vmsd = &vmstate_pl110; |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 509 | } |
| 510 | |
Andreas Färber | 8c43a6f | 2013-01-10 16:19:07 +0100 | [diff] [blame] | 511 | static const TypeInfo pl110_info = { |
Andreas Färber | 5d7a11e | 2013-07-25 01:09:03 +0200 | [diff] [blame] | 512 | .name = TYPE_PL110, |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 513 | .parent = TYPE_SYS_BUS_DEVICE, |
Andreas Färber | 513960e | 2013-07-25 00:57:23 +0200 | [diff] [blame] | 514 | .instance_size = sizeof(PL110State), |
Andreas Färber | 5d7a11e | 2013-07-25 01:09:03 +0200 | [diff] [blame] | 515 | .instance_init = pl110_init, |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 516 | .class_init = pl110_class_init, |
Peter Maydell | 8c60d06 | 2010-12-23 17:19:56 +0000 | [diff] [blame] | 517 | }; |
| 518 | |
Andreas Färber | 8c43a6f | 2013-01-10 16:19:07 +0100 | [diff] [blame] | 519 | static const TypeInfo pl110_versatile_info = { |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 520 | .name = "pl110_versatile", |
Andreas Färber | 5d7a11e | 2013-07-25 01:09:03 +0200 | [diff] [blame] | 521 | .parent = TYPE_PL110, |
| 522 | .instance_init = pl110_versatile_init, |
Peter Maydell | 8c60d06 | 2010-12-23 17:19:56 +0000 | [diff] [blame] | 523 | }; |
| 524 | |
Andreas Färber | 8c43a6f | 2013-01-10 16:19:07 +0100 | [diff] [blame] | 525 | static const TypeInfo pl111_info = { |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 526 | .name = "pl111", |
Andreas Färber | 5d7a11e | 2013-07-25 01:09:03 +0200 | [diff] [blame] | 527 | .parent = TYPE_PL110, |
| 528 | .instance_init = pl111_init, |
Peter Maydell | 4fbf555 | 2011-07-22 13:19:33 +0000 | [diff] [blame] | 529 | }; |
| 530 | |
Andreas Färber | 83f7d43 | 2012-02-09 15:20:55 +0100 | [diff] [blame] | 531 | static void pl110_register_types(void) |
Paul Brook | 2e9bdce | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 532 | { |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 533 | type_register_static(&pl110_info); |
| 534 | type_register_static(&pl110_versatile_info); |
| 535 | type_register_static(&pl111_info); |
Paul Brook | 2e9bdce | 2009-05-14 22:35:07 +0100 | [diff] [blame] | 536 | } |
| 537 | |
Andreas Färber | 83f7d43 | 2012-02-09 15:20:55 +0100 | [diff] [blame] | 538 | type_init(pl110_register_types) |