blob: ef1a7b1a583af354676009a5ff67e520c64447e6 [file] [log] [blame]
ths5fafdf22007-09-16 21:08:06 +00001/*
pbrookbdd50032006-02-06 04:11:15 +00002 * Arm PrimeCell PL110 Color LCD Controller
3 *
Paul Brook2e9bdce2009-05-14 22:35:07 +01004 * Copyright (c) 2005-2009 CodeSourcery.
pbrookbdd50032006-02-06 04:11:15 +00005 * Written by Paul Brook
6 *
Matthew Fernandez8e31bf32011-06-26 12:21:35 +10007 * This code is licensed under the GNU LGPL
pbrookbdd50032006-02-06 04:11:15 +00008 */
9
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010010#include "hw/sysbus.h"
Paolo Bonzini28ecbae2012-11-28 12:06:30 +010011#include "ui/console.h"
Paolo Bonzini47b43a12013-03-18 17:36:02 +010012#include "framebuffer.h"
Paolo Bonzini28ecbae2012-11-28 12:06:30 +010013#include "ui/pixel_ops.h"
pbrookbdd50032006-02-06 04:11:15 +000014
15#define PL110_CR_EN 0x001
balroge9c05b42007-10-04 23:45:31 +000016#define PL110_CR_BGR 0x100
pbrookbdd50032006-02-06 04:11:15 +000017#define PL110_CR_BEBO 0x200
18#define PL110_CR_BEPO 0x400
19#define PL110_CR_PWR 0x800
20
21enum pl110_bppmode
22{
23 BPP_1,
24 BPP_2,
25 BPP_4,
26 BPP_8,
27 BPP_16,
Peter Maydell4fbf5552011-07-22 13:19:33 +000028 BPP_32,
29 BPP_16_565, /* PL111 only */
30 BPP_12 /* PL111 only */
31};
32
33
34/* The Versatile/PB uses a slightly modified PL110 controller. */
35enum pl110_version
36{
37 PL110,
38 PL110_VERSATILE,
39 PL111
pbrookbdd50032006-02-06 04:11:15 +000040};
41
Andreas Färber5d7a11e2013-07-25 01:09:03 +020042#define TYPE_PL110 "pl110"
43#define PL110(obj) OBJECT_CHECK(PL110State, (obj), TYPE_PL110)
44
Andreas Färber513960e2013-07-25 00:57:23 +020045typedef struct PL110State {
Andreas Färber5d7a11e2013-07-25 01:09:03 +020046 SysBusDevice parent_obj;
47
Avi Kivity1a6b31c2011-10-10 17:18:44 +020048 MemoryRegion iomem;
Paolo Bonzinic1076c32015-07-13 12:00:29 +020049 MemoryRegionSection fbsection;
Gerd Hoffmannc78f7132013-03-05 15:24:14 +010050 QemuConsole *con;
pbrookc60e08d2008-07-01 16:24:38 +000051
Peter Maydell4fbf5552011-07-22 13:19:33 +000052 int version;
pbrookbdd50032006-02-06 04:11:15 +000053 uint32_t timing[4];
54 uint32_t cr;
55 uint32_t upbase;
56 uint32_t lpbase;
57 uint32_t int_status;
58 uint32_t int_mask;
59 int cols;
60 int rows;
61 enum pl110_bppmode bpp;
62 int invalidate;
Peter Maydell242ea2c2011-07-22 13:42:39 +000063 uint32_t mux_ctrl;
Peter Maydell6e4c0d12012-08-27 12:32:36 +010064 uint32_t palette[256];
65 uint32_t raw_palette[128];
pbrookd537cf62007-04-07 18:14:41 +000066 qemu_irq irq;
Andreas Färber513960e2013-07-25 00:57:23 +020067} PL110State;
pbrookbdd50032006-02-06 04:11:15 +000068
Peter Maydell128939a2011-12-19 12:01:58 +000069static int vmstate_pl110_post_load(void *opaque, int version_id);
70
Peter Maydell8c60d062010-12-23 17:19:56 +000071static const VMStateDescription vmstate_pl110 = {
72 .name = "pl110",
Peter Maydell242ea2c2011-07-22 13:42:39 +000073 .version_id = 2,
Peter Maydell8c60d062010-12-23 17:19:56 +000074 .minimum_version_id = 1,
Peter Maydell128939a2011-12-19 12:01:58 +000075 .post_load = vmstate_pl110_post_load,
Peter Maydell8c60d062010-12-23 17:19:56 +000076 .fields = (VMStateField[]) {
Andreas Färber513960e2013-07-25 00:57:23 +020077 VMSTATE_INT32(version, PL110State),
78 VMSTATE_UINT32_ARRAY(timing, PL110State, 4),
79 VMSTATE_UINT32(cr, PL110State),
80 VMSTATE_UINT32(upbase, PL110State),
81 VMSTATE_UINT32(lpbase, PL110State),
82 VMSTATE_UINT32(int_status, PL110State),
83 VMSTATE_UINT32(int_mask, PL110State),
84 VMSTATE_INT32(cols, PL110State),
85 VMSTATE_INT32(rows, PL110State),
86 VMSTATE_UINT32(bpp, PL110State),
87 VMSTATE_INT32(invalidate, PL110State),
88 VMSTATE_UINT32_ARRAY(palette, PL110State, 256),
89 VMSTATE_UINT32_ARRAY(raw_palette, PL110State, 128),
90 VMSTATE_UINT32_V(mux_ctrl, PL110State, 2),
Peter Maydell8c60d062010-12-23 17:19:56 +000091 VMSTATE_END_OF_LIST()
92 }
93};
94
pbrookbdd50032006-02-06 04:11:15 +000095static const unsigned char pl110_id[] =
96{ 0x10, 0x11, 0x04, 0x00, 0x0d, 0xf0, 0x05, 0xb1 };
97
Peter Maydell4fbf5552011-07-22 13:19:33 +000098static const unsigned char pl111_id[] = {
99 0x11, 0x11, 0x24, 0x00, 0x0d, 0xf0, 0x05, 0xb1
100};
101
Peter Maydell031c44e2013-09-10 19:09:33 +0100102
Peter Maydell4fbf5552011-07-22 13:19:33 +0000103/* Indexed by pl110_version */
104static const unsigned char *idregs[] = {
105 pl110_id,
Peter Maydell031c44e2013-09-10 19:09:33 +0100106 /* The ARM documentation (DDI0224C) says the CLCDC on the Versatile board
107 * has a different ID (0x93, 0x10, 0x04, 0x00, ...). However the hardware
108 * itself has the same ID values as a stock PL110, and guests (in
109 * particular Linux) rely on this. We emulate what the hardware does,
110 * rather than what the docs claim it ought to do.
111 */
112 pl110_id,
Peter Maydell4fbf5552011-07-22 13:19:33 +0000113 pl111_id
114};
115
pbrookbdd50032006-02-06 04:11:15 +0000116#define BITS 8
Paolo Bonzini47b43a12013-03-18 17:36:02 +0100117#include "pl110_template.h"
pbrookbdd50032006-02-06 04:11:15 +0000118#define BITS 15
Paolo Bonzini47b43a12013-03-18 17:36:02 +0100119#include "pl110_template.h"
pbrookbdd50032006-02-06 04:11:15 +0000120#define BITS 16
Paolo Bonzini47b43a12013-03-18 17:36:02 +0100121#include "pl110_template.h"
pbrookbdd50032006-02-06 04:11:15 +0000122#define BITS 24
Paolo Bonzini47b43a12013-03-18 17:36:02 +0100123#include "pl110_template.h"
pbrookbdd50032006-02-06 04:11:15 +0000124#define BITS 32
Paolo Bonzini47b43a12013-03-18 17:36:02 +0100125#include "pl110_template.h"
pbrookbdd50032006-02-06 04:11:15 +0000126
Andreas Färber513960e2013-07-25 00:57:23 +0200127static int pl110_enabled(PL110State *s)
pbrookbdd50032006-02-06 04:11:15 +0000128{
129 return (s->cr & PL110_CR_EN) && (s->cr & PL110_CR_PWR);
130}
131
pbrook95219892006-04-09 01:06:34 +0000132static void pl110_update_display(void *opaque)
pbrookbdd50032006-02-06 04:11:15 +0000133{
Andreas Färber513960e2013-07-25 00:57:23 +0200134 PL110State *s = (PL110State *)opaque;
Andreas Färber5d7a11e2013-07-25 01:09:03 +0200135 SysBusDevice *sbd;
Gerd Hoffmannc78f7132013-03-05 15:24:14 +0100136 DisplaySurface *surface = qemu_console_surface(s->con);
pbrookbdd50032006-02-06 04:11:15 +0000137 drawfn* fntable;
138 drawfn fn;
pbrookbdd50032006-02-06 04:11:15 +0000139 int dest_width;
140 int src_width;
balroge9c05b42007-10-04 23:45:31 +0000141 int bpp_offset;
pbrook714fa302009-04-01 12:27:59 +0000142 int first;
143 int last;
pbrookbdd50032006-02-06 04:11:15 +0000144
Andreas Färber5d7a11e2013-07-25 01:09:03 +0200145 if (!pl110_enabled(s)) {
pbrookbdd50032006-02-06 04:11:15 +0000146 return;
Andreas Färber5d7a11e2013-07-25 01:09:03 +0200147 }
148
149 sbd = SYS_BUS_DEVICE(s);
ths3b46e622007-09-17 08:09:54 +0000150
Gerd Hoffmannc78f7132013-03-05 15:24:14 +0100151 switch (surface_bits_per_pixel(surface)) {
pbrookaf2f6732006-02-06 16:05:19 +0000152 case 0:
153 return;
pbrookbdd50032006-02-06 04:11:15 +0000154 case 8:
155 fntable = pl110_draw_fn_8;
156 dest_width = 1;
157 break;
158 case 15:
159 fntable = pl110_draw_fn_15;
160 dest_width = 2;
161 break;
162 case 16:
163 fntable = pl110_draw_fn_16;
164 dest_width = 2;
165 break;
166 case 24:
167 fntable = pl110_draw_fn_24;
168 dest_width = 3;
169 break;
170 case 32:
171 fntable = pl110_draw_fn_32;
172 dest_width = 4;
173 break;
174 default:
pbrookaf2f6732006-02-06 16:05:19 +0000175 fprintf(stderr, "pl110: Bad color depth\n");
pbrookbdd50032006-02-06 04:11:15 +0000176 exit(1);
177 }
balroge9c05b42007-10-04 23:45:31 +0000178 if (s->cr & PL110_CR_BGR)
179 bpp_offset = 0;
pbrookbdd50032006-02-06 04:11:15 +0000180 else
Peter Maydell4fbf5552011-07-22 13:19:33 +0000181 bpp_offset = 24;
182
183 if ((s->version != PL111) && (s->bpp == BPP_16)) {
184 /* The PL110's native 16 bit mode is 5551; however
185 * most boards with a PL110 implement an external
186 * mux which allows bits to be reshuffled to give
187 * 565 format. The mux is typically controlled by
188 * an external system register.
Peter Maydell242ea2c2011-07-22 13:42:39 +0000189 * This is controlled by a GPIO input pin
Peter Maydell4fbf5552011-07-22 13:19:33 +0000190 * so boards can wire it up to their register.
Peter Maydell4fbf5552011-07-22 13:19:33 +0000191 *
192 * The PL111 straightforwardly implements both
193 * 5551 and 565 under control of the bpp field
194 * in the LCDControl register.
195 */
Peter Maydell242ea2c2011-07-22 13:42:39 +0000196 switch (s->mux_ctrl) {
197 case 3: /* 565 BGR */
198 bpp_offset = (BPP_16_565 - BPP_16);
199 break;
200 case 1: /* 5551 */
201 break;
202 case 0: /* 888; also if we have loaded vmstate from an old version */
203 case 2: /* 565 RGB */
204 default:
205 /* treat as 565 but honour BGR bit */
206 bpp_offset += (BPP_16_565 - BPP_16);
207 break;
208 }
Peter Maydell4fbf5552011-07-22 13:19:33 +0000209 }
balroge9c05b42007-10-04 23:45:31 +0000210
211 if (s->cr & PL110_CR_BEBO)
Peter Maydell4fbf5552011-07-22 13:19:33 +0000212 fn = fntable[s->bpp + 8 + bpp_offset];
balroge9c05b42007-10-04 23:45:31 +0000213 else if (s->cr & PL110_CR_BEPO)
Peter Maydell4fbf5552011-07-22 13:19:33 +0000214 fn = fntable[s->bpp + 16 + bpp_offset];
balroge9c05b42007-10-04 23:45:31 +0000215 else
216 fn = fntable[s->bpp + bpp_offset];
ths3b46e622007-09-17 08:09:54 +0000217
pbrookbdd50032006-02-06 04:11:15 +0000218 src_width = s->cols;
219 switch (s->bpp) {
220 case BPP_1:
221 src_width >>= 3;
222 break;
223 case BPP_2:
224 src_width >>= 2;
225 break;
226 case BPP_4:
227 src_width >>= 1;
228 break;
229 case BPP_8:
230 break;
231 case BPP_16:
Peter Maydell4fbf5552011-07-22 13:19:33 +0000232 case BPP_16_565:
233 case BPP_12:
pbrookbdd50032006-02-06 04:11:15 +0000234 src_width <<= 1;
235 break;
236 case BPP_32:
237 src_width <<= 2;
238 break;
239 }
240 dest_width *= s->cols;
pbrook714fa302009-04-01 12:27:59 +0000241 first = 0;
Paolo Bonzinic1076c32015-07-13 12:00:29 +0200242 if (s->invalidate) {
243 framebuffer_update_memory_section(&s->fbsection,
244 sysbus_address_space(sbd),
245 s->upbase,
246 s->rows, src_width);
247 }
248
249 framebuffer_update_display(surface, &s->fbsection,
250 s->cols, s->rows,
pbrook714fa302009-04-01 12:27:59 +0000251 src_width, dest_width, 0,
252 s->invalidate,
Peter Maydell6e4c0d12012-08-27 12:32:36 +0100253 fn, s->palette,
pbrook714fa302009-04-01 12:27:59 +0000254 &first, &last);
Paolo Bonzinic1076c32015-07-13 12:00:29 +0200255
pbrook714fa302009-04-01 12:27:59 +0000256 if (first >= 0) {
Gerd Hoffmannc78f7132013-03-05 15:24:14 +0100257 dpy_gfx_update(s->con, 0, first, s->cols, last - first + 1);
pbrookbdd50032006-02-06 04:11:15 +0000258 }
pbrookbdd50032006-02-06 04:11:15 +0000259 s->invalidate = 0;
pbrookbdd50032006-02-06 04:11:15 +0000260}
261
pbrook95219892006-04-09 01:06:34 +0000262static void pl110_invalidate_display(void * opaque)
pbrookbdd50032006-02-06 04:11:15 +0000263{
Andreas Färber513960e2013-07-25 00:57:23 +0200264 PL110State *s = (PL110State *)opaque;
pbrookbdd50032006-02-06 04:11:15 +0000265 s->invalidate = 1;
Blue Swirlbfdb3622009-07-31 09:10:02 +0300266 if (pl110_enabled(s)) {
Gerd Hoffmannc78f7132013-03-05 15:24:14 +0100267 qemu_console_resize(s->con, s->cols, s->rows);
Blue Swirlbfdb3622009-07-31 09:10:02 +0300268 }
pbrookbdd50032006-02-06 04:11:15 +0000269}
270
Andreas Färber513960e2013-07-25 00:57:23 +0200271static void pl110_update_palette(PL110State *s, int n)
pbrookbdd50032006-02-06 04:11:15 +0000272{
Gerd Hoffmannc78f7132013-03-05 15:24:14 +0100273 DisplaySurface *surface = qemu_console_surface(s->con);
pbrookbdd50032006-02-06 04:11:15 +0000274 int i;
275 uint32_t raw;
276 unsigned int r, g, b;
277
Peter Maydell6e4c0d12012-08-27 12:32:36 +0100278 raw = s->raw_palette[n];
pbrookbdd50032006-02-06 04:11:15 +0000279 n <<= 1;
280 for (i = 0; i < 2; i++) {
281 r = (raw & 0x1f) << 3;
282 raw >>= 5;
283 g = (raw & 0x1f) << 3;
284 raw >>= 5;
285 b = (raw & 0x1f) << 3;
286 /* The I bit is ignored. */
287 raw >>= 6;
Gerd Hoffmannc78f7132013-03-05 15:24:14 +0100288 switch (surface_bits_per_pixel(surface)) {
pbrookbdd50032006-02-06 04:11:15 +0000289 case 8:
Peter Maydell6e4c0d12012-08-27 12:32:36 +0100290 s->palette[n] = rgb_to_pixel8(r, g, b);
pbrookbdd50032006-02-06 04:11:15 +0000291 break;
292 case 15:
Peter Maydell6e4c0d12012-08-27 12:32:36 +0100293 s->palette[n] = rgb_to_pixel15(r, g, b);
pbrookbdd50032006-02-06 04:11:15 +0000294 break;
295 case 16:
Peter Maydell6e4c0d12012-08-27 12:32:36 +0100296 s->palette[n] = rgb_to_pixel16(r, g, b);
pbrookbdd50032006-02-06 04:11:15 +0000297 break;
298 case 24:
299 case 32:
Peter Maydell6e4c0d12012-08-27 12:32:36 +0100300 s->palette[n] = rgb_to_pixel32(r, g, b);
pbrookbdd50032006-02-06 04:11:15 +0000301 break;
302 }
303 n++;
304 }
305}
306
Andreas Färber513960e2013-07-25 00:57:23 +0200307static void pl110_resize(PL110State *s, int width, int height)
pbrookbdd50032006-02-06 04:11:15 +0000308{
309 if (width != s->cols || height != s->rows) {
310 if (pl110_enabled(s)) {
Gerd Hoffmannc78f7132013-03-05 15:24:14 +0100311 qemu_console_resize(s->con, width, height);
pbrookbdd50032006-02-06 04:11:15 +0000312 }
313 }
314 s->cols = width;
315 s->rows = height;
316}
317
318/* Update interrupts. */
Andreas Färber513960e2013-07-25 00:57:23 +0200319static void pl110_update(PL110State *s)
pbrookbdd50032006-02-06 04:11:15 +0000320{
321 /* TODO: Implement interrupts. */
322}
323
Avi Kivitya8170e52012-10-23 12:30:10 +0200324static uint64_t pl110_read(void *opaque, hwaddr offset,
Avi Kivity1a6b31c2011-10-10 17:18:44 +0200325 unsigned size)
pbrookbdd50032006-02-06 04:11:15 +0000326{
Andreas Färber513960e2013-07-25 00:57:23 +0200327 PL110State *s = (PL110State *)opaque;
pbrookbdd50032006-02-06 04:11:15 +0000328
pbrookbdd50032006-02-06 04:11:15 +0000329 if (offset >= 0xfe0 && offset < 0x1000) {
Peter Maydell4fbf5552011-07-22 13:19:33 +0000330 return idregs[s->version][(offset - 0xfe0) >> 2];
pbrookbdd50032006-02-06 04:11:15 +0000331 }
332 if (offset >= 0x200 && offset < 0x400) {
Peter Maydell6e4c0d12012-08-27 12:32:36 +0100333 return s->raw_palette[(offset - 0x200) >> 2];
pbrookbdd50032006-02-06 04:11:15 +0000334 }
335 switch (offset >> 2) {
336 case 0: /* LCDTiming0 */
337 return s->timing[0];
338 case 1: /* LCDTiming1 */
339 return s->timing[1];
340 case 2: /* LCDTiming2 */
341 return s->timing[2];
342 case 3: /* LCDTiming3 */
343 return s->timing[3];
344 case 4: /* LCDUPBASE */
345 return s->upbase;
346 case 5: /* LCDLPBASE */
347 return s->lpbase;
348 case 6: /* LCDIMSC */
Peter Maydell4fbf5552011-07-22 13:19:33 +0000349 if (s->version != PL110) {
350 return s->cr;
351 }
pbrookbdd50032006-02-06 04:11:15 +0000352 return s->int_mask;
353 case 7: /* LCDControl */
Peter Maydell4fbf5552011-07-22 13:19:33 +0000354 if (s->version != PL110) {
355 return s->int_mask;
356 }
pbrookbdd50032006-02-06 04:11:15 +0000357 return s->cr;
358 case 8: /* LCDRIS */
359 return s->int_status;
360 case 9: /* LCDMIS */
361 return s->int_status & s->int_mask;
362 case 11: /* LCDUPCURR */
363 /* TODO: Implement vertical refresh. */
364 return s->upbase;
365 case 12: /* LCDLPCURR */
366 return s->lpbase;
367 default:
Peter Maydell375cb562012-10-30 07:45:09 +0000368 qemu_log_mask(LOG_GUEST_ERROR,
369 "pl110_read: Bad offset %x\n", (int)offset);
pbrookbdd50032006-02-06 04:11:15 +0000370 return 0;
371 }
372}
373
Avi Kivitya8170e52012-10-23 12:30:10 +0200374static void pl110_write(void *opaque, hwaddr offset,
Avi Kivity1a6b31c2011-10-10 17:18:44 +0200375 uint64_t val, unsigned size)
pbrookbdd50032006-02-06 04:11:15 +0000376{
Andreas Färber513960e2013-07-25 00:57:23 +0200377 PL110State *s = (PL110State *)opaque;
pbrookbdd50032006-02-06 04:11:15 +0000378 int n;
379
380 /* For simplicity invalidate the display whenever a control register
Dong Xu Wang66a0a2c2011-11-29 16:52:39 +0800381 is written to. */
pbrookbdd50032006-02-06 04:11:15 +0000382 s->invalidate = 1;
pbrookbdd50032006-02-06 04:11:15 +0000383 if (offset >= 0x200 && offset < 0x400) {
Peter Maydell6e4c0d12012-08-27 12:32:36 +0100384 /* Palette. */
pbrookbdd50032006-02-06 04:11:15 +0000385 n = (offset - 0x200) >> 2;
Peter Maydell6e4c0d12012-08-27 12:32:36 +0100386 s->raw_palette[(offset - 0x200) >> 2] = val;
387 pl110_update_palette(s, n);
pbrooke10c2bf2006-03-02 23:58:13 +0000388 return;
pbrookbdd50032006-02-06 04:11:15 +0000389 }
390 switch (offset >> 2) {
391 case 0: /* LCDTiming0 */
392 s->timing[0] = val;
393 n = ((val & 0xfc) + 4) * 4;
394 pl110_resize(s, n, s->rows);
395 break;
396 case 1: /* LCDTiming1 */
397 s->timing[1] = val;
398 n = (val & 0x3ff) + 1;
399 pl110_resize(s, s->cols, n);
400 break;
401 case 2: /* LCDTiming2 */
402 s->timing[2] = val;
403 break;
404 case 3: /* LCDTiming3 */
405 s->timing[3] = val;
406 break;
407 case 4: /* LCDUPBASE */
408 s->upbase = val;
409 break;
410 case 5: /* LCDLPBASE */
411 s->lpbase = val;
412 break;
413 case 6: /* LCDIMSC */
Peter Maydell4fbf5552011-07-22 13:19:33 +0000414 if (s->version != PL110) {
pbrookcdbdb642006-04-09 01:32:52 +0000415 goto control;
Peter Maydell4fbf5552011-07-22 13:19:33 +0000416 }
pbrookcdbdb642006-04-09 01:32:52 +0000417 imsc:
pbrookbdd50032006-02-06 04:11:15 +0000418 s->int_mask = val;
419 pl110_update(s);
420 break;
421 case 7: /* LCDControl */
Peter Maydell4fbf5552011-07-22 13:19:33 +0000422 if (s->version != PL110) {
pbrookcdbdb642006-04-09 01:32:52 +0000423 goto imsc;
Peter Maydell4fbf5552011-07-22 13:19:33 +0000424 }
pbrookcdbdb642006-04-09 01:32:52 +0000425 control:
pbrookbdd50032006-02-06 04:11:15 +0000426 s->cr = val;
427 s->bpp = (val >> 1) & 7;
428 if (pl110_enabled(s)) {
Gerd Hoffmannc78f7132013-03-05 15:24:14 +0100429 qemu_console_resize(s->con, s->cols, s->rows);
pbrookbdd50032006-02-06 04:11:15 +0000430 }
431 break;
432 case 10: /* LCDICR */
433 s->int_status &= ~val;
434 pl110_update(s);
435 break;
436 default:
Peter Maydell375cb562012-10-30 07:45:09 +0000437 qemu_log_mask(LOG_GUEST_ERROR,
438 "pl110_write: Bad offset %x\n", (int)offset);
pbrookbdd50032006-02-06 04:11:15 +0000439 }
440}
441
Avi Kivity1a6b31c2011-10-10 17:18:44 +0200442static const MemoryRegionOps pl110_ops = {
443 .read = pl110_read,
444 .write = pl110_write,
445 .endianness = DEVICE_NATIVE_ENDIAN,
pbrookbdd50032006-02-06 04:11:15 +0000446};
447
Peter Maydell242ea2c2011-07-22 13:42:39 +0000448static void pl110_mux_ctrl_set(void *opaque, int line, int level)
449{
Andreas Färber513960e2013-07-25 00:57:23 +0200450 PL110State *s = (PL110State *)opaque;
Peter Maydell242ea2c2011-07-22 13:42:39 +0000451 s->mux_ctrl = level;
452}
453
Peter Maydell128939a2011-12-19 12:01:58 +0000454static int vmstate_pl110_post_load(void *opaque, int version_id)
455{
Andreas Färber513960e2013-07-25 00:57:23 +0200456 PL110State *s = opaque;
Peter Maydell128939a2011-12-19 12:01:58 +0000457 /* Make sure we redraw, and at the right size */
458 pl110_invalidate_display(s);
459 return 0;
460}
461
Gerd Hoffmann380cd052013-03-13 14:04:18 +0100462static const GraphicHwOps pl110_gfx_ops = {
463 .invalidate = pl110_invalidate_display,
464 .gfx_update = pl110_update_display,
465};
466
Andreas Färber5d7a11e2013-07-25 01:09:03 +0200467static int pl110_initfn(SysBusDevice *sbd)
pbrookbdd50032006-02-06 04:11:15 +0000468{
Andreas Färber5d7a11e2013-07-25 01:09:03 +0200469 DeviceState *dev = DEVICE(sbd);
470 PL110State *s = PL110(dev);
pbrookbdd50032006-02-06 04:11:15 +0000471
Paolo Bonzini3eadad52013-06-06 21:25:08 -0400472 memory_region_init_io(&s->iomem, OBJECT(s), &pl110_ops, s, "pl110", 0x1000);
Andreas Färber5d7a11e2013-07-25 01:09:03 +0200473 sysbus_init_mmio(sbd, &s->iomem);
474 sysbus_init_irq(sbd, &s->irq);
475 qdev_init_gpio_in(dev, pl110_mux_ctrl_set, 1);
Gerd Hoffmann56437062014-01-24 15:35:21 +0100476 s->con = graphic_console_init(dev, 0, &pl110_gfx_ops, s);
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200477 return 0;
pbrookbdd50032006-02-06 04:11:15 +0000478}
Paul Brook2e9bdce2009-05-14 22:35:07 +0100479
Andreas Färber5d7a11e2013-07-25 01:09:03 +0200480static void pl110_init(Object *obj)
Paul Brook2e9bdce2009-05-14 22:35:07 +0100481{
Andreas Färber5d7a11e2013-07-25 01:09:03 +0200482 PL110State *s = PL110(obj);
483
484 s->version = PL110;
Peter Maydell4fbf5552011-07-22 13:19:33 +0000485}
486
Andreas Färber5d7a11e2013-07-25 01:09:03 +0200487static void pl110_versatile_init(Object *obj)
Peter Maydell4fbf5552011-07-22 13:19:33 +0000488{
Andreas Färber5d7a11e2013-07-25 01:09:03 +0200489 PL110State *s = PL110(obj);
490
491 s->version = PL110_VERSATILE;
492}
493
494static void pl111_init(Object *obj)
495{
496 PL110State *s = PL110(obj);
497
Peter Maydell4fbf5552011-07-22 13:19:33 +0000498 s->version = PL111;
Paul Brook2e9bdce2009-05-14 22:35:07 +0100499}
500
Anthony Liguori999e12b2012-01-24 13:12:29 -0600501static void pl110_class_init(ObjectClass *klass, void *data)
502{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600503 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori999e12b2012-01-24 13:12:29 -0600504 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
505
Andreas Färber5d7a11e2013-07-25 01:09:03 +0200506 k->init = pl110_initfn;
Marcel Apfelbaum125ee0e2013-07-29 17:17:45 +0300507 set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories);
Anthony Liguori39bffca2011-12-07 21:34:16 -0600508 dc->vmsd = &vmstate_pl110;
Anthony Liguori999e12b2012-01-24 13:12:29 -0600509}
510
Andreas Färber8c43a6f2013-01-10 16:19:07 +0100511static const TypeInfo pl110_info = {
Andreas Färber5d7a11e2013-07-25 01:09:03 +0200512 .name = TYPE_PL110,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600513 .parent = TYPE_SYS_BUS_DEVICE,
Andreas Färber513960e2013-07-25 00:57:23 +0200514 .instance_size = sizeof(PL110State),
Andreas Färber5d7a11e2013-07-25 01:09:03 +0200515 .instance_init = pl110_init,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600516 .class_init = pl110_class_init,
Peter Maydell8c60d062010-12-23 17:19:56 +0000517};
518
Andreas Färber8c43a6f2013-01-10 16:19:07 +0100519static const TypeInfo pl110_versatile_info = {
Anthony Liguori39bffca2011-12-07 21:34:16 -0600520 .name = "pl110_versatile",
Andreas Färber5d7a11e2013-07-25 01:09:03 +0200521 .parent = TYPE_PL110,
522 .instance_init = pl110_versatile_init,
Peter Maydell8c60d062010-12-23 17:19:56 +0000523};
524
Andreas Färber8c43a6f2013-01-10 16:19:07 +0100525static const TypeInfo pl111_info = {
Anthony Liguori39bffca2011-12-07 21:34:16 -0600526 .name = "pl111",
Andreas Färber5d7a11e2013-07-25 01:09:03 +0200527 .parent = TYPE_PL110,
528 .instance_init = pl111_init,
Peter Maydell4fbf5552011-07-22 13:19:33 +0000529};
530
Andreas Färber83f7d432012-02-09 15:20:55 +0100531static void pl110_register_types(void)
Paul Brook2e9bdce2009-05-14 22:35:07 +0100532{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600533 type_register_static(&pl110_info);
534 type_register_static(&pl110_versatile_info);
535 type_register_static(&pl111_info);
Paul Brook2e9bdce2009-05-14 22:35:07 +0100536}
537
Andreas Färber83f7d432012-02-09 15:20:55 +0100538type_init(pl110_register_types)