blob: 38dbff44a1306636d80f41b191f8e2b6bc588055 [file] [log] [blame]
pbrook502a5392006-05-13 16:11:23 +00001/*
2 * QEMU PREP PCI host
3 *
4 * Copyright (c) 2006 Fabrice Bellard
ths5fafdf22007-09-16 21:08:06 +00005 *
pbrook502a5392006-05-13 16:11:23 +00006 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
pbrook87ecb682007-11-17 17:14:51 +000025#include "hw.h"
26#include "pci.h"
pbrook502a5392006-05-13 16:11:23 +000027#include "pci_host.h"
Hervé Poussineau6c84ce02012-04-14 22:48:37 +020028#include "pc.h"
Andreas Färber8ca8c7b2012-01-03 02:42:46 +010029#include "exec-memory.h"
pbrook502a5392006-05-13 16:11:23 +000030
Andreas Färber8ca8c7b2012-01-03 02:42:46 +010031typedef struct PRePPCIState {
32 PCIHostState host_state;
Hervé Poussineau6c84ce02012-04-14 22:48:37 +020033 MemoryRegion intack;
Andreas Färber8ca8c7b2012-01-03 02:42:46 +010034 qemu_irq irq[4];
35} PREPPCIState;
pbrook502a5392006-05-13 16:11:23 +000036
Andreas Färber55526052012-01-03 01:50:07 +010037typedef struct RavenPCIState {
38 PCIDevice dev;
39} RavenPCIState;
40
Anthony Liguoric227f092009-10-01 16:12:16 -050041static inline uint32_t PPC_PCIIO_config(target_phys_addr_t addr)
pbrook502a5392006-05-13 16:11:23 +000042{
43 int i;
44
45 for(i = 0; i < 11; i++) {
46 if ((addr & (1 << (11 + i))) != 0)
47 break;
48 }
49 return (addr & 0x7ff) | (i << 11);
50}
51
Andreas Färber7e5610f2012-01-07 08:28:53 +010052static void ppc_pci_io_write(void *opaque, target_phys_addr_t addr,
53 uint64_t val, unsigned int size)
pbrook502a5392006-05-13 16:11:23 +000054{
55 PREPPCIState *s = opaque;
Andreas Färber8ca8c7b2012-01-03 02:42:46 +010056 pci_data_write(s->host_state.bus, PPC_PCIIO_config(addr), val, size);
pbrook502a5392006-05-13 16:11:23 +000057}
58
Andreas Färber7e5610f2012-01-07 08:28:53 +010059static uint64_t ppc_pci_io_read(void *opaque, target_phys_addr_t addr,
60 unsigned int size)
pbrook502a5392006-05-13 16:11:23 +000061{
62 PREPPCIState *s = opaque;
Andreas Färber8ca8c7b2012-01-03 02:42:46 +010063 return pci_data_read(s->host_state.bus, PPC_PCIIO_config(addr), size);
pbrook502a5392006-05-13 16:11:23 +000064}
65
Avi Kivityf81138c2011-11-21 17:16:57 +020066static const MemoryRegionOps PPC_PCIIO_ops = {
Andreas Färber7e5610f2012-01-07 08:28:53 +010067 .read = ppc_pci_io_read,
68 .write = ppc_pci_io_write,
Andreas Färber9c95f182012-01-12 03:44:42 +010069 .endianness = DEVICE_LITTLE_ENDIAN,
pbrook502a5392006-05-13 16:11:23 +000070};
71
Hervé Poussineau6c84ce02012-04-14 22:48:37 +020072static uint64_t ppc_intack_read(void *opaque, target_phys_addr_t addr,
73 unsigned int size)
74{
75 return pic_read_irq(isa_pic);
76}
77
78static const MemoryRegionOps PPC_intack_ops = {
79 .read = ppc_intack_read,
80 .valid = {
81 .max_access_size = 1,
82 },
83};
84
pbrookd2b59312006-09-24 00:16:34 +000085static int prep_map_irq(PCIDevice *pci_dev, int irq_num)
pbrook502a5392006-05-13 16:11:23 +000086{
pbrook80b3ada2006-09-24 17:01:44 +000087 return (irq_num + (pci_dev->devfn >> 3)) & 1;
pbrookd2b59312006-09-24 00:16:34 +000088}
89
Juan Quintela5d4e84c2009-08-28 15:28:17 +020090static void prep_set_irq(void *opaque, int irq_num, int level)
pbrookd2b59312006-09-24 00:16:34 +000091{
Juan Quintela5d4e84c2009-08-28 15:28:17 +020092 qemu_irq *pic = opaque;
93
Andreas Färber8ca8c7b2012-01-03 02:42:46 +010094 qemu_set_irq(pic[irq_num] , level);
pbrook502a5392006-05-13 16:11:23 +000095}
96
Andreas Färber8ca8c7b2012-01-03 02:42:46 +010097static int raven_pcihost_init(SysBusDevice *dev)
pbrook502a5392006-05-13 16:11:23 +000098{
Andreas Färber8ca8c7b2012-01-03 02:42:46 +010099 PCIHostState *h = FROM_SYSBUS(PCIHostState, dev);
100 PREPPCIState *s = DO_UPCAST(PREPPCIState, host_state, h);
101 MemoryRegion *address_space_mem = get_system_memory();
102 MemoryRegion *address_space_io = get_system_io();
103 PCIBus *bus;
104 int i;
pbrook502a5392006-05-13 16:11:23 +0000105
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100106 for (i = 0; i < 4; i++) {
107 sysbus_init_irq(dev, &s->irq[i]);
108 }
pbrook502a5392006-05-13 16:11:23 +0000109
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100110 bus = pci_register_bus(&h->busdev.qdev, NULL,
111 prep_set_irq, prep_map_irq, s->irq,
112 address_space_mem, address_space_io, 0, 4);
113 h->bus = bus;
114
115 memory_region_init_io(&h->conf_mem, &pci_host_conf_be_ops, s,
Avi Kivityd0ed8072011-07-24 17:47:18 +0300116 "pci-conf-idx", 1);
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100117 sysbus_add_io(dev, 0xcf8, &h->conf_mem);
118 sysbus_init_ioports(&h->busdev, 0xcf8, 1);
pbrook502a5392006-05-13 16:11:23 +0000119
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100120 memory_region_init_io(&h->data_mem, &pci_host_data_be_ops, s,
Avi Kivityd0ed8072011-07-24 17:47:18 +0300121 "pci-conf-data", 1);
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100122 sysbus_add_io(dev, 0xcfc, &h->data_mem);
123 sysbus_init_ioports(&h->busdev, 0xcfc, 1);
pbrook502a5392006-05-13 16:11:23 +0000124
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100125 memory_region_init_io(&h->mmcfg, &PPC_PCIIO_ops, s, "pciio", 0x00400000);
126 memory_region_add_subregion(address_space_mem, 0x80800000, &h->mmcfg);
pbrook502a5392006-05-13 16:11:23 +0000127
Hervé Poussineau6c84ce02012-04-14 22:48:37 +0200128 memory_region_init_io(&s->intack, &PPC_intack_ops, s, "pci-intack", 1);
129 memory_region_add_subregion(address_space_mem, 0xbffffff0, &s->intack);
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100130 pci_create_simple(bus, 0, "raven");
Andreas Färber55526052012-01-03 01:50:07 +0100131
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100132 return 0;
Andreas Färber55526052012-01-03 01:50:07 +0100133}
134
135static int raven_init(PCIDevice *d)
136{
pbrook502a5392006-05-13 16:11:23 +0000137 d->config[0x0C] = 0x08; // cache_line_size
138 d->config[0x0D] = 0x10; // latency_timer
pbrook502a5392006-05-13 16:11:23 +0000139 d->config[0x34] = 0x00; // capabilities_pointer
140
Andreas Färber55526052012-01-03 01:50:07 +0100141 return 0;
pbrook502a5392006-05-13 16:11:23 +0000142}
Andreas Färber55526052012-01-03 01:50:07 +0100143
144static const VMStateDescription vmstate_raven = {
145 .name = "raven",
146 .version_id = 0,
147 .minimum_version_id = 0,
148 .fields = (VMStateField[]) {
149 VMSTATE_PCI_DEVICE(dev, RavenPCIState),
150 VMSTATE_END_OF_LIST()
151 },
152};
153
Anthony Liguori40021f02011-12-04 12:22:06 -0600154static void raven_class_init(ObjectClass *klass, void *data)
155{
156 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
Anthony Liguori39bffca2011-12-07 21:34:16 -0600157 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori40021f02011-12-04 12:22:06 -0600158
159 k->init = raven_init;
160 k->vendor_id = PCI_VENDOR_ID_MOTOROLA;
161 k->device_id = PCI_DEVICE_ID_MOTOROLA_RAVEN;
162 k->revision = 0x00;
163 k->class_id = PCI_CLASS_BRIDGE_HOST;
Anthony Liguori39bffca2011-12-07 21:34:16 -0600164 dc->desc = "PReP Host Bridge - Motorola Raven";
165 dc->vmsd = &vmstate_raven;
166 dc->no_user = 1;
Anthony Liguori40021f02011-12-04 12:22:06 -0600167}
168
Anthony Liguori39bffca2011-12-07 21:34:16 -0600169static TypeInfo raven_info = {
Anthony Liguori40021f02011-12-04 12:22:06 -0600170 .name = "raven",
Anthony Liguori39bffca2011-12-07 21:34:16 -0600171 .parent = TYPE_PCI_DEVICE,
172 .instance_size = sizeof(RavenPCIState),
Anthony Liguori40021f02011-12-04 12:22:06 -0600173 .class_init = raven_class_init,
Andreas Färber55526052012-01-03 01:50:07 +0100174};
175
Anthony Liguori999e12b2012-01-24 13:12:29 -0600176static void raven_pcihost_class_init(ObjectClass *klass, void *data)
177{
178 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
Anthony Liguori39bffca2011-12-07 21:34:16 -0600179 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori999e12b2012-01-24 13:12:29 -0600180
181 k->init = raven_pcihost_init;
Anthony Liguori39bffca2011-12-07 21:34:16 -0600182 dc->fw_name = "pci";
183 dc->no_user = 1;
Anthony Liguori999e12b2012-01-24 13:12:29 -0600184}
185
Anthony Liguori39bffca2011-12-07 21:34:16 -0600186static TypeInfo raven_pcihost_info = {
Anthony Liguori999e12b2012-01-24 13:12:29 -0600187 .name = "raven-pcihost",
Anthony Liguori39bffca2011-12-07 21:34:16 -0600188 .parent = TYPE_SYS_BUS_DEVICE,
189 .instance_size = sizeof(PREPPCIState),
Anthony Liguori999e12b2012-01-24 13:12:29 -0600190 .class_init = raven_pcihost_class_init,
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100191};
192
Andreas Färber83f7d432012-02-09 15:20:55 +0100193static void raven_register_types(void)
Andreas Färber55526052012-01-03 01:50:07 +0100194{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600195 type_register_static(&raven_pcihost_info);
196 type_register_static(&raven_info);
Andreas Färber55526052012-01-03 01:50:07 +0100197}
198
Andreas Färber83f7d432012-02-09 15:20:55 +0100199type_init(raven_register_types)