blob: 1e405b67e284e5f5299b25aa3e7b44709fe2edfd [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026#include <stdlib.h>
27#include <stdio.h>
28#include <stdarg.h>
29#include <string.h>
30#include <errno.h>
31#include <unistd.h>
32#include <inttypes.h>
33
bellard6180a182003-09-30 21:04:53 +000034#include "cpu.h"
35#include "exec-all.h"
aurel32ca10f862008-04-11 21:35:42 +000036#include "qemu-common.h"
bellardb67d9a52008-05-23 09:57:34 +000037#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000038#include "hw/hw.h"
aliguori74576192008-10-06 14:02:03 +000039#include "osdep.h"
aliguori7ba1e612008-11-05 16:04:33 +000040#include "kvm.h"
pbrook53a59602006-03-25 19:31:22 +000041#if defined(CONFIG_USER_ONLY)
42#include <qemu.h>
Riku Voipiofd052bf2010-01-25 14:30:49 +020043#include <signal.h>
pbrook53a59602006-03-25 19:31:22 +000044#endif
bellard54936002003-05-13 00:25:15 +000045
bellardfd6ce8f2003-05-14 19:00:11 +000046//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000047//#define DEBUG_FLUSH
bellard9fa3e852004-01-04 18:06:42 +000048//#define DEBUG_TLB
pbrook67d3b952006-12-18 05:03:52 +000049//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000050
51/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000052//#define DEBUG_TB_CHECK
53//#define DEBUG_TLB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000054
ths1196be32007-03-17 15:17:58 +000055//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000056//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000057
pbrook99773bd2006-04-16 15:14:59 +000058#if !defined(CONFIG_USER_ONLY)
59/* TB consistency checks only implemented for usermode emulation. */
60#undef DEBUG_TB_CHECK
61#endif
62
bellard9fa3e852004-01-04 18:06:42 +000063#define SMC_BITMAP_USE_THRESHOLD 10
64
blueswir1bdaf78e2008-10-04 07:24:27 +000065static TranslationBlock *tbs;
bellard26a5f132008-05-28 12:30:31 +000066int code_gen_max_blocks;
bellard9fa3e852004-01-04 18:06:42 +000067TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +000068static int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000069/* any access to the tbs or the page table must use this lock */
Anthony Liguoric227f092009-10-01 16:12:16 -050070spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000071
blueswir1141ac462008-07-26 15:05:57 +000072#if defined(__arm__) || defined(__sparc_v9__)
73/* The prologue must be reachable with a direct jump. ARM and Sparc64
74 have limited branch ranges (possibly also PPC) so place it in a
blueswir1d03d8602008-07-10 17:21:31 +000075 section close to code segment. */
76#define code_gen_section \
77 __attribute__((__section__(".gen_code"))) \
78 __attribute__((aligned (32)))
Stefan Weilf8e2af12009-06-18 23:04:48 +020079#elif defined(_WIN32)
80/* Maximum alignment for Win32 is 16. */
81#define code_gen_section \
82 __attribute__((aligned (16)))
blueswir1d03d8602008-07-10 17:21:31 +000083#else
84#define code_gen_section \
85 __attribute__((aligned (32)))
86#endif
87
88uint8_t code_gen_prologue[1024] code_gen_section;
blueswir1bdaf78e2008-10-04 07:24:27 +000089static uint8_t *code_gen_buffer;
90static unsigned long code_gen_buffer_size;
bellard26a5f132008-05-28 12:30:31 +000091/* threshold to flush the translated code buffer */
blueswir1bdaf78e2008-10-04 07:24:27 +000092static unsigned long code_gen_buffer_max_size;
bellardfd6ce8f2003-05-14 19:00:11 +000093uint8_t *code_gen_ptr;
94
pbrooke2eef172008-06-08 01:09:01 +000095#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +000096int phys_ram_fd;
bellard1ccde1c2004-02-06 19:46:14 +000097uint8_t *phys_ram_dirty;
aliguori74576192008-10-06 14:02:03 +000098static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +000099
100typedef struct RAMBlock {
101 uint8_t *host;
Anthony Liguoric227f092009-10-01 16:12:16 -0500102 ram_addr_t offset;
103 ram_addr_t length;
pbrook94a6b542009-04-11 17:15:54 +0000104 struct RAMBlock *next;
105} RAMBlock;
106
107static RAMBlock *ram_blocks;
108/* TODO: When we implement (and use) ram deallocation (e.g. for hotplug)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100109 then we can no longer assume contiguous ram offsets, and external uses
pbrook94a6b542009-04-11 17:15:54 +0000110 of this variable will break. */
Anthony Liguoric227f092009-10-01 16:12:16 -0500111ram_addr_t last_ram_offset;
pbrooke2eef172008-06-08 01:09:01 +0000112#endif
bellard9fa3e852004-01-04 18:06:42 +0000113
bellard6a00d602005-11-21 23:25:50 +0000114CPUState *first_cpu;
115/* current CPU in the current thread. It is only valid inside
116 cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000117CPUState *cpu_single_env;
pbrook2e70f6e2008-06-29 01:03:05 +0000118/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000119 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000120 2 = Adaptive rate instruction counting. */
121int use_icount = 0;
122/* Current instruction counter. While executing translated code this may
123 include some instructions that have not yet been executed. */
124int64_t qemu_icount;
bellard6a00d602005-11-21 23:25:50 +0000125
bellard54936002003-05-13 00:25:15 +0000126typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000127 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000128 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000129 /* in order to optimize self modifying code, we count the number
130 of lookups we do to a given page to use a bitmap */
131 unsigned int code_write_count;
132 uint8_t *code_bitmap;
133#if defined(CONFIG_USER_ONLY)
134 unsigned long flags;
135#endif
bellard54936002003-05-13 00:25:15 +0000136} PageDesc;
137
Paul Brook41c1b1c2010-03-12 16:54:58 +0000138/* In system mode we want L1_MAP to be based on ram offsets,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800139 while in user mode we want it to be based on virtual addresses. */
140#if !defined(CONFIG_USER_ONLY)
Paul Brook41c1b1c2010-03-12 16:54:58 +0000141#if HOST_LONG_BITS < TARGET_PHYS_ADDR_SPACE_BITS
142# define L1_MAP_ADDR_SPACE_BITS HOST_LONG_BITS
143#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800144# define L1_MAP_ADDR_SPACE_BITS TARGET_PHYS_ADDR_SPACE_BITS
Paul Brook41c1b1c2010-03-12 16:54:58 +0000145#endif
j_mayerbedb69e2007-04-05 20:08:21 +0000146#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800147# define L1_MAP_ADDR_SPACE_BITS TARGET_VIRT_ADDR_SPACE_BITS
j_mayerbedb69e2007-04-05 20:08:21 +0000148#endif
bellard54936002003-05-13 00:25:15 +0000149
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800150/* Size of the L2 (and L3, etc) page tables. */
151#define L2_BITS 10
bellard54936002003-05-13 00:25:15 +0000152#define L2_SIZE (1 << L2_BITS)
153
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800154/* The bits remaining after N lower levels of page tables. */
155#define P_L1_BITS_REM \
156 ((TARGET_PHYS_ADDR_SPACE_BITS - TARGET_PAGE_BITS) % L2_BITS)
157#define V_L1_BITS_REM \
158 ((L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS) % L2_BITS)
159
160/* Size of the L1 page table. Avoid silly small sizes. */
161#if P_L1_BITS_REM < 4
162#define P_L1_BITS (P_L1_BITS_REM + L2_BITS)
163#else
164#define P_L1_BITS P_L1_BITS_REM
165#endif
166
167#if V_L1_BITS_REM < 4
168#define V_L1_BITS (V_L1_BITS_REM + L2_BITS)
169#else
170#define V_L1_BITS V_L1_BITS_REM
171#endif
172
173#define P_L1_SIZE ((target_phys_addr_t)1 << P_L1_BITS)
174#define V_L1_SIZE ((target_ulong)1 << V_L1_BITS)
175
176#define P_L1_SHIFT (TARGET_PHYS_ADDR_SPACE_BITS - TARGET_PAGE_BITS - P_L1_BITS)
177#define V_L1_SHIFT (L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS - V_L1_BITS)
178
bellard83fb7ad2004-07-05 21:25:26 +0000179unsigned long qemu_real_host_page_size;
180unsigned long qemu_host_page_bits;
181unsigned long qemu_host_page_size;
182unsigned long qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000183
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800184/* This is a multi-level map on the virtual address space.
185 The bottom level has pointers to PageDesc. */
186static void *l1_map[V_L1_SIZE];
bellard54936002003-05-13 00:25:15 +0000187
pbrooke2eef172008-06-08 01:09:01 +0000188#if !defined(CONFIG_USER_ONLY)
Paul Brook41c1b1c2010-03-12 16:54:58 +0000189typedef struct PhysPageDesc {
190 /* offset in host memory of the page + io_index in the low bits */
191 ram_addr_t phys_offset;
192 ram_addr_t region_offset;
193} PhysPageDesc;
194
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800195/* This is a multi-level map on the physical address space.
196 The bottom level has pointers to PhysPageDesc. */
197static void *l1_phys_map[P_L1_SIZE];
Paul Brook6d9a1302010-02-28 23:55:53 +0000198
pbrooke2eef172008-06-08 01:09:01 +0000199static void io_mem_init(void);
200
bellard33417e72003-08-10 21:47:01 +0000201/* io memory support */
bellard33417e72003-08-10 21:47:01 +0000202CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
203CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000204void *io_mem_opaque[IO_MEM_NB_ENTRIES];
blueswir1511d2b12009-03-07 15:32:56 +0000205static char io_mem_used[IO_MEM_NB_ENTRIES];
pbrook6658ffb2007-03-16 23:58:11 +0000206static int io_mem_watch;
207#endif
bellard33417e72003-08-10 21:47:01 +0000208
bellard34865132003-10-05 14:28:56 +0000209/* log support */
Juha Riihimäki1e8b27c2009-12-03 15:56:02 +0200210#ifdef WIN32
211static const char *logfilename = "qemu.log";
212#else
blueswir1d9b630f2008-10-05 09:57:08 +0000213static const char *logfilename = "/tmp/qemu.log";
Juha Riihimäki1e8b27c2009-12-03 15:56:02 +0200214#endif
bellard34865132003-10-05 14:28:56 +0000215FILE *logfile;
216int loglevel;
pbrooke735b912007-06-30 13:53:24 +0000217static int log_append = 0;
bellard34865132003-10-05 14:28:56 +0000218
bellarde3db7222005-01-26 22:00:47 +0000219/* statistics */
Paul Brookb3755a92010-03-12 16:54:58 +0000220#if !defined(CONFIG_USER_ONLY)
bellarde3db7222005-01-26 22:00:47 +0000221static int tlb_flush_count;
Paul Brookb3755a92010-03-12 16:54:58 +0000222#endif
bellarde3db7222005-01-26 22:00:47 +0000223static int tb_flush_count;
224static int tb_phys_invalidate_count;
225
bellard7cb69ca2008-05-10 10:55:51 +0000226#ifdef _WIN32
227static void map_exec(void *addr, long size)
228{
229 DWORD old_protect;
230 VirtualProtect(addr, size,
231 PAGE_EXECUTE_READWRITE, &old_protect);
232
233}
234#else
235static void map_exec(void *addr, long size)
236{
bellard43694152008-05-29 09:35:57 +0000237 unsigned long start, end, page_size;
bellard7cb69ca2008-05-10 10:55:51 +0000238
bellard43694152008-05-29 09:35:57 +0000239 page_size = getpagesize();
bellard7cb69ca2008-05-10 10:55:51 +0000240 start = (unsigned long)addr;
bellard43694152008-05-29 09:35:57 +0000241 start &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000242
243 end = (unsigned long)addr + size;
bellard43694152008-05-29 09:35:57 +0000244 end += page_size - 1;
245 end &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000246
247 mprotect((void *)start, end - start,
248 PROT_READ | PROT_WRITE | PROT_EXEC);
249}
250#endif
251
bellardb346ff42003-06-15 20:05:50 +0000252static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000253{
bellard83fb7ad2004-07-05 21:25:26 +0000254 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000255 TARGET_PAGE_SIZE */
aliguoric2b48b62008-11-11 22:06:42 +0000256#ifdef _WIN32
257 {
258 SYSTEM_INFO system_info;
259
260 GetSystemInfo(&system_info);
261 qemu_real_host_page_size = system_info.dwPageSize;
262 }
263#else
264 qemu_real_host_page_size = getpagesize();
265#endif
bellard83fb7ad2004-07-05 21:25:26 +0000266 if (qemu_host_page_size == 0)
267 qemu_host_page_size = qemu_real_host_page_size;
268 if (qemu_host_page_size < TARGET_PAGE_SIZE)
269 qemu_host_page_size = TARGET_PAGE_SIZE;
270 qemu_host_page_bits = 0;
271 while ((1 << qemu_host_page_bits) < qemu_host_page_size)
272 qemu_host_page_bits++;
273 qemu_host_page_mask = ~(qemu_host_page_size - 1);
balrog50a95692007-12-12 01:16:23 +0000274
275#if !defined(_WIN32) && defined(CONFIG_USER_ONLY)
276 {
balrog50a95692007-12-12 01:16:23 +0000277 FILE *f;
balrog50a95692007-12-12 01:16:23 +0000278
pbrook07765902008-05-31 16:33:53 +0000279 last_brk = (unsigned long)sbrk(0);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800280
balrog50a95692007-12-12 01:16:23 +0000281 f = fopen("/proc/self/maps", "r");
282 if (f) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800283 mmap_lock();
284
balrog50a95692007-12-12 01:16:23 +0000285 do {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800286 unsigned long startaddr, endaddr;
287 int n;
288
289 n = fscanf (f, "%lx-%lx %*[^\n]\n", &startaddr, &endaddr);
290
291 if (n == 2 && h2g_valid(startaddr)) {
292 startaddr = h2g(startaddr) & TARGET_PAGE_MASK;
293
294 if (h2g_valid(endaddr)) {
295 endaddr = h2g(endaddr);
296 } else {
297 endaddr = ~0ul;
298 }
299 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
balrog50a95692007-12-12 01:16:23 +0000300 }
301 } while (!feof(f));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800302
balrog50a95692007-12-12 01:16:23 +0000303 fclose(f);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800304 mmap_unlock();
balrog50a95692007-12-12 01:16:23 +0000305 }
306 }
307#endif
bellard54936002003-05-13 00:25:15 +0000308}
309
Paul Brook41c1b1c2010-03-12 16:54:58 +0000310static PageDesc *page_find_alloc(tb_page_addr_t index, int alloc)
bellard54936002003-05-13 00:25:15 +0000311{
Paul Brook41c1b1c2010-03-12 16:54:58 +0000312 PageDesc *pd;
313 void **lp;
314 int i;
315
pbrook17e23772008-06-09 13:47:45 +0000316#if defined(CONFIG_USER_ONLY)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800317 /* We can't use qemu_malloc because it may recurse into a locked mutex.
318 Neither can we record the new pages we reserve while allocating a
319 given page because that may recurse into an unallocated page table
320 entry. Stuff the allocations we do make into a queue and process
321 them after having completed one entire page table allocation. */
322
323 unsigned long reserve[2 * (V_L1_SHIFT / L2_BITS)];
324 int reserve_idx = 0;
325
326# define ALLOC(P, SIZE) \
327 do { \
328 P = mmap(NULL, SIZE, PROT_READ | PROT_WRITE, \
329 MAP_PRIVATE | MAP_ANONYMOUS, -1, 0); \
330 if (h2g_valid(P)) { \
331 reserve[reserve_idx] = h2g(P); \
332 reserve[reserve_idx + 1] = SIZE; \
333 reserve_idx += 2; \
334 } \
335 } while (0)
pbrook17e23772008-06-09 13:47:45 +0000336#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800337# define ALLOC(P, SIZE) \
338 do { P = qemu_mallocz(SIZE); } while (0)
pbrook17e23772008-06-09 13:47:45 +0000339#endif
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800340
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800341 /* Level 1. Always allocated. */
342 lp = l1_map + ((index >> V_L1_SHIFT) & (V_L1_SIZE - 1));
343
344 /* Level 2..N-1. */
345 for (i = V_L1_SHIFT / L2_BITS - 1; i > 0; i--) {
346 void **p = *lp;
347
348 if (p == NULL) {
349 if (!alloc) {
350 return NULL;
351 }
352 ALLOC(p, sizeof(void *) * L2_SIZE);
353 *lp = p;
354 }
355
356 lp = p + ((index >> (i * L2_BITS)) & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000357 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800358
359 pd = *lp;
360 if (pd == NULL) {
361 if (!alloc) {
362 return NULL;
363 }
364 ALLOC(pd, sizeof(PageDesc) * L2_SIZE);
365 *lp = pd;
366 }
367
368#undef ALLOC
369#if defined(CONFIG_USER_ONLY)
370 for (i = 0; i < reserve_idx; i += 2) {
371 unsigned long addr = reserve[i];
372 unsigned long len = reserve[i + 1];
373
374 page_set_flags(addr & TARGET_PAGE_MASK,
375 TARGET_PAGE_ALIGN(addr + len),
376 PAGE_RESERVED);
377 }
378#endif
379
380 return pd + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000381}
382
Paul Brook41c1b1c2010-03-12 16:54:58 +0000383static inline PageDesc *page_find(tb_page_addr_t index)
bellard54936002003-05-13 00:25:15 +0000384{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800385 return page_find_alloc(index, 0);
bellard54936002003-05-13 00:25:15 +0000386}
387
Paul Brook6d9a1302010-02-28 23:55:53 +0000388#if !defined(CONFIG_USER_ONLY)
Anthony Liguoric227f092009-10-01 16:12:16 -0500389static PhysPageDesc *phys_page_find_alloc(target_phys_addr_t index, int alloc)
bellard92e873b2004-05-21 14:52:29 +0000390{
pbrooke3f4e2a2006-04-08 20:02:06 +0000391 PhysPageDesc *pd;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800392 void **lp;
393 int i;
bellard92e873b2004-05-21 14:52:29 +0000394
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800395 /* Level 1. Always allocated. */
396 lp = l1_phys_map + ((index >> P_L1_SHIFT) & (P_L1_SIZE - 1));
bellard108c49b2005-07-24 12:55:09 +0000397
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800398 /* Level 2..N-1. */
399 for (i = P_L1_SHIFT / L2_BITS - 1; i > 0; i--) {
400 void **p = *lp;
401 if (p == NULL) {
402 if (!alloc) {
403 return NULL;
404 }
405 *lp = p = qemu_mallocz(sizeof(void *) * L2_SIZE);
406 }
407 lp = p + ((index >> (i * L2_BITS)) & (L2_SIZE - 1));
bellard108c49b2005-07-24 12:55:09 +0000408 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800409
pbrooke3f4e2a2006-04-08 20:02:06 +0000410 pd = *lp;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800411 if (pd == NULL) {
pbrooke3f4e2a2006-04-08 20:02:06 +0000412 int i;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800413
414 if (!alloc) {
bellard108c49b2005-07-24 12:55:09 +0000415 return NULL;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800416 }
417
418 *lp = pd = qemu_malloc(sizeof(PhysPageDesc) * L2_SIZE);
419
pbrook67c4d232009-02-23 13:16:07 +0000420 for (i = 0; i < L2_SIZE; i++) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800421 pd[i].phys_offset = IO_MEM_UNASSIGNED;
422 pd[i].region_offset = (index + i) << TARGET_PAGE_BITS;
pbrook67c4d232009-02-23 13:16:07 +0000423 }
bellard92e873b2004-05-21 14:52:29 +0000424 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800425
426 return pd + (index & (L2_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000427}
428
Anthony Liguoric227f092009-10-01 16:12:16 -0500429static inline PhysPageDesc *phys_page_find(target_phys_addr_t index)
bellard92e873b2004-05-21 14:52:29 +0000430{
bellard108c49b2005-07-24 12:55:09 +0000431 return phys_page_find_alloc(index, 0);
bellard92e873b2004-05-21 14:52:29 +0000432}
433
Anthony Liguoric227f092009-10-01 16:12:16 -0500434static void tlb_protect_code(ram_addr_t ram_addr);
435static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +0000436 target_ulong vaddr);
pbrookc8a706f2008-06-02 16:16:42 +0000437#define mmap_lock() do { } while(0)
438#define mmap_unlock() do { } while(0)
bellard9fa3e852004-01-04 18:06:42 +0000439#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000440
bellard43694152008-05-29 09:35:57 +0000441#define DEFAULT_CODE_GEN_BUFFER_SIZE (32 * 1024 * 1024)
442
443#if defined(CONFIG_USER_ONLY)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100444/* Currently it is not recommended to allocate big chunks of data in
bellard43694152008-05-29 09:35:57 +0000445 user mode. It will change when a dedicated libc will be used */
446#define USE_STATIC_CODE_GEN_BUFFER
447#endif
448
449#ifdef USE_STATIC_CODE_GEN_BUFFER
450static uint8_t static_code_gen_buffer[DEFAULT_CODE_GEN_BUFFER_SIZE];
451#endif
452
blueswir18fcd3692008-08-17 20:26:25 +0000453static void code_gen_alloc(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000454{
bellard43694152008-05-29 09:35:57 +0000455#ifdef USE_STATIC_CODE_GEN_BUFFER
456 code_gen_buffer = static_code_gen_buffer;
457 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
458 map_exec(code_gen_buffer, code_gen_buffer_size);
459#else
bellard26a5f132008-05-28 12:30:31 +0000460 code_gen_buffer_size = tb_size;
461 if (code_gen_buffer_size == 0) {
bellard43694152008-05-29 09:35:57 +0000462#if defined(CONFIG_USER_ONLY)
463 /* in user mode, phys_ram_size is not meaningful */
464 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
465#else
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100466 /* XXX: needs adjustments */
pbrook94a6b542009-04-11 17:15:54 +0000467 code_gen_buffer_size = (unsigned long)(ram_size / 4);
bellard43694152008-05-29 09:35:57 +0000468#endif
bellard26a5f132008-05-28 12:30:31 +0000469 }
470 if (code_gen_buffer_size < MIN_CODE_GEN_BUFFER_SIZE)
471 code_gen_buffer_size = MIN_CODE_GEN_BUFFER_SIZE;
472 /* The code gen buffer location may have constraints depending on
473 the host cpu and OS */
474#if defined(__linux__)
475 {
476 int flags;
blueswir1141ac462008-07-26 15:05:57 +0000477 void *start = NULL;
478
bellard26a5f132008-05-28 12:30:31 +0000479 flags = MAP_PRIVATE | MAP_ANONYMOUS;
480#if defined(__x86_64__)
481 flags |= MAP_32BIT;
482 /* Cannot map more than that */
483 if (code_gen_buffer_size > (800 * 1024 * 1024))
484 code_gen_buffer_size = (800 * 1024 * 1024);
blueswir1141ac462008-07-26 15:05:57 +0000485#elif defined(__sparc_v9__)
486 // Map the buffer below 2G, so we can use direct calls and branches
487 flags |= MAP_FIXED;
488 start = (void *) 0x60000000UL;
489 if (code_gen_buffer_size > (512 * 1024 * 1024))
490 code_gen_buffer_size = (512 * 1024 * 1024);
balrog1cb06612008-12-01 02:10:17 +0000491#elif defined(__arm__)
balrog63d41242008-12-01 02:19:41 +0000492 /* Map the buffer below 32M, so we can use direct calls and branches */
balrog1cb06612008-12-01 02:10:17 +0000493 flags |= MAP_FIXED;
494 start = (void *) 0x01000000UL;
495 if (code_gen_buffer_size > 16 * 1024 * 1024)
496 code_gen_buffer_size = 16 * 1024 * 1024;
bellard26a5f132008-05-28 12:30:31 +0000497#endif
blueswir1141ac462008-07-26 15:05:57 +0000498 code_gen_buffer = mmap(start, code_gen_buffer_size,
499 PROT_WRITE | PROT_READ | PROT_EXEC,
bellard26a5f132008-05-28 12:30:31 +0000500 flags, -1, 0);
501 if (code_gen_buffer == MAP_FAILED) {
502 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
503 exit(1);
504 }
505 }
Aurelien Jarnoa167ba52009-11-29 18:00:41 +0100506#elif defined(__FreeBSD__) || defined(__FreeBSD_kernel__) || defined(__DragonFly__)
aliguori06e67a82008-09-27 15:32:41 +0000507 {
508 int flags;
509 void *addr = NULL;
510 flags = MAP_PRIVATE | MAP_ANONYMOUS;
511#if defined(__x86_64__)
512 /* FreeBSD doesn't have MAP_32BIT, use MAP_FIXED and assume
513 * 0x40000000 is free */
514 flags |= MAP_FIXED;
515 addr = (void *)0x40000000;
516 /* Cannot map more than that */
517 if (code_gen_buffer_size > (800 * 1024 * 1024))
518 code_gen_buffer_size = (800 * 1024 * 1024);
519#endif
520 code_gen_buffer = mmap(addr, code_gen_buffer_size,
521 PROT_WRITE | PROT_READ | PROT_EXEC,
522 flags, -1, 0);
523 if (code_gen_buffer == MAP_FAILED) {
524 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
525 exit(1);
526 }
527 }
bellard26a5f132008-05-28 12:30:31 +0000528#else
529 code_gen_buffer = qemu_malloc(code_gen_buffer_size);
bellard26a5f132008-05-28 12:30:31 +0000530 map_exec(code_gen_buffer, code_gen_buffer_size);
531#endif
bellard43694152008-05-29 09:35:57 +0000532#endif /* !USE_STATIC_CODE_GEN_BUFFER */
bellard26a5f132008-05-28 12:30:31 +0000533 map_exec(code_gen_prologue, sizeof(code_gen_prologue));
534 code_gen_buffer_max_size = code_gen_buffer_size -
535 code_gen_max_block_size();
536 code_gen_max_blocks = code_gen_buffer_size / CODE_GEN_AVG_BLOCK_SIZE;
537 tbs = qemu_malloc(code_gen_max_blocks * sizeof(TranslationBlock));
538}
539
540/* Must be called before using the QEMU cpus. 'tb_size' is the size
541 (in bytes) allocated to the translation buffer. Zero means default
542 size. */
543void cpu_exec_init_all(unsigned long tb_size)
544{
bellard26a5f132008-05-28 12:30:31 +0000545 cpu_gen_init();
546 code_gen_alloc(tb_size);
547 code_gen_ptr = code_gen_buffer;
bellard43694152008-05-29 09:35:57 +0000548 page_init();
pbrooke2eef172008-06-08 01:09:01 +0000549#if !defined(CONFIG_USER_ONLY)
bellard26a5f132008-05-28 12:30:31 +0000550 io_mem_init();
pbrooke2eef172008-06-08 01:09:01 +0000551#endif
bellard26a5f132008-05-28 12:30:31 +0000552}
553
pbrook9656f322008-07-01 20:01:19 +0000554#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
555
Juan Quintelae59fb372009-09-29 22:48:21 +0200556static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200557{
558 CPUState *env = opaque;
559
aurel323098dba2009-03-07 21:28:24 +0000560 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
561 version_id is increased. */
562 env->interrupt_request &= ~0x01;
pbrook9656f322008-07-01 20:01:19 +0000563 tlb_flush(env, 1);
564
565 return 0;
566}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200567
568static const VMStateDescription vmstate_cpu_common = {
569 .name = "cpu_common",
570 .version_id = 1,
571 .minimum_version_id = 1,
572 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200573 .post_load = cpu_common_post_load,
574 .fields = (VMStateField []) {
575 VMSTATE_UINT32(halted, CPUState),
576 VMSTATE_UINT32(interrupt_request, CPUState),
577 VMSTATE_END_OF_LIST()
578 }
579};
pbrook9656f322008-07-01 20:01:19 +0000580#endif
581
Glauber Costa950f1472009-06-09 12:15:18 -0400582CPUState *qemu_get_cpu(int cpu)
583{
584 CPUState *env = first_cpu;
585
586 while (env) {
587 if (env->cpu_index == cpu)
588 break;
589 env = env->next_cpu;
590 }
591
592 return env;
593}
594
bellard6a00d602005-11-21 23:25:50 +0000595void cpu_exec_init(CPUState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000596{
bellard6a00d602005-11-21 23:25:50 +0000597 CPUState **penv;
598 int cpu_index;
599
pbrookc2764712009-03-07 15:24:59 +0000600#if defined(CONFIG_USER_ONLY)
601 cpu_list_lock();
602#endif
bellard6a00d602005-11-21 23:25:50 +0000603 env->next_cpu = NULL;
604 penv = &first_cpu;
605 cpu_index = 0;
606 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700607 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000608 cpu_index++;
609 }
610 env->cpu_index = cpu_index;
aliguori268a3622009-04-21 22:30:27 +0000611 env->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000612 QTAILQ_INIT(&env->breakpoints);
613 QTAILQ_INIT(&env->watchpoints);
bellard6a00d602005-11-21 23:25:50 +0000614 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000615#if defined(CONFIG_USER_ONLY)
616 cpu_list_unlock();
617#endif
pbrookb3c77242008-06-30 16:31:04 +0000618#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200619 vmstate_register(cpu_index, &vmstate_cpu_common, env);
pbrookb3c77242008-06-30 16:31:04 +0000620 register_savevm("cpu", cpu_index, CPU_SAVE_VERSION,
621 cpu_save, cpu_load, env);
622#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000623}
624
bellard9fa3e852004-01-04 18:06:42 +0000625static inline void invalidate_page_bitmap(PageDesc *p)
626{
627 if (p->code_bitmap) {
bellard59817cc2004-02-16 22:01:13 +0000628 qemu_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000629 p->code_bitmap = NULL;
630 }
631 p->code_write_count = 0;
632}
633
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800634/* Set to NULL all the 'first_tb' fields in all PageDescs. */
635
636static void page_flush_tb_1 (int level, void **lp)
637{
638 int i;
639
640 if (*lp == NULL) {
641 return;
642 }
643 if (level == 0) {
644 PageDesc *pd = *lp;
645 for (i = 0; i < L2_BITS; ++i) {
646 pd[i].first_tb = NULL;
647 invalidate_page_bitmap(pd + i);
648 }
649 } else {
650 void **pp = *lp;
651 for (i = 0; i < L2_BITS; ++i) {
652 page_flush_tb_1 (level - 1, pp + i);
653 }
654 }
655}
656
bellardfd6ce8f2003-05-14 19:00:11 +0000657static void page_flush_tb(void)
658{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800659 int i;
660 for (i = 0; i < V_L1_SIZE; i++) {
661 page_flush_tb_1(V_L1_SHIFT / L2_BITS - 1, l1_map + i);
bellardfd6ce8f2003-05-14 19:00:11 +0000662 }
663}
664
665/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000666/* XXX: tb_flush is currently not thread safe */
bellard6a00d602005-11-21 23:25:50 +0000667void tb_flush(CPUState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000668{
bellard6a00d602005-11-21 23:25:50 +0000669 CPUState *env;
bellard01243112004-01-04 15:48:17 +0000670#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000671 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
672 (unsigned long)(code_gen_ptr - code_gen_buffer),
673 nb_tbs, nb_tbs > 0 ?
674 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000675#endif
bellard26a5f132008-05-28 12:30:31 +0000676 if ((unsigned long)(code_gen_ptr - code_gen_buffer) > code_gen_buffer_size)
pbrooka208e542008-03-31 17:07:36 +0000677 cpu_abort(env1, "Internal error: code buffer overflow\n");
678
bellardfd6ce8f2003-05-14 19:00:11 +0000679 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000680
bellard6a00d602005-11-21 23:25:50 +0000681 for(env = first_cpu; env != NULL; env = env->next_cpu) {
682 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
683 }
bellard9fa3e852004-01-04 18:06:42 +0000684
bellard8a8a6082004-10-03 13:36:49 +0000685 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000686 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000687
bellardfd6ce8f2003-05-14 19:00:11 +0000688 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000689 /* XXX: flush processor icache at this point if cache flush is
690 expensive */
bellarde3db7222005-01-26 22:00:47 +0000691 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000692}
693
694#ifdef DEBUG_TB_CHECK
695
j_mayerbc98a7e2007-04-04 07:55:12 +0000696static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000697{
698 TranslationBlock *tb;
699 int i;
700 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000701 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
702 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000703 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
704 address >= tb->pc + tb->size)) {
Blue Swirl0bf9e312009-07-20 17:19:25 +0000705 printf("ERROR invalidate: address=" TARGET_FMT_lx
706 " PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000707 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000708 }
709 }
710 }
711}
712
713/* verify that all the pages have correct rights for code */
714static void tb_page_check(void)
715{
716 TranslationBlock *tb;
717 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000718
pbrook99773bd2006-04-16 15:14:59 +0000719 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
720 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000721 flags1 = page_get_flags(tb->pc);
722 flags2 = page_get_flags(tb->pc + tb->size - 1);
723 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
724 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000725 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000726 }
727 }
728 }
729}
730
731#endif
732
733/* invalidate one TB */
734static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
735 int next_offset)
736{
737 TranslationBlock *tb1;
738 for(;;) {
739 tb1 = *ptb;
740 if (tb1 == tb) {
741 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
742 break;
743 }
744 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
745 }
746}
747
bellard9fa3e852004-01-04 18:06:42 +0000748static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
749{
750 TranslationBlock *tb1;
751 unsigned int n1;
752
753 for(;;) {
754 tb1 = *ptb;
755 n1 = (long)tb1 & 3;
756 tb1 = (TranslationBlock *)((long)tb1 & ~3);
757 if (tb1 == tb) {
758 *ptb = tb1->page_next[n1];
759 break;
760 }
761 ptb = &tb1->page_next[n1];
762 }
763}
764
bellardd4e81642003-05-25 16:46:15 +0000765static inline void tb_jmp_remove(TranslationBlock *tb, int n)
766{
767 TranslationBlock *tb1, **ptb;
768 unsigned int n1;
769
770 ptb = &tb->jmp_next[n];
771 tb1 = *ptb;
772 if (tb1) {
773 /* find tb(n) in circular list */
774 for(;;) {
775 tb1 = *ptb;
776 n1 = (long)tb1 & 3;
777 tb1 = (TranslationBlock *)((long)tb1 & ~3);
778 if (n1 == n && tb1 == tb)
779 break;
780 if (n1 == 2) {
781 ptb = &tb1->jmp_first;
782 } else {
783 ptb = &tb1->jmp_next[n1];
784 }
785 }
786 /* now we can suppress tb(n) from the list */
787 *ptb = tb->jmp_next[n];
788
789 tb->jmp_next[n] = NULL;
790 }
791}
792
793/* reset the jump entry 'n' of a TB so that it is not chained to
794 another TB */
795static inline void tb_reset_jump(TranslationBlock *tb, int n)
796{
797 tb_set_jmp_target(tb, n, (unsigned long)(tb->tc_ptr + tb->tb_next_offset[n]));
798}
799
Paul Brook41c1b1c2010-03-12 16:54:58 +0000800void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000801{
bellard6a00d602005-11-21 23:25:50 +0000802 CPUState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000803 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000804 unsigned int h, n1;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000805 tb_page_addr_t phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000806 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000807
bellard9fa3e852004-01-04 18:06:42 +0000808 /* remove the TB from the hash list */
809 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
810 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000811 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000812 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000813
bellard9fa3e852004-01-04 18:06:42 +0000814 /* remove the TB from the page list */
815 if (tb->page_addr[0] != page_addr) {
816 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
817 tb_page_remove(&p->first_tb, tb);
818 invalidate_page_bitmap(p);
819 }
820 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
821 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
822 tb_page_remove(&p->first_tb, tb);
823 invalidate_page_bitmap(p);
824 }
825
bellard8a40a182005-11-20 10:35:40 +0000826 tb_invalidated_flag = 1;
827
828 /* remove the TB from the hash list */
829 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000830 for(env = first_cpu; env != NULL; env = env->next_cpu) {
831 if (env->tb_jmp_cache[h] == tb)
832 env->tb_jmp_cache[h] = NULL;
833 }
bellard8a40a182005-11-20 10:35:40 +0000834
835 /* suppress this TB from the two jump lists */
836 tb_jmp_remove(tb, 0);
837 tb_jmp_remove(tb, 1);
838
839 /* suppress any remaining jumps to this TB */
840 tb1 = tb->jmp_first;
841 for(;;) {
842 n1 = (long)tb1 & 3;
843 if (n1 == 2)
844 break;
845 tb1 = (TranslationBlock *)((long)tb1 & ~3);
846 tb2 = tb1->jmp_next[n1];
847 tb_reset_jump(tb1, n1);
848 tb1->jmp_next[n1] = NULL;
849 tb1 = tb2;
850 }
851 tb->jmp_first = (TranslationBlock *)((long)tb | 2); /* fail safe */
852
bellarde3db7222005-01-26 22:00:47 +0000853 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000854}
855
856static inline void set_bits(uint8_t *tab, int start, int len)
857{
858 int end, mask, end1;
859
860 end = start + len;
861 tab += start >> 3;
862 mask = 0xff << (start & 7);
863 if ((start & ~7) == (end & ~7)) {
864 if (start < end) {
865 mask &= ~(0xff << (end & 7));
866 *tab |= mask;
867 }
868 } else {
869 *tab++ |= mask;
870 start = (start + 8) & ~7;
871 end1 = end & ~7;
872 while (start < end1) {
873 *tab++ = 0xff;
874 start += 8;
875 }
876 if (start < end) {
877 mask = ~(0xff << (end & 7));
878 *tab |= mask;
879 }
880 }
881}
882
883static void build_page_bitmap(PageDesc *p)
884{
885 int n, tb_start, tb_end;
886 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +0000887
pbrookb2a70812008-06-09 13:57:23 +0000888 p->code_bitmap = qemu_mallocz(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +0000889
890 tb = p->first_tb;
891 while (tb != NULL) {
892 n = (long)tb & 3;
893 tb = (TranslationBlock *)((long)tb & ~3);
894 /* NOTE: this is subtle as a TB may span two physical pages */
895 if (n == 0) {
896 /* NOTE: tb_end may be after the end of the page, but
897 it is not a problem */
898 tb_start = tb->pc & ~TARGET_PAGE_MASK;
899 tb_end = tb_start + tb->size;
900 if (tb_end > TARGET_PAGE_SIZE)
901 tb_end = TARGET_PAGE_SIZE;
902 } else {
903 tb_start = 0;
904 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
905 }
906 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
907 tb = tb->page_next[n];
908 }
909}
910
pbrook2e70f6e2008-06-29 01:03:05 +0000911TranslationBlock *tb_gen_code(CPUState *env,
912 target_ulong pc, target_ulong cs_base,
913 int flags, int cflags)
bellardd720b932004-04-25 17:57:43 +0000914{
915 TranslationBlock *tb;
916 uint8_t *tc_ptr;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000917 tb_page_addr_t phys_pc, phys_page2;
918 target_ulong virt_page2;
bellardd720b932004-04-25 17:57:43 +0000919 int code_gen_size;
920
Paul Brook41c1b1c2010-03-12 16:54:58 +0000921 phys_pc = get_page_addr_code(env, pc);
bellardc27004e2005-01-03 23:35:10 +0000922 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +0000923 if (!tb) {
924 /* flush must be done */
925 tb_flush(env);
926 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +0000927 tb = tb_alloc(pc);
pbrook2e70f6e2008-06-29 01:03:05 +0000928 /* Don't forget to invalidate previous TB info. */
929 tb_invalidated_flag = 1;
bellardd720b932004-04-25 17:57:43 +0000930 }
931 tc_ptr = code_gen_ptr;
932 tb->tc_ptr = tc_ptr;
933 tb->cs_base = cs_base;
934 tb->flags = flags;
935 tb->cflags = cflags;
blueswir1d07bde82007-12-11 19:35:45 +0000936 cpu_gen_code(env, tb, &code_gen_size);
bellardd720b932004-04-25 17:57:43 +0000937 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000938
bellardd720b932004-04-25 17:57:43 +0000939 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +0000940 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +0000941 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +0000942 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
Paul Brook41c1b1c2010-03-12 16:54:58 +0000943 phys_page2 = get_page_addr_code(env, virt_page2);
bellardd720b932004-04-25 17:57:43 +0000944 }
Paul Brook41c1b1c2010-03-12 16:54:58 +0000945 tb_link_page(tb, phys_pc, phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +0000946 return tb;
bellardd720b932004-04-25 17:57:43 +0000947}
ths3b46e622007-09-17 08:09:54 +0000948
bellard9fa3e852004-01-04 18:06:42 +0000949/* invalidate all TBs which intersect with the target physical page
950 starting in range [start;end[. NOTE: start and end must refer to
bellardd720b932004-04-25 17:57:43 +0000951 the same physical page. 'is_cpu_write_access' should be true if called
952 from a real cpu write access: the virtual CPU will exit the current
953 TB if code is modified inside this TB. */
Paul Brook41c1b1c2010-03-12 16:54:58 +0000954void tb_invalidate_phys_page_range(tb_page_addr_t start, tb_page_addr_t end,
bellardd720b932004-04-25 17:57:43 +0000955 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +0000956{
aliguori6b917542008-11-18 19:46:41 +0000957 TranslationBlock *tb, *tb_next, *saved_tb;
bellardd720b932004-04-25 17:57:43 +0000958 CPUState *env = cpu_single_env;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000959 tb_page_addr_t tb_start, tb_end;
aliguori6b917542008-11-18 19:46:41 +0000960 PageDesc *p;
961 int n;
962#ifdef TARGET_HAS_PRECISE_SMC
963 int current_tb_not_found = is_cpu_write_access;
964 TranslationBlock *current_tb = NULL;
965 int current_tb_modified = 0;
966 target_ulong current_pc = 0;
967 target_ulong current_cs_base = 0;
968 int current_flags = 0;
969#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +0000970
971 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +0000972 if (!p)
bellard9fa3e852004-01-04 18:06:42 +0000973 return;
ths5fafdf22007-09-16 21:08:06 +0000974 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +0000975 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
976 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +0000977 /* build code bitmap */
978 build_page_bitmap(p);
979 }
980
981 /* we remove all the TBs in the range [start, end[ */
982 /* XXX: see if in some cases it could be faster to invalidate all the code */
983 tb = p->first_tb;
984 while (tb != NULL) {
985 n = (long)tb & 3;
986 tb = (TranslationBlock *)((long)tb & ~3);
987 tb_next = tb->page_next[n];
988 /* NOTE: this is subtle as a TB may span two physical pages */
989 if (n == 0) {
990 /* NOTE: tb_end may be after the end of the page, but
991 it is not a problem */
992 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
993 tb_end = tb_start + tb->size;
994 } else {
995 tb_start = tb->page_addr[1];
996 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
997 }
998 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +0000999#ifdef TARGET_HAS_PRECISE_SMC
1000 if (current_tb_not_found) {
1001 current_tb_not_found = 0;
1002 current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001003 if (env->mem_io_pc) {
bellardd720b932004-04-25 17:57:43 +00001004 /* now we have a real cpu fault */
pbrook2e70f6e2008-06-29 01:03:05 +00001005 current_tb = tb_find_pc(env->mem_io_pc);
bellardd720b932004-04-25 17:57:43 +00001006 }
1007 }
1008 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001009 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001010 /* If we are modifying the current TB, we must stop
1011 its execution. We could be more precise by checking
1012 that the modification is after the current PC, but it
1013 would require a specialized function to partially
1014 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001015
bellardd720b932004-04-25 17:57:43 +00001016 current_tb_modified = 1;
ths5fafdf22007-09-16 21:08:06 +00001017 cpu_restore_state(current_tb, env,
pbrook2e70f6e2008-06-29 01:03:05 +00001018 env->mem_io_pc, NULL);
aliguori6b917542008-11-18 19:46:41 +00001019 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1020 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001021 }
1022#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +00001023 /* we need to do that to handle the case where a signal
1024 occurs while doing tb_phys_invalidate() */
1025 saved_tb = NULL;
1026 if (env) {
1027 saved_tb = env->current_tb;
1028 env->current_tb = NULL;
1029 }
bellard9fa3e852004-01-04 18:06:42 +00001030 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +00001031 if (env) {
1032 env->current_tb = saved_tb;
1033 if (env->interrupt_request && env->current_tb)
1034 cpu_interrupt(env, env->interrupt_request);
1035 }
bellard9fa3e852004-01-04 18:06:42 +00001036 }
1037 tb = tb_next;
1038 }
1039#if !defined(CONFIG_USER_ONLY)
1040 /* if no code remaining, no need to continue to use slow writes */
1041 if (!p->first_tb) {
1042 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +00001043 if (is_cpu_write_access) {
pbrook2e70f6e2008-06-29 01:03:05 +00001044 tlb_unprotect_code_phys(env, start, env->mem_io_vaddr);
bellardd720b932004-04-25 17:57:43 +00001045 }
1046 }
1047#endif
1048#ifdef TARGET_HAS_PRECISE_SMC
1049 if (current_tb_modified) {
1050 /* we generate a block containing just the instruction
1051 modifying the memory. It will ensure that it cannot modify
1052 itself */
bellardea1c1802004-06-14 18:56:36 +00001053 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001054 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001055 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +00001056 }
1057#endif
1058}
1059
1060/* len must be <= 8 and start must be a multiple of len */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001061static inline void tb_invalidate_phys_page_fast(tb_page_addr_t start, int len)
bellard9fa3e852004-01-04 18:06:42 +00001062{
1063 PageDesc *p;
1064 int offset, b;
bellard59817cc2004-02-16 22:01:13 +00001065#if 0
bellarda4193c82004-06-03 14:01:43 +00001066 if (1) {
aliguori93fcfe32009-01-15 22:34:14 +00001067 qemu_log("modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
1068 cpu_single_env->mem_io_vaddr, len,
1069 cpu_single_env->eip,
1070 cpu_single_env->eip + (long)cpu_single_env->segs[R_CS].base);
bellard59817cc2004-02-16 22:01:13 +00001071 }
1072#endif
bellard9fa3e852004-01-04 18:06:42 +00001073 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001074 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001075 return;
1076 if (p->code_bitmap) {
1077 offset = start & ~TARGET_PAGE_MASK;
1078 b = p->code_bitmap[offset >> 3] >> (offset & 7);
1079 if (b & ((1 << len) - 1))
1080 goto do_invalidate;
1081 } else {
1082 do_invalidate:
bellardd720b932004-04-25 17:57:43 +00001083 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +00001084 }
1085}
1086
bellard9fa3e852004-01-04 18:06:42 +00001087#if !defined(CONFIG_SOFTMMU)
Paul Brook41c1b1c2010-03-12 16:54:58 +00001088static void tb_invalidate_phys_page(tb_page_addr_t addr,
bellardd720b932004-04-25 17:57:43 +00001089 unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001090{
aliguori6b917542008-11-18 19:46:41 +00001091 TranslationBlock *tb;
bellard9fa3e852004-01-04 18:06:42 +00001092 PageDesc *p;
aliguori6b917542008-11-18 19:46:41 +00001093 int n;
bellardd720b932004-04-25 17:57:43 +00001094#ifdef TARGET_HAS_PRECISE_SMC
aliguori6b917542008-11-18 19:46:41 +00001095 TranslationBlock *current_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001096 CPUState *env = cpu_single_env;
aliguori6b917542008-11-18 19:46:41 +00001097 int current_tb_modified = 0;
1098 target_ulong current_pc = 0;
1099 target_ulong current_cs_base = 0;
1100 int current_flags = 0;
bellardd720b932004-04-25 17:57:43 +00001101#endif
bellard9fa3e852004-01-04 18:06:42 +00001102
1103 addr &= TARGET_PAGE_MASK;
1104 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001105 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +00001106 return;
1107 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +00001108#ifdef TARGET_HAS_PRECISE_SMC
1109 if (tb && pc != 0) {
1110 current_tb = tb_find_pc(pc);
1111 }
1112#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001113 while (tb != NULL) {
bellard9fa3e852004-01-04 18:06:42 +00001114 n = (long)tb & 3;
1115 tb = (TranslationBlock *)((long)tb & ~3);
bellardd720b932004-04-25 17:57:43 +00001116#ifdef TARGET_HAS_PRECISE_SMC
1117 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001118 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001119 /* If we are modifying the current TB, we must stop
1120 its execution. We could be more precise by checking
1121 that the modification is after the current PC, but it
1122 would require a specialized function to partially
1123 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001124
bellardd720b932004-04-25 17:57:43 +00001125 current_tb_modified = 1;
1126 cpu_restore_state(current_tb, env, pc, puc);
aliguori6b917542008-11-18 19:46:41 +00001127 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1128 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001129 }
1130#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001131 tb_phys_invalidate(tb, addr);
1132 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +00001133 }
1134 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001135#ifdef TARGET_HAS_PRECISE_SMC
1136 if (current_tb_modified) {
1137 /* we generate a block containing just the instruction
1138 modifying the memory. It will ensure that it cannot modify
1139 itself */
bellardea1c1802004-06-14 18:56:36 +00001140 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001141 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001142 cpu_resume_from_signal(env, puc);
1143 }
1144#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001145}
bellard9fa3e852004-01-04 18:06:42 +00001146#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001147
1148/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +00001149static inline void tb_alloc_page(TranslationBlock *tb,
Paul Brook41c1b1c2010-03-12 16:54:58 +00001150 unsigned int n, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +00001151{
1152 PageDesc *p;
bellard9fa3e852004-01-04 18:06:42 +00001153 TranslationBlock *last_first_tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001154
bellard9fa3e852004-01-04 18:06:42 +00001155 tb->page_addr[n] = page_addr;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001156 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS, 1);
bellard9fa3e852004-01-04 18:06:42 +00001157 tb->page_next[n] = p->first_tb;
1158 last_first_tb = p->first_tb;
1159 p->first_tb = (TranslationBlock *)((long)tb | n);
1160 invalidate_page_bitmap(p);
1161
bellard107db442004-06-22 18:48:46 +00001162#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +00001163
bellard9fa3e852004-01-04 18:06:42 +00001164#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +00001165 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +00001166 target_ulong addr;
1167 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +00001168 int prot;
1169
bellardfd6ce8f2003-05-14 19:00:11 +00001170 /* force the host page as non writable (writes will have a
1171 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +00001172 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +00001173 prot = 0;
pbrook53a59602006-03-25 19:31:22 +00001174 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
1175 addr += TARGET_PAGE_SIZE) {
1176
1177 p2 = page_find (addr >> TARGET_PAGE_BITS);
1178 if (!p2)
1179 continue;
1180 prot |= p2->flags;
1181 p2->flags &= ~PAGE_WRITE;
1182 page_get_flags(addr);
1183 }
ths5fafdf22007-09-16 21:08:06 +00001184 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +00001185 (prot & PAGE_BITS) & ~PAGE_WRITE);
1186#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +00001187 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +00001188 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +00001189#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001190 }
bellard9fa3e852004-01-04 18:06:42 +00001191#else
1192 /* if some code is already present, then the pages are already
1193 protected. So we handle the case where only the first TB is
1194 allocated in a physical page */
1195 if (!last_first_tb) {
bellard6a00d602005-11-21 23:25:50 +00001196 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +00001197 }
1198#endif
bellardd720b932004-04-25 17:57:43 +00001199
1200#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +00001201}
1202
1203/* Allocate a new translation block. Flush the translation buffer if
1204 too many translation blocks or too much generated code. */
bellardc27004e2005-01-03 23:35:10 +00001205TranslationBlock *tb_alloc(target_ulong pc)
bellardfd6ce8f2003-05-14 19:00:11 +00001206{
1207 TranslationBlock *tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001208
bellard26a5f132008-05-28 12:30:31 +00001209 if (nb_tbs >= code_gen_max_blocks ||
1210 (code_gen_ptr - code_gen_buffer) >= code_gen_buffer_max_size)
bellardd4e81642003-05-25 16:46:15 +00001211 return NULL;
bellardfd6ce8f2003-05-14 19:00:11 +00001212 tb = &tbs[nb_tbs++];
1213 tb->pc = pc;
bellardb448f2f2004-02-25 23:24:04 +00001214 tb->cflags = 0;
bellardd4e81642003-05-25 16:46:15 +00001215 return tb;
1216}
1217
pbrook2e70f6e2008-06-29 01:03:05 +00001218void tb_free(TranslationBlock *tb)
1219{
thsbf20dc02008-06-30 17:22:19 +00001220 /* In practice this is mostly used for single use temporary TB
pbrook2e70f6e2008-06-29 01:03:05 +00001221 Ignore the hard cases and just back up if this TB happens to
1222 be the last one generated. */
1223 if (nb_tbs > 0 && tb == &tbs[nb_tbs - 1]) {
1224 code_gen_ptr = tb->tc_ptr;
1225 nb_tbs--;
1226 }
1227}
1228
bellard9fa3e852004-01-04 18:06:42 +00001229/* add a new TB and link it to the physical page tables. phys_page2 is
1230 (-1) to indicate that only one page contains the TB. */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001231void tb_link_page(TranslationBlock *tb,
1232 tb_page_addr_t phys_pc, tb_page_addr_t phys_page2)
bellardd4e81642003-05-25 16:46:15 +00001233{
bellard9fa3e852004-01-04 18:06:42 +00001234 unsigned int h;
1235 TranslationBlock **ptb;
1236
pbrookc8a706f2008-06-02 16:16:42 +00001237 /* Grab the mmap lock to stop another thread invalidating this TB
1238 before we are done. */
1239 mmap_lock();
bellard9fa3e852004-01-04 18:06:42 +00001240 /* add in the physical hash table */
1241 h = tb_phys_hash_func(phys_pc);
1242 ptb = &tb_phys_hash[h];
1243 tb->phys_hash_next = *ptb;
1244 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001245
1246 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +00001247 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
1248 if (phys_page2 != -1)
1249 tb_alloc_page(tb, 1, phys_page2);
1250 else
1251 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +00001252
bellardd4e81642003-05-25 16:46:15 +00001253 tb->jmp_first = (TranslationBlock *)((long)tb | 2);
1254 tb->jmp_next[0] = NULL;
1255 tb->jmp_next[1] = NULL;
1256
1257 /* init original jump addresses */
1258 if (tb->tb_next_offset[0] != 0xffff)
1259 tb_reset_jump(tb, 0);
1260 if (tb->tb_next_offset[1] != 0xffff)
1261 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +00001262
1263#ifdef DEBUG_TB_CHECK
1264 tb_page_check();
1265#endif
pbrookc8a706f2008-06-02 16:16:42 +00001266 mmap_unlock();
bellardfd6ce8f2003-05-14 19:00:11 +00001267}
1268
bellarda513fe12003-05-27 23:29:48 +00001269/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
1270 tb[1].tc_ptr. Return NULL if not found */
1271TranslationBlock *tb_find_pc(unsigned long tc_ptr)
1272{
1273 int m_min, m_max, m;
1274 unsigned long v;
1275 TranslationBlock *tb;
1276
1277 if (nb_tbs <= 0)
1278 return NULL;
1279 if (tc_ptr < (unsigned long)code_gen_buffer ||
1280 tc_ptr >= (unsigned long)code_gen_ptr)
1281 return NULL;
1282 /* binary search (cf Knuth) */
1283 m_min = 0;
1284 m_max = nb_tbs - 1;
1285 while (m_min <= m_max) {
1286 m = (m_min + m_max) >> 1;
1287 tb = &tbs[m];
1288 v = (unsigned long)tb->tc_ptr;
1289 if (v == tc_ptr)
1290 return tb;
1291 else if (tc_ptr < v) {
1292 m_max = m - 1;
1293 } else {
1294 m_min = m + 1;
1295 }
ths5fafdf22007-09-16 21:08:06 +00001296 }
bellarda513fe12003-05-27 23:29:48 +00001297 return &tbs[m_max];
1298}
bellard75012672003-06-21 13:11:07 +00001299
bellardea041c02003-06-25 16:16:50 +00001300static void tb_reset_jump_recursive(TranslationBlock *tb);
1301
1302static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
1303{
1304 TranslationBlock *tb1, *tb_next, **ptb;
1305 unsigned int n1;
1306
1307 tb1 = tb->jmp_next[n];
1308 if (tb1 != NULL) {
1309 /* find head of list */
1310 for(;;) {
1311 n1 = (long)tb1 & 3;
1312 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1313 if (n1 == 2)
1314 break;
1315 tb1 = tb1->jmp_next[n1];
1316 }
1317 /* we are now sure now that tb jumps to tb1 */
1318 tb_next = tb1;
1319
1320 /* remove tb from the jmp_first list */
1321 ptb = &tb_next->jmp_first;
1322 for(;;) {
1323 tb1 = *ptb;
1324 n1 = (long)tb1 & 3;
1325 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1326 if (n1 == n && tb1 == tb)
1327 break;
1328 ptb = &tb1->jmp_next[n1];
1329 }
1330 *ptb = tb->jmp_next[n];
1331 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001332
bellardea041c02003-06-25 16:16:50 +00001333 /* suppress the jump to next tb in generated code */
1334 tb_reset_jump(tb, n);
1335
bellard01243112004-01-04 15:48:17 +00001336 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001337 tb_reset_jump_recursive(tb_next);
1338 }
1339}
1340
1341static void tb_reset_jump_recursive(TranslationBlock *tb)
1342{
1343 tb_reset_jump_recursive2(tb, 0);
1344 tb_reset_jump_recursive2(tb, 1);
1345}
1346
bellard1fddef42005-04-17 19:16:13 +00001347#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +00001348#if defined(CONFIG_USER_ONLY)
1349static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1350{
1351 tb_invalidate_phys_page_range(pc, pc + 1, 0);
1352}
1353#else
bellardd720b932004-04-25 17:57:43 +00001354static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1355{
Anthony Liguoric227f092009-10-01 16:12:16 -05001356 target_phys_addr_t addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00001357 target_ulong pd;
Anthony Liguoric227f092009-10-01 16:12:16 -05001358 ram_addr_t ram_addr;
pbrookc2f07f82006-04-08 17:14:56 +00001359 PhysPageDesc *p;
bellardd720b932004-04-25 17:57:43 +00001360
pbrookc2f07f82006-04-08 17:14:56 +00001361 addr = cpu_get_phys_page_debug(env, pc);
1362 p = phys_page_find(addr >> TARGET_PAGE_BITS);
1363 if (!p) {
1364 pd = IO_MEM_UNASSIGNED;
1365 } else {
1366 pd = p->phys_offset;
1367 }
1368 ram_addr = (pd & TARGET_PAGE_MASK) | (pc & ~TARGET_PAGE_MASK);
pbrook706cd4b2006-04-08 17:36:21 +00001369 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001370}
bellardc27004e2005-01-03 23:35:10 +00001371#endif
Paul Brook94df27f2010-02-28 23:47:45 +00001372#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +00001373
Paul Brookc527ee82010-03-01 03:31:14 +00001374#if defined(CONFIG_USER_ONLY)
1375void cpu_watchpoint_remove_all(CPUState *env, int mask)
1376
1377{
1378}
1379
1380int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
1381 int flags, CPUWatchpoint **watchpoint)
1382{
1383 return -ENOSYS;
1384}
1385#else
pbrook6658ffb2007-03-16 23:58:11 +00001386/* Add a watchpoint. */
aliguoria1d1bb32008-11-18 20:07:32 +00001387int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
1388 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001389{
aliguorib4051332008-11-18 20:14:20 +00001390 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +00001391 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001392
aliguorib4051332008-11-18 20:14:20 +00001393 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
1394 if ((len != 1 && len != 2 && len != 4 && len != 8) || (addr & ~len_mask)) {
1395 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
1396 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
1397 return -EINVAL;
1398 }
aliguoria1d1bb32008-11-18 20:07:32 +00001399 wp = qemu_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001400
aliguoria1d1bb32008-11-18 20:07:32 +00001401 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +00001402 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +00001403 wp->flags = flags;
1404
aliguori2dc9f412008-11-18 20:56:59 +00001405 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001406 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001407 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001408 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001409 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001410
pbrook6658ffb2007-03-16 23:58:11 +00001411 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001412
1413 if (watchpoint)
1414 *watchpoint = wp;
1415 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001416}
1417
aliguoria1d1bb32008-11-18 20:07:32 +00001418/* Remove a specific watchpoint. */
1419int cpu_watchpoint_remove(CPUState *env, target_ulong addr, target_ulong len,
1420 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001421{
aliguorib4051332008-11-18 20:14:20 +00001422 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +00001423 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001424
Blue Swirl72cf2d42009-09-12 07:36:22 +00001425 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001426 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +00001427 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +00001428 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001429 return 0;
1430 }
1431 }
aliguoria1d1bb32008-11-18 20:07:32 +00001432 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001433}
1434
aliguoria1d1bb32008-11-18 20:07:32 +00001435/* Remove a specific watchpoint by reference. */
1436void cpu_watchpoint_remove_by_ref(CPUState *env, CPUWatchpoint *watchpoint)
1437{
Blue Swirl72cf2d42009-09-12 07:36:22 +00001438 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001439
aliguoria1d1bb32008-11-18 20:07:32 +00001440 tlb_flush_page(env, watchpoint->vaddr);
1441
1442 qemu_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001443}
1444
aliguoria1d1bb32008-11-18 20:07:32 +00001445/* Remove all matching watchpoints. */
1446void cpu_watchpoint_remove_all(CPUState *env, int mask)
1447{
aliguoric0ce9982008-11-25 22:13:57 +00001448 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001449
Blue Swirl72cf2d42009-09-12 07:36:22 +00001450 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001451 if (wp->flags & mask)
1452 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +00001453 }
aliguoria1d1bb32008-11-18 20:07:32 +00001454}
Paul Brookc527ee82010-03-01 03:31:14 +00001455#endif
aliguoria1d1bb32008-11-18 20:07:32 +00001456
1457/* Add a breakpoint. */
1458int cpu_breakpoint_insert(CPUState *env, target_ulong pc, int flags,
1459 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001460{
bellard1fddef42005-04-17 19:16:13 +00001461#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001462 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001463
aliguoria1d1bb32008-11-18 20:07:32 +00001464 bp = qemu_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001465
1466 bp->pc = pc;
1467 bp->flags = flags;
1468
aliguori2dc9f412008-11-18 20:56:59 +00001469 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001470 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001471 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001472 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001473 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001474
1475 breakpoint_invalidate(env, pc);
1476
1477 if (breakpoint)
1478 *breakpoint = bp;
1479 return 0;
1480#else
1481 return -ENOSYS;
1482#endif
1483}
1484
1485/* Remove a specific breakpoint. */
1486int cpu_breakpoint_remove(CPUState *env, target_ulong pc, int flags)
1487{
1488#if defined(TARGET_HAS_ICE)
1489 CPUBreakpoint *bp;
1490
Blue Swirl72cf2d42009-09-12 07:36:22 +00001491 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001492 if (bp->pc == pc && bp->flags == flags) {
1493 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001494 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001495 }
bellard4c3a88a2003-07-26 12:06:08 +00001496 }
aliguoria1d1bb32008-11-18 20:07:32 +00001497 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001498#else
aliguoria1d1bb32008-11-18 20:07:32 +00001499 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +00001500#endif
1501}
1502
aliguoria1d1bb32008-11-18 20:07:32 +00001503/* Remove a specific breakpoint by reference. */
1504void cpu_breakpoint_remove_by_ref(CPUState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001505{
bellard1fddef42005-04-17 19:16:13 +00001506#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001507 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +00001508
aliguoria1d1bb32008-11-18 20:07:32 +00001509 breakpoint_invalidate(env, breakpoint->pc);
1510
1511 qemu_free(breakpoint);
1512#endif
1513}
1514
1515/* Remove all matching breakpoints. */
1516void cpu_breakpoint_remove_all(CPUState *env, int mask)
1517{
1518#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001519 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001520
Blue Swirl72cf2d42009-09-12 07:36:22 +00001521 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001522 if (bp->flags & mask)
1523 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +00001524 }
bellard4c3a88a2003-07-26 12:06:08 +00001525#endif
1526}
1527
bellardc33a3462003-07-29 20:50:33 +00001528/* enable or disable single step mode. EXCP_DEBUG is returned by the
1529 CPU loop after each instruction */
1530void cpu_single_step(CPUState *env, int enabled)
1531{
bellard1fddef42005-04-17 19:16:13 +00001532#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001533 if (env->singlestep_enabled != enabled) {
1534 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +00001535 if (kvm_enabled())
1536 kvm_update_guest_debug(env, 0);
1537 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001538 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001539 /* XXX: only flush what is necessary */
1540 tb_flush(env);
1541 }
bellardc33a3462003-07-29 20:50:33 +00001542 }
1543#endif
1544}
1545
bellard34865132003-10-05 14:28:56 +00001546/* enable or disable low levels log */
1547void cpu_set_log(int log_flags)
1548{
1549 loglevel = log_flags;
1550 if (loglevel && !logfile) {
pbrook11fcfab2007-07-01 18:21:11 +00001551 logfile = fopen(logfilename, log_append ? "a" : "w");
bellard34865132003-10-05 14:28:56 +00001552 if (!logfile) {
1553 perror(logfilename);
1554 _exit(1);
1555 }
bellard9fa3e852004-01-04 18:06:42 +00001556#if !defined(CONFIG_SOFTMMU)
1557 /* must avoid mmap() usage of glibc by setting a buffer "by hand" */
1558 {
blueswir1b55266b2008-09-20 08:07:15 +00001559 static char logfile_buf[4096];
bellard9fa3e852004-01-04 18:06:42 +00001560 setvbuf(logfile, logfile_buf, _IOLBF, sizeof(logfile_buf));
1561 }
Filip Navarabf65f532009-07-27 10:02:04 -05001562#elif !defined(_WIN32)
1563 /* Win32 doesn't support line-buffering and requires size >= 2 */
bellard34865132003-10-05 14:28:56 +00001564 setvbuf(logfile, NULL, _IOLBF, 0);
bellard9fa3e852004-01-04 18:06:42 +00001565#endif
pbrooke735b912007-06-30 13:53:24 +00001566 log_append = 1;
1567 }
1568 if (!loglevel && logfile) {
1569 fclose(logfile);
1570 logfile = NULL;
bellard34865132003-10-05 14:28:56 +00001571 }
1572}
1573
1574void cpu_set_log_filename(const char *filename)
1575{
1576 logfilename = strdup(filename);
pbrooke735b912007-06-30 13:53:24 +00001577 if (logfile) {
1578 fclose(logfile);
1579 logfile = NULL;
1580 }
1581 cpu_set_log(loglevel);
bellard34865132003-10-05 14:28:56 +00001582}
bellardc33a3462003-07-29 20:50:33 +00001583
aurel323098dba2009-03-07 21:28:24 +00001584static void cpu_unlink_tb(CPUState *env)
bellardea041c02003-06-25 16:16:50 +00001585{
pbrookd5975362008-06-07 20:50:51 +00001586 /* FIXME: TB unchaining isn't SMP safe. For now just ignore the
1587 problem and hope the cpu will stop of its own accord. For userspace
1588 emulation this often isn't actually as bad as it sounds. Often
1589 signals are used primarily to interrupt blocking syscalls. */
aurel323098dba2009-03-07 21:28:24 +00001590 TranslationBlock *tb;
Anthony Liguoric227f092009-10-01 16:12:16 -05001591 static spinlock_t interrupt_lock = SPIN_LOCK_UNLOCKED;
aurel323098dba2009-03-07 21:28:24 +00001592
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001593 spin_lock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001594 tb = env->current_tb;
1595 /* if the cpu is currently executing code, we must unlink it and
1596 all the potentially executing TB */
Riku Voipiof76cfe52009-12-04 15:16:30 +02001597 if (tb) {
aurel323098dba2009-03-07 21:28:24 +00001598 env->current_tb = NULL;
1599 tb_reset_jump_recursive(tb);
aurel323098dba2009-03-07 21:28:24 +00001600 }
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001601 spin_unlock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001602}
1603
1604/* mask must never be zero, except for A20 change call */
1605void cpu_interrupt(CPUState *env, int mask)
1606{
1607 int old_mask;
1608
1609 old_mask = env->interrupt_request;
1610 env->interrupt_request |= mask;
1611
aliguori8edac962009-04-24 18:03:45 +00001612#ifndef CONFIG_USER_ONLY
1613 /*
1614 * If called from iothread context, wake the target cpu in
1615 * case its halted.
1616 */
1617 if (!qemu_cpu_self(env)) {
1618 qemu_cpu_kick(env);
1619 return;
1620 }
1621#endif
1622
pbrook2e70f6e2008-06-29 01:03:05 +00001623 if (use_icount) {
pbrook266910c2008-07-09 15:31:50 +00001624 env->icount_decr.u16.high = 0xffff;
pbrook2e70f6e2008-06-29 01:03:05 +00001625#ifndef CONFIG_USER_ONLY
pbrook2e70f6e2008-06-29 01:03:05 +00001626 if (!can_do_io(env)
aurel32be214e62009-03-06 21:48:00 +00001627 && (mask & ~old_mask) != 0) {
pbrook2e70f6e2008-06-29 01:03:05 +00001628 cpu_abort(env, "Raised interrupt while not in I/O function");
1629 }
1630#endif
1631 } else {
aurel323098dba2009-03-07 21:28:24 +00001632 cpu_unlink_tb(env);
bellardea041c02003-06-25 16:16:50 +00001633 }
1634}
1635
bellardb54ad042004-05-20 13:42:52 +00001636void cpu_reset_interrupt(CPUState *env, int mask)
1637{
1638 env->interrupt_request &= ~mask;
1639}
1640
aurel323098dba2009-03-07 21:28:24 +00001641void cpu_exit(CPUState *env)
1642{
1643 env->exit_request = 1;
1644 cpu_unlink_tb(env);
1645}
1646
blueswir1c7cd6a32008-10-02 18:27:46 +00001647const CPULogItem cpu_log_items[] = {
ths5fafdf22007-09-16 21:08:06 +00001648 { CPU_LOG_TB_OUT_ASM, "out_asm",
bellardf193c792004-03-21 17:06:25 +00001649 "show generated host assembly code for each compiled TB" },
1650 { CPU_LOG_TB_IN_ASM, "in_asm",
1651 "show target assembly code for each compiled TB" },
ths5fafdf22007-09-16 21:08:06 +00001652 { CPU_LOG_TB_OP, "op",
bellard57fec1f2008-02-01 10:50:11 +00001653 "show micro ops for each compiled TB" },
bellardf193c792004-03-21 17:06:25 +00001654 { CPU_LOG_TB_OP_OPT, "op_opt",
blueswir1e01a1152008-03-14 17:37:11 +00001655 "show micro ops "
1656#ifdef TARGET_I386
1657 "before eflags optimization and "
bellardf193c792004-03-21 17:06:25 +00001658#endif
blueswir1e01a1152008-03-14 17:37:11 +00001659 "after liveness analysis" },
bellardf193c792004-03-21 17:06:25 +00001660 { CPU_LOG_INT, "int",
1661 "show interrupts/exceptions in short format" },
1662 { CPU_LOG_EXEC, "exec",
1663 "show trace before each executed TB (lots of logs)" },
bellard9fddaa02004-05-21 12:59:32 +00001664 { CPU_LOG_TB_CPU, "cpu",
thse91c8a72007-06-03 13:35:16 +00001665 "show CPU state before block translation" },
bellardf193c792004-03-21 17:06:25 +00001666#ifdef TARGET_I386
1667 { CPU_LOG_PCALL, "pcall",
1668 "show protected mode far calls/returns/exceptions" },
aliguorieca1bdf2009-01-26 19:54:31 +00001669 { CPU_LOG_RESET, "cpu_reset",
1670 "show CPU state before CPU resets" },
bellardf193c792004-03-21 17:06:25 +00001671#endif
bellard8e3a9fd2004-10-09 17:32:58 +00001672#ifdef DEBUG_IOPORT
bellardfd872592004-05-12 19:11:15 +00001673 { CPU_LOG_IOPORT, "ioport",
1674 "show all i/o ports accesses" },
bellard8e3a9fd2004-10-09 17:32:58 +00001675#endif
bellardf193c792004-03-21 17:06:25 +00001676 { 0, NULL, NULL },
1677};
1678
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001679#ifndef CONFIG_USER_ONLY
1680static QLIST_HEAD(memory_client_list, CPUPhysMemoryClient) memory_client_list
1681 = QLIST_HEAD_INITIALIZER(memory_client_list);
1682
1683static void cpu_notify_set_memory(target_phys_addr_t start_addr,
1684 ram_addr_t size,
1685 ram_addr_t phys_offset)
1686{
1687 CPUPhysMemoryClient *client;
1688 QLIST_FOREACH(client, &memory_client_list, list) {
1689 client->set_memory(client, start_addr, size, phys_offset);
1690 }
1691}
1692
1693static int cpu_notify_sync_dirty_bitmap(target_phys_addr_t start,
1694 target_phys_addr_t end)
1695{
1696 CPUPhysMemoryClient *client;
1697 QLIST_FOREACH(client, &memory_client_list, list) {
1698 int r = client->sync_dirty_bitmap(client, start, end);
1699 if (r < 0)
1700 return r;
1701 }
1702 return 0;
1703}
1704
1705static int cpu_notify_migration_log(int enable)
1706{
1707 CPUPhysMemoryClient *client;
1708 QLIST_FOREACH(client, &memory_client_list, list) {
1709 int r = client->migration_log(client, enable);
1710 if (r < 0)
1711 return r;
1712 }
1713 return 0;
1714}
1715
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001716static void phys_page_for_each_1(CPUPhysMemoryClient *client,
1717 int level, void **lp)
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001718{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001719 int i;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001720
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001721 if (*lp == NULL) {
1722 return;
1723 }
1724 if (level == 0) {
1725 PhysPageDesc *pd = *lp;
1726 for (i = 0; i < L2_BITS; ++i) {
1727 if (pd[i].phys_offset != IO_MEM_UNASSIGNED) {
1728 client->set_memory(client, pd[i].region_offset,
1729 TARGET_PAGE_SIZE, pd[i].phys_offset);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001730 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001731 }
1732 } else {
1733 void **pp = *lp;
1734 for (i = 0; i < L2_BITS; ++i) {
1735 phys_page_for_each_1(client, level - 1, pp + i);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001736 }
1737 }
1738}
1739
1740static void phys_page_for_each(CPUPhysMemoryClient *client)
1741{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001742 int i;
1743 for (i = 0; i < P_L1_SIZE; ++i) {
1744 phys_page_for_each_1(client, P_L1_SHIFT / L2_BITS - 1,
1745 l1_phys_map + 1);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001746 }
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001747}
1748
1749void cpu_register_phys_memory_client(CPUPhysMemoryClient *client)
1750{
1751 QLIST_INSERT_HEAD(&memory_client_list, client, list);
1752 phys_page_for_each(client);
1753}
1754
1755void cpu_unregister_phys_memory_client(CPUPhysMemoryClient *client)
1756{
1757 QLIST_REMOVE(client, list);
1758}
1759#endif
1760
bellardf193c792004-03-21 17:06:25 +00001761static int cmp1(const char *s1, int n, const char *s2)
1762{
1763 if (strlen(s2) != n)
1764 return 0;
1765 return memcmp(s1, s2, n) == 0;
1766}
ths3b46e622007-09-17 08:09:54 +00001767
bellardf193c792004-03-21 17:06:25 +00001768/* takes a comma separated list of log masks. Return 0 if error. */
1769int cpu_str_to_log_mask(const char *str)
1770{
blueswir1c7cd6a32008-10-02 18:27:46 +00001771 const CPULogItem *item;
bellardf193c792004-03-21 17:06:25 +00001772 int mask;
1773 const char *p, *p1;
1774
1775 p = str;
1776 mask = 0;
1777 for(;;) {
1778 p1 = strchr(p, ',');
1779 if (!p1)
1780 p1 = p + strlen(p);
bellard8e3a9fd2004-10-09 17:32:58 +00001781 if(cmp1(p,p1-p,"all")) {
1782 for(item = cpu_log_items; item->mask != 0; item++) {
1783 mask |= item->mask;
1784 }
1785 } else {
bellardf193c792004-03-21 17:06:25 +00001786 for(item = cpu_log_items; item->mask != 0; item++) {
1787 if (cmp1(p, p1 - p, item->name))
1788 goto found;
1789 }
1790 return 0;
bellard8e3a9fd2004-10-09 17:32:58 +00001791 }
bellardf193c792004-03-21 17:06:25 +00001792 found:
1793 mask |= item->mask;
1794 if (*p1 != ',')
1795 break;
1796 p = p1 + 1;
1797 }
1798 return mask;
1799}
bellardea041c02003-06-25 16:16:50 +00001800
bellard75012672003-06-21 13:11:07 +00001801void cpu_abort(CPUState *env, const char *fmt, ...)
1802{
1803 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001804 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001805
1806 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001807 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001808 fprintf(stderr, "qemu: fatal: ");
1809 vfprintf(stderr, fmt, ap);
1810 fprintf(stderr, "\n");
1811#ifdef TARGET_I386
bellard7fe48482004-10-09 18:08:01 +00001812 cpu_dump_state(env, stderr, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1813#else
1814 cpu_dump_state(env, stderr, fprintf, 0);
bellard75012672003-06-21 13:11:07 +00001815#endif
aliguori93fcfe32009-01-15 22:34:14 +00001816 if (qemu_log_enabled()) {
1817 qemu_log("qemu: fatal: ");
1818 qemu_log_vprintf(fmt, ap2);
1819 qemu_log("\n");
j_mayerf9373292007-09-29 12:18:20 +00001820#ifdef TARGET_I386
aliguori93fcfe32009-01-15 22:34:14 +00001821 log_cpu_state(env, X86_DUMP_FPU | X86_DUMP_CCOP);
j_mayerf9373292007-09-29 12:18:20 +00001822#else
aliguori93fcfe32009-01-15 22:34:14 +00001823 log_cpu_state(env, 0);
j_mayerf9373292007-09-29 12:18:20 +00001824#endif
aliguori31b1a7b2009-01-15 22:35:09 +00001825 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +00001826 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001827 }
pbrook493ae1f2007-11-23 16:53:59 +00001828 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001829 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +02001830#if defined(CONFIG_USER_ONLY)
1831 {
1832 struct sigaction act;
1833 sigfillset(&act.sa_mask);
1834 act.sa_handler = SIG_DFL;
1835 sigaction(SIGABRT, &act, NULL);
1836 }
1837#endif
bellard75012672003-06-21 13:11:07 +00001838 abort();
1839}
1840
thsc5be9f02007-02-28 20:20:53 +00001841CPUState *cpu_copy(CPUState *env)
1842{
ths01ba9812007-12-09 02:22:57 +00001843 CPUState *new_env = cpu_init(env->cpu_model_str);
thsc5be9f02007-02-28 20:20:53 +00001844 CPUState *next_cpu = new_env->next_cpu;
1845 int cpu_index = new_env->cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001846#if defined(TARGET_HAS_ICE)
1847 CPUBreakpoint *bp;
1848 CPUWatchpoint *wp;
1849#endif
1850
thsc5be9f02007-02-28 20:20:53 +00001851 memcpy(new_env, env, sizeof(CPUState));
aliguori5a38f082009-01-15 20:16:51 +00001852
1853 /* Preserve chaining and index. */
thsc5be9f02007-02-28 20:20:53 +00001854 new_env->next_cpu = next_cpu;
1855 new_env->cpu_index = cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001856
1857 /* Clone all break/watchpoints.
1858 Note: Once we support ptrace with hw-debug register access, make sure
1859 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +00001860 QTAILQ_INIT(&env->breakpoints);
1861 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +00001862#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001863 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001864 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
1865 }
Blue Swirl72cf2d42009-09-12 07:36:22 +00001866 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001867 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
1868 wp->flags, NULL);
1869 }
1870#endif
1871
thsc5be9f02007-02-28 20:20:53 +00001872 return new_env;
1873}
1874
bellard01243112004-01-04 15:48:17 +00001875#if !defined(CONFIG_USER_ONLY)
1876
edgar_igl5c751e92008-05-06 08:44:21 +00001877static inline void tlb_flush_jmp_cache(CPUState *env, target_ulong addr)
1878{
1879 unsigned int i;
1880
1881 /* Discard jump cache entries for any tb which might potentially
1882 overlap the flushed page. */
1883 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1884 memset (&env->tb_jmp_cache[i], 0,
1885 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1886
1887 i = tb_jmp_cache_hash_page(addr);
1888 memset (&env->tb_jmp_cache[i], 0,
1889 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1890}
1891
Igor Kovalenko08738982009-07-12 02:15:40 +04001892static CPUTLBEntry s_cputlb_empty_entry = {
1893 .addr_read = -1,
1894 .addr_write = -1,
1895 .addr_code = -1,
1896 .addend = -1,
1897};
1898
bellardee8b7022004-02-03 23:35:10 +00001899/* NOTE: if flush_global is true, also flush global entries (not
1900 implemented yet) */
1901void tlb_flush(CPUState *env, int flush_global)
bellard33417e72003-08-10 21:47:01 +00001902{
bellard33417e72003-08-10 21:47:01 +00001903 int i;
bellard01243112004-01-04 15:48:17 +00001904
bellard9fa3e852004-01-04 18:06:42 +00001905#if defined(DEBUG_TLB)
1906 printf("tlb_flush:\n");
1907#endif
bellard01243112004-01-04 15:48:17 +00001908 /* must reset current TB so that interrupts cannot modify the
1909 links while we are modifying them */
1910 env->current_tb = NULL;
1911
bellard33417e72003-08-10 21:47:01 +00001912 for(i = 0; i < CPU_TLB_SIZE; i++) {
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001913 int mmu_idx;
1914 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
Igor Kovalenko08738982009-07-12 02:15:40 +04001915 env->tlb_table[mmu_idx][i] = s_cputlb_empty_entry;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001916 }
bellard33417e72003-08-10 21:47:01 +00001917 }
bellard9fa3e852004-01-04 18:06:42 +00001918
bellard8a40a182005-11-20 10:35:40 +00001919 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
bellard9fa3e852004-01-04 18:06:42 +00001920
bellarde3db7222005-01-26 22:00:47 +00001921 tlb_flush_count++;
bellard33417e72003-08-10 21:47:01 +00001922}
1923
bellard274da6b2004-05-20 21:56:27 +00001924static inline void tlb_flush_entry(CPUTLBEntry *tlb_entry, target_ulong addr)
bellard61382a52003-10-27 21:22:23 +00001925{
ths5fafdf22007-09-16 21:08:06 +00001926 if (addr == (tlb_entry->addr_read &
bellard84b7b8e2005-11-28 21:19:04 +00001927 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001928 addr == (tlb_entry->addr_write &
bellard84b7b8e2005-11-28 21:19:04 +00001929 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001930 addr == (tlb_entry->addr_code &
bellard84b7b8e2005-11-28 21:19:04 +00001931 (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
Igor Kovalenko08738982009-07-12 02:15:40 +04001932 *tlb_entry = s_cputlb_empty_entry;
bellard84b7b8e2005-11-28 21:19:04 +00001933 }
bellard61382a52003-10-27 21:22:23 +00001934}
1935
bellard2e126692004-04-25 21:28:44 +00001936void tlb_flush_page(CPUState *env, target_ulong addr)
bellard33417e72003-08-10 21:47:01 +00001937{
bellard8a40a182005-11-20 10:35:40 +00001938 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001939 int mmu_idx;
bellard01243112004-01-04 15:48:17 +00001940
bellard9fa3e852004-01-04 18:06:42 +00001941#if defined(DEBUG_TLB)
bellard108c49b2005-07-24 12:55:09 +00001942 printf("tlb_flush_page: " TARGET_FMT_lx "\n", addr);
bellard9fa3e852004-01-04 18:06:42 +00001943#endif
bellard01243112004-01-04 15:48:17 +00001944 /* must reset current TB so that interrupts cannot modify the
1945 links while we are modifying them */
1946 env->current_tb = NULL;
bellard33417e72003-08-10 21:47:01 +00001947
bellard61382a52003-10-27 21:22:23 +00001948 addr &= TARGET_PAGE_MASK;
bellard33417e72003-08-10 21:47:01 +00001949 i = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001950 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++)
1951 tlb_flush_entry(&env->tlb_table[mmu_idx][i], addr);
bellard01243112004-01-04 15:48:17 +00001952
edgar_igl5c751e92008-05-06 08:44:21 +00001953 tlb_flush_jmp_cache(env, addr);
bellard9fa3e852004-01-04 18:06:42 +00001954}
1955
bellard9fa3e852004-01-04 18:06:42 +00001956/* update the TLBs so that writes to code in the virtual page 'addr'
1957 can be detected */
Anthony Liguoric227f092009-10-01 16:12:16 -05001958static void tlb_protect_code(ram_addr_t ram_addr)
bellard61382a52003-10-27 21:22:23 +00001959{
ths5fafdf22007-09-16 21:08:06 +00001960 cpu_physical_memory_reset_dirty(ram_addr,
bellard6a00d602005-11-21 23:25:50 +00001961 ram_addr + TARGET_PAGE_SIZE,
1962 CODE_DIRTY_FLAG);
bellard9fa3e852004-01-04 18:06:42 +00001963}
1964
bellard9fa3e852004-01-04 18:06:42 +00001965/* update the TLB so that writes in physical page 'phys_addr' are no longer
bellard3a7d9292005-08-21 09:26:42 +00001966 tested for self modifying code */
Anthony Liguoric227f092009-10-01 16:12:16 -05001967static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +00001968 target_ulong vaddr)
bellard9fa3e852004-01-04 18:06:42 +00001969{
bellard3a7d9292005-08-21 09:26:42 +00001970 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] |= CODE_DIRTY_FLAG;
bellard1ccde1c2004-02-06 19:46:14 +00001971}
1972
ths5fafdf22007-09-16 21:08:06 +00001973static inline void tlb_reset_dirty_range(CPUTLBEntry *tlb_entry,
bellard1ccde1c2004-02-06 19:46:14 +00001974 unsigned long start, unsigned long length)
1975{
1976 unsigned long addr;
bellard84b7b8e2005-11-28 21:19:04 +00001977 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
1978 addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend;
bellard1ccde1c2004-02-06 19:46:14 +00001979 if ((addr - start) < length) {
pbrook0f459d12008-06-09 00:20:13 +00001980 tlb_entry->addr_write = (tlb_entry->addr_write & TARGET_PAGE_MASK) | TLB_NOTDIRTY;
bellard1ccde1c2004-02-06 19:46:14 +00001981 }
1982 }
1983}
1984
pbrook5579c7f2009-04-11 14:47:08 +00001985/* Note: start and end must be within the same ram block. */
Anthony Liguoric227f092009-10-01 16:12:16 -05001986void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
bellard0a962c02005-02-10 22:00:27 +00001987 int dirty_flags)
bellard1ccde1c2004-02-06 19:46:14 +00001988{
1989 CPUState *env;
bellard4f2ac232004-04-26 19:44:02 +00001990 unsigned long length, start1;
bellard0a962c02005-02-10 22:00:27 +00001991 int i, mask, len;
1992 uint8_t *p;
bellard1ccde1c2004-02-06 19:46:14 +00001993
1994 start &= TARGET_PAGE_MASK;
1995 end = TARGET_PAGE_ALIGN(end);
1996
1997 length = end - start;
1998 if (length == 0)
1999 return;
bellard0a962c02005-02-10 22:00:27 +00002000 len = length >> TARGET_PAGE_BITS;
bellardf23db162005-08-21 19:12:28 +00002001 mask = ~dirty_flags;
2002 p = phys_ram_dirty + (start >> TARGET_PAGE_BITS);
2003 for(i = 0; i < len; i++)
2004 p[i] &= mask;
2005
bellard1ccde1c2004-02-06 19:46:14 +00002006 /* we modify the TLB cache so that the dirty bit will be set again
2007 when accessing the range */
pbrook5579c7f2009-04-11 14:47:08 +00002008 start1 = (unsigned long)qemu_get_ram_ptr(start);
2009 /* Chek that we don't span multiple blocks - this breaks the
2010 address comparisons below. */
2011 if ((unsigned long)qemu_get_ram_ptr(end - 1) - start1
2012 != (end - 1) - start) {
2013 abort();
2014 }
2015
bellard6a00d602005-11-21 23:25:50 +00002016 for(env = first_cpu; env != NULL; env = env->next_cpu) {
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002017 int mmu_idx;
2018 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
2019 for(i = 0; i < CPU_TLB_SIZE; i++)
2020 tlb_reset_dirty_range(&env->tlb_table[mmu_idx][i],
2021 start1, length);
2022 }
bellard6a00d602005-11-21 23:25:50 +00002023 }
bellard1ccde1c2004-02-06 19:46:14 +00002024}
2025
aliguori74576192008-10-06 14:02:03 +00002026int cpu_physical_memory_set_dirty_tracking(int enable)
2027{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002028 int ret = 0;
aliguori74576192008-10-06 14:02:03 +00002029 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002030 ret = cpu_notify_migration_log(!!enable);
2031 return ret;
aliguori74576192008-10-06 14:02:03 +00002032}
2033
2034int cpu_physical_memory_get_dirty_tracking(void)
2035{
2036 return in_migration;
2037}
2038
Anthony Liguoric227f092009-10-01 16:12:16 -05002039int cpu_physical_sync_dirty_bitmap(target_phys_addr_t start_addr,
2040 target_phys_addr_t end_addr)
aliguori2bec46d2008-11-24 20:21:41 +00002041{
Michael S. Tsirkin7b8f3b72010-01-27 22:07:21 +02002042 int ret;
Jan Kiszka151f7742009-05-01 20:52:47 +02002043
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002044 ret = cpu_notify_sync_dirty_bitmap(start_addr, end_addr);
Jan Kiszka151f7742009-05-01 20:52:47 +02002045 return ret;
aliguori2bec46d2008-11-24 20:21:41 +00002046}
2047
bellard3a7d9292005-08-21 09:26:42 +00002048static inline void tlb_update_dirty(CPUTLBEntry *tlb_entry)
2049{
Anthony Liguoric227f092009-10-01 16:12:16 -05002050 ram_addr_t ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00002051 void *p;
bellard3a7d9292005-08-21 09:26:42 +00002052
bellard84b7b8e2005-11-28 21:19:04 +00002053 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
pbrook5579c7f2009-04-11 14:47:08 +00002054 p = (void *)(unsigned long)((tlb_entry->addr_write & TARGET_PAGE_MASK)
2055 + tlb_entry->addend);
2056 ram_addr = qemu_ram_addr_from_host(p);
bellard3a7d9292005-08-21 09:26:42 +00002057 if (!cpu_physical_memory_is_dirty(ram_addr)) {
pbrook0f459d12008-06-09 00:20:13 +00002058 tlb_entry->addr_write |= TLB_NOTDIRTY;
bellard3a7d9292005-08-21 09:26:42 +00002059 }
2060 }
2061}
2062
2063/* update the TLB according to the current state of the dirty bits */
2064void cpu_tlb_update_dirty(CPUState *env)
2065{
2066 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002067 int mmu_idx;
2068 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
2069 for(i = 0; i < CPU_TLB_SIZE; i++)
2070 tlb_update_dirty(&env->tlb_table[mmu_idx][i]);
2071 }
bellard3a7d9292005-08-21 09:26:42 +00002072}
2073
pbrook0f459d12008-06-09 00:20:13 +00002074static inline void tlb_set_dirty1(CPUTLBEntry *tlb_entry, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002075{
pbrook0f459d12008-06-09 00:20:13 +00002076 if (tlb_entry->addr_write == (vaddr | TLB_NOTDIRTY))
2077 tlb_entry->addr_write = vaddr;
bellard1ccde1c2004-02-06 19:46:14 +00002078}
2079
pbrook0f459d12008-06-09 00:20:13 +00002080/* update the TLB corresponding to virtual page vaddr
2081 so that it is no longer dirty */
2082static inline void tlb_set_dirty(CPUState *env, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002083{
bellard1ccde1c2004-02-06 19:46:14 +00002084 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002085 int mmu_idx;
bellard1ccde1c2004-02-06 19:46:14 +00002086
pbrook0f459d12008-06-09 00:20:13 +00002087 vaddr &= TARGET_PAGE_MASK;
bellard1ccde1c2004-02-06 19:46:14 +00002088 i = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002089 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++)
2090 tlb_set_dirty1(&env->tlb_table[mmu_idx][i], vaddr);
bellard9fa3e852004-01-04 18:06:42 +00002091}
2092
bellard59817cc2004-02-16 22:01:13 +00002093/* add a new TLB entry. At most one entry for a given virtual address
2094 is permitted. Return 0 if OK or 2 if the page could not be mapped
2095 (can only happen in non SOFTMMU mode for I/O pages or pages
2096 conflicting with the host address space). */
ths5fafdf22007-09-16 21:08:06 +00002097int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
Anthony Liguoric227f092009-10-01 16:12:16 -05002098 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00002099 int mmu_idx, int is_softmmu)
bellard9fa3e852004-01-04 18:06:42 +00002100{
bellard92e873b2004-05-21 14:52:29 +00002101 PhysPageDesc *p;
bellard4f2ac232004-04-26 19:44:02 +00002102 unsigned long pd;
bellard9fa3e852004-01-04 18:06:42 +00002103 unsigned int index;
bellard4f2ac232004-04-26 19:44:02 +00002104 target_ulong address;
pbrook0f459d12008-06-09 00:20:13 +00002105 target_ulong code_address;
Anthony Liguoric227f092009-10-01 16:12:16 -05002106 target_phys_addr_t addend;
bellard9fa3e852004-01-04 18:06:42 +00002107 int ret;
bellard84b7b8e2005-11-28 21:19:04 +00002108 CPUTLBEntry *te;
aliguoria1d1bb32008-11-18 20:07:32 +00002109 CPUWatchpoint *wp;
Anthony Liguoric227f092009-10-01 16:12:16 -05002110 target_phys_addr_t iotlb;
bellard9fa3e852004-01-04 18:06:42 +00002111
bellard92e873b2004-05-21 14:52:29 +00002112 p = phys_page_find(paddr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00002113 if (!p) {
2114 pd = IO_MEM_UNASSIGNED;
bellard9fa3e852004-01-04 18:06:42 +00002115 } else {
2116 pd = p->phys_offset;
bellard9fa3e852004-01-04 18:06:42 +00002117 }
2118#if defined(DEBUG_TLB)
j_mayer6ebbf392007-10-14 07:07:08 +00002119 printf("tlb_set_page: vaddr=" TARGET_FMT_lx " paddr=0x%08x prot=%x idx=%d smmu=%d pd=0x%08lx\n",
2120 vaddr, (int)paddr, prot, mmu_idx, is_softmmu, pd);
bellard9fa3e852004-01-04 18:06:42 +00002121#endif
2122
2123 ret = 0;
pbrook0f459d12008-06-09 00:20:13 +00002124 address = vaddr;
2125 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
2126 /* IO memory case (romd handled later) */
2127 address |= TLB_MMIO;
2128 }
pbrook5579c7f2009-04-11 14:47:08 +00002129 addend = (unsigned long)qemu_get_ram_ptr(pd & TARGET_PAGE_MASK);
pbrook0f459d12008-06-09 00:20:13 +00002130 if ((pd & ~TARGET_PAGE_MASK) <= IO_MEM_ROM) {
2131 /* Normal RAM. */
2132 iotlb = pd & TARGET_PAGE_MASK;
2133 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM)
2134 iotlb |= IO_MEM_NOTDIRTY;
2135 else
2136 iotlb |= IO_MEM_ROM;
2137 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002138 /* IO handlers are currently passed a physical address.
pbrook0f459d12008-06-09 00:20:13 +00002139 It would be nice to pass an offset from the base address
2140 of that region. This would avoid having to special case RAM,
2141 and avoid full address decoding in every device.
2142 We can't use the high bits of pd for this because
2143 IO_MEM_ROMD uses these as a ram address. */
pbrook8da3ff12008-12-01 18:59:50 +00002144 iotlb = (pd & ~TARGET_PAGE_MASK);
2145 if (p) {
pbrook8da3ff12008-12-01 18:59:50 +00002146 iotlb += p->region_offset;
2147 } else {
2148 iotlb += paddr;
2149 }
pbrook0f459d12008-06-09 00:20:13 +00002150 }
pbrook6658ffb2007-03-16 23:58:11 +00002151
pbrook0f459d12008-06-09 00:20:13 +00002152 code_address = address;
2153 /* Make accesses to pages with watchpoints go via the
2154 watchpoint trap routines. */
Blue Swirl72cf2d42009-09-12 07:36:22 +00002155 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00002156 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
pbrook0f459d12008-06-09 00:20:13 +00002157 iotlb = io_mem_watch + paddr;
2158 /* TODO: The memory case can be optimized by not trapping
2159 reads of pages with a write breakpoint. */
2160 address |= TLB_MMIO;
pbrook6658ffb2007-03-16 23:58:11 +00002161 }
pbrook0f459d12008-06-09 00:20:13 +00002162 }
balrogd79acba2007-06-26 20:01:13 +00002163
pbrook0f459d12008-06-09 00:20:13 +00002164 index = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
2165 env->iotlb[mmu_idx][index] = iotlb - vaddr;
2166 te = &env->tlb_table[mmu_idx][index];
2167 te->addend = addend - vaddr;
2168 if (prot & PAGE_READ) {
2169 te->addr_read = address;
2170 } else {
2171 te->addr_read = -1;
2172 }
edgar_igl5c751e92008-05-06 08:44:21 +00002173
pbrook0f459d12008-06-09 00:20:13 +00002174 if (prot & PAGE_EXEC) {
2175 te->addr_code = code_address;
2176 } else {
2177 te->addr_code = -1;
2178 }
2179 if (prot & PAGE_WRITE) {
2180 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_ROM ||
2181 (pd & IO_MEM_ROMD)) {
2182 /* Write access calls the I/O callback. */
2183 te->addr_write = address | TLB_MMIO;
2184 } else if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM &&
2185 !cpu_physical_memory_is_dirty(pd)) {
2186 te->addr_write = address | TLB_NOTDIRTY;
bellard84b7b8e2005-11-28 21:19:04 +00002187 } else {
pbrook0f459d12008-06-09 00:20:13 +00002188 te->addr_write = address;
bellard9fa3e852004-01-04 18:06:42 +00002189 }
pbrook0f459d12008-06-09 00:20:13 +00002190 } else {
2191 te->addr_write = -1;
bellard9fa3e852004-01-04 18:06:42 +00002192 }
bellard9fa3e852004-01-04 18:06:42 +00002193 return ret;
2194}
2195
bellard01243112004-01-04 15:48:17 +00002196#else
2197
bellardee8b7022004-02-03 23:35:10 +00002198void tlb_flush(CPUState *env, int flush_global)
bellard01243112004-01-04 15:48:17 +00002199{
2200}
2201
bellard2e126692004-04-25 21:28:44 +00002202void tlb_flush_page(CPUState *env, target_ulong addr)
bellard01243112004-01-04 15:48:17 +00002203{
2204}
2205
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002206/*
2207 * Walks guest process memory "regions" one by one
2208 * and calls callback function 'fn' for each region.
2209 */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002210
2211struct walk_memory_regions_data
bellard9fa3e852004-01-04 18:06:42 +00002212{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002213 walk_memory_regions_fn fn;
2214 void *priv;
2215 unsigned long start;
2216 int prot;
2217};
bellard9fa3e852004-01-04 18:06:42 +00002218
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002219static int walk_memory_regions_end(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00002220 abi_ulong end, int new_prot)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002221{
2222 if (data->start != -1ul) {
2223 int rc = data->fn(data->priv, data->start, end, data->prot);
2224 if (rc != 0) {
2225 return rc;
bellard9fa3e852004-01-04 18:06:42 +00002226 }
bellard33417e72003-08-10 21:47:01 +00002227 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002228
2229 data->start = (new_prot ? end : -1ul);
2230 data->prot = new_prot;
2231
2232 return 0;
2233}
2234
2235static int walk_memory_regions_1(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00002236 abi_ulong base, int level, void **lp)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002237{
Paul Brookb480d9b2010-03-12 23:23:29 +00002238 abi_ulong pa;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002239 int i, rc;
2240
2241 if (*lp == NULL) {
2242 return walk_memory_regions_end(data, base, 0);
2243 }
2244
2245 if (level == 0) {
2246 PageDesc *pd = *lp;
2247 for (i = 0; i < L2_BITS; ++i) {
2248 int prot = pd[i].flags;
2249
2250 pa = base | (i << TARGET_PAGE_BITS);
2251 if (prot != data->prot) {
2252 rc = walk_memory_regions_end(data, pa, prot);
2253 if (rc != 0) {
2254 return rc;
2255 }
2256 }
2257 }
2258 } else {
2259 void **pp = *lp;
2260 for (i = 0; i < L2_BITS; ++i) {
Paul Brookb480d9b2010-03-12 23:23:29 +00002261 pa = base | ((abi_ulong)i <<
2262 (TARGET_PAGE_BITS + L2_BITS * level));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002263 rc = walk_memory_regions_1(data, pa, level - 1, pp + i);
2264 if (rc != 0) {
2265 return rc;
2266 }
2267 }
2268 }
2269
2270 return 0;
2271}
2272
2273int walk_memory_regions(void *priv, walk_memory_regions_fn fn)
2274{
2275 struct walk_memory_regions_data data;
2276 unsigned long i;
2277
2278 data.fn = fn;
2279 data.priv = priv;
2280 data.start = -1ul;
2281 data.prot = 0;
2282
2283 for (i = 0; i < V_L1_SIZE; i++) {
Paul Brookb480d9b2010-03-12 23:23:29 +00002284 int rc = walk_memory_regions_1(&data, (abi_ulong)i << V_L1_SHIFT,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002285 V_L1_SHIFT / L2_BITS - 1, l1_map + i);
2286 if (rc != 0) {
2287 return rc;
2288 }
2289 }
2290
2291 return walk_memory_regions_end(&data, 0, 0);
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002292}
2293
Paul Brookb480d9b2010-03-12 23:23:29 +00002294static int dump_region(void *priv, abi_ulong start,
2295 abi_ulong end, unsigned long prot)
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002296{
2297 FILE *f = (FILE *)priv;
2298
Paul Brookb480d9b2010-03-12 23:23:29 +00002299 (void) fprintf(f, TARGET_ABI_FMT_lx"-"TARGET_ABI_FMT_lx
2300 " "TARGET_ABI_FMT_lx" %c%c%c\n",
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002301 start, end, end - start,
2302 ((prot & PAGE_READ) ? 'r' : '-'),
2303 ((prot & PAGE_WRITE) ? 'w' : '-'),
2304 ((prot & PAGE_EXEC) ? 'x' : '-'));
2305
2306 return (0);
2307}
2308
2309/* dump memory mappings */
2310void page_dump(FILE *f)
2311{
2312 (void) fprintf(f, "%-8s %-8s %-8s %s\n",
2313 "start", "end", "size", "prot");
2314 walk_memory_regions(f, dump_region);
bellard33417e72003-08-10 21:47:01 +00002315}
2316
pbrook53a59602006-03-25 19:31:22 +00002317int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00002318{
bellard9fa3e852004-01-04 18:06:42 +00002319 PageDesc *p;
2320
2321 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002322 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00002323 return 0;
2324 return p->flags;
bellard33417e72003-08-10 21:47:01 +00002325}
2326
Richard Henderson376a7902010-03-10 15:57:04 -08002327/* Modify the flags of a page and invalidate the code if necessary.
2328 The flag PAGE_WRITE_ORG is positioned automatically depending
2329 on PAGE_WRITE. The mmap_lock should already be held. */
pbrook53a59602006-03-25 19:31:22 +00002330void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00002331{
Richard Henderson376a7902010-03-10 15:57:04 -08002332 target_ulong addr, len;
bellard9fa3e852004-01-04 18:06:42 +00002333
Richard Henderson376a7902010-03-10 15:57:04 -08002334 /* This function should never be called with addresses outside the
2335 guest address space. If this assert fires, it probably indicates
2336 a missing call to h2g_valid. */
Paul Brookb480d9b2010-03-12 23:23:29 +00002337#if TARGET_ABI_BITS > L1_MAP_ADDR_SPACE_BITS
2338 assert(end < ((abi_ulong)1 << L1_MAP_ADDR_SPACE_BITS));
Richard Henderson376a7902010-03-10 15:57:04 -08002339#endif
2340 assert(start < end);
2341
bellard9fa3e852004-01-04 18:06:42 +00002342 start = start & TARGET_PAGE_MASK;
2343 end = TARGET_PAGE_ALIGN(end);
Richard Henderson376a7902010-03-10 15:57:04 -08002344
2345 if (flags & PAGE_WRITE) {
bellard9fa3e852004-01-04 18:06:42 +00002346 flags |= PAGE_WRITE_ORG;
Richard Henderson376a7902010-03-10 15:57:04 -08002347 }
2348
2349 for (addr = start, len = end - start;
2350 len != 0;
2351 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
2352 PageDesc *p = page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2353
2354 /* If the write protection bit is set, then we invalidate
2355 the code inside. */
ths5fafdf22007-09-16 21:08:06 +00002356 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00002357 (flags & PAGE_WRITE) &&
2358 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00002359 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00002360 }
2361 p->flags = flags;
2362 }
bellard9fa3e852004-01-04 18:06:42 +00002363}
2364
ths3d97b402007-11-02 19:02:07 +00002365int page_check_range(target_ulong start, target_ulong len, int flags)
2366{
2367 PageDesc *p;
2368 target_ulong end;
2369 target_ulong addr;
2370
Richard Henderson376a7902010-03-10 15:57:04 -08002371 /* This function should never be called with addresses outside the
2372 guest address space. If this assert fires, it probably indicates
2373 a missing call to h2g_valid. */
2374#if HOST_LONG_BITS > L1_MAP_ADDR_SPACE_BITS
2375 assert(start < (1ul << L1_MAP_ADDR_SPACE_BITS));
2376#endif
2377
2378 if (start + len - 1 < start) {
2379 /* We've wrapped around. */
balrog55f280c2008-10-28 10:24:11 +00002380 return -1;
Richard Henderson376a7902010-03-10 15:57:04 -08002381 }
balrog55f280c2008-10-28 10:24:11 +00002382
ths3d97b402007-11-02 19:02:07 +00002383 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
2384 start = start & TARGET_PAGE_MASK;
2385
Richard Henderson376a7902010-03-10 15:57:04 -08002386 for (addr = start, len = end - start;
2387 len != 0;
2388 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
ths3d97b402007-11-02 19:02:07 +00002389 p = page_find(addr >> TARGET_PAGE_BITS);
2390 if( !p )
2391 return -1;
2392 if( !(p->flags & PAGE_VALID) )
2393 return -1;
2394
bellarddae32702007-11-14 10:51:00 +00002395 if ((flags & PAGE_READ) && !(p->flags & PAGE_READ))
ths3d97b402007-11-02 19:02:07 +00002396 return -1;
bellarddae32702007-11-14 10:51:00 +00002397 if (flags & PAGE_WRITE) {
2398 if (!(p->flags & PAGE_WRITE_ORG))
2399 return -1;
2400 /* unprotect the page if it was put read-only because it
2401 contains translated code */
2402 if (!(p->flags & PAGE_WRITE)) {
2403 if (!page_unprotect(addr, 0, NULL))
2404 return -1;
2405 }
2406 return 0;
2407 }
ths3d97b402007-11-02 19:02:07 +00002408 }
2409 return 0;
2410}
2411
bellard9fa3e852004-01-04 18:06:42 +00002412/* called from signal handler: invalidate the code and unprotect the
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002413 page. Return TRUE if the fault was successfully handled. */
pbrook53a59602006-03-25 19:31:22 +00002414int page_unprotect(target_ulong address, unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00002415{
2416 unsigned int page_index, prot, pindex;
2417 PageDesc *p, *p1;
pbrook53a59602006-03-25 19:31:22 +00002418 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00002419
pbrookc8a706f2008-06-02 16:16:42 +00002420 /* Technically this isn't safe inside a signal handler. However we
2421 know this only ever happens in a synchronous SEGV handler, so in
2422 practice it seems to be ok. */
2423 mmap_lock();
2424
bellard83fb7ad2004-07-05 21:25:26 +00002425 host_start = address & qemu_host_page_mask;
bellard9fa3e852004-01-04 18:06:42 +00002426 page_index = host_start >> TARGET_PAGE_BITS;
2427 p1 = page_find(page_index);
pbrookc8a706f2008-06-02 16:16:42 +00002428 if (!p1) {
2429 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002430 return 0;
pbrookc8a706f2008-06-02 16:16:42 +00002431 }
bellard83fb7ad2004-07-05 21:25:26 +00002432 host_end = host_start + qemu_host_page_size;
bellard9fa3e852004-01-04 18:06:42 +00002433 p = p1;
2434 prot = 0;
2435 for(addr = host_start;addr < host_end; addr += TARGET_PAGE_SIZE) {
2436 prot |= p->flags;
2437 p++;
2438 }
2439 /* if the page was really writable, then we change its
2440 protection back to writable */
2441 if (prot & PAGE_WRITE_ORG) {
2442 pindex = (address - host_start) >> TARGET_PAGE_BITS;
2443 if (!(p1[pindex].flags & PAGE_WRITE)) {
ths5fafdf22007-09-16 21:08:06 +00002444 mprotect((void *)g2h(host_start), qemu_host_page_size,
bellard9fa3e852004-01-04 18:06:42 +00002445 (prot & PAGE_BITS) | PAGE_WRITE);
2446 p1[pindex].flags |= PAGE_WRITE;
2447 /* and since the content will be modified, we must invalidate
2448 the corresponding translated code. */
bellardd720b932004-04-25 17:57:43 +00002449 tb_invalidate_phys_page(address, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00002450#ifdef DEBUG_TB_CHECK
2451 tb_invalidate_check(address);
2452#endif
pbrookc8a706f2008-06-02 16:16:42 +00002453 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002454 return 1;
2455 }
2456 }
pbrookc8a706f2008-06-02 16:16:42 +00002457 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002458 return 0;
2459}
2460
bellard6a00d602005-11-21 23:25:50 +00002461static inline void tlb_set_dirty(CPUState *env,
2462 unsigned long addr, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002463{
2464}
bellard9fa3e852004-01-04 18:06:42 +00002465#endif /* defined(CONFIG_USER_ONLY) */
2466
pbrooke2eef172008-06-08 01:09:01 +00002467#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00002468
Paul Brookc04b2b72010-03-01 03:31:14 +00002469#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
2470typedef struct subpage_t {
2471 target_phys_addr_t base;
2472 CPUReadMemoryFunc * const *mem_read[TARGET_PAGE_SIZE][4];
2473 CPUWriteMemoryFunc * const *mem_write[TARGET_PAGE_SIZE][4];
2474 void *opaque[TARGET_PAGE_SIZE][2][4];
2475 ram_addr_t region_offset[TARGET_PAGE_SIZE][2][4];
2476} subpage_t;
2477
Anthony Liguoric227f092009-10-01 16:12:16 -05002478static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
2479 ram_addr_t memory, ram_addr_t region_offset);
2480static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
2481 ram_addr_t orig_memory, ram_addr_t region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002482#define CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2, \
2483 need_subpage) \
2484 do { \
2485 if (addr > start_addr) \
2486 start_addr2 = 0; \
2487 else { \
2488 start_addr2 = start_addr & ~TARGET_PAGE_MASK; \
2489 if (start_addr2 > 0) \
2490 need_subpage = 1; \
2491 } \
2492 \
blueswir149e9fba2007-05-30 17:25:06 +00002493 if ((start_addr + orig_size) - addr >= TARGET_PAGE_SIZE) \
blueswir1db7b5422007-05-26 17:36:03 +00002494 end_addr2 = TARGET_PAGE_SIZE - 1; \
2495 else { \
2496 end_addr2 = (start_addr + orig_size - 1) & ~TARGET_PAGE_MASK; \
2497 if (end_addr2 < TARGET_PAGE_SIZE - 1) \
2498 need_subpage = 1; \
2499 } \
2500 } while (0)
2501
Michael S. Tsirkin8f2498f2009-09-29 18:53:16 +02002502/* register physical memory.
2503 For RAM, 'size' must be a multiple of the target page size.
2504 If (phys_offset & ~TARGET_PAGE_MASK) != 0, then it is an
pbrook8da3ff12008-12-01 18:59:50 +00002505 io memory page. The address used when calling the IO function is
2506 the offset from the start of the region, plus region_offset. Both
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002507 start_addr and region_offset are rounded down to a page boundary
pbrook8da3ff12008-12-01 18:59:50 +00002508 before calculating this offset. This should not be a problem unless
2509 the low bits of start_addr and region_offset differ. */
Anthony Liguoric227f092009-10-01 16:12:16 -05002510void cpu_register_physical_memory_offset(target_phys_addr_t start_addr,
2511 ram_addr_t size,
2512 ram_addr_t phys_offset,
2513 ram_addr_t region_offset)
bellard33417e72003-08-10 21:47:01 +00002514{
Anthony Liguoric227f092009-10-01 16:12:16 -05002515 target_phys_addr_t addr, end_addr;
bellard92e873b2004-05-21 14:52:29 +00002516 PhysPageDesc *p;
bellard9d420372006-06-25 22:25:22 +00002517 CPUState *env;
Anthony Liguoric227f092009-10-01 16:12:16 -05002518 ram_addr_t orig_size = size;
blueswir1db7b5422007-05-26 17:36:03 +00002519 void *subpage;
bellard33417e72003-08-10 21:47:01 +00002520
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002521 cpu_notify_set_memory(start_addr, size, phys_offset);
2522
pbrook67c4d232009-02-23 13:16:07 +00002523 if (phys_offset == IO_MEM_UNASSIGNED) {
2524 region_offset = start_addr;
2525 }
pbrook8da3ff12008-12-01 18:59:50 +00002526 region_offset &= TARGET_PAGE_MASK;
bellard5fd386f2004-05-23 21:11:22 +00002527 size = (size + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
Anthony Liguoric227f092009-10-01 16:12:16 -05002528 end_addr = start_addr + (target_phys_addr_t)size;
blueswir149e9fba2007-05-30 17:25:06 +00002529 for(addr = start_addr; addr != end_addr; addr += TARGET_PAGE_SIZE) {
blueswir1db7b5422007-05-26 17:36:03 +00002530 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2531 if (p && p->phys_offset != IO_MEM_UNASSIGNED) {
Anthony Liguoric227f092009-10-01 16:12:16 -05002532 ram_addr_t orig_memory = p->phys_offset;
2533 target_phys_addr_t start_addr2, end_addr2;
blueswir1db7b5422007-05-26 17:36:03 +00002534 int need_subpage = 0;
2535
2536 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2,
2537 need_subpage);
blueswir14254fab2008-01-01 16:57:19 +00002538 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002539 if (!(orig_memory & IO_MEM_SUBPAGE)) {
2540 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002541 &p->phys_offset, orig_memory,
2542 p->region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002543 } else {
2544 subpage = io_mem_opaque[(orig_memory & ~TARGET_PAGE_MASK)
2545 >> IO_MEM_SHIFT];
2546 }
pbrook8da3ff12008-12-01 18:59:50 +00002547 subpage_register(subpage, start_addr2, end_addr2, phys_offset,
2548 region_offset);
2549 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002550 } else {
2551 p->phys_offset = phys_offset;
2552 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
2553 (phys_offset & IO_MEM_ROMD))
2554 phys_offset += TARGET_PAGE_SIZE;
2555 }
2556 } else {
2557 p = phys_page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2558 p->phys_offset = phys_offset;
pbrook8da3ff12008-12-01 18:59:50 +00002559 p->region_offset = region_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002560 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
pbrook8da3ff12008-12-01 18:59:50 +00002561 (phys_offset & IO_MEM_ROMD)) {
blueswir1db7b5422007-05-26 17:36:03 +00002562 phys_offset += TARGET_PAGE_SIZE;
pbrook0e8f0962008-12-02 09:02:15 +00002563 } else {
Anthony Liguoric227f092009-10-01 16:12:16 -05002564 target_phys_addr_t start_addr2, end_addr2;
blueswir1db7b5422007-05-26 17:36:03 +00002565 int need_subpage = 0;
2566
2567 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr,
2568 end_addr2, need_subpage);
2569
blueswir14254fab2008-01-01 16:57:19 +00002570 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002571 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002572 &p->phys_offset, IO_MEM_UNASSIGNED,
pbrook67c4d232009-02-23 13:16:07 +00002573 addr & TARGET_PAGE_MASK);
blueswir1db7b5422007-05-26 17:36:03 +00002574 subpage_register(subpage, start_addr2, end_addr2,
pbrook8da3ff12008-12-01 18:59:50 +00002575 phys_offset, region_offset);
2576 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002577 }
2578 }
2579 }
pbrook8da3ff12008-12-01 18:59:50 +00002580 region_offset += TARGET_PAGE_SIZE;
bellard33417e72003-08-10 21:47:01 +00002581 }
ths3b46e622007-09-17 08:09:54 +00002582
bellard9d420372006-06-25 22:25:22 +00002583 /* since each CPU stores ram addresses in its TLB cache, we must
2584 reset the modified entries */
2585 /* XXX: slow ! */
2586 for(env = first_cpu; env != NULL; env = env->next_cpu) {
2587 tlb_flush(env, 1);
2588 }
bellard33417e72003-08-10 21:47:01 +00002589}
2590
bellardba863452006-09-24 18:41:10 +00002591/* XXX: temporary until new memory mapping API */
Anthony Liguoric227f092009-10-01 16:12:16 -05002592ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr)
bellardba863452006-09-24 18:41:10 +00002593{
2594 PhysPageDesc *p;
2595
2596 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2597 if (!p)
2598 return IO_MEM_UNASSIGNED;
2599 return p->phys_offset;
2600}
2601
Anthony Liguoric227f092009-10-01 16:12:16 -05002602void qemu_register_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
aliguorif65ed4c2008-12-09 20:09:57 +00002603{
2604 if (kvm_enabled())
2605 kvm_coalesce_mmio_region(addr, size);
2606}
2607
Anthony Liguoric227f092009-10-01 16:12:16 -05002608void qemu_unregister_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
aliguorif65ed4c2008-12-09 20:09:57 +00002609{
2610 if (kvm_enabled())
2611 kvm_uncoalesce_mmio_region(addr, size);
2612}
2613
Sheng Yang62a27442010-01-26 19:21:16 +08002614void qemu_flush_coalesced_mmio_buffer(void)
2615{
2616 if (kvm_enabled())
2617 kvm_flush_coalesced_mmio_buffer();
2618}
2619
Marcelo Tosattic9027602010-03-01 20:25:08 -03002620#if defined(__linux__) && !defined(TARGET_S390X)
2621
2622#include <sys/vfs.h>
2623
2624#define HUGETLBFS_MAGIC 0x958458f6
2625
2626static long gethugepagesize(const char *path)
2627{
2628 struct statfs fs;
2629 int ret;
2630
2631 do {
2632 ret = statfs(path, &fs);
2633 } while (ret != 0 && errno == EINTR);
2634
2635 if (ret != 0) {
2636 perror("statfs");
2637 return 0;
2638 }
2639
2640 if (fs.f_type != HUGETLBFS_MAGIC)
2641 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
2642
2643 return fs.f_bsize;
2644}
2645
2646static void *file_ram_alloc(ram_addr_t memory, const char *path)
2647{
2648 char *filename;
2649 void *area;
2650 int fd;
2651#ifdef MAP_POPULATE
2652 int flags;
2653#endif
2654 unsigned long hpagesize;
2655
2656 hpagesize = gethugepagesize(path);
2657 if (!hpagesize) {
2658 return NULL;
2659 }
2660
2661 if (memory < hpagesize) {
2662 return NULL;
2663 }
2664
2665 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2666 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
2667 return NULL;
2668 }
2669
2670 if (asprintf(&filename, "%s/qemu_back_mem.XXXXXX", path) == -1) {
2671 return NULL;
2672 }
2673
2674 fd = mkstemp(filename);
2675 if (fd < 0) {
2676 perror("mkstemp");
2677 free(filename);
2678 return NULL;
2679 }
2680 unlink(filename);
2681 free(filename);
2682
2683 memory = (memory+hpagesize-1) & ~(hpagesize-1);
2684
2685 /*
2686 * ftruncate is not supported by hugetlbfs in older
2687 * hosts, so don't bother bailing out on errors.
2688 * If anything goes wrong with it under other filesystems,
2689 * mmap will fail.
2690 */
2691 if (ftruncate(fd, memory))
2692 perror("ftruncate");
2693
2694#ifdef MAP_POPULATE
2695 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
2696 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
2697 * to sidestep this quirk.
2698 */
2699 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
2700 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
2701#else
2702 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
2703#endif
2704 if (area == MAP_FAILED) {
2705 perror("file_ram_alloc: can't mmap RAM pages");
2706 close(fd);
2707 return (NULL);
2708 }
2709 return area;
2710}
2711#endif
2712
Anthony Liguoric227f092009-10-01 16:12:16 -05002713ram_addr_t qemu_ram_alloc(ram_addr_t size)
pbrook94a6b542009-04-11 17:15:54 +00002714{
2715 RAMBlock *new_block;
2716
pbrook94a6b542009-04-11 17:15:54 +00002717 size = TARGET_PAGE_ALIGN(size);
2718 new_block = qemu_malloc(sizeof(*new_block));
2719
Marcelo Tosattic9027602010-03-01 20:25:08 -03002720 if (mem_path) {
2721#if defined (__linux__) && !defined(TARGET_S390X)
2722 new_block->host = file_ram_alloc(size, mem_path);
2723 if (!new_block->host)
2724 exit(1);
Alexander Graf6b024942009-12-05 12:44:25 +01002725#else
Marcelo Tosattic9027602010-03-01 20:25:08 -03002726 fprintf(stderr, "-mem-path option unsupported\n");
2727 exit(1);
2728#endif
2729 } else {
2730#if defined(TARGET_S390X) && defined(CONFIG_KVM)
2731 /* XXX S390 KVM requires the topmost vma of the RAM to be < 256GB */
2732 new_block->host = mmap((void*)0x1000000, size,
2733 PROT_EXEC|PROT_READ|PROT_WRITE,
2734 MAP_SHARED | MAP_ANONYMOUS, -1, 0);
2735#else
2736 new_block->host = qemu_vmalloc(size);
Alexander Graf6b024942009-12-05 12:44:25 +01002737#endif
Izik Eidusccb167e2009-10-08 16:39:39 +02002738#ifdef MADV_MERGEABLE
Marcelo Tosattic9027602010-03-01 20:25:08 -03002739 madvise(new_block->host, size, MADV_MERGEABLE);
Izik Eidusccb167e2009-10-08 16:39:39 +02002740#endif
Marcelo Tosattic9027602010-03-01 20:25:08 -03002741 }
pbrook94a6b542009-04-11 17:15:54 +00002742 new_block->offset = last_ram_offset;
2743 new_block->length = size;
2744
2745 new_block->next = ram_blocks;
2746 ram_blocks = new_block;
2747
2748 phys_ram_dirty = qemu_realloc(phys_ram_dirty,
2749 (last_ram_offset + size) >> TARGET_PAGE_BITS);
2750 memset(phys_ram_dirty + (last_ram_offset >> TARGET_PAGE_BITS),
2751 0xff, size >> TARGET_PAGE_BITS);
2752
2753 last_ram_offset += size;
2754
Jan Kiszka6f0437e2009-04-26 18:03:40 +02002755 if (kvm_enabled())
2756 kvm_setup_guest_memory(new_block->host, size);
2757
pbrook94a6b542009-04-11 17:15:54 +00002758 return new_block->offset;
2759}
bellarde9a1ab12007-02-08 23:08:38 +00002760
Anthony Liguoric227f092009-10-01 16:12:16 -05002761void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00002762{
pbrook94a6b542009-04-11 17:15:54 +00002763 /* TODO: implement this. */
bellarde9a1ab12007-02-08 23:08:38 +00002764}
2765
pbrookdc828ca2009-04-09 22:21:07 +00002766/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00002767 With the exception of the softmmu code in this file, this should
2768 only be used for local memory (e.g. video ram) that the device owns,
2769 and knows it isn't going to access beyond the end of the block.
2770
2771 It should not be used for general purpose DMA.
2772 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
2773 */
Anthony Liguoric227f092009-10-01 16:12:16 -05002774void *qemu_get_ram_ptr(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00002775{
pbrook94a6b542009-04-11 17:15:54 +00002776 RAMBlock *prev;
2777 RAMBlock **prevp;
2778 RAMBlock *block;
2779
pbrook94a6b542009-04-11 17:15:54 +00002780 prev = NULL;
2781 prevp = &ram_blocks;
2782 block = ram_blocks;
2783 while (block && (block->offset > addr
2784 || block->offset + block->length <= addr)) {
2785 if (prev)
2786 prevp = &prev->next;
2787 prev = block;
2788 block = block->next;
2789 }
2790 if (!block) {
2791 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2792 abort();
2793 }
2794 /* Move this entry to to start of the list. */
2795 if (prev) {
2796 prev->next = block->next;
2797 block->next = *prevp;
2798 *prevp = block;
2799 }
2800 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00002801}
2802
pbrook5579c7f2009-04-11 14:47:08 +00002803/* Some of the softmmu routines need to translate from a host pointer
2804 (typically a TLB entry) back to a ram offset. */
Anthony Liguoric227f092009-10-01 16:12:16 -05002805ram_addr_t qemu_ram_addr_from_host(void *ptr)
pbrook5579c7f2009-04-11 14:47:08 +00002806{
pbrook94a6b542009-04-11 17:15:54 +00002807 RAMBlock *prev;
pbrook94a6b542009-04-11 17:15:54 +00002808 RAMBlock *block;
2809 uint8_t *host = ptr;
2810
pbrook94a6b542009-04-11 17:15:54 +00002811 prev = NULL;
pbrook94a6b542009-04-11 17:15:54 +00002812 block = ram_blocks;
2813 while (block && (block->host > host
2814 || block->host + block->length <= host)) {
pbrook94a6b542009-04-11 17:15:54 +00002815 prev = block;
2816 block = block->next;
2817 }
2818 if (!block) {
2819 fprintf(stderr, "Bad ram pointer %p\n", ptr);
2820 abort();
2821 }
2822 return block->offset + (host - block->host);
pbrook5579c7f2009-04-11 14:47:08 +00002823}
2824
Anthony Liguoric227f092009-10-01 16:12:16 -05002825static uint32_t unassigned_mem_readb(void *opaque, target_phys_addr_t addr)
bellard33417e72003-08-10 21:47:01 +00002826{
pbrook67d3b952006-12-18 05:03:52 +00002827#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002828 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00002829#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002830#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002831 do_unassigned_access(addr, 0, 0, 0, 1);
2832#endif
2833 return 0;
2834}
2835
Anthony Liguoric227f092009-10-01 16:12:16 -05002836static uint32_t unassigned_mem_readw(void *opaque, target_phys_addr_t addr)
blueswir1e18231a2008-10-06 18:46:28 +00002837{
2838#ifdef DEBUG_UNASSIGNED
2839 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2840#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002841#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002842 do_unassigned_access(addr, 0, 0, 0, 2);
2843#endif
2844 return 0;
2845}
2846
Anthony Liguoric227f092009-10-01 16:12:16 -05002847static uint32_t unassigned_mem_readl(void *opaque, target_phys_addr_t addr)
blueswir1e18231a2008-10-06 18:46:28 +00002848{
2849#ifdef DEBUG_UNASSIGNED
2850 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2851#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002852#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002853 do_unassigned_access(addr, 0, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002854#endif
bellard33417e72003-08-10 21:47:01 +00002855 return 0;
2856}
2857
Anthony Liguoric227f092009-10-01 16:12:16 -05002858static void unassigned_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard33417e72003-08-10 21:47:01 +00002859{
pbrook67d3b952006-12-18 05:03:52 +00002860#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002861 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
pbrook67d3b952006-12-18 05:03:52 +00002862#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002863#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002864 do_unassigned_access(addr, 1, 0, 0, 1);
2865#endif
2866}
2867
Anthony Liguoric227f092009-10-01 16:12:16 -05002868static void unassigned_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
blueswir1e18231a2008-10-06 18:46:28 +00002869{
2870#ifdef DEBUG_UNASSIGNED
2871 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2872#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002873#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002874 do_unassigned_access(addr, 1, 0, 0, 2);
2875#endif
2876}
2877
Anthony Liguoric227f092009-10-01 16:12:16 -05002878static void unassigned_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
blueswir1e18231a2008-10-06 18:46:28 +00002879{
2880#ifdef DEBUG_UNASSIGNED
2881 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2882#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002883#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002884 do_unassigned_access(addr, 1, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002885#endif
bellard33417e72003-08-10 21:47:01 +00002886}
2887
Blue Swirld60efc62009-08-25 18:29:31 +00002888static CPUReadMemoryFunc * const unassigned_mem_read[3] = {
bellard33417e72003-08-10 21:47:01 +00002889 unassigned_mem_readb,
blueswir1e18231a2008-10-06 18:46:28 +00002890 unassigned_mem_readw,
2891 unassigned_mem_readl,
bellard33417e72003-08-10 21:47:01 +00002892};
2893
Blue Swirld60efc62009-08-25 18:29:31 +00002894static CPUWriteMemoryFunc * const unassigned_mem_write[3] = {
bellard33417e72003-08-10 21:47:01 +00002895 unassigned_mem_writeb,
blueswir1e18231a2008-10-06 18:46:28 +00002896 unassigned_mem_writew,
2897 unassigned_mem_writel,
bellard33417e72003-08-10 21:47:01 +00002898};
2899
Anthony Liguoric227f092009-10-01 16:12:16 -05002900static void notdirty_mem_writeb(void *opaque, target_phys_addr_t ram_addr,
pbrook0f459d12008-06-09 00:20:13 +00002901 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002902{
bellard3a7d9292005-08-21 09:26:42 +00002903 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002904 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2905 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2906#if !defined(CONFIG_USER_ONLY)
2907 tb_invalidate_phys_page_fast(ram_addr, 1);
2908 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2909#endif
2910 }
pbrook5579c7f2009-04-11 14:47:08 +00002911 stb_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00002912 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2913 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2914 /* we remove the notdirty callback only if the code has been
2915 flushed */
2916 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002917 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002918}
2919
Anthony Liguoric227f092009-10-01 16:12:16 -05002920static void notdirty_mem_writew(void *opaque, target_phys_addr_t ram_addr,
pbrook0f459d12008-06-09 00:20:13 +00002921 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002922{
bellard3a7d9292005-08-21 09:26:42 +00002923 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002924 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2925 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2926#if !defined(CONFIG_USER_ONLY)
2927 tb_invalidate_phys_page_fast(ram_addr, 2);
2928 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2929#endif
2930 }
pbrook5579c7f2009-04-11 14:47:08 +00002931 stw_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00002932 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2933 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2934 /* we remove the notdirty callback only if the code has been
2935 flushed */
2936 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002937 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002938}
2939
Anthony Liguoric227f092009-10-01 16:12:16 -05002940static void notdirty_mem_writel(void *opaque, target_phys_addr_t ram_addr,
pbrook0f459d12008-06-09 00:20:13 +00002941 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002942{
bellard3a7d9292005-08-21 09:26:42 +00002943 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002944 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2945 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2946#if !defined(CONFIG_USER_ONLY)
2947 tb_invalidate_phys_page_fast(ram_addr, 4);
2948 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2949#endif
2950 }
pbrook5579c7f2009-04-11 14:47:08 +00002951 stl_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00002952 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2953 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2954 /* we remove the notdirty callback only if the code has been
2955 flushed */
2956 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002957 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002958}
2959
Blue Swirld60efc62009-08-25 18:29:31 +00002960static CPUReadMemoryFunc * const error_mem_read[3] = {
bellard3a7d9292005-08-21 09:26:42 +00002961 NULL, /* never used */
2962 NULL, /* never used */
2963 NULL, /* never used */
2964};
2965
Blue Swirld60efc62009-08-25 18:29:31 +00002966static CPUWriteMemoryFunc * const notdirty_mem_write[3] = {
bellard1ccde1c2004-02-06 19:46:14 +00002967 notdirty_mem_writeb,
2968 notdirty_mem_writew,
2969 notdirty_mem_writel,
2970};
2971
pbrook0f459d12008-06-09 00:20:13 +00002972/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00002973static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002974{
2975 CPUState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00002976 target_ulong pc, cs_base;
2977 TranslationBlock *tb;
pbrook0f459d12008-06-09 00:20:13 +00002978 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002979 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00002980 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002981
aliguori06d55cc2008-11-18 20:24:06 +00002982 if (env->watchpoint_hit) {
2983 /* We re-entered the check after replacing the TB. Now raise
2984 * the debug interrupt so that is will trigger after the
2985 * current instruction. */
2986 cpu_interrupt(env, CPU_INTERRUPT_DEBUG);
2987 return;
2988 }
pbrook2e70f6e2008-06-29 01:03:05 +00002989 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002990 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00002991 if ((vaddr == (wp->vaddr & len_mask) ||
2992 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00002993 wp->flags |= BP_WATCHPOINT_HIT;
2994 if (!env->watchpoint_hit) {
2995 env->watchpoint_hit = wp;
2996 tb = tb_find_pc(env->mem_io_pc);
2997 if (!tb) {
2998 cpu_abort(env, "check_watchpoint: could not find TB for "
2999 "pc=%p", (void *)env->mem_io_pc);
3000 }
3001 cpu_restore_state(tb, env, env->mem_io_pc, NULL);
3002 tb_phys_invalidate(tb, -1);
3003 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
3004 env->exception_index = EXCP_DEBUG;
3005 } else {
3006 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
3007 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
3008 }
3009 cpu_resume_from_signal(env, NULL);
aliguori06d55cc2008-11-18 20:24:06 +00003010 }
aliguori6e140f22008-11-18 20:37:55 +00003011 } else {
3012 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00003013 }
3014 }
3015}
3016
pbrook6658ffb2007-03-16 23:58:11 +00003017/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
3018 so these check for a hit then pass through to the normal out-of-line
3019 phys routines. */
Anthony Liguoric227f092009-10-01 16:12:16 -05003020static uint32_t watch_mem_readb(void *opaque, target_phys_addr_t addr)
pbrook6658ffb2007-03-16 23:58:11 +00003021{
aliguorib4051332008-11-18 20:14:20 +00003022 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00003023 return ldub_phys(addr);
3024}
3025
Anthony Liguoric227f092009-10-01 16:12:16 -05003026static uint32_t watch_mem_readw(void *opaque, target_phys_addr_t addr)
pbrook6658ffb2007-03-16 23:58:11 +00003027{
aliguorib4051332008-11-18 20:14:20 +00003028 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00003029 return lduw_phys(addr);
3030}
3031
Anthony Liguoric227f092009-10-01 16:12:16 -05003032static uint32_t watch_mem_readl(void *opaque, target_phys_addr_t addr)
pbrook6658ffb2007-03-16 23:58:11 +00003033{
aliguorib4051332008-11-18 20:14:20 +00003034 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00003035 return ldl_phys(addr);
3036}
3037
Anthony Liguoric227f092009-10-01 16:12:16 -05003038static void watch_mem_writeb(void *opaque, target_phys_addr_t addr,
pbrook6658ffb2007-03-16 23:58:11 +00003039 uint32_t val)
3040{
aliguorib4051332008-11-18 20:14:20 +00003041 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00003042 stb_phys(addr, val);
3043}
3044
Anthony Liguoric227f092009-10-01 16:12:16 -05003045static void watch_mem_writew(void *opaque, target_phys_addr_t addr,
pbrook6658ffb2007-03-16 23:58:11 +00003046 uint32_t val)
3047{
aliguorib4051332008-11-18 20:14:20 +00003048 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00003049 stw_phys(addr, val);
3050}
3051
Anthony Liguoric227f092009-10-01 16:12:16 -05003052static void watch_mem_writel(void *opaque, target_phys_addr_t addr,
pbrook6658ffb2007-03-16 23:58:11 +00003053 uint32_t val)
3054{
aliguorib4051332008-11-18 20:14:20 +00003055 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00003056 stl_phys(addr, val);
3057}
3058
Blue Swirld60efc62009-08-25 18:29:31 +00003059static CPUReadMemoryFunc * const watch_mem_read[3] = {
pbrook6658ffb2007-03-16 23:58:11 +00003060 watch_mem_readb,
3061 watch_mem_readw,
3062 watch_mem_readl,
3063};
3064
Blue Swirld60efc62009-08-25 18:29:31 +00003065static CPUWriteMemoryFunc * const watch_mem_write[3] = {
pbrook6658ffb2007-03-16 23:58:11 +00003066 watch_mem_writeb,
3067 watch_mem_writew,
3068 watch_mem_writel,
3069};
pbrook6658ffb2007-03-16 23:58:11 +00003070
Anthony Liguoric227f092009-10-01 16:12:16 -05003071static inline uint32_t subpage_readlen (subpage_t *mmio, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00003072 unsigned int len)
3073{
blueswir1db7b5422007-05-26 17:36:03 +00003074 uint32_t ret;
3075 unsigned int idx;
3076
pbrook8da3ff12008-12-01 18:59:50 +00003077 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00003078#if defined(DEBUG_SUBPAGE)
3079 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
3080 mmio, len, addr, idx);
3081#endif
pbrook8da3ff12008-12-01 18:59:50 +00003082 ret = (**mmio->mem_read[idx][len])(mmio->opaque[idx][0][len],
3083 addr + mmio->region_offset[idx][0][len]);
blueswir1db7b5422007-05-26 17:36:03 +00003084
3085 return ret;
3086}
3087
Anthony Liguoric227f092009-10-01 16:12:16 -05003088static inline void subpage_writelen (subpage_t *mmio, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00003089 uint32_t value, unsigned int len)
3090{
blueswir1db7b5422007-05-26 17:36:03 +00003091 unsigned int idx;
3092
pbrook8da3ff12008-12-01 18:59:50 +00003093 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00003094#if defined(DEBUG_SUBPAGE)
3095 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d value %08x\n", __func__,
3096 mmio, len, addr, idx, value);
3097#endif
pbrook8da3ff12008-12-01 18:59:50 +00003098 (**mmio->mem_write[idx][len])(mmio->opaque[idx][1][len],
3099 addr + mmio->region_offset[idx][1][len],
3100 value);
blueswir1db7b5422007-05-26 17:36:03 +00003101}
3102
Anthony Liguoric227f092009-10-01 16:12:16 -05003103static uint32_t subpage_readb (void *opaque, target_phys_addr_t addr)
blueswir1db7b5422007-05-26 17:36:03 +00003104{
3105#if defined(DEBUG_SUBPAGE)
3106 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
3107#endif
3108
3109 return subpage_readlen(opaque, addr, 0);
3110}
3111
Anthony Liguoric227f092009-10-01 16:12:16 -05003112static void subpage_writeb (void *opaque, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00003113 uint32_t value)
3114{
3115#if defined(DEBUG_SUBPAGE)
3116 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
3117#endif
3118 subpage_writelen(opaque, addr, value, 0);
3119}
3120
Anthony Liguoric227f092009-10-01 16:12:16 -05003121static uint32_t subpage_readw (void *opaque, target_phys_addr_t addr)
blueswir1db7b5422007-05-26 17:36:03 +00003122{
3123#if defined(DEBUG_SUBPAGE)
3124 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
3125#endif
3126
3127 return subpage_readlen(opaque, addr, 1);
3128}
3129
Anthony Liguoric227f092009-10-01 16:12:16 -05003130static void subpage_writew (void *opaque, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00003131 uint32_t value)
3132{
3133#if defined(DEBUG_SUBPAGE)
3134 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
3135#endif
3136 subpage_writelen(opaque, addr, value, 1);
3137}
3138
Anthony Liguoric227f092009-10-01 16:12:16 -05003139static uint32_t subpage_readl (void *opaque, target_phys_addr_t addr)
blueswir1db7b5422007-05-26 17:36:03 +00003140{
3141#if defined(DEBUG_SUBPAGE)
3142 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
3143#endif
3144
3145 return subpage_readlen(opaque, addr, 2);
3146}
3147
3148static void subpage_writel (void *opaque,
Anthony Liguoric227f092009-10-01 16:12:16 -05003149 target_phys_addr_t addr, uint32_t value)
blueswir1db7b5422007-05-26 17:36:03 +00003150{
3151#if defined(DEBUG_SUBPAGE)
3152 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
3153#endif
3154 subpage_writelen(opaque, addr, value, 2);
3155}
3156
Blue Swirld60efc62009-08-25 18:29:31 +00003157static CPUReadMemoryFunc * const subpage_read[] = {
blueswir1db7b5422007-05-26 17:36:03 +00003158 &subpage_readb,
3159 &subpage_readw,
3160 &subpage_readl,
3161};
3162
Blue Swirld60efc62009-08-25 18:29:31 +00003163static CPUWriteMemoryFunc * const subpage_write[] = {
blueswir1db7b5422007-05-26 17:36:03 +00003164 &subpage_writeb,
3165 &subpage_writew,
3166 &subpage_writel,
3167};
3168
Anthony Liguoric227f092009-10-01 16:12:16 -05003169static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
3170 ram_addr_t memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00003171{
3172 int idx, eidx;
blueswir14254fab2008-01-01 16:57:19 +00003173 unsigned int i;
blueswir1db7b5422007-05-26 17:36:03 +00003174
3175 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
3176 return -1;
3177 idx = SUBPAGE_IDX(start);
3178 eidx = SUBPAGE_IDX(end);
3179#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00003180 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00003181 mmio, start, end, idx, eidx, memory);
3182#endif
3183 memory >>= IO_MEM_SHIFT;
3184 for (; idx <= eidx; idx++) {
blueswir14254fab2008-01-01 16:57:19 +00003185 for (i = 0; i < 4; i++) {
blueswir13ee89922008-01-02 19:45:26 +00003186 if (io_mem_read[memory][i]) {
3187 mmio->mem_read[idx][i] = &io_mem_read[memory][i];
3188 mmio->opaque[idx][0][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00003189 mmio->region_offset[idx][0][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00003190 }
3191 if (io_mem_write[memory][i]) {
3192 mmio->mem_write[idx][i] = &io_mem_write[memory][i];
3193 mmio->opaque[idx][1][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00003194 mmio->region_offset[idx][1][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00003195 }
blueswir14254fab2008-01-01 16:57:19 +00003196 }
blueswir1db7b5422007-05-26 17:36:03 +00003197 }
3198
3199 return 0;
3200}
3201
Anthony Liguoric227f092009-10-01 16:12:16 -05003202static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
3203 ram_addr_t orig_memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00003204{
Anthony Liguoric227f092009-10-01 16:12:16 -05003205 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00003206 int subpage_memory;
3207
Anthony Liguoric227f092009-10-01 16:12:16 -05003208 mmio = qemu_mallocz(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00003209
3210 mmio->base = base;
Avi Kivity1eed09c2009-06-14 11:38:51 +03003211 subpage_memory = cpu_register_io_memory(subpage_read, subpage_write, mmio);
blueswir1db7b5422007-05-26 17:36:03 +00003212#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00003213 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
3214 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00003215#endif
aliguori1eec6142009-02-05 22:06:18 +00003216 *phys = subpage_memory | IO_MEM_SUBPAGE;
3217 subpage_register(mmio, 0, TARGET_PAGE_SIZE - 1, orig_memory,
pbrook8da3ff12008-12-01 18:59:50 +00003218 region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00003219
3220 return mmio;
3221}
3222
aliguori88715652009-02-11 15:20:58 +00003223static int get_free_io_mem_idx(void)
3224{
3225 int i;
3226
3227 for (i = 0; i<IO_MEM_NB_ENTRIES; i++)
3228 if (!io_mem_used[i]) {
3229 io_mem_used[i] = 1;
3230 return i;
3231 }
Riku Voipioc6703b42009-12-03 15:56:05 +02003232 fprintf(stderr, "RAN out out io_mem_idx, max %d !\n", IO_MEM_NB_ENTRIES);
aliguori88715652009-02-11 15:20:58 +00003233 return -1;
3234}
3235
bellard33417e72003-08-10 21:47:01 +00003236/* mem_read and mem_write are arrays of functions containing the
3237 function to access byte (index 0), word (index 1) and dword (index
Paul Brook0b4e6e32009-04-30 18:37:55 +01003238 2). Functions can be omitted with a NULL function pointer.
blueswir13ee89922008-01-02 19:45:26 +00003239 If io_index is non zero, the corresponding io zone is
blueswir14254fab2008-01-01 16:57:19 +00003240 modified. If it is zero, a new io zone is allocated. The return
3241 value can be used with cpu_register_physical_memory(). (-1) is
3242 returned if error. */
Avi Kivity1eed09c2009-06-14 11:38:51 +03003243static int cpu_register_io_memory_fixed(int io_index,
Blue Swirld60efc62009-08-25 18:29:31 +00003244 CPUReadMemoryFunc * const *mem_read,
3245 CPUWriteMemoryFunc * const *mem_write,
Avi Kivity1eed09c2009-06-14 11:38:51 +03003246 void *opaque)
bellard33417e72003-08-10 21:47:01 +00003247{
blueswir14254fab2008-01-01 16:57:19 +00003248 int i, subwidth = 0;
bellard33417e72003-08-10 21:47:01 +00003249
3250 if (io_index <= 0) {
aliguori88715652009-02-11 15:20:58 +00003251 io_index = get_free_io_mem_idx();
3252 if (io_index == -1)
3253 return io_index;
bellard33417e72003-08-10 21:47:01 +00003254 } else {
Avi Kivity1eed09c2009-06-14 11:38:51 +03003255 io_index >>= IO_MEM_SHIFT;
bellard33417e72003-08-10 21:47:01 +00003256 if (io_index >= IO_MEM_NB_ENTRIES)
3257 return -1;
3258 }
bellardb5ff1b32005-11-26 10:38:39 +00003259
bellard33417e72003-08-10 21:47:01 +00003260 for(i = 0;i < 3; i++) {
blueswir14254fab2008-01-01 16:57:19 +00003261 if (!mem_read[i] || !mem_write[i])
3262 subwidth = IO_MEM_SUBWIDTH;
bellard33417e72003-08-10 21:47:01 +00003263 io_mem_read[io_index][i] = mem_read[i];
3264 io_mem_write[io_index][i] = mem_write[i];
3265 }
bellarda4193c82004-06-03 14:01:43 +00003266 io_mem_opaque[io_index] = opaque;
blueswir14254fab2008-01-01 16:57:19 +00003267 return (io_index << IO_MEM_SHIFT) | subwidth;
bellard33417e72003-08-10 21:47:01 +00003268}
bellard61382a52003-10-27 21:22:23 +00003269
Blue Swirld60efc62009-08-25 18:29:31 +00003270int cpu_register_io_memory(CPUReadMemoryFunc * const *mem_read,
3271 CPUWriteMemoryFunc * const *mem_write,
Avi Kivity1eed09c2009-06-14 11:38:51 +03003272 void *opaque)
3273{
3274 return cpu_register_io_memory_fixed(0, mem_read, mem_write, opaque);
3275}
3276
aliguori88715652009-02-11 15:20:58 +00003277void cpu_unregister_io_memory(int io_table_address)
3278{
3279 int i;
3280 int io_index = io_table_address >> IO_MEM_SHIFT;
3281
3282 for (i=0;i < 3; i++) {
3283 io_mem_read[io_index][i] = unassigned_mem_read[i];
3284 io_mem_write[io_index][i] = unassigned_mem_write[i];
3285 }
3286 io_mem_opaque[io_index] = NULL;
3287 io_mem_used[io_index] = 0;
3288}
3289
Avi Kivitye9179ce2009-06-14 11:38:52 +03003290static void io_mem_init(void)
3291{
3292 int i;
3293
3294 cpu_register_io_memory_fixed(IO_MEM_ROM, error_mem_read, unassigned_mem_write, NULL);
3295 cpu_register_io_memory_fixed(IO_MEM_UNASSIGNED, unassigned_mem_read, unassigned_mem_write, NULL);
3296 cpu_register_io_memory_fixed(IO_MEM_NOTDIRTY, error_mem_read, notdirty_mem_write, NULL);
3297 for (i=0; i<5; i++)
3298 io_mem_used[i] = 1;
3299
3300 io_mem_watch = cpu_register_io_memory(watch_mem_read,
3301 watch_mem_write, NULL);
Avi Kivitye9179ce2009-06-14 11:38:52 +03003302}
3303
pbrooke2eef172008-06-08 01:09:01 +00003304#endif /* !defined(CONFIG_USER_ONLY) */
3305
bellard13eb76e2004-01-24 15:23:36 +00003306/* physical memory access (slow version, mainly for debug) */
3307#if defined(CONFIG_USER_ONLY)
Paul Brooka68fe892010-03-01 00:08:59 +00003308int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
3309 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003310{
3311 int l, flags;
3312 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00003313 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003314
3315 while (len > 0) {
3316 page = addr & TARGET_PAGE_MASK;
3317 l = (page + TARGET_PAGE_SIZE) - addr;
3318 if (l > len)
3319 l = len;
3320 flags = page_get_flags(page);
3321 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00003322 return -1;
bellard13eb76e2004-01-24 15:23:36 +00003323 if (is_write) {
3324 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00003325 return -1;
bellard579a97f2007-11-11 14:26:47 +00003326 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003327 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00003328 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003329 memcpy(p, buf, l);
3330 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003331 } else {
3332 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00003333 return -1;
bellard579a97f2007-11-11 14:26:47 +00003334 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003335 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003336 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003337 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003338 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003339 }
3340 len -= l;
3341 buf += l;
3342 addr += l;
3343 }
Paul Brooka68fe892010-03-01 00:08:59 +00003344 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003345}
bellard8df1cd02005-01-28 22:37:22 +00003346
bellard13eb76e2004-01-24 15:23:36 +00003347#else
Anthony Liguoric227f092009-10-01 16:12:16 -05003348void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00003349 int len, int is_write)
3350{
3351 int l, io_index;
3352 uint8_t *ptr;
3353 uint32_t val;
Anthony Liguoric227f092009-10-01 16:12:16 -05003354 target_phys_addr_t page;
bellard2e126692004-04-25 21:28:44 +00003355 unsigned long pd;
bellard92e873b2004-05-21 14:52:29 +00003356 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003357
bellard13eb76e2004-01-24 15:23:36 +00003358 while (len > 0) {
3359 page = addr & TARGET_PAGE_MASK;
3360 l = (page + TARGET_PAGE_SIZE) - addr;
3361 if (l > len)
3362 l = len;
bellard92e873b2004-05-21 14:52:29 +00003363 p = phys_page_find(page >> TARGET_PAGE_BITS);
bellard13eb76e2004-01-24 15:23:36 +00003364 if (!p) {
3365 pd = IO_MEM_UNASSIGNED;
3366 } else {
3367 pd = p->phys_offset;
3368 }
ths3b46e622007-09-17 08:09:54 +00003369
bellard13eb76e2004-01-24 15:23:36 +00003370 if (is_write) {
bellard3a7d9292005-08-21 09:26:42 +00003371 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
Anthony Liguoric227f092009-10-01 16:12:16 -05003372 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003373 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003374 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003375 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard6a00d602005-11-21 23:25:50 +00003376 /* XXX: could force cpu_single_env to NULL to avoid
3377 potential bugs */
aurel326c2934d2009-02-18 21:37:17 +00003378 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003379 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003380 val = ldl_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003381 io_mem_write[io_index][2](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003382 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003383 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003384 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003385 val = lduw_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003386 io_mem_write[io_index][1](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003387 l = 2;
3388 } else {
bellard1c213d12005-09-03 10:49:04 +00003389 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003390 val = ldub_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003391 io_mem_write[io_index][0](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003392 l = 1;
3393 }
3394 } else {
bellardb448f2f2004-02-25 23:24:04 +00003395 unsigned long addr1;
3396 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
bellard13eb76e2004-01-24 15:23:36 +00003397 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003398 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00003399 memcpy(ptr, buf, l);
bellard3a7d9292005-08-21 09:26:42 +00003400 if (!cpu_physical_memory_is_dirty(addr1)) {
3401 /* invalidate code */
3402 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3403 /* set dirty bit */
ths5fafdf22007-09-16 21:08:06 +00003404 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
bellardf23db162005-08-21 19:12:28 +00003405 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003406 }
bellard13eb76e2004-01-24 15:23:36 +00003407 }
3408 } else {
ths5fafdf22007-09-16 21:08:06 +00003409 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003410 !(pd & IO_MEM_ROMD)) {
Anthony Liguoric227f092009-10-01 16:12:16 -05003411 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003412 /* I/O case */
3413 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003414 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003415 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
3416 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003417 /* 32 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003418 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003419 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003420 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003421 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003422 /* 16 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003423 val = io_mem_read[io_index][1](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003424 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003425 l = 2;
3426 } else {
bellard1c213d12005-09-03 10:49:04 +00003427 /* 8 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003428 val = io_mem_read[io_index][0](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003429 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003430 l = 1;
3431 }
3432 } else {
3433 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003434 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard13eb76e2004-01-24 15:23:36 +00003435 (addr & ~TARGET_PAGE_MASK);
3436 memcpy(buf, ptr, l);
3437 }
3438 }
3439 len -= l;
3440 buf += l;
3441 addr += l;
3442 }
3443}
bellard8df1cd02005-01-28 22:37:22 +00003444
bellardd0ecd2a2006-04-23 17:14:48 +00003445/* used for ROM loading : can write in RAM and ROM */
Anthony Liguoric227f092009-10-01 16:12:16 -05003446void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +00003447 const uint8_t *buf, int len)
3448{
3449 int l;
3450 uint8_t *ptr;
Anthony Liguoric227f092009-10-01 16:12:16 -05003451 target_phys_addr_t page;
bellardd0ecd2a2006-04-23 17:14:48 +00003452 unsigned long pd;
3453 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003454
bellardd0ecd2a2006-04-23 17:14:48 +00003455 while (len > 0) {
3456 page = addr & TARGET_PAGE_MASK;
3457 l = (page + TARGET_PAGE_SIZE) - addr;
3458 if (l > len)
3459 l = len;
3460 p = phys_page_find(page >> TARGET_PAGE_BITS);
3461 if (!p) {
3462 pd = IO_MEM_UNASSIGNED;
3463 } else {
3464 pd = p->phys_offset;
3465 }
ths3b46e622007-09-17 08:09:54 +00003466
bellardd0ecd2a2006-04-23 17:14:48 +00003467 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM &&
bellard2a4188a2006-06-25 21:54:59 +00003468 (pd & ~TARGET_PAGE_MASK) != IO_MEM_ROM &&
3469 !(pd & IO_MEM_ROMD)) {
bellardd0ecd2a2006-04-23 17:14:48 +00003470 /* do nothing */
3471 } else {
3472 unsigned long addr1;
3473 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3474 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003475 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003476 memcpy(ptr, buf, l);
3477 }
3478 len -= l;
3479 buf += l;
3480 addr += l;
3481 }
3482}
3483
aliguori6d16c2f2009-01-22 16:59:11 +00003484typedef struct {
3485 void *buffer;
Anthony Liguoric227f092009-10-01 16:12:16 -05003486 target_phys_addr_t addr;
3487 target_phys_addr_t len;
aliguori6d16c2f2009-01-22 16:59:11 +00003488} BounceBuffer;
3489
3490static BounceBuffer bounce;
3491
aliguoriba223c22009-01-22 16:59:16 +00003492typedef struct MapClient {
3493 void *opaque;
3494 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00003495 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003496} MapClient;
3497
Blue Swirl72cf2d42009-09-12 07:36:22 +00003498static QLIST_HEAD(map_client_list, MapClient) map_client_list
3499 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003500
3501void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
3502{
3503 MapClient *client = qemu_malloc(sizeof(*client));
3504
3505 client->opaque = opaque;
3506 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003507 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00003508 return client;
3509}
3510
3511void cpu_unregister_map_client(void *_client)
3512{
3513 MapClient *client = (MapClient *)_client;
3514
Blue Swirl72cf2d42009-09-12 07:36:22 +00003515 QLIST_REMOVE(client, link);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003516 qemu_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003517}
3518
3519static void cpu_notify_map_clients(void)
3520{
3521 MapClient *client;
3522
Blue Swirl72cf2d42009-09-12 07:36:22 +00003523 while (!QLIST_EMPTY(&map_client_list)) {
3524 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003525 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003526 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00003527 }
3528}
3529
aliguori6d16c2f2009-01-22 16:59:11 +00003530/* Map a physical memory region into a host virtual address.
3531 * May map a subset of the requested range, given by and returned in *plen.
3532 * May return NULL if resources needed to perform the mapping are exhausted.
3533 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003534 * Use cpu_register_map_client() to know when retrying the map operation is
3535 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003536 */
Anthony Liguoric227f092009-10-01 16:12:16 -05003537void *cpu_physical_memory_map(target_phys_addr_t addr,
3538 target_phys_addr_t *plen,
aliguori6d16c2f2009-01-22 16:59:11 +00003539 int is_write)
3540{
Anthony Liguoric227f092009-10-01 16:12:16 -05003541 target_phys_addr_t len = *plen;
3542 target_phys_addr_t done = 0;
aliguori6d16c2f2009-01-22 16:59:11 +00003543 int l;
3544 uint8_t *ret = NULL;
3545 uint8_t *ptr;
Anthony Liguoric227f092009-10-01 16:12:16 -05003546 target_phys_addr_t page;
aliguori6d16c2f2009-01-22 16:59:11 +00003547 unsigned long pd;
3548 PhysPageDesc *p;
3549 unsigned long addr1;
3550
3551 while (len > 0) {
3552 page = addr & TARGET_PAGE_MASK;
3553 l = (page + TARGET_PAGE_SIZE) - addr;
3554 if (l > len)
3555 l = len;
3556 p = phys_page_find(page >> TARGET_PAGE_BITS);
3557 if (!p) {
3558 pd = IO_MEM_UNASSIGNED;
3559 } else {
3560 pd = p->phys_offset;
3561 }
3562
3563 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3564 if (done || bounce.buffer) {
3565 break;
3566 }
3567 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
3568 bounce.addr = addr;
3569 bounce.len = l;
3570 if (!is_write) {
3571 cpu_physical_memory_rw(addr, bounce.buffer, l, 0);
3572 }
3573 ptr = bounce.buffer;
3574 } else {
3575 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00003576 ptr = qemu_get_ram_ptr(addr1);
aliguori6d16c2f2009-01-22 16:59:11 +00003577 }
3578 if (!done) {
3579 ret = ptr;
3580 } else if (ret + done != ptr) {
3581 break;
3582 }
3583
3584 len -= l;
3585 addr += l;
3586 done += l;
3587 }
3588 *plen = done;
3589 return ret;
3590}
3591
3592/* Unmaps a memory region previously mapped by cpu_physical_memory_map().
3593 * Will also mark the memory as dirty if is_write == 1. access_len gives
3594 * the amount of memory that was actually read or written by the caller.
3595 */
Anthony Liguoric227f092009-10-01 16:12:16 -05003596void cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len,
3597 int is_write, target_phys_addr_t access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003598{
3599 if (buffer != bounce.buffer) {
3600 if (is_write) {
Anthony Liguoric227f092009-10-01 16:12:16 -05003601 ram_addr_t addr1 = qemu_ram_addr_from_host(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003602 while (access_len) {
3603 unsigned l;
3604 l = TARGET_PAGE_SIZE;
3605 if (l > access_len)
3606 l = access_len;
3607 if (!cpu_physical_memory_is_dirty(addr1)) {
3608 /* invalidate code */
3609 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3610 /* set dirty bit */
3611 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3612 (0xff & ~CODE_DIRTY_FLAG);
3613 }
3614 addr1 += l;
3615 access_len -= l;
3616 }
3617 }
3618 return;
3619 }
3620 if (is_write) {
3621 cpu_physical_memory_write(bounce.addr, bounce.buffer, access_len);
3622 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003623 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003624 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00003625 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003626}
bellardd0ecd2a2006-04-23 17:14:48 +00003627
bellard8df1cd02005-01-28 22:37:22 +00003628/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003629uint32_t ldl_phys(target_phys_addr_t addr)
bellard8df1cd02005-01-28 22:37:22 +00003630{
3631 int io_index;
3632 uint8_t *ptr;
3633 uint32_t val;
3634 unsigned long pd;
3635 PhysPageDesc *p;
3636
3637 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3638 if (!p) {
3639 pd = IO_MEM_UNASSIGNED;
3640 } else {
3641 pd = p->phys_offset;
3642 }
ths3b46e622007-09-17 08:09:54 +00003643
ths5fafdf22007-09-16 21:08:06 +00003644 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003645 !(pd & IO_MEM_ROMD)) {
bellard8df1cd02005-01-28 22:37:22 +00003646 /* I/O case */
3647 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003648 if (p)
3649 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003650 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3651 } else {
3652 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003653 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard8df1cd02005-01-28 22:37:22 +00003654 (addr & ~TARGET_PAGE_MASK);
3655 val = ldl_p(ptr);
3656 }
3657 return val;
3658}
3659
bellard84b7b8e2005-11-28 21:19:04 +00003660/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003661uint64_t ldq_phys(target_phys_addr_t addr)
bellard84b7b8e2005-11-28 21:19:04 +00003662{
3663 int io_index;
3664 uint8_t *ptr;
3665 uint64_t val;
3666 unsigned long pd;
3667 PhysPageDesc *p;
3668
3669 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3670 if (!p) {
3671 pd = IO_MEM_UNASSIGNED;
3672 } else {
3673 pd = p->phys_offset;
3674 }
ths3b46e622007-09-17 08:09:54 +00003675
bellard2a4188a2006-06-25 21:54:59 +00003676 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
3677 !(pd & IO_MEM_ROMD)) {
bellard84b7b8e2005-11-28 21:19:04 +00003678 /* I/O case */
3679 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003680 if (p)
3681 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard84b7b8e2005-11-28 21:19:04 +00003682#ifdef TARGET_WORDS_BIGENDIAN
3683 val = (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr) << 32;
3684 val |= io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4);
3685#else
3686 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3687 val |= (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4) << 32;
3688#endif
3689 } else {
3690 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003691 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard84b7b8e2005-11-28 21:19:04 +00003692 (addr & ~TARGET_PAGE_MASK);
3693 val = ldq_p(ptr);
3694 }
3695 return val;
3696}
3697
bellardaab33092005-10-30 20:48:42 +00003698/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003699uint32_t ldub_phys(target_phys_addr_t addr)
bellardaab33092005-10-30 20:48:42 +00003700{
3701 uint8_t val;
3702 cpu_physical_memory_read(addr, &val, 1);
3703 return val;
3704}
3705
3706/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003707uint32_t lduw_phys(target_phys_addr_t addr)
bellardaab33092005-10-30 20:48:42 +00003708{
3709 uint16_t val;
3710 cpu_physical_memory_read(addr, (uint8_t *)&val, 2);
3711 return tswap16(val);
3712}
3713
bellard8df1cd02005-01-28 22:37:22 +00003714/* warning: addr must be aligned. The ram page is not masked as dirty
3715 and the code inside is not invalidated. It is useful if the dirty
3716 bits are used to track modified PTEs */
Anthony Liguoric227f092009-10-01 16:12:16 -05003717void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00003718{
3719 int io_index;
3720 uint8_t *ptr;
3721 unsigned long pd;
3722 PhysPageDesc *p;
3723
3724 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3725 if (!p) {
3726 pd = IO_MEM_UNASSIGNED;
3727 } else {
3728 pd = p->phys_offset;
3729 }
ths3b46e622007-09-17 08:09:54 +00003730
bellard3a7d9292005-08-21 09:26:42 +00003731 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003732 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003733 if (p)
3734 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003735 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3736 } else {
aliguori74576192008-10-06 14:02:03 +00003737 unsigned long addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00003738 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003739 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003740
3741 if (unlikely(in_migration)) {
3742 if (!cpu_physical_memory_is_dirty(addr1)) {
3743 /* invalidate code */
3744 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3745 /* set dirty bit */
3746 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3747 (0xff & ~CODE_DIRTY_FLAG);
3748 }
3749 }
bellard8df1cd02005-01-28 22:37:22 +00003750 }
3751}
3752
Anthony Liguoric227f092009-10-01 16:12:16 -05003753void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val)
j_mayerbc98a7e2007-04-04 07:55:12 +00003754{
3755 int io_index;
3756 uint8_t *ptr;
3757 unsigned long pd;
3758 PhysPageDesc *p;
3759
3760 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3761 if (!p) {
3762 pd = IO_MEM_UNASSIGNED;
3763 } else {
3764 pd = p->phys_offset;
3765 }
ths3b46e622007-09-17 08:09:54 +00003766
j_mayerbc98a7e2007-04-04 07:55:12 +00003767 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3768 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003769 if (p)
3770 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
j_mayerbc98a7e2007-04-04 07:55:12 +00003771#ifdef TARGET_WORDS_BIGENDIAN
3772 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val >> 32);
3773 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val);
3774#else
3775 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3776 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val >> 32);
3777#endif
3778 } else {
pbrook5579c7f2009-04-11 14:47:08 +00003779 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
j_mayerbc98a7e2007-04-04 07:55:12 +00003780 (addr & ~TARGET_PAGE_MASK);
3781 stq_p(ptr, val);
3782 }
3783}
3784
bellard8df1cd02005-01-28 22:37:22 +00003785/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003786void stl_phys(target_phys_addr_t addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00003787{
3788 int io_index;
3789 uint8_t *ptr;
3790 unsigned long pd;
3791 PhysPageDesc *p;
3792
3793 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3794 if (!p) {
3795 pd = IO_MEM_UNASSIGNED;
3796 } else {
3797 pd = p->phys_offset;
3798 }
ths3b46e622007-09-17 08:09:54 +00003799
bellard3a7d9292005-08-21 09:26:42 +00003800 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003801 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003802 if (p)
3803 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003804 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3805 } else {
3806 unsigned long addr1;
3807 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3808 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003809 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003810 stl_p(ptr, val);
bellard3a7d9292005-08-21 09:26:42 +00003811 if (!cpu_physical_memory_is_dirty(addr1)) {
3812 /* invalidate code */
3813 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3814 /* set dirty bit */
bellardf23db162005-08-21 19:12:28 +00003815 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3816 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003817 }
bellard8df1cd02005-01-28 22:37:22 +00003818 }
3819}
3820
bellardaab33092005-10-30 20:48:42 +00003821/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003822void stb_phys(target_phys_addr_t addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00003823{
3824 uint8_t v = val;
3825 cpu_physical_memory_write(addr, &v, 1);
3826}
3827
3828/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003829void stw_phys(target_phys_addr_t addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00003830{
3831 uint16_t v = tswap16(val);
3832 cpu_physical_memory_write(addr, (const uint8_t *)&v, 2);
3833}
3834
3835/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003836void stq_phys(target_phys_addr_t addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003837{
3838 val = tswap64(val);
3839 cpu_physical_memory_write(addr, (const uint8_t *)&val, 8);
3840}
3841
aliguori5e2972f2009-03-28 17:51:36 +00003842/* virtual memory access for debug (includes writing to ROM) */
ths5fafdf22007-09-16 21:08:06 +00003843int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003844 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003845{
3846 int l;
Anthony Liguoric227f092009-10-01 16:12:16 -05003847 target_phys_addr_t phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003848 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003849
3850 while (len > 0) {
3851 page = addr & TARGET_PAGE_MASK;
3852 phys_addr = cpu_get_phys_page_debug(env, page);
3853 /* if no physical page mapped, return an error */
3854 if (phys_addr == -1)
3855 return -1;
3856 l = (page + TARGET_PAGE_SIZE) - addr;
3857 if (l > len)
3858 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003859 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00003860 if (is_write)
3861 cpu_physical_memory_write_rom(phys_addr, buf, l);
3862 else
aliguori5e2972f2009-03-28 17:51:36 +00003863 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00003864 len -= l;
3865 buf += l;
3866 addr += l;
3867 }
3868 return 0;
3869}
Paul Brooka68fe892010-03-01 00:08:59 +00003870#endif
bellard13eb76e2004-01-24 15:23:36 +00003871
pbrook2e70f6e2008-06-29 01:03:05 +00003872/* in deterministic execution mode, instructions doing device I/Os
3873 must be at the end of the TB */
3874void cpu_io_recompile(CPUState *env, void *retaddr)
3875{
3876 TranslationBlock *tb;
3877 uint32_t n, cflags;
3878 target_ulong pc, cs_base;
3879 uint64_t flags;
3880
3881 tb = tb_find_pc((unsigned long)retaddr);
3882 if (!tb) {
3883 cpu_abort(env, "cpu_io_recompile: could not find TB for pc=%p",
3884 retaddr);
3885 }
3886 n = env->icount_decr.u16.low + tb->icount;
3887 cpu_restore_state(tb, env, (unsigned long)retaddr, NULL);
3888 /* Calculate how many instructions had been executed before the fault
thsbf20dc02008-06-30 17:22:19 +00003889 occurred. */
pbrook2e70f6e2008-06-29 01:03:05 +00003890 n = n - env->icount_decr.u16.low;
3891 /* Generate a new TB ending on the I/O insn. */
3892 n++;
3893 /* On MIPS and SH, delay slot instructions can only be restarted if
3894 they were already the first instruction in the TB. If this is not
thsbf20dc02008-06-30 17:22:19 +00003895 the first instruction in a TB then re-execute the preceding
pbrook2e70f6e2008-06-29 01:03:05 +00003896 branch. */
3897#if defined(TARGET_MIPS)
3898 if ((env->hflags & MIPS_HFLAG_BMASK) != 0 && n > 1) {
3899 env->active_tc.PC -= 4;
3900 env->icount_decr.u16.low++;
3901 env->hflags &= ~MIPS_HFLAG_BMASK;
3902 }
3903#elif defined(TARGET_SH4)
3904 if ((env->flags & ((DELAY_SLOT | DELAY_SLOT_CONDITIONAL))) != 0
3905 && n > 1) {
3906 env->pc -= 2;
3907 env->icount_decr.u16.low++;
3908 env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
3909 }
3910#endif
3911 /* This should never happen. */
3912 if (n > CF_COUNT_MASK)
3913 cpu_abort(env, "TB too big during recompile");
3914
3915 cflags = n | CF_LAST_IO;
3916 pc = tb->pc;
3917 cs_base = tb->cs_base;
3918 flags = tb->flags;
3919 tb_phys_invalidate(tb, -1);
3920 /* FIXME: In theory this could raise an exception. In practice
3921 we have already translated the block once so it's probably ok. */
3922 tb_gen_code(env, pc, cs_base, flags, cflags);
thsbf20dc02008-06-30 17:22:19 +00003923 /* TODO: If env->pc != tb->pc (i.e. the faulting instruction was not
pbrook2e70f6e2008-06-29 01:03:05 +00003924 the first in the TB) then we end up generating a whole new TB and
3925 repeating the fault, which is horribly inefficient.
3926 Better would be to execute just this insn uncached, or generate a
3927 second new TB. */
3928 cpu_resume_from_signal(env, NULL);
3929}
3930
Paul Brookb3755a92010-03-12 16:54:58 +00003931#if !defined(CONFIG_USER_ONLY)
3932
bellarde3db7222005-01-26 22:00:47 +00003933void dump_exec_info(FILE *f,
3934 int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
3935{
3936 int i, target_code_size, max_target_code_size;
3937 int direct_jmp_count, direct_jmp2_count, cross_page;
3938 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00003939
bellarde3db7222005-01-26 22:00:47 +00003940 target_code_size = 0;
3941 max_target_code_size = 0;
3942 cross_page = 0;
3943 direct_jmp_count = 0;
3944 direct_jmp2_count = 0;
3945 for(i = 0; i < nb_tbs; i++) {
3946 tb = &tbs[i];
3947 target_code_size += tb->size;
3948 if (tb->size > max_target_code_size)
3949 max_target_code_size = tb->size;
3950 if (tb->page_addr[1] != -1)
3951 cross_page++;
3952 if (tb->tb_next_offset[0] != 0xffff) {
3953 direct_jmp_count++;
3954 if (tb->tb_next_offset[1] != 0xffff) {
3955 direct_jmp2_count++;
3956 }
3957 }
3958 }
3959 /* XXX: avoid using doubles ? */
bellard57fec1f2008-02-01 10:50:11 +00003960 cpu_fprintf(f, "Translation buffer state:\n");
bellard26a5f132008-05-28 12:30:31 +00003961 cpu_fprintf(f, "gen code size %ld/%ld\n",
3962 code_gen_ptr - code_gen_buffer, code_gen_buffer_max_size);
3963 cpu_fprintf(f, "TB count %d/%d\n",
3964 nb_tbs, code_gen_max_blocks);
ths5fafdf22007-09-16 21:08:06 +00003965 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00003966 nb_tbs ? target_code_size / nb_tbs : 0,
3967 max_target_code_size);
ths5fafdf22007-09-16 21:08:06 +00003968 cpu_fprintf(f, "TB avg host size %d bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00003969 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
3970 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00003971 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
3972 cross_page,
bellarde3db7222005-01-26 22:00:47 +00003973 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
3974 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00003975 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00003976 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
3977 direct_jmp2_count,
3978 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
bellard57fec1f2008-02-01 10:50:11 +00003979 cpu_fprintf(f, "\nStatistics:\n");
bellarde3db7222005-01-26 22:00:47 +00003980 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
3981 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
3982 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
bellardb67d9a52008-05-23 09:57:34 +00003983 tcg_dump_info(f, cpu_fprintf);
bellarde3db7222005-01-26 22:00:47 +00003984}
3985
bellard61382a52003-10-27 21:22:23 +00003986#define MMUSUFFIX _cmmu
3987#define GETPC() NULL
3988#define env cpu_single_env
bellardb769d8f2004-10-03 15:07:13 +00003989#define SOFTMMU_CODE_ACCESS
bellard61382a52003-10-27 21:22:23 +00003990
3991#define SHIFT 0
3992#include "softmmu_template.h"
3993
3994#define SHIFT 1
3995#include "softmmu_template.h"
3996
3997#define SHIFT 2
3998#include "softmmu_template.h"
3999
4000#define SHIFT 3
4001#include "softmmu_template.h"
4002
4003#undef env
4004
4005#endif