blob: b677601fc6b634a5db821e42ae20bc2409ba3a8d [file] [log] [blame]
bellard420557e2004-09-30 22:13:50 +00001/*
Blue Swirl93c5a322010-04-03 07:40:47 +00002 * QEMU Sun4m iommu emulation
bellard420557e2004-09-30 22:13:50 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
ths5fafdf22007-09-16 21:08:06 +00005 *
bellard420557e2004-09-30 22:13:50 +00006 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
Blue Swirl5f750b22009-07-16 13:47:55 +000024
Peter Maydell04308912016-01-26 18:17:30 +000025#include "qemu/osdep.h"
Mark Cave-Ayland1527f482018-01-08 18:16:34 +000026#include "hw/sparc/sun4m_iommu.h"
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010027#include "hw/sysbus.h"
Edgar E. Iglesiasfdfba1a2013-11-15 14:46:38 +010028#include "exec/address-spaces.h"
Blue Swirl97bf4852010-10-31 09:24:14 +000029#include "trace.h"
bellard420557e2004-09-30 22:13:50 +000030
Blue Swirl93c5a322010-04-03 07:40:47 +000031/*
32 * I/O MMU used by Sun4m systems
33 *
34 * Chipset docs:
35 * "Sun-4M System Architecture (revision 2.0) by Chuck Narad", 950-1373-01,
36 * http://mediacast.sun.com/users/Barton808/media/Sun4M_SystemArchitecture_edited2.pdf
37 */
38
bellard4e3b1ea2005-10-30 17:24:19 +000039#define IOMMU_CTRL (0x0000 >> 2)
bellard420557e2004-09-30 22:13:50 +000040#define IOMMU_CTRL_IMPL 0xf0000000 /* Implementation */
41#define IOMMU_CTRL_VERS 0x0f000000 /* Version */
42#define IOMMU_CTRL_RNGE 0x0000001c /* Mapping RANGE */
43#define IOMMU_RNGE_16MB 0x00000000 /* 0xff000000 -> 0xffffffff */
44#define IOMMU_RNGE_32MB 0x00000004 /* 0xfe000000 -> 0xffffffff */
45#define IOMMU_RNGE_64MB 0x00000008 /* 0xfc000000 -> 0xffffffff */
46#define IOMMU_RNGE_128MB 0x0000000c /* 0xf8000000 -> 0xffffffff */
47#define IOMMU_RNGE_256MB 0x00000010 /* 0xf0000000 -> 0xffffffff */
48#define IOMMU_RNGE_512MB 0x00000014 /* 0xe0000000 -> 0xffffffff */
49#define IOMMU_RNGE_1GB 0x00000018 /* 0xc0000000 -> 0xffffffff */
50#define IOMMU_RNGE_2GB 0x0000001c /* 0x80000000 -> 0xffffffff */
51#define IOMMU_CTRL_ENAB 0x00000001 /* IOMMU Enable */
bellard4e3b1ea2005-10-30 17:24:19 +000052#define IOMMU_CTRL_MASK 0x0000001d
53
54#define IOMMU_BASE (0x0004 >> 2)
55#define IOMMU_BASE_MASK 0x07fffc00
56
57#define IOMMU_TLBFLUSH (0x0014 >> 2)
58#define IOMMU_TLBFLUSH_MASK 0xffffffff
59
60#define IOMMU_PGFLUSH (0x0018 >> 2)
61#define IOMMU_PGFLUSH_MASK 0xffffffff
62
blueswir1225d4be2007-08-11 07:52:09 +000063#define IOMMU_AFSR (0x1000 >> 2)
64#define IOMMU_AFSR_ERR 0x80000000 /* LE, TO, or BE asserted */
blueswir15ad6bb92007-12-01 14:51:23 +000065#define IOMMU_AFSR_LE 0x40000000 /* SBUS reports error after
66 transaction */
67#define IOMMU_AFSR_TO 0x20000000 /* Write access took more than
68 12.8 us. */
69#define IOMMU_AFSR_BE 0x10000000 /* Write access received error
70 acknowledge */
blueswir1225d4be2007-08-11 07:52:09 +000071#define IOMMU_AFSR_SIZE 0x0e000000 /* Size of transaction causing error */
72#define IOMMU_AFSR_S 0x01000000 /* Sparc was in supervisor mode */
blueswir15ad6bb92007-12-01 14:51:23 +000073#define IOMMU_AFSR_RESV 0x00800000 /* Reserved, forced to 0x8 by
74 hardware */
blueswir1225d4be2007-08-11 07:52:09 +000075#define IOMMU_AFSR_ME 0x00080000 /* Multiple errors occurred */
76#define IOMMU_AFSR_RD 0x00040000 /* A read operation was in progress */
77#define IOMMU_AFSR_FAV 0x00020000 /* IOMMU afar has valid contents */
blueswir1c52428f2007-12-01 14:51:24 +000078#define IOMMU_AFSR_MASK 0xff0fffff
blueswir1225d4be2007-08-11 07:52:09 +000079
80#define IOMMU_AFAR (0x1004 >> 2)
81
blueswir17b169682008-12-21 10:46:23 +000082#define IOMMU_AER (0x1008 >> 2) /* Arbiter Enable Register */
83#define IOMMU_AER_EN_P0_ARB 0x00000001 /* MBus master 0x8 (Always 1) */
84#define IOMMU_AER_EN_P1_ARB 0x00000002 /* MBus master 0x9 */
85#define IOMMU_AER_EN_P2_ARB 0x00000004 /* MBus master 0xa */
86#define IOMMU_AER_EN_P3_ARB 0x00000008 /* MBus master 0xb */
87#define IOMMU_AER_EN_0 0x00010000 /* SBus slot 0 */
88#define IOMMU_AER_EN_1 0x00020000 /* SBus slot 1 */
89#define IOMMU_AER_EN_2 0x00040000 /* SBus slot 2 */
90#define IOMMU_AER_EN_3 0x00080000 /* SBus slot 3 */
91#define IOMMU_AER_EN_F 0x00100000 /* SBus on-board */
92#define IOMMU_AER_SBW 0x80000000 /* S-to-M asynchronous writes */
93#define IOMMU_AER_MASK 0x801f000f
94
bellard4e3b1ea2005-10-30 17:24:19 +000095#define IOMMU_SBCFG0 (0x1010 >> 2) /* SBUS configration per-slot */
96#define IOMMU_SBCFG1 (0x1014 >> 2) /* SBUS configration per-slot */
97#define IOMMU_SBCFG2 (0x1018 >> 2) /* SBUS configration per-slot */
98#define IOMMU_SBCFG3 (0x101c >> 2) /* SBUS configration per-slot */
blueswir15ad6bb92007-12-01 14:51:23 +000099#define IOMMU_SBCFG_SAB30 0x00010000 /* Phys-address bit 30 when
100 bypass enabled */
bellard4e3b1ea2005-10-30 17:24:19 +0000101#define IOMMU_SBCFG_BA16 0x00000004 /* Slave supports 16 byte bursts */
102#define IOMMU_SBCFG_BA8 0x00000002 /* Slave supports 8 byte bursts */
103#define IOMMU_SBCFG_BYPASS 0x00000001 /* Bypass IOMMU, treat all addresses
blueswir1f930d072007-10-06 11:28:21 +0000104 produced by this device as pure
bellard4e3b1ea2005-10-30 17:24:19 +0000105 physical. */
106#define IOMMU_SBCFG_MASK 0x00010003
107
108#define IOMMU_ARBEN (0x2000 >> 2) /* SBUS arbitration enable */
109#define IOMMU_ARBEN_MASK 0x001f0000
110#define IOMMU_MID 0x00000008
bellard420557e2004-09-30 22:13:50 +0000111
blueswir1e5e38122008-01-25 19:52:54 +0000112#define IOMMU_MASK_ID (0x3018 >> 2) /* Mask ID */
113#define IOMMU_MASK_ID_MASK 0x00ffffff
114
115#define IOMMU_MSII_MASK 0x26000000 /* microSPARC II mask number */
116#define IOMMU_TS_MASK 0x23000000 /* turboSPARC mask number */
117
bellard420557e2004-09-30 22:13:50 +0000118/* The format of an iopte in the page tables */
blueswir1498fbd82007-12-01 14:51:25 +0000119#define IOPTE_PAGE 0xffffff00 /* Physical page number (PA[35:12]) */
blueswir15ad6bb92007-12-01 14:51:23 +0000120#define IOPTE_CACHE 0x00000080 /* Cached (in vme IOCACHE or
121 Viking/MXCC) */
Stefan Weilebabb672011-04-26 10:29:36 +0200122#define IOPTE_WRITE 0x00000004 /* Writable */
bellard420557e2004-09-30 22:13:50 +0000123#define IOPTE_VALID 0x00000002 /* IOPTE is valid */
124#define IOPTE_WAZ 0x00000001 /* Write as zeros */
125
blueswir18b0de432008-12-03 16:29:47 +0000126#define IOMMU_PAGE_SHIFT 12
127#define IOMMU_PAGE_SIZE (1 << IOMMU_PAGE_SHIFT)
Mark Cave-Aylandba51ef22018-01-08 18:16:34 +0000128#define IOMMU_PAGE_MASK (~(IOMMU_PAGE_SIZE - 1))
bellard420557e2004-09-30 22:13:50 +0000129
Avi Kivitya8170e52012-10-23 12:30:10 +0200130static uint64_t iommu_mem_read(void *opaque, hwaddr addr,
Avi Kivityd2241362011-11-15 11:56:16 +0200131 unsigned size)
bellard420557e2004-09-30 22:13:50 +0000132{
133 IOMMUState *s = opaque;
Avi Kivitya8170e52012-10-23 12:30:10 +0200134 hwaddr saddr;
blueswir1ff403da2008-01-01 17:04:45 +0000135 uint32_t ret;
bellard420557e2004-09-30 22:13:50 +0000136
pbrook8da3ff12008-12-01 18:59:50 +0000137 saddr = addr >> 2;
bellard420557e2004-09-30 22:13:50 +0000138 switch (saddr) {
139 default:
blueswir1ff403da2008-01-01 17:04:45 +0000140 ret = s->regs[saddr];
141 break;
142 case IOMMU_AFAR:
143 case IOMMU_AFSR:
144 ret = s->regs[saddr];
145 qemu_irq_lower(s->irq);
blueswir1f930d072007-10-06 11:28:21 +0000146 break;
bellard420557e2004-09-30 22:13:50 +0000147 }
Blue Swirl97bf4852010-10-31 09:24:14 +0000148 trace_sun4m_iommu_mem_readl(saddr, ret);
blueswir1ff403da2008-01-01 17:04:45 +0000149 return ret;
bellard420557e2004-09-30 22:13:50 +0000150}
151
Avi Kivitya8170e52012-10-23 12:30:10 +0200152static void iommu_mem_write(void *opaque, hwaddr addr,
Avi Kivityd2241362011-11-15 11:56:16 +0200153 uint64_t val, unsigned size)
bellard420557e2004-09-30 22:13:50 +0000154{
155 IOMMUState *s = opaque;
Avi Kivitya8170e52012-10-23 12:30:10 +0200156 hwaddr saddr;
bellard420557e2004-09-30 22:13:50 +0000157
pbrook8da3ff12008-12-01 18:59:50 +0000158 saddr = addr >> 2;
Blue Swirl97bf4852010-10-31 09:24:14 +0000159 trace_sun4m_iommu_mem_writel(saddr, val);
bellard420557e2004-09-30 22:13:50 +0000160 switch (saddr) {
bellard4e3b1ea2005-10-30 17:24:19 +0000161 case IOMMU_CTRL:
blueswir1f930d072007-10-06 11:28:21 +0000162 switch (val & IOMMU_CTRL_RNGE) {
163 case IOMMU_RNGE_16MB:
164 s->iostart = 0xffffffffff000000ULL;
165 break;
166 case IOMMU_RNGE_32MB:
167 s->iostart = 0xfffffffffe000000ULL;
168 break;
169 case IOMMU_RNGE_64MB:
170 s->iostart = 0xfffffffffc000000ULL;
171 break;
172 case IOMMU_RNGE_128MB:
173 s->iostart = 0xfffffffff8000000ULL;
174 break;
175 case IOMMU_RNGE_256MB:
176 s->iostart = 0xfffffffff0000000ULL;
177 break;
178 case IOMMU_RNGE_512MB:
179 s->iostart = 0xffffffffe0000000ULL;
180 break;
181 case IOMMU_RNGE_1GB:
182 s->iostart = 0xffffffffc0000000ULL;
183 break;
184 default:
185 case IOMMU_RNGE_2GB:
186 s->iostart = 0xffffffff80000000ULL;
187 break;
188 }
Blue Swirl97bf4852010-10-31 09:24:14 +0000189 trace_sun4m_iommu_mem_writel_ctrl(s->iostart);
blueswir17fbfb132007-11-17 09:04:09 +0000190 s->regs[saddr] = ((val & IOMMU_CTRL_MASK) | s->version);
blueswir1f930d072007-10-06 11:28:21 +0000191 break;
bellard4e3b1ea2005-10-30 17:24:19 +0000192 case IOMMU_BASE:
blueswir1f930d072007-10-06 11:28:21 +0000193 s->regs[saddr] = val & IOMMU_BASE_MASK;
194 break;
bellard4e3b1ea2005-10-30 17:24:19 +0000195 case IOMMU_TLBFLUSH:
Blue Swirl97bf4852010-10-31 09:24:14 +0000196 trace_sun4m_iommu_mem_writel_tlbflush(val);
blueswir1f930d072007-10-06 11:28:21 +0000197 s->regs[saddr] = val & IOMMU_TLBFLUSH_MASK;
198 break;
bellard4e3b1ea2005-10-30 17:24:19 +0000199 case IOMMU_PGFLUSH:
Blue Swirl97bf4852010-10-31 09:24:14 +0000200 trace_sun4m_iommu_mem_writel_pgflush(val);
blueswir1f930d072007-10-06 11:28:21 +0000201 s->regs[saddr] = val & IOMMU_PGFLUSH_MASK;
202 break;
blueswir1ff403da2008-01-01 17:04:45 +0000203 case IOMMU_AFAR:
204 s->regs[saddr] = val;
205 qemu_irq_lower(s->irq);
206 break;
blueswir17b169682008-12-21 10:46:23 +0000207 case IOMMU_AER:
208 s->regs[saddr] = (val & IOMMU_AER_MASK) | IOMMU_AER_EN_P0_ARB;
209 break;
blueswir1c52428f2007-12-01 14:51:24 +0000210 case IOMMU_AFSR:
211 s->regs[saddr] = (val & IOMMU_AFSR_MASK) | IOMMU_AFSR_RESV;
blueswir1ff403da2008-01-01 17:04:45 +0000212 qemu_irq_lower(s->irq);
blueswir1c52428f2007-12-01 14:51:24 +0000213 break;
bellard4e3b1ea2005-10-30 17:24:19 +0000214 case IOMMU_SBCFG0:
215 case IOMMU_SBCFG1:
216 case IOMMU_SBCFG2:
217 case IOMMU_SBCFG3:
blueswir1f930d072007-10-06 11:28:21 +0000218 s->regs[saddr] = val & IOMMU_SBCFG_MASK;
219 break;
bellard4e3b1ea2005-10-30 17:24:19 +0000220 case IOMMU_ARBEN:
Mark Cave-Aylandba51ef22018-01-08 18:16:34 +0000221 /* XXX implement SBus probing: fault when reading unmapped
222 addresses, fault cause and address stored to MMU/IOMMU */
blueswir1f930d072007-10-06 11:28:21 +0000223 s->regs[saddr] = (val & IOMMU_ARBEN_MASK) | IOMMU_MID;
224 break;
blueswir1e5e38122008-01-25 19:52:54 +0000225 case IOMMU_MASK_ID:
226 s->regs[saddr] |= val & IOMMU_MASK_ID_MASK;
227 break;
bellard420557e2004-09-30 22:13:50 +0000228 default:
blueswir1f930d072007-10-06 11:28:21 +0000229 s->regs[saddr] = val;
230 break;
bellard420557e2004-09-30 22:13:50 +0000231 }
232}
233
Avi Kivityd2241362011-11-15 11:56:16 +0200234static const MemoryRegionOps iommu_mem_ops = {
235 .read = iommu_mem_read,
236 .write = iommu_mem_write,
237 .endianness = DEVICE_NATIVE_ENDIAN,
238 .valid = {
239 .min_access_size = 4,
240 .max_access_size = 4,
241 },
bellard420557e2004-09-30 22:13:50 +0000242};
243
Avi Kivitya8170e52012-10-23 12:30:10 +0200244static uint32_t iommu_page_get_flags(IOMMUState *s, hwaddr addr)
bellard420557e2004-09-30 22:13:50 +0000245{
blueswir15e3b1002007-09-20 16:01:51 +0000246 uint32_t ret;
Avi Kivitya8170e52012-10-23 12:30:10 +0200247 hwaddr iopte;
248 hwaddr pa = addr;
bellard420557e2004-09-30 22:13:50 +0000249
blueswir1981a2e92007-08-11 07:49:55 +0000250 iopte = s->regs[IOMMU_BASE] << 4;
bellard66321a12005-04-06 20:47:48 +0000251 addr &= ~s->iostart;
blueswir18b0de432008-12-03 16:29:47 +0000252 iopte += (addr >> (IOMMU_PAGE_SHIFT - 2)) & ~3;
Peter Maydell42874d32015-04-26 16:49:24 +0100253 ret = address_space_ldl_be(&address_space_memory, iopte,
254 MEMTXATTRS_UNSPECIFIED, NULL);
Blue Swirl97bf4852010-10-31 09:24:14 +0000255 trace_sun4m_iommu_page_get_flags(pa, iopte, ret);
blueswir1981a2e92007-08-11 07:49:55 +0000256 return ret;
pbrooka917d382006-08-29 04:52:16 +0000257}
258
Avi Kivitya8170e52012-10-23 12:30:10 +0200259static hwaddr iommu_translate_pa(hwaddr addr,
blueswir15dcb6b92007-05-19 12:58:30 +0000260 uint32_t pte)
pbrooka917d382006-08-29 04:52:16 +0000261{
Avi Kivitya8170e52012-10-23 12:30:10 +0200262 hwaddr pa;
pbrooka917d382006-08-29 04:52:16 +0000263
blueswir18b0de432008-12-03 16:29:47 +0000264 pa = ((pte & IOPTE_PAGE) << 4) + (addr & ~IOMMU_PAGE_MASK);
Blue Swirl97bf4852010-10-31 09:24:14 +0000265 trace_sun4m_iommu_translate_pa(addr, pa, pte);
bellard66321a12005-04-06 20:47:48 +0000266 return pa;
bellard420557e2004-09-30 22:13:50 +0000267}
268
Avi Kivitya8170e52012-10-23 12:30:10 +0200269static void iommu_bad_addr(IOMMUState *s, hwaddr addr,
blueswir15ad6bb92007-12-01 14:51:23 +0000270 int is_write)
blueswir1225d4be2007-08-11 07:52:09 +0000271{
Blue Swirl97bf4852010-10-31 09:24:14 +0000272 trace_sun4m_iommu_bad_addr(addr);
blueswir15ad6bb92007-12-01 14:51:23 +0000273 s->regs[IOMMU_AFSR] = IOMMU_AFSR_ERR | IOMMU_AFSR_LE | IOMMU_AFSR_RESV |
blueswir1225d4be2007-08-11 07:52:09 +0000274 IOMMU_AFSR_FAV;
Mark Cave-Aylandba51ef22018-01-08 18:16:34 +0000275 if (!is_write) {
blueswir1225d4be2007-08-11 07:52:09 +0000276 s->regs[IOMMU_AFSR] |= IOMMU_AFSR_RD;
Mark Cave-Aylandba51ef22018-01-08 18:16:34 +0000277 }
blueswir1225d4be2007-08-11 07:52:09 +0000278 s->regs[IOMMU_AFAR] = addr;
blueswir1ff403da2008-01-01 17:04:45 +0000279 qemu_irq_raise(s->irq);
blueswir1225d4be2007-08-11 07:52:09 +0000280}
281
Mark Cave-Ayland84138462017-10-27 13:09:03 +0100282/* Called from RCU critical section */
283static IOMMUTLBEntry sun4m_translate_iommu(IOMMUMemoryRegion *iommu,
284 hwaddr addr,
285 IOMMUAccessFlags flags)
286{
287 IOMMUState *is = container_of(iommu, IOMMUState, iommu);
288 hwaddr page, pa;
289 int is_write = (flags & IOMMU_WO) ? 1 : 0;
290 uint32_t pte;
291 IOMMUTLBEntry ret = {
292 .target_as = &address_space_memory,
293 .iova = 0,
294 .translated_addr = 0,
295 .addr_mask = ~(hwaddr)0,
296 .perm = IOMMU_NONE,
297 };
298
299 page = addr & IOMMU_PAGE_MASK;
300 pte = iommu_page_get_flags(is, page);
301 if (!(pte & IOPTE_VALID)) {
302 iommu_bad_addr(is, page, is_write);
303 return ret;
304 }
305
306 pa = iommu_translate_pa(addr, pte);
307 if (is_write && !(pte & IOPTE_WRITE)) {
308 iommu_bad_addr(is, page, is_write);
309 return ret;
310 }
311
312 if (pte & IOPTE_WRITE) {
313 ret.perm = IOMMU_RW;
314 } else {
315 ret.perm = IOMMU_RO;
316 }
317
318 ret.iova = page;
319 ret.translated_addr = pa;
320 ret.addr_mask = ~IOMMU_PAGE_MASK;
321
322 return ret;
323}
324
Blue Swirldb3c9e02009-08-28 20:46:21 +0000325static const VMStateDescription vmstate_iommu = {
Mark Cave-Aylandba51ef22018-01-08 18:16:34 +0000326 .name = "iommu",
Blue Swirldb3c9e02009-08-28 20:46:21 +0000327 .version_id = 2,
328 .minimum_version_id = 2,
Juan Quintela35d08452014-04-16 16:01:33 +0200329 .fields = (VMStateField[]) {
Blue Swirldb3c9e02009-08-28 20:46:21 +0000330 VMSTATE_UINT32_ARRAY(regs, IOMMUState, IOMMU_NREGS),
331 VMSTATE_UINT64(iostart, IOMMUState),
332 VMSTATE_END_OF_LIST()
333 }
334};
bellarde80cfcf2004-12-19 23:18:01 +0000335
Blue Swirl1a522e82009-10-24 19:39:17 +0000336static void iommu_reset(DeviceState *d)
bellarde80cfcf2004-12-19 23:18:01 +0000337{
Andreas Färber049e7d22013-07-26 16:58:49 +0200338 IOMMUState *s = SUN4M_IOMMU(d);
bellarde80cfcf2004-12-19 23:18:01 +0000339
bellard66321a12005-04-06 20:47:48 +0000340 memset(s->regs, 0, IOMMU_NREGS * 4);
bellarde80cfcf2004-12-19 23:18:01 +0000341 s->iostart = 0;
blueswir17fbfb132007-11-17 09:04:09 +0000342 s->regs[IOMMU_CTRL] = s->version;
343 s->regs[IOMMU_ARBEN] = IOMMU_MID;
blueswir15ad6bb92007-12-01 14:51:23 +0000344 s->regs[IOMMU_AFSR] = IOMMU_AFSR_RESV;
blueswir17b169682008-12-21 10:46:23 +0000345 s->regs[IOMMU_AER] = IOMMU_AER_EN_P0_ARB | IOMMU_AER_EN_P1_ARB;
blueswir1e5e38122008-01-25 19:52:54 +0000346 s->regs[IOMMU_MASK_ID] = IOMMU_TS_MASK;
bellarde80cfcf2004-12-19 23:18:01 +0000347}
348
xiaoqiang zhao1c958ad2017-05-25 21:34:46 +0800349static void iommu_init(Object *obj)
Blue Swirl5f750b22009-07-16 13:47:55 +0000350{
xiaoqiang zhao1c958ad2017-05-25 21:34:46 +0800351 IOMMUState *s = SUN4M_IOMMU(obj);
352 SysBusDevice *dev = SYS_BUS_DEVICE(obj);
Blue Swirl5f750b22009-07-16 13:47:55 +0000353
Mark Cave-Ayland84138462017-10-27 13:09:03 +0100354 memory_region_init_iommu(&s->iommu, sizeof(s->iommu),
355 TYPE_SUN4M_IOMMU_MEMORY_REGION, OBJECT(dev),
356 "iommu-sun4m", UINT64_MAX);
357 address_space_init(&s->iommu_as, MEMORY_REGION(&s->iommu), "iommu-as");
358
Blue Swirl5f750b22009-07-16 13:47:55 +0000359 sysbus_init_irq(dev, &s->irq);
360
xiaoqiang zhao1c958ad2017-05-25 21:34:46 +0800361 memory_region_init_io(&s->iomem, obj, &iommu_mem_ops, s, "iommu",
Avi Kivityd2241362011-11-15 11:56:16 +0200362 IOMMU_NREGS * sizeof(uint32_t));
Avi Kivity750ecd42011-11-27 11:38:10 +0200363 sysbus_init_mmio(dev, &s->iomem);
bellard420557e2004-09-30 22:13:50 +0000364}
Blue Swirl5f750b22009-07-16 13:47:55 +0000365
Anthony Liguori999e12b2012-01-24 13:12:29 -0600366static Property iommu_properties[] = {
Paolo Bonzinic7bcc852014-02-08 11:01:53 +0100367 DEFINE_PROP_UINT32("version", IOMMUState, version, 0),
Anthony Liguori999e12b2012-01-24 13:12:29 -0600368 DEFINE_PROP_END_OF_LIST(),
369};
370
371static void iommu_class_init(ObjectClass *klass, void *data)
372{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600373 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori999e12b2012-01-24 13:12:29 -0600374
Anthony Liguori39bffca2011-12-07 21:34:16 -0600375 dc->reset = iommu_reset;
376 dc->vmsd = &vmstate_iommu;
377 dc->props = iommu_properties;
Anthony Liguori999e12b2012-01-24 13:12:29 -0600378}
379
Andreas Färber8c43a6f2013-01-10 16:19:07 +0100380static const TypeInfo iommu_info = {
Andreas Färber049e7d22013-07-26 16:58:49 +0200381 .name = TYPE_SUN4M_IOMMU,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600382 .parent = TYPE_SYS_BUS_DEVICE,
383 .instance_size = sizeof(IOMMUState),
xiaoqiang zhao1c958ad2017-05-25 21:34:46 +0800384 .instance_init = iommu_init,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600385 .class_init = iommu_class_init,
Blue Swirl5f750b22009-07-16 13:47:55 +0000386};
387
Mark Cave-Ayland84138462017-10-27 13:09:03 +0100388static void sun4m_iommu_memory_region_class_init(ObjectClass *klass, void *data)
389{
390 IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_CLASS(klass);
391
392 imrc->translate = sun4m_translate_iommu;
393}
394
395static const TypeInfo sun4m_iommu_memory_region_info = {
396 .parent = TYPE_IOMMU_MEMORY_REGION,
397 .name = TYPE_SUN4M_IOMMU_MEMORY_REGION,
398 .class_init = sun4m_iommu_memory_region_class_init,
399};
400
Andreas Färber83f7d432012-02-09 15:20:55 +0100401static void iommu_register_types(void)
Blue Swirl5f750b22009-07-16 13:47:55 +0000402{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600403 type_register_static(&iommu_info);
Mark Cave-Ayland84138462017-10-27 13:09:03 +0100404 type_register_static(&sun4m_iommu_memory_region_info);
Blue Swirl5f750b22009-07-16 13:47:55 +0000405}
406
Andreas Färber83f7d432012-02-09 15:20:55 +0100407type_init(iommu_register_types)