blob: 3ca9381214b8002e0ac32eacb23f56a195d74764 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
Blue Swirl5b6dd862012-12-02 16:04:43 +00002 * Virtual page mapping
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000029#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000030#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010032#include "qemu/osdep.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010033#include "sysemu/kvm.h"
Markus Armbruster2ff3de62013-07-04 15:09:22 +020034#include "sysemu/sysemu.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010035#include "hw/xen/xen.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010036#include "qemu/timer.h"
37#include "qemu/config-file.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010038#include "exec/memory.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010039#include "sysemu/dma.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010040#include "exec/address-spaces.h"
pbrook53a59602006-03-25 19:31:22 +000041#if defined(CONFIG_USER_ONLY)
42#include <qemu.h>
Jun Nakajima432d2682010-08-31 16:41:25 +010043#else /* !CONFIG_USER_ONLY */
Paolo Bonzini9c17d612012-12-17 18:20:04 +010044#include "sysemu/xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010045#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000046#endif
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +010047#include "exec/cpu-all.h"
bellard54936002003-05-13 00:25:15 +000048
Paolo Bonzini022c62c2012-12-17 18:19:49 +010049#include "exec/cputlb.h"
Blue Swirl5b6dd862012-12-02 16:04:43 +000050#include "translate-all.h"
Blue Swirl0cac1b62012-04-09 16:50:52 +000051
Paolo Bonzini022c62c2012-12-17 18:19:49 +010052#include "exec/memory-internal.h"
Avi Kivity67d95c12011-12-15 15:25:22 +020053
blueswir1db7b5422007-05-26 17:36:03 +000054//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000055
pbrook99773bd2006-04-16 15:14:59 +000056#if !defined(CONFIG_USER_ONLY)
aliguori74576192008-10-06 14:02:03 +000057static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +000058
Paolo Bonzinia3161032012-11-14 15:54:48 +010059RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +030060
61static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +030062static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +030063
Avi Kivityf6790af2012-10-02 20:13:51 +020064AddressSpace address_space_io;
65AddressSpace address_space_memory;
Avi Kivity2673a5d2012-10-02 18:49:28 +020066
Paolo Bonzini0844e002013-05-24 14:37:28 +020067MemoryRegion io_mem_rom, io_mem_notdirty;
Jan Kiszkaacc9d802013-05-26 21:55:37 +020068static MemoryRegion io_mem_unassigned;
Avi Kivity0e0df1e2012-01-02 00:32:15 +020069
pbrooke2eef172008-06-08 01:09:01 +000070#endif
bellard9fa3e852004-01-04 18:06:42 +000071
Andreas Färber182735e2013-05-29 22:29:20 +020072CPUState *first_cpu;
bellard6a00d602005-11-21 23:25:50 +000073/* current CPU in the current thread. It is only valid inside
74 cpu_exec() */
Andreas Färber4917cf42013-05-27 05:17:50 +020075DEFINE_TLS(CPUState *, current_cpu);
pbrook2e70f6e2008-06-29 01:03:05 +000076/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +000077 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +000078 2 = Adaptive rate instruction counting. */
Paolo Bonzini5708fc62012-11-26 15:36:40 +010079int use_icount;
bellard6a00d602005-11-21 23:25:50 +000080
pbrooke2eef172008-06-08 01:09:01 +000081#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +020082
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020083typedef struct PhysPageEntry PhysPageEntry;
84
85struct PhysPageEntry {
86 uint16_t is_leaf : 1;
87 /* index into phys_sections (is_leaf) or phys_map_nodes (!is_leaf) */
88 uint16_t ptr : 15;
89};
90
Paolo Bonzini0475d942013-05-29 12:28:21 +020091typedef PhysPageEntry Node[L2_SIZE];
92
Paolo Bonzini1db8abb2013-05-21 12:07:21 +020093struct AddressSpaceDispatch {
94 /* This is a multi-level map on the physical address space.
95 * The bottom level has pointers to MemoryRegionSections.
96 */
97 PhysPageEntry phys_map;
Paolo Bonzini0475d942013-05-29 12:28:21 +020098 Node *nodes;
99 MemoryRegionSection *sections;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200100 AddressSpace *as;
Paolo Bonzini1db8abb2013-05-21 12:07:21 +0200101};
102
Jan Kiszka90260c62013-05-26 21:46:51 +0200103#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
104typedef struct subpage_t {
105 MemoryRegion iomem;
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200106 AddressSpace *as;
Jan Kiszka90260c62013-05-26 21:46:51 +0200107 hwaddr base;
108 uint16_t sub_section[TARGET_PAGE_SIZE];
109} subpage_t;
110
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200111#define PHYS_SECTION_UNASSIGNED 0
112#define PHYS_SECTION_NOTDIRTY 1
113#define PHYS_SECTION_ROM 2
114#define PHYS_SECTION_WATCH 3
Avi Kivity5312bd82012-02-12 18:32:55 +0200115
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200116typedef struct PhysPageMap {
117 unsigned sections_nb;
118 unsigned sections_nb_alloc;
119 unsigned nodes_nb;
120 unsigned nodes_nb_alloc;
121 Node *nodes;
122 MemoryRegionSection *sections;
123} PhysPageMap;
124
Paolo Bonzini60926662013-05-29 12:30:26 +0200125static PhysPageMap *prev_map;
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200126static PhysPageMap next_map;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200127
Avi Kivity07f07b32012-02-13 20:45:32 +0200128#define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200129
pbrooke2eef172008-06-08 01:09:01 +0000130static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300131static void memory_map_init(void);
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000132static void *qemu_safe_ram_ptr(ram_addr_t addr);
pbrooke2eef172008-06-08 01:09:01 +0000133
Avi Kivity1ec9b902012-01-02 12:47:48 +0200134static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000135#endif
bellard54936002003-05-13 00:25:15 +0000136
Paul Brook6d9a1302010-02-28 23:55:53 +0000137#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200138
Avi Kivityf7bf5462012-02-13 20:12:05 +0200139static void phys_map_node_reserve(unsigned nodes)
140{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200141 if (next_map.nodes_nb + nodes > next_map.nodes_nb_alloc) {
142 next_map.nodes_nb_alloc = MAX(next_map.nodes_nb_alloc * 2,
143 16);
144 next_map.nodes_nb_alloc = MAX(next_map.nodes_nb_alloc,
145 next_map.nodes_nb + nodes);
146 next_map.nodes = g_renew(Node, next_map.nodes,
147 next_map.nodes_nb_alloc);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200148 }
149}
150
151static uint16_t phys_map_node_alloc(void)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200152{
153 unsigned i;
154 uint16_t ret;
155
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200156 ret = next_map.nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200157 assert(ret != PHYS_MAP_NODE_NIL);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200158 assert(ret != next_map.nodes_nb_alloc);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200159 for (i = 0; i < L2_SIZE; ++i) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200160 next_map.nodes[ret][i].is_leaf = 0;
161 next_map.nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200162 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200163 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200164}
165
Avi Kivitya8170e52012-10-23 12:30:10 +0200166static void phys_page_set_level(PhysPageEntry *lp, hwaddr *index,
167 hwaddr *nb, uint16_t leaf,
Avi Kivity29990972012-02-13 20:21:20 +0200168 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200169{
170 PhysPageEntry *p;
171 int i;
Avi Kivitya8170e52012-10-23 12:30:10 +0200172 hwaddr step = (hwaddr)1 << (level * L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200173
Avi Kivity07f07b32012-02-13 20:45:32 +0200174 if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200175 lp->ptr = phys_map_node_alloc();
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200176 p = next_map.nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200177 if (level == 0) {
178 for (i = 0; i < L2_SIZE; i++) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200179 p[i].is_leaf = 1;
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200180 p[i].ptr = PHYS_SECTION_UNASSIGNED;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200181 }
182 }
183 } else {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200184 p = next_map.nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200185 }
Avi Kivity29990972012-02-13 20:21:20 +0200186 lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200187
Avi Kivity29990972012-02-13 20:21:20 +0200188 while (*nb && lp < &p[L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200189 if ((*index & (step - 1)) == 0 && *nb >= step) {
190 lp->is_leaf = true;
Avi Kivityc19e8802012-02-13 20:25:31 +0200191 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200192 *index += step;
193 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200194 } else {
195 phys_page_set_level(lp, index, nb, leaf, level - 1);
196 }
197 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200198 }
199}
200
Avi Kivityac1970f2012-10-03 16:22:53 +0200201static void phys_page_set(AddressSpaceDispatch *d,
Avi Kivitya8170e52012-10-23 12:30:10 +0200202 hwaddr index, hwaddr nb,
Avi Kivity29990972012-02-13 20:21:20 +0200203 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000204{
Avi Kivity29990972012-02-13 20:21:20 +0200205 /* Wildly overreserve - it doesn't matter much. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200206 phys_map_node_reserve(3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000207
Avi Kivityac1970f2012-10-03 16:22:53 +0200208 phys_page_set_level(&d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000209}
210
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200211static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr index,
212 Node *nodes, MemoryRegionSection *sections)
bellard92e873b2004-05-21 14:52:29 +0000213{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200214 PhysPageEntry *p;
215 int i;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200216
Avi Kivity07f07b32012-02-13 20:45:32 +0200217 for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200218 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200219 return &sections[PHYS_SECTION_UNASSIGNED];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200220 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200221 p = nodes[lp.ptr];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200222 lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200223 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200224 return &sections[lp.ptr];
Avi Kivityf3705d52012-03-08 16:16:34 +0200225}
226
Blue Swirle5548612012-04-21 13:08:33 +0000227bool memory_region_is_unassigned(MemoryRegion *mr)
228{
Paolo Bonzini2a8e7492013-05-24 14:34:08 +0200229 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
Blue Swirle5548612012-04-21 13:08:33 +0000230 && mr != &io_mem_watch;
231}
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200232
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200233static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
Jan Kiszka90260c62013-05-26 21:46:51 +0200234 hwaddr addr,
235 bool resolve_subpage)
Jan Kiszka9f029602013-05-06 16:48:02 +0200236{
Jan Kiszka90260c62013-05-26 21:46:51 +0200237 MemoryRegionSection *section;
238 subpage_t *subpage;
239
Paolo Bonzini0475d942013-05-29 12:28:21 +0200240 section = phys_page_find(d->phys_map, addr >> TARGET_PAGE_BITS,
241 d->nodes, d->sections);
Jan Kiszka90260c62013-05-26 21:46:51 +0200242 if (resolve_subpage && section->mr->subpage) {
243 subpage = container_of(section->mr, subpage_t, iomem);
Paolo Bonzini0475d942013-05-29 12:28:21 +0200244 section = &d->sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
Jan Kiszka90260c62013-05-26 21:46:51 +0200245 }
246 return section;
Jan Kiszka9f029602013-05-06 16:48:02 +0200247}
248
Jan Kiszka90260c62013-05-26 21:46:51 +0200249static MemoryRegionSection *
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200250address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
Jan Kiszka90260c62013-05-26 21:46:51 +0200251 hwaddr *plen, bool resolve_subpage)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200252{
253 MemoryRegionSection *section;
254 Int128 diff;
255
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200256 section = address_space_lookup_region(d, addr, resolve_subpage);
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200257 /* Compute offset within MemoryRegionSection */
258 addr -= section->offset_within_address_space;
259
260 /* Compute offset within MemoryRegion */
261 *xlat = addr + section->offset_within_region;
262
263 diff = int128_sub(section->mr->size, int128_make64(addr));
Peter Maydell3752a032013-06-20 15:18:04 +0100264 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200265 return section;
266}
Jan Kiszka90260c62013-05-26 21:46:51 +0200267
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +0200268MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
269 hwaddr *xlat, hwaddr *plen,
270 bool is_write)
Jan Kiszka90260c62013-05-26 21:46:51 +0200271{
Avi Kivity30951152012-10-30 13:47:46 +0200272 IOMMUTLBEntry iotlb;
273 MemoryRegionSection *section;
274 MemoryRegion *mr;
275 hwaddr len = *plen;
276
277 for (;;) {
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200278 section = address_space_translate_internal(as->dispatch, addr, &addr, plen, true);
Avi Kivity30951152012-10-30 13:47:46 +0200279 mr = section->mr;
280
281 if (!mr->iommu_ops) {
282 break;
283 }
284
285 iotlb = mr->iommu_ops->translate(mr, addr);
286 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
287 | (addr & iotlb.addr_mask));
288 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
289 if (!(iotlb.perm & (1 << is_write))) {
290 mr = &io_mem_unassigned;
291 break;
292 }
293
294 as = iotlb.target_as;
295 }
296
297 *plen = len;
298 *xlat = addr;
299 return mr;
Jan Kiszka90260c62013-05-26 21:46:51 +0200300}
301
302MemoryRegionSection *
303address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
304 hwaddr *plen)
305{
Avi Kivity30951152012-10-30 13:47:46 +0200306 MemoryRegionSection *section;
Paolo Bonzinic7086b42013-06-02 15:27:39 +0200307 section = address_space_translate_internal(as->dispatch, addr, xlat, plen, false);
Avi Kivity30951152012-10-30 13:47:46 +0200308
309 assert(!section->mr->iommu_ops);
310 return section;
Jan Kiszka90260c62013-05-26 21:46:51 +0200311}
bellard9fa3e852004-01-04 18:06:42 +0000312#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000313
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200314void cpu_exec_init_all(void)
315{
316#if !defined(CONFIG_USER_ONLY)
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700317 qemu_mutex_init(&ram_list.mutex);
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200318 memory_map_init();
319 io_mem_init();
320#endif
321}
322
Andreas Färberb170fce2013-01-20 20:23:22 +0100323#if !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000324
Juan Quintelae59fb372009-09-29 22:48:21 +0200325static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200326{
Andreas Färber259186a2013-01-17 18:51:17 +0100327 CPUState *cpu = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200328
aurel323098dba2009-03-07 21:28:24 +0000329 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
330 version_id is increased. */
Andreas Färber259186a2013-01-17 18:51:17 +0100331 cpu->interrupt_request &= ~0x01;
332 tlb_flush(cpu->env_ptr, 1);
pbrook9656f322008-07-01 20:01:19 +0000333
334 return 0;
335}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200336
Andreas Färber1a1562f2013-06-17 04:09:11 +0200337const VMStateDescription vmstate_cpu_common = {
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200338 .name = "cpu_common",
339 .version_id = 1,
340 .minimum_version_id = 1,
341 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200342 .post_load = cpu_common_post_load,
343 .fields = (VMStateField []) {
Andreas Färber259186a2013-01-17 18:51:17 +0100344 VMSTATE_UINT32(halted, CPUState),
345 VMSTATE_UINT32(interrupt_request, CPUState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200346 VMSTATE_END_OF_LIST()
347 }
348};
Andreas Färber1a1562f2013-06-17 04:09:11 +0200349
pbrook9656f322008-07-01 20:01:19 +0000350#endif
351
Andreas Färber38d8f5c2012-12-17 19:47:15 +0100352CPUState *qemu_get_cpu(int index)
Glauber Costa950f1472009-06-09 12:15:18 -0400353{
Andreas Färber182735e2013-05-29 22:29:20 +0200354 CPUState *cpu = first_cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400355
Andreas Färber182735e2013-05-29 22:29:20 +0200356 while (cpu) {
Andreas Färber55e5c282012-12-17 06:18:02 +0100357 if (cpu->cpu_index == index) {
Glauber Costa950f1472009-06-09 12:15:18 -0400358 break;
Andreas Färber55e5c282012-12-17 06:18:02 +0100359 }
Andreas Färber182735e2013-05-29 22:29:20 +0200360 cpu = cpu->next_cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400361 }
362
Andreas Färber182735e2013-05-29 22:29:20 +0200363 return cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400364}
365
Michael S. Tsirkind6b9e0d2013-04-24 22:58:04 +0200366void qemu_for_each_cpu(void (*func)(CPUState *cpu, void *data), void *data)
367{
Andreas Färber182735e2013-05-29 22:29:20 +0200368 CPUState *cpu;
Michael S. Tsirkind6b9e0d2013-04-24 22:58:04 +0200369
Andreas Färber182735e2013-05-29 22:29:20 +0200370 cpu = first_cpu;
371 while (cpu) {
372 func(cpu, data);
373 cpu = cpu->next_cpu;
Michael S. Tsirkind6b9e0d2013-04-24 22:58:04 +0200374 }
375}
376
Andreas Färber9349b4f2012-03-14 01:38:32 +0100377void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000378{
Andreas Färber9f09e182012-05-03 06:59:07 +0200379 CPUState *cpu = ENV_GET_CPU(env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100380 CPUClass *cc = CPU_GET_CLASS(cpu);
Andreas Färber182735e2013-05-29 22:29:20 +0200381 CPUState **pcpu;
bellard6a00d602005-11-21 23:25:50 +0000382 int cpu_index;
383
pbrookc2764712009-03-07 15:24:59 +0000384#if defined(CONFIG_USER_ONLY)
385 cpu_list_lock();
386#endif
Andreas Färber182735e2013-05-29 22:29:20 +0200387 cpu->next_cpu = NULL;
388 pcpu = &first_cpu;
bellard6a00d602005-11-21 23:25:50 +0000389 cpu_index = 0;
Andreas Färber182735e2013-05-29 22:29:20 +0200390 while (*pcpu != NULL) {
391 pcpu = &(*pcpu)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000392 cpu_index++;
393 }
Andreas Färber55e5c282012-12-17 06:18:02 +0100394 cpu->cpu_index = cpu_index;
Andreas Färber1b1ed8d2012-12-17 04:22:03 +0100395 cpu->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000396 QTAILQ_INIT(&env->breakpoints);
397 QTAILQ_INIT(&env->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100398#ifndef CONFIG_USER_ONLY
Andreas Färber9f09e182012-05-03 06:59:07 +0200399 cpu->thread_id = qemu_get_thread_id();
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100400#endif
Andreas Färber182735e2013-05-29 22:29:20 +0200401 *pcpu = cpu;
pbrookc2764712009-03-07 15:24:59 +0000402#if defined(CONFIG_USER_ONLY)
403 cpu_list_unlock();
404#endif
Andreas Färbere0d47942013-07-29 04:07:50 +0200405 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
406 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
407 }
pbrookb3c77242008-06-30 16:31:04 +0000408#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600409 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000410 cpu_save, cpu_load, env);
Andreas Färberb170fce2013-01-20 20:23:22 +0100411 assert(cc->vmsd == NULL);
Andreas Färbere0d47942013-07-29 04:07:50 +0200412 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
pbrookb3c77242008-06-30 16:31:04 +0000413#endif
Andreas Färberb170fce2013-01-20 20:23:22 +0100414 if (cc->vmsd != NULL) {
415 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
416 }
bellardfd6ce8f2003-05-14 19:00:11 +0000417}
418
bellard1fddef42005-04-17 19:16:13 +0000419#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +0000420#if defined(CONFIG_USER_ONLY)
Andreas Färber00b941e2013-06-29 18:55:54 +0200421static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +0000422{
423 tb_invalidate_phys_page_range(pc, pc + 1, 0);
424}
425#else
Andreas Färber00b941e2013-06-29 18:55:54 +0200426static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
Max Filippov1e7855a2012-04-10 02:48:17 +0400427{
Andreas Färber00b941e2013-06-29 18:55:54 +0200428 tb_invalidate_phys_addr(cpu_get_phys_page_debug(cpu, pc) |
Max Filippov9d70c4b2012-05-27 20:21:08 +0400429 (pc & ~TARGET_PAGE_MASK));
Max Filippov1e7855a2012-04-10 02:48:17 +0400430}
bellardc27004e2005-01-03 23:35:10 +0000431#endif
Paul Brook94df27f2010-02-28 23:47:45 +0000432#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +0000433
Paul Brookc527ee82010-03-01 03:31:14 +0000434#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +0100435void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +0000436
437{
438}
439
Andreas Färber9349b4f2012-03-14 01:38:32 +0100440int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +0000441 int flags, CPUWatchpoint **watchpoint)
442{
443 return -ENOSYS;
444}
445#else
pbrook6658ffb2007-03-16 23:58:11 +0000446/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100447int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000448 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +0000449{
aliguorib4051332008-11-18 20:14:20 +0000450 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +0000451 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000452
aliguorib4051332008-11-18 20:14:20 +0000453 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +0400454 if ((len & (len - 1)) || (addr & ~len_mask) ||
455 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +0000456 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
457 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
458 return -EINVAL;
459 }
Anthony Liguori7267c092011-08-20 22:09:37 -0500460 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +0000461
aliguoria1d1bb32008-11-18 20:07:32 +0000462 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +0000463 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +0000464 wp->flags = flags;
465
aliguori2dc9f412008-11-18 20:56:59 +0000466 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +0000467 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000468 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +0000469 else
Blue Swirl72cf2d42009-09-12 07:36:22 +0000470 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +0000471
pbrook6658ffb2007-03-16 23:58:11 +0000472 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +0000473
474 if (watchpoint)
475 *watchpoint = wp;
476 return 0;
pbrook6658ffb2007-03-16 23:58:11 +0000477}
478
aliguoria1d1bb32008-11-18 20:07:32 +0000479/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100480int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +0000481 int flags)
pbrook6658ffb2007-03-16 23:58:11 +0000482{
aliguorib4051332008-11-18 20:14:20 +0000483 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +0000484 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +0000485
Blue Swirl72cf2d42009-09-12 07:36:22 +0000486 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +0000487 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +0000488 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +0000489 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +0000490 return 0;
491 }
492 }
aliguoria1d1bb32008-11-18 20:07:32 +0000493 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +0000494}
495
aliguoria1d1bb32008-11-18 20:07:32 +0000496/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100497void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +0000498{
Blue Swirl72cf2d42009-09-12 07:36:22 +0000499 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +0000500
aliguoria1d1bb32008-11-18 20:07:32 +0000501 tlb_flush_page(env, watchpoint->vaddr);
502
Anthony Liguori7267c092011-08-20 22:09:37 -0500503 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +0000504}
505
aliguoria1d1bb32008-11-18 20:07:32 +0000506/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100507void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000508{
aliguoric0ce9982008-11-25 22:13:57 +0000509 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000510
Blue Swirl72cf2d42009-09-12 07:36:22 +0000511 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000512 if (wp->flags & mask)
513 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +0000514 }
aliguoria1d1bb32008-11-18 20:07:32 +0000515}
Paul Brookc527ee82010-03-01 03:31:14 +0000516#endif
aliguoria1d1bb32008-11-18 20:07:32 +0000517
518/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100519int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +0000520 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000521{
bellard1fddef42005-04-17 19:16:13 +0000522#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000523 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +0000524
Anthony Liguori7267c092011-08-20 22:09:37 -0500525 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +0000526
527 bp->pc = pc;
528 bp->flags = flags;
529
aliguori2dc9f412008-11-18 20:56:59 +0000530 /* keep all GDB-injected breakpoints in front */
Andreas Färber00b941e2013-06-29 18:55:54 +0200531 if (flags & BP_GDB) {
Blue Swirl72cf2d42009-09-12 07:36:22 +0000532 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200533 } else {
Blue Swirl72cf2d42009-09-12 07:36:22 +0000534 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
Andreas Färber00b941e2013-06-29 18:55:54 +0200535 }
aliguoria1d1bb32008-11-18 20:07:32 +0000536
Andreas Färber00b941e2013-06-29 18:55:54 +0200537 breakpoint_invalidate(ENV_GET_CPU(env), pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000538
Andreas Färber00b941e2013-06-29 18:55:54 +0200539 if (breakpoint) {
aliguoria1d1bb32008-11-18 20:07:32 +0000540 *breakpoint = bp;
Andreas Färber00b941e2013-06-29 18:55:54 +0200541 }
aliguoria1d1bb32008-11-18 20:07:32 +0000542 return 0;
543#else
544 return -ENOSYS;
545#endif
546}
547
548/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100549int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +0000550{
551#if defined(TARGET_HAS_ICE)
552 CPUBreakpoint *bp;
553
Blue Swirl72cf2d42009-09-12 07:36:22 +0000554 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +0000555 if (bp->pc == pc && bp->flags == flags) {
556 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +0000557 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +0000558 }
bellard4c3a88a2003-07-26 12:06:08 +0000559 }
aliguoria1d1bb32008-11-18 20:07:32 +0000560 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +0000561#else
aliguoria1d1bb32008-11-18 20:07:32 +0000562 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +0000563#endif
564}
565
aliguoria1d1bb32008-11-18 20:07:32 +0000566/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100567void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +0000568{
bellard1fddef42005-04-17 19:16:13 +0000569#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000570 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +0000571
Andreas Färber00b941e2013-06-29 18:55:54 +0200572 breakpoint_invalidate(ENV_GET_CPU(env), breakpoint->pc);
aliguoria1d1bb32008-11-18 20:07:32 +0000573
Anthony Liguori7267c092011-08-20 22:09:37 -0500574 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +0000575#endif
576}
577
578/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100579void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +0000580{
581#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +0000582 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +0000583
Blue Swirl72cf2d42009-09-12 07:36:22 +0000584 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +0000585 if (bp->flags & mask)
586 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +0000587 }
bellard4c3a88a2003-07-26 12:06:08 +0000588#endif
589}
590
bellardc33a3462003-07-29 20:50:33 +0000591/* enable or disable single step mode. EXCP_DEBUG is returned by the
592 CPU loop after each instruction */
Andreas Färber3825b282013-06-24 18:41:06 +0200593void cpu_single_step(CPUState *cpu, int enabled)
bellardc33a3462003-07-29 20:50:33 +0000594{
bellard1fddef42005-04-17 19:16:13 +0000595#if defined(TARGET_HAS_ICE)
Andreas Färbered2803d2013-06-21 20:20:45 +0200596 if (cpu->singlestep_enabled != enabled) {
597 cpu->singlestep_enabled = enabled;
598 if (kvm_enabled()) {
Stefan Weil38e478e2013-07-25 20:50:21 +0200599 kvm_update_guest_debug(cpu, 0);
Andreas Färbered2803d2013-06-21 20:20:45 +0200600 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100601 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +0000602 /* XXX: only flush what is necessary */
Stefan Weil38e478e2013-07-25 20:50:21 +0200603 CPUArchState *env = cpu->env_ptr;
aliguorie22a25c2009-03-12 20:12:48 +0000604 tb_flush(env);
605 }
bellardc33a3462003-07-29 20:50:33 +0000606 }
607#endif
608}
609
Andreas Färber9349b4f2012-03-14 01:38:32 +0100610void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +0000611{
Andreas Färber878096e2013-05-27 01:33:50 +0200612 CPUState *cpu = ENV_GET_CPU(env);
bellard75012672003-06-21 13:11:07 +0000613 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +0000614 va_list ap2;
bellard75012672003-06-21 13:11:07 +0000615
616 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +0000617 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +0000618 fprintf(stderr, "qemu: fatal: ");
619 vfprintf(stderr, fmt, ap);
620 fprintf(stderr, "\n");
Andreas Färber878096e2013-05-27 01:33:50 +0200621 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +0000622 if (qemu_log_enabled()) {
623 qemu_log("qemu: fatal: ");
624 qemu_log_vprintf(fmt, ap2);
625 qemu_log("\n");
Andreas Färbera0762852013-06-16 07:28:50 +0200626 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +0000627 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +0000628 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +0000629 }
pbrook493ae1f2007-11-23 16:53:59 +0000630 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +0000631 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +0200632#if defined(CONFIG_USER_ONLY)
633 {
634 struct sigaction act;
635 sigfillset(&act.sa_mask);
636 act.sa_handler = SIG_DFL;
637 sigaction(SIGABRT, &act, NULL);
638 }
639#endif
bellard75012672003-06-21 13:11:07 +0000640 abort();
641}
642
Andreas Färber9349b4f2012-03-14 01:38:32 +0100643CPUArchState *cpu_copy(CPUArchState *env)
thsc5be9f02007-02-28 20:20:53 +0000644{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100645 CPUArchState *new_env = cpu_init(env->cpu_model_str);
aliguori5a38f082009-01-15 20:16:51 +0000646#if defined(TARGET_HAS_ICE)
647 CPUBreakpoint *bp;
648 CPUWatchpoint *wp;
649#endif
650
Alexander Grafb24c8822013-07-06 14:17:51 +0200651 /* Reset non arch specific state */
652 cpu_reset(ENV_GET_CPU(new_env));
653
654 /* Copy arch specific state into the new CPU */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100655 memcpy(new_env, env, sizeof(CPUArchState));
aliguori5a38f082009-01-15 20:16:51 +0000656
aliguori5a38f082009-01-15 20:16:51 +0000657 /* Clone all break/watchpoints.
658 Note: Once we support ptrace with hw-debug register access, make sure
659 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +0000660 QTAILQ_INIT(&env->breakpoints);
661 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +0000662#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000663 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000664 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
665 }
Blue Swirl72cf2d42009-09-12 07:36:22 +0000666 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +0000667 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
668 wp->flags, NULL);
669 }
670#endif
671
thsc5be9f02007-02-28 20:20:53 +0000672 return new_env;
673}
674
bellard01243112004-01-04 15:48:17 +0000675#if !defined(CONFIG_USER_ONLY)
Juan Quintelad24981d2012-05-22 00:42:40 +0200676static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t end,
677 uintptr_t length)
bellard1ccde1c2004-02-06 19:46:14 +0000678{
Juan Quintelad24981d2012-05-22 00:42:40 +0200679 uintptr_t start1;
bellardf23db162005-08-21 19:12:28 +0000680
bellard1ccde1c2004-02-06 19:46:14 +0000681 /* we modify the TLB cache so that the dirty bit will be set again
682 when accessing the range */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200683 start1 = (uintptr_t)qemu_safe_ram_ptr(start);
Stefan Weila57d23e2011-04-30 22:49:26 +0200684 /* Check that we don't span multiple blocks - this breaks the
pbrook5579c7f2009-04-11 14:47:08 +0000685 address comparisons below. */
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200686 if ((uintptr_t)qemu_safe_ram_ptr(end - 1) - start1
pbrook5579c7f2009-04-11 14:47:08 +0000687 != (end - 1) - start) {
688 abort();
689 }
Blue Swirle5548612012-04-21 13:08:33 +0000690 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +0200691
692}
693
694/* Note: start and end must be within the same ram block. */
695void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
696 int dirty_flags)
697{
698 uintptr_t length;
699
700 start &= TARGET_PAGE_MASK;
701 end = TARGET_PAGE_ALIGN(end);
702
703 length = end - start;
704 if (length == 0)
705 return;
706 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
707
708 if (tcg_enabled()) {
709 tlb_reset_dirty_range_all(start, end, length);
710 }
bellard1ccde1c2004-02-06 19:46:14 +0000711}
712
Blue Swirl8b9c99d2012-10-28 11:04:51 +0000713static int cpu_physical_memory_set_dirty_tracking(int enable)
aliguori74576192008-10-06 14:02:03 +0000714{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200715 int ret = 0;
aliguori74576192008-10-06 14:02:03 +0000716 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +0200717 return ret;
aliguori74576192008-10-06 14:02:03 +0000718}
719
Avi Kivitya8170e52012-10-23 12:30:10 +0200720hwaddr memory_region_section_get_iotlb(CPUArchState *env,
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200721 MemoryRegionSection *section,
722 target_ulong vaddr,
723 hwaddr paddr, hwaddr xlat,
724 int prot,
725 target_ulong *address)
Blue Swirle5548612012-04-21 13:08:33 +0000726{
Avi Kivitya8170e52012-10-23 12:30:10 +0200727 hwaddr iotlb;
Blue Swirle5548612012-04-21 13:08:33 +0000728 CPUWatchpoint *wp;
729
Blue Swirlcc5bea62012-04-14 14:56:48 +0000730 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +0000731 /* Normal RAM. */
732 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200733 + xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000734 if (!section->readonly) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200735 iotlb |= PHYS_SECTION_NOTDIRTY;
Blue Swirle5548612012-04-21 13:08:33 +0000736 } else {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200737 iotlb |= PHYS_SECTION_ROM;
Blue Swirle5548612012-04-21 13:08:33 +0000738 }
739 } else {
Paolo Bonzini0475d942013-05-29 12:28:21 +0200740 iotlb = section - address_space_memory.dispatch->sections;
Paolo Bonzini149f54b2013-05-24 12:59:37 +0200741 iotlb += xlat;
Blue Swirle5548612012-04-21 13:08:33 +0000742 }
743
744 /* Make accesses to pages with watchpoints go via the
745 watchpoint trap routines. */
746 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
747 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
748 /* Avoid trapping reads of pages with a write breakpoint. */
749 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
Liu Ping Fanb41aac42013-05-29 11:09:17 +0200750 iotlb = PHYS_SECTION_WATCH + paddr;
Blue Swirle5548612012-04-21 13:08:33 +0000751 *address |= TLB_MMIO;
752 break;
753 }
754 }
755 }
756
757 return iotlb;
758}
bellard9fa3e852004-01-04 18:06:42 +0000759#endif /* defined(CONFIG_USER_ONLY) */
760
pbrooke2eef172008-06-08 01:09:01 +0000761#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +0000762
Anthony Liguoric227f092009-10-01 16:12:16 -0500763static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +0200764 uint16_t section);
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200765static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
Avi Kivity54688b12012-02-09 17:34:32 +0200766
Avi Kivity5312bd82012-02-12 18:32:55 +0200767static uint16_t phys_section_add(MemoryRegionSection *section)
768{
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200769 /* The physical section number is ORed with a page-aligned
770 * pointer to produce the iotlb entries. Thus it should
771 * never overflow into the page-aligned value.
772 */
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200773 assert(next_map.sections_nb < TARGET_PAGE_SIZE);
Paolo Bonzini68f3f652013-05-07 11:30:23 +0200774
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200775 if (next_map.sections_nb == next_map.sections_nb_alloc) {
776 next_map.sections_nb_alloc = MAX(next_map.sections_nb_alloc * 2,
777 16);
778 next_map.sections = g_renew(MemoryRegionSection, next_map.sections,
779 next_map.sections_nb_alloc);
Avi Kivity5312bd82012-02-12 18:32:55 +0200780 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200781 next_map.sections[next_map.sections_nb] = *section;
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200782 memory_region_ref(section->mr);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200783 return next_map.sections_nb++;
Avi Kivity5312bd82012-02-12 18:32:55 +0200784}
785
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200786static void phys_section_destroy(MemoryRegion *mr)
787{
Paolo Bonzinidfde4e62013-05-06 10:46:11 +0200788 memory_region_unref(mr);
789
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200790 if (mr->subpage) {
791 subpage_t *subpage = container_of(mr, subpage_t, iomem);
792 memory_region_destroy(&subpage->iomem);
793 g_free(subpage);
794 }
795}
796
Paolo Bonzini60926662013-05-29 12:30:26 +0200797static void phys_sections_free(PhysPageMap *map)
Avi Kivity5312bd82012-02-12 18:32:55 +0200798{
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200799 while (map->sections_nb > 0) {
800 MemoryRegionSection *section = &map->sections[--map->sections_nb];
Paolo Bonzini058bc4b2013-06-25 09:30:48 +0200801 phys_section_destroy(section->mr);
802 }
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200803 g_free(map->sections);
804 g_free(map->nodes);
Paolo Bonzini60926662013-05-29 12:30:26 +0200805 g_free(map);
Avi Kivity5312bd82012-02-12 18:32:55 +0200806}
807
Avi Kivityac1970f2012-10-03 16:22:53 +0200808static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200809{
810 subpage_t *subpage;
Avi Kivitya8170e52012-10-23 12:30:10 +0200811 hwaddr base = section->offset_within_address_space
Avi Kivity0f0cb162012-02-13 17:14:32 +0200812 & TARGET_PAGE_MASK;
Paolo Bonzini9affd6f2013-05-29 12:09:47 +0200813 MemoryRegionSection *existing = phys_page_find(d->phys_map, base >> TARGET_PAGE_BITS,
814 next_map.nodes, next_map.sections);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200815 MemoryRegionSection subsection = {
816 .offset_within_address_space = base,
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200817 .size = int128_make64(TARGET_PAGE_SIZE),
Avi Kivity0f0cb162012-02-13 17:14:32 +0200818 };
Avi Kivitya8170e52012-10-23 12:30:10 +0200819 hwaddr start, end;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200820
Avi Kivityf3705d52012-03-08 16:16:34 +0200821 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200822
Avi Kivityf3705d52012-03-08 16:16:34 +0200823 if (!(existing->mr->subpage)) {
Jan Kiszkaacc9d802013-05-26 21:55:37 +0200824 subpage = subpage_init(d->as, base);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200825 subsection.mr = &subpage->iomem;
Avi Kivityac1970f2012-10-03 16:22:53 +0200826 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
Avi Kivity29990972012-02-13 20:21:20 +0200827 phys_section_add(&subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +0200828 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +0200829 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200830 }
831 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200832 end = start + int128_get64(section->size) - 1;
Avi Kivity0f0cb162012-02-13 17:14:32 +0200833 subpage_register(subpage, start, end, phys_section_add(section));
834}
835
836
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200837static void register_multipage(AddressSpaceDispatch *d,
838 MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +0000839{
Avi Kivitya8170e52012-10-23 12:30:10 +0200840 hwaddr start_addr = section->offset_within_address_space;
Avi Kivity5312bd82012-02-12 18:32:55 +0200841 uint16_t section_index = phys_section_add(section);
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200842 uint64_t num_pages = int128_get64(int128_rshift(section->size,
843 TARGET_PAGE_BITS));
Avi Kivitydd811242012-01-02 12:17:03 +0200844
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200845 assert(num_pages);
846 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
bellard33417e72003-08-10 21:47:01 +0000847}
848
Avi Kivityac1970f2012-10-03 16:22:53 +0200849static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
Avi Kivity0f0cb162012-02-13 17:14:32 +0200850{
Paolo Bonzini89ae3372013-06-02 10:39:07 +0200851 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +0200852 AddressSpaceDispatch *d = as->next_dispatch;
Paolo Bonzini99b9cc02013-05-27 13:18:01 +0200853 MemoryRegionSection now = *section, remain = *section;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200854 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
Avi Kivity0f0cb162012-02-13 17:14:32 +0200855
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200856 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
857 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
858 - now.offset_within_address_space;
859
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200860 now.size = int128_min(int128_make64(left), now.size);
Avi Kivityac1970f2012-10-03 16:22:53 +0200861 register_subpage(d, &now);
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200862 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200863 now.size = int128_zero();
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200864 }
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200865 while (int128_ne(remain.size, now.size)) {
866 remain.size = int128_sub(remain.size, now.size);
867 remain.offset_within_address_space += int128_get64(now.size);
868 remain.offset_within_region += int128_get64(now.size);
Tyler Hall69b67642012-07-25 18:45:04 -0400869 now = remain;
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200870 if (int128_lt(remain.size, page_size)) {
Paolo Bonzini733d5ef2013-05-27 10:47:10 +0200871 register_subpage(d, &now);
872 } else if (remain.offset_within_region & ~TARGET_PAGE_MASK) {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200873 now.size = page_size;
Avi Kivityac1970f2012-10-03 16:22:53 +0200874 register_subpage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400875 } else {
Paolo Bonzini052e87b2013-05-27 10:08:27 +0200876 now.size = int128_and(now.size, int128_neg(page_size));
Avi Kivityac1970f2012-10-03 16:22:53 +0200877 register_multipage(d, &now);
Tyler Hall69b67642012-07-25 18:45:04 -0400878 }
Avi Kivity0f0cb162012-02-13 17:14:32 +0200879 }
880}
881
Sheng Yang62a27442010-01-26 19:21:16 +0800882void qemu_flush_coalesced_mmio_buffer(void)
883{
884 if (kvm_enabled())
885 kvm_flush_coalesced_mmio_buffer();
886}
887
Umesh Deshpandeb2a86582011-08-17 00:01:33 -0700888void qemu_mutex_lock_ramlist(void)
889{
890 qemu_mutex_lock(&ram_list.mutex);
891}
892
893void qemu_mutex_unlock_ramlist(void)
894{
895 qemu_mutex_unlock(&ram_list.mutex);
896}
897
Marcelo Tosattic9027602010-03-01 20:25:08 -0300898#if defined(__linux__) && !defined(TARGET_S390X)
899
900#include <sys/vfs.h>
901
902#define HUGETLBFS_MAGIC 0x958458f6
903
904static long gethugepagesize(const char *path)
905{
906 struct statfs fs;
907 int ret;
908
909 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900910 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300911 } while (ret != 0 && errno == EINTR);
912
913 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900914 perror(path);
915 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300916 }
917
918 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900919 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300920
921 return fs.f_bsize;
922}
923
Alex Williamson04b16652010-07-02 11:13:17 -0600924static void *file_ram_alloc(RAMBlock *block,
925 ram_addr_t memory,
926 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -0300927{
928 char *filename;
Peter Feiner8ca761f2013-03-04 13:54:25 -0500929 char *sanitized_name;
930 char *c;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300931 void *area;
932 int fd;
933#ifdef MAP_POPULATE
934 int flags;
935#endif
936 unsigned long hpagesize;
937
938 hpagesize = gethugepagesize(path);
939 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900940 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300941 }
942
943 if (memory < hpagesize) {
944 return NULL;
945 }
946
947 if (kvm_enabled() && !kvm_has_sync_mmu()) {
948 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
949 return NULL;
950 }
951
Peter Feiner8ca761f2013-03-04 13:54:25 -0500952 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
953 sanitized_name = g_strdup(block->mr->name);
954 for (c = sanitized_name; *c != '\0'; c++) {
955 if (*c == '/')
956 *c = '_';
957 }
958
959 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
960 sanitized_name);
961 g_free(sanitized_name);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300962
963 fd = mkstemp(filename);
964 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900965 perror("unable to create backing store for hugepages");
Stefan Weile4ada482013-01-16 18:37:23 +0100966 g_free(filename);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900967 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300968 }
969 unlink(filename);
Stefan Weile4ada482013-01-16 18:37:23 +0100970 g_free(filename);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300971
972 memory = (memory+hpagesize-1) & ~(hpagesize-1);
973
974 /*
975 * ftruncate is not supported by hugetlbfs in older
976 * hosts, so don't bother bailing out on errors.
977 * If anything goes wrong with it under other filesystems,
978 * mmap will fail.
979 */
980 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900981 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -0300982
983#ifdef MAP_POPULATE
984 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
985 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
986 * to sidestep this quirk.
987 */
988 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
989 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
990#else
991 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
992#endif
993 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +0900994 perror("file_ram_alloc: can't mmap RAM pages");
995 close(fd);
996 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -0300997 }
Alex Williamson04b16652010-07-02 11:13:17 -0600998 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -0300999 return area;
1000}
1001#endif
1002
Alex Williamsond17b5282010-06-25 11:08:38 -06001003static ram_addr_t find_ram_offset(ram_addr_t size)
1004{
Alex Williamson04b16652010-07-02 11:13:17 -06001005 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06001006 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001007
Stefan Hajnoczi49cd9ac2013-03-11 10:20:21 +01001008 assert(size != 0); /* it would hand out same offset multiple times */
1009
Paolo Bonzinia3161032012-11-14 15:54:48 +01001010 if (QTAILQ_EMPTY(&ram_list.blocks))
Alex Williamson04b16652010-07-02 11:13:17 -06001011 return 0;
1012
Paolo Bonzinia3161032012-11-14 15:54:48 +01001013 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001014 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06001015
1016 end = block->offset + block->length;
1017
Paolo Bonzinia3161032012-11-14 15:54:48 +01001018 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001019 if (next_block->offset >= end) {
1020 next = MIN(next, next_block->offset);
1021 }
1022 }
1023 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06001024 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06001025 mingap = next - end;
1026 }
1027 }
Alex Williamson3e837b22011-10-31 08:54:09 -06001028
1029 if (offset == RAM_ADDR_MAX) {
1030 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1031 (uint64_t)size);
1032 abort();
1033 }
1034
Alex Williamson04b16652010-07-02 11:13:17 -06001035 return offset;
1036}
1037
Juan Quintela652d7ec2012-07-20 10:37:54 +02001038ram_addr_t last_ram_offset(void)
Alex Williamson04b16652010-07-02 11:13:17 -06001039{
Alex Williamsond17b5282010-06-25 11:08:38 -06001040 RAMBlock *block;
1041 ram_addr_t last = 0;
1042
Paolo Bonzinia3161032012-11-14 15:54:48 +01001043 QTAILQ_FOREACH(block, &ram_list.blocks, next)
Alex Williamsond17b5282010-06-25 11:08:38 -06001044 last = MAX(last, block->offset + block->length);
1045
1046 return last;
1047}
1048
Jason Baronddb97f12012-08-02 15:44:16 -04001049static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1050{
1051 int ret;
Jason Baronddb97f12012-08-02 15:44:16 -04001052
1053 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001054 if (!qemu_opt_get_bool(qemu_get_machine_opts(),
1055 "dump-guest-core", true)) {
Jason Baronddb97f12012-08-02 15:44:16 -04001056 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1057 if (ret) {
1058 perror("qemu_madvise");
1059 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1060 "but dump_guest_core=off specified\n");
1061 }
1062 }
1063}
1064
Avi Kivityc5705a72011-12-20 15:59:12 +02001065void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06001066{
1067 RAMBlock *new_block, *block;
1068
Avi Kivityc5705a72011-12-20 15:59:12 +02001069 new_block = NULL;
Paolo Bonzinia3161032012-11-14 15:54:48 +01001070 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001071 if (block->offset == addr) {
1072 new_block = block;
1073 break;
1074 }
1075 }
1076 assert(new_block);
1077 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001078
Anthony Liguori09e5ab62012-02-03 12:28:43 -06001079 if (dev) {
1080 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001081 if (id) {
1082 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05001083 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001084 }
1085 }
1086 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1087
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001088 /* This assumes the iothread lock is taken here too. */
1089 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001090 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02001091 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06001092 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1093 new_block->idstr);
1094 abort();
1095 }
1096 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001097 qemu_mutex_unlock_ramlist();
Avi Kivityc5705a72011-12-20 15:59:12 +02001098}
1099
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001100static int memory_try_enable_merging(void *addr, size_t len)
1101{
Markus Armbruster2ff3de62013-07-04 15:09:22 +02001102 if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) {
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001103 /* disabled by the user */
1104 return 0;
1105 }
1106
1107 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1108}
1109
Avi Kivityc5705a72011-12-20 15:59:12 +02001110ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1111 MemoryRegion *mr)
1112{
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001113 RAMBlock *block, *new_block;
Avi Kivityc5705a72011-12-20 15:59:12 +02001114
1115 size = TARGET_PAGE_ALIGN(size);
1116 new_block = g_malloc0(sizeof(*new_block));
Cam Macdonell84b89d72010-07-26 18:10:57 -06001117
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001118 /* This assumes the iothread lock is taken here too. */
1119 qemu_mutex_lock_ramlist();
Avi Kivity7c637362011-12-21 13:09:49 +02001120 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01001121 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001122 if (host) {
1123 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001124 new_block->flags |= RAM_PREALLOC_MASK;
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001125 } else {
1126 if (mem_path) {
1127#if defined (__linux__) && !defined(TARGET_S390X)
1128 new_block->host = file_ram_alloc(new_block, size, mem_path);
1129 if (!new_block->host) {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001130 new_block->host = qemu_anon_ram_alloc(size);
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001131 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001132 }
1133#else
1134 fprintf(stderr, "-mem-path option unsupported\n");
1135 exit(1);
1136#endif
1137 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001138 if (xen_enabled()) {
Avi Kivityfce537d2011-12-18 15:48:55 +02001139 xen_ram_alloc(new_block->offset, size, mr);
Christian Borntraegerfdec9912012-06-15 05:10:30 +00001140 } else if (kvm_enabled()) {
1141 /* some s390/kvm configurations have special constraints */
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001142 new_block->host = kvm_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001143 } else {
Paolo Bonzini6eebf952013-05-13 16:19:55 +02001144 new_block->host = qemu_anon_ram_alloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01001145 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001146 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09001147 }
1148 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06001149 new_block->length = size;
1150
Paolo Bonziniabb26d62012-11-14 16:00:51 +01001151 /* Keep the list sorted from biggest to smallest block. */
1152 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1153 if (block->length < new_block->length) {
1154 break;
1155 }
1156 }
1157 if (block) {
1158 QTAILQ_INSERT_BEFORE(block, new_block, next);
1159 } else {
1160 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1161 }
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001162 ram_list.mru_block = NULL;
Cam Macdonell84b89d72010-07-26 18:10:57 -06001163
Umesh Deshpandef798b072011-08-18 11:41:17 -07001164 ram_list.version++;
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001165 qemu_mutex_unlock_ramlist();
Umesh Deshpandef798b072011-08-18 11:41:17 -07001166
Anthony Liguori7267c092011-08-20 22:09:37 -05001167 ram_list.phys_dirty = g_realloc(ram_list.phys_dirty,
Cam Macdonell84b89d72010-07-26 18:10:57 -06001168 last_ram_offset() >> TARGET_PAGE_BITS);
Igor Mitsyanko5fda0432012-08-10 18:45:11 +04001169 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
1170 0, size >> TARGET_PAGE_BITS);
Juan Quintela1720aee2012-06-22 13:14:17 +02001171 cpu_physical_memory_set_dirty_range(new_block->offset, size, 0xff);
Cam Macdonell84b89d72010-07-26 18:10:57 -06001172
Jason Baronddb97f12012-08-02 15:44:16 -04001173 qemu_ram_setup_dump(new_block->host, size);
Luiz Capitulinoad0b5322012-10-05 16:47:57 -03001174 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
Jason Baronddb97f12012-08-02 15:44:16 -04001175
Cam Macdonell84b89d72010-07-26 18:10:57 -06001176 if (kvm_enabled())
1177 kvm_setup_guest_memory(new_block->host, size);
1178
1179 return new_block->offset;
1180}
1181
Avi Kivityc5705a72011-12-20 15:59:12 +02001182ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00001183{
Avi Kivityc5705a72011-12-20 15:59:12 +02001184 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00001185}
bellarde9a1ab12007-02-08 23:08:38 +00001186
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001187void qemu_ram_free_from_ptr(ram_addr_t addr)
1188{
1189 RAMBlock *block;
1190
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001191 /* This assumes the iothread lock is taken here too. */
1192 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001193 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001194 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001195 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001196 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001197 ram_list.version++;
Anthony Liguori7267c092011-08-20 22:09:37 -05001198 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001199 break;
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001200 }
1201 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001202 qemu_mutex_unlock_ramlist();
Alex Williamson1f2e98b2011-05-03 12:48:09 -06001203}
1204
Anthony Liguoric227f092009-10-01 16:12:16 -05001205void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00001206{
Alex Williamson04b16652010-07-02 11:13:17 -06001207 RAMBlock *block;
1208
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001209 /* This assumes the iothread lock is taken here too. */
1210 qemu_mutex_lock_ramlist();
Paolo Bonzinia3161032012-11-14 15:54:48 +01001211 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamson04b16652010-07-02 11:13:17 -06001212 if (addr == block->offset) {
Paolo Bonzinia3161032012-11-14 15:54:48 +01001213 QTAILQ_REMOVE(&ram_list.blocks, block, next);
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001214 ram_list.mru_block = NULL;
Umesh Deshpandef798b072011-08-18 11:41:17 -07001215 ram_list.version++;
Huang Yingcd19cfa2011-03-02 08:56:19 +01001216 if (block->flags & RAM_PREALLOC_MASK) {
1217 ;
1218 } else if (mem_path) {
Alex Williamson04b16652010-07-02 11:13:17 -06001219#if defined (__linux__) && !defined(TARGET_S390X)
1220 if (block->fd) {
1221 munmap(block->host, block->length);
1222 close(block->fd);
1223 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001224 qemu_anon_ram_free(block->host, block->length);
Alex Williamson04b16652010-07-02 11:13:17 -06001225 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001226#else
1227 abort();
Alex Williamson04b16652010-07-02 11:13:17 -06001228#endif
1229 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02001230 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001231 xen_invalidate_map_cache_entry(block->host);
Jun Nakajima432d2682010-08-31 16:41:25 +01001232 } else {
Paolo Bonzinie7a09b92013-05-13 16:19:56 +02001233 qemu_anon_ram_free(block->host, block->length);
Jun Nakajima432d2682010-08-31 16:41:25 +01001234 }
Alex Williamson04b16652010-07-02 11:13:17 -06001235 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001236 g_free(block);
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001237 break;
Alex Williamson04b16652010-07-02 11:13:17 -06001238 }
1239 }
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001240 qemu_mutex_unlock_ramlist();
Alex Williamson04b16652010-07-02 11:13:17 -06001241
bellarde9a1ab12007-02-08 23:08:38 +00001242}
1243
Huang Yingcd19cfa2011-03-02 08:56:19 +01001244#ifndef _WIN32
1245void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1246{
1247 RAMBlock *block;
1248 ram_addr_t offset;
1249 int flags;
1250 void *area, *vaddr;
1251
Paolo Bonzinia3161032012-11-14 15:54:48 +01001252 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Huang Yingcd19cfa2011-03-02 08:56:19 +01001253 offset = addr - block->offset;
1254 if (offset < block->length) {
1255 vaddr = block->host + offset;
1256 if (block->flags & RAM_PREALLOC_MASK) {
1257 ;
1258 } else {
1259 flags = MAP_FIXED;
1260 munmap(vaddr, length);
1261 if (mem_path) {
1262#if defined(__linux__) && !defined(TARGET_S390X)
1263 if (block->fd) {
1264#ifdef MAP_POPULATE
1265 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
1266 MAP_PRIVATE;
1267#else
1268 flags |= MAP_PRIVATE;
1269#endif
1270 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1271 flags, block->fd, offset);
1272 } else {
1273 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1274 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1275 flags, -1, 0);
1276 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01001277#else
1278 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01001279#endif
1280 } else {
1281#if defined(TARGET_S390X) && defined(CONFIG_KVM)
1282 flags |= MAP_SHARED | MAP_ANONYMOUS;
1283 area = mmap(vaddr, length, PROT_EXEC|PROT_READ|PROT_WRITE,
1284 flags, -1, 0);
1285#else
1286 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1287 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1288 flags, -1, 0);
1289#endif
1290 }
1291 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00001292 fprintf(stderr, "Could not remap addr: "
1293 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01001294 length, addr);
1295 exit(1);
1296 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03001297 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04001298 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01001299 }
1300 return;
1301 }
1302 }
1303}
1304#endif /* !_WIN32 */
1305
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001306static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00001307{
pbrook94a6b542009-04-11 17:15:54 +00001308 RAMBlock *block;
1309
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001310 /* The list is protected by the iothread lock here. */
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001311 block = ram_list.mru_block;
1312 if (block && addr - block->offset < block->length) {
1313 goto found;
1314 }
Paolo Bonzinia3161032012-11-14 15:54:48 +01001315 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Alex Williamsonf471a172010-06-11 11:11:42 -06001316 if (addr - block->offset < block->length) {
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001317 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001318 }
pbrook94a6b542009-04-11 17:15:54 +00001319 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001320
1321 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1322 abort();
1323
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001324found:
1325 ram_list.mru_block = block;
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001326 return block;
1327}
1328
1329/* Return a host pointer to ram allocated with qemu_ram_alloc.
1330 With the exception of the softmmu code in this file, this should
1331 only be used for local memory (e.g. video ram) that the device owns,
1332 and knows it isn't going to access beyond the end of the block.
1333
1334 It should not be used for general purpose DMA.
1335 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1336 */
1337void *qemu_get_ram_ptr(ram_addr_t addr)
1338{
1339 RAMBlock *block = qemu_get_ram_block(addr);
1340
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001341 if (xen_enabled()) {
1342 /* We need to check if the requested address is in the RAM
1343 * because we don't want to map the entire memory in QEMU.
1344 * In that case just map until the end of the page.
1345 */
1346 if (block->offset == 0) {
1347 return xen_map_cache(addr, 0, 0);
1348 } else if (block->host == NULL) {
1349 block->host =
1350 xen_map_cache(block->offset, block->length, 1);
1351 }
1352 }
1353 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00001354}
1355
Paolo Bonzini0d6d3c82012-11-14 15:45:02 +01001356/* Return a host pointer to ram allocated with qemu_ram_alloc. Same as
1357 * qemu_get_ram_ptr but do not touch ram_list.mru_block.
1358 *
1359 * ??? Is this still necessary?
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001360 */
Blue Swirl8b9c99d2012-10-28 11:04:51 +00001361static void *qemu_safe_ram_ptr(ram_addr_t addr)
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001362{
1363 RAMBlock *block;
1364
Umesh Deshpandeb2a86582011-08-17 00:01:33 -07001365 /* The list is protected by the iothread lock here. */
Paolo Bonzinia3161032012-11-14 15:54:48 +01001366 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001367 if (addr - block->offset < block->length) {
Jan Kiszka868bb332011-06-21 22:59:09 +02001368 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001369 /* We need to check if the requested address is in the RAM
1370 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001371 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01001372 */
1373 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001374 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01001375 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001376 block->host =
1377 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01001378 }
1379 }
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02001380 return block->host + (addr - block->offset);
1381 }
1382 }
1383
1384 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1385 abort();
1386
1387 return NULL;
1388}
1389
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001390/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1391 * but takes a size argument */
Peter Maydellcb85f7a2013-07-08 09:44:04 +01001392static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001393{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01001394 if (*size == 0) {
1395 return NULL;
1396 }
Jan Kiszka868bb332011-06-21 22:59:09 +02001397 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001398 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02001399 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001400 RAMBlock *block;
1401
Paolo Bonzinia3161032012-11-14 15:54:48 +01001402 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001403 if (addr - block->offset < block->length) {
1404 if (addr - block->offset + *size > block->length)
1405 *size = block->length - addr + block->offset;
1406 return block->host + (addr - block->offset);
1407 }
1408 }
1409
1410 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1411 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01001412 }
1413}
1414
Paolo Bonzini7443b432013-06-03 12:44:02 +02001415/* Some of the softmmu routines need to translate from a host pointer
1416 (typically a TLB entry) back to a ram offset. */
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001417MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00001418{
pbrook94a6b542009-04-11 17:15:54 +00001419 RAMBlock *block;
1420 uint8_t *host = ptr;
1421
Jan Kiszka868bb332011-06-21 22:59:09 +02001422 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02001423 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001424 return qemu_get_ram_block(*ram_addr)->mr;
Stefano Stabellini712c2b42011-05-19 18:35:46 +01001425 }
1426
Paolo Bonzini23887b72013-05-06 14:28:39 +02001427 block = ram_list.mru_block;
1428 if (block && block->host && host - block->host < block->length) {
1429 goto found;
1430 }
1431
Paolo Bonzinia3161032012-11-14 15:54:48 +01001432 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01001433 /* This case append when the block is not mapped. */
1434 if (block->host == NULL) {
1435 continue;
1436 }
Alex Williamsonf471a172010-06-11 11:11:42 -06001437 if (host - block->host < block->length) {
Paolo Bonzini23887b72013-05-06 14:28:39 +02001438 goto found;
Alex Williamsonf471a172010-06-11 11:11:42 -06001439 }
pbrook94a6b542009-04-11 17:15:54 +00001440 }
Jun Nakajima432d2682010-08-31 16:41:25 +01001441
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001442 return NULL;
Paolo Bonzini23887b72013-05-06 14:28:39 +02001443
1444found:
1445 *ram_addr = block->offset + (host - block->host);
Paolo Bonzini1b5ec232013-05-06 14:36:15 +02001446 return block->mr;
Marcelo Tosattie8902612010-10-11 15:31:19 -03001447}
Alex Williamsonf471a172010-06-11 11:11:42 -06001448
Avi Kivitya8170e52012-10-23 12:30:10 +02001449static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001450 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00001451{
bellard3a7d9292005-08-21 09:26:42 +00001452 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001453 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001454 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001455 tb_invalidate_phys_page_fast(ram_addr, size);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001456 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00001457 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001458 switch (size) {
1459 case 1:
1460 stb_p(qemu_get_ram_ptr(ram_addr), val);
1461 break;
1462 case 2:
1463 stw_p(qemu_get_ram_ptr(ram_addr), val);
1464 break;
1465 case 4:
1466 stl_p(qemu_get_ram_ptr(ram_addr), val);
1467 break;
1468 default:
1469 abort();
1470 }
bellardf23db162005-08-21 19:12:28 +00001471 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09001472 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00001473 /* we remove the notdirty callback only if the code has been
1474 flushed */
Andreas Färber4917cf42013-05-27 05:17:50 +02001475 if (dirty_flags == 0xff) {
1476 CPUArchState *env = current_cpu->env_ptr;
1477 tlb_set_dirty(env, env->mem_io_vaddr);
1478 }
bellard1ccde1c2004-02-06 19:46:14 +00001479}
1480
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001481static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1482 unsigned size, bool is_write)
1483{
1484 return is_write;
1485}
1486
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001487static const MemoryRegionOps notdirty_mem_ops = {
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001488 .write = notdirty_mem_write,
Paolo Bonzinib018ddf2013-05-24 14:48:38 +02001489 .valid.accepts = notdirty_mem_accepts,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001490 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00001491};
1492
pbrook0f459d12008-06-09 00:20:13 +00001493/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00001494static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00001495{
Andreas Färber4917cf42013-05-27 05:17:50 +02001496 CPUArchState *env = current_cpu->env_ptr;
aliguori06d55cc2008-11-18 20:24:06 +00001497 target_ulong pc, cs_base;
pbrook0f459d12008-06-09 00:20:13 +00001498 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00001499 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00001500 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00001501
aliguori06d55cc2008-11-18 20:24:06 +00001502 if (env->watchpoint_hit) {
1503 /* We re-entered the check after replacing the TB. Now raise
1504 * the debug interrupt so that is will trigger after the
1505 * current instruction. */
Andreas Färberc3affe52013-01-18 15:03:43 +01001506 cpu_interrupt(ENV_GET_CPU(env), CPU_INTERRUPT_DEBUG);
aliguori06d55cc2008-11-18 20:24:06 +00001507 return;
1508 }
pbrook2e70f6e2008-06-29 01:03:05 +00001509 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00001510 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001511 if ((vaddr == (wp->vaddr & len_mask) ||
1512 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00001513 wp->flags |= BP_WATCHPOINT_HIT;
1514 if (!env->watchpoint_hit) {
1515 env->watchpoint_hit = wp;
Blue Swirl5a316522012-12-02 21:28:09 +00001516 tb_check_watchpoint(env);
aliguori6e140f22008-11-18 20:37:55 +00001517 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
1518 env->exception_index = EXCP_DEBUG;
Max Filippov488d6572012-01-29 02:24:39 +04001519 cpu_loop_exit(env);
aliguori6e140f22008-11-18 20:37:55 +00001520 } else {
1521 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
1522 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04001523 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00001524 }
aliguori06d55cc2008-11-18 20:24:06 +00001525 }
aliguori6e140f22008-11-18 20:37:55 +00001526 } else {
1527 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00001528 }
1529 }
1530}
1531
pbrook6658ffb2007-03-16 23:58:11 +00001532/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1533 so these check for a hit then pass through to the normal out-of-line
1534 phys routines. */
Avi Kivitya8170e52012-10-23 12:30:10 +02001535static uint64_t watch_mem_read(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001536 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001537{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001538 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1539 switch (size) {
1540 case 1: return ldub_phys(addr);
1541 case 2: return lduw_phys(addr);
1542 case 4: return ldl_phys(addr);
1543 default: abort();
1544 }
pbrook6658ffb2007-03-16 23:58:11 +00001545}
1546
Avi Kivitya8170e52012-10-23 12:30:10 +02001547static void watch_mem_write(void *opaque, hwaddr addr,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001548 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00001549{
Avi Kivity1ec9b902012-01-02 12:47:48 +02001550 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1551 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04001552 case 1:
1553 stb_phys(addr, val);
1554 break;
1555 case 2:
1556 stw_phys(addr, val);
1557 break;
1558 case 4:
1559 stl_phys(addr, val);
1560 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02001561 default: abort();
1562 }
pbrook6658ffb2007-03-16 23:58:11 +00001563}
1564
Avi Kivity1ec9b902012-01-02 12:47:48 +02001565static const MemoryRegionOps watch_mem_ops = {
1566 .read = watch_mem_read,
1567 .write = watch_mem_write,
1568 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00001569};
pbrook6658ffb2007-03-16 23:58:11 +00001570
Avi Kivitya8170e52012-10-23 12:30:10 +02001571static uint64_t subpage_read(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001572 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001573{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001574 subpage_t *subpage = opaque;
1575 uint8_t buf[4];
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001576
blueswir1db7b5422007-05-26 17:36:03 +00001577#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001578 printf("%s: subpage %p len %d addr " TARGET_FMT_plx "\n", __func__,
1579 subpage, len, addr);
blueswir1db7b5422007-05-26 17:36:03 +00001580#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001581 address_space_read(subpage->as, addr + subpage->base, buf, len);
1582 switch (len) {
1583 case 1:
1584 return ldub_p(buf);
1585 case 2:
1586 return lduw_p(buf);
1587 case 4:
1588 return ldl_p(buf);
1589 default:
1590 abort();
1591 }
blueswir1db7b5422007-05-26 17:36:03 +00001592}
1593
Avi Kivitya8170e52012-10-23 12:30:10 +02001594static void subpage_write(void *opaque, hwaddr addr,
Avi Kivity70c68e42012-01-02 12:32:48 +02001595 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00001596{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001597 subpage_t *subpage = opaque;
1598 uint8_t buf[4];
1599
blueswir1db7b5422007-05-26 17:36:03 +00001600#if defined(DEBUG_SUBPAGE)
Avi Kivity70c68e42012-01-02 12:32:48 +02001601 printf("%s: subpage %p len %d addr " TARGET_FMT_plx
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001602 " value %"PRIx64"\n",
1603 __func__, subpage, len, addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00001604#endif
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001605 switch (len) {
1606 case 1:
1607 stb_p(buf, value);
1608 break;
1609 case 2:
1610 stw_p(buf, value);
1611 break;
1612 case 4:
1613 stl_p(buf, value);
1614 break;
1615 default:
1616 abort();
1617 }
1618 address_space_write(subpage->as, addr + subpage->base, buf, len);
blueswir1db7b5422007-05-26 17:36:03 +00001619}
1620
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001621static bool subpage_accepts(void *opaque, hwaddr addr,
1622 unsigned size, bool is_write)
1623{
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001624 subpage_t *subpage = opaque;
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001625#if defined(DEBUG_SUBPAGE)
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001626 printf("%s: subpage %p %c len %d addr " TARGET_FMT_plx "\n",
1627 __func__, subpage, is_write ? 'w' : 'r', len, addr);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001628#endif
1629
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001630 return address_space_access_valid(subpage->as, addr + subpage->base,
1631 size, is_write);
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001632}
1633
Avi Kivity70c68e42012-01-02 12:32:48 +02001634static const MemoryRegionOps subpage_ops = {
1635 .read = subpage_read,
1636 .write = subpage_write,
Paolo Bonzinic353e4c2013-05-24 14:02:39 +02001637 .valid.accepts = subpage_accepts,
Avi Kivity70c68e42012-01-02 12:32:48 +02001638 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00001639};
1640
Anthony Liguoric227f092009-10-01 16:12:16 -05001641static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02001642 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00001643{
1644 int idx, eidx;
1645
1646 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1647 return -1;
1648 idx = SUBPAGE_IDX(start);
1649 eidx = SUBPAGE_IDX(end);
1650#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00001651 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00001652 mmio, start, end, idx, eidx, memory);
1653#endif
blueswir1db7b5422007-05-26 17:36:03 +00001654 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02001655 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00001656 }
1657
1658 return 0;
1659}
1660
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001661static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
blueswir1db7b5422007-05-26 17:36:03 +00001662{
Anthony Liguoric227f092009-10-01 16:12:16 -05001663 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00001664
Anthony Liguori7267c092011-08-20 22:09:37 -05001665 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00001666
Jan Kiszkaacc9d802013-05-26 21:55:37 +02001667 mmio->as = as;
aliguori1eec6142009-02-05 22:06:18 +00001668 mmio->base = base;
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001669 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
Avi Kivity70c68e42012-01-02 12:32:48 +02001670 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02001671 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00001672#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00001673 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
1674 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00001675#endif
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001676 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
blueswir1db7b5422007-05-26 17:36:03 +00001677
1678 return mmio;
1679}
1680
Avi Kivity5312bd82012-02-12 18:32:55 +02001681static uint16_t dummy_section(MemoryRegion *mr)
1682{
1683 MemoryRegionSection section = {
1684 .mr = mr,
1685 .offset_within_address_space = 0,
1686 .offset_within_region = 0,
Paolo Bonzini052e87b2013-05-27 10:08:27 +02001687 .size = int128_2_64(),
Avi Kivity5312bd82012-02-12 18:32:55 +02001688 };
1689
1690 return phys_section_add(&section);
1691}
1692
Avi Kivitya8170e52012-10-23 12:30:10 +02001693MemoryRegion *iotlb_to_region(hwaddr index)
Avi Kivityaa102232012-03-08 17:06:55 +02001694{
Paolo Bonzini0475d942013-05-29 12:28:21 +02001695 return address_space_memory.dispatch->sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02001696}
1697
Avi Kivitye9179ce2009-06-14 11:38:52 +03001698static void io_mem_init(void)
1699{
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001700 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
1701 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001702 "unassigned", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001703 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
Avi Kivity0e0df1e2012-01-02 00:32:15 +02001704 "notdirty", UINT64_MAX);
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001705 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
Avi Kivity1ec9b902012-01-02 12:47:48 +02001706 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03001707}
1708
Avi Kivityac1970f2012-10-03 16:22:53 +02001709static void mem_begin(MemoryListener *listener)
1710{
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001711 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini00752702013-05-29 12:13:54 +02001712 AddressSpaceDispatch *d = g_new(AddressSpaceDispatch, 1);
1713
1714 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 };
1715 d->as = as;
1716 as->next_dispatch = d;
1717}
1718
1719static void mem_commit(MemoryListener *listener)
1720{
1721 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
Paolo Bonzini0475d942013-05-29 12:28:21 +02001722 AddressSpaceDispatch *cur = as->dispatch;
1723 AddressSpaceDispatch *next = as->next_dispatch;
Avi Kivityac1970f2012-10-03 16:22:53 +02001724
Paolo Bonzini0475d942013-05-29 12:28:21 +02001725 next->nodes = next_map.nodes;
1726 next->sections = next_map.sections;
1727
1728 as->dispatch = next;
1729 g_free(cur);
Avi Kivityac1970f2012-10-03 16:22:53 +02001730}
1731
Avi Kivity50c1e142012-02-08 21:36:02 +02001732static void core_begin(MemoryListener *listener)
1733{
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001734 uint16_t n;
1735
Paolo Bonzini60926662013-05-29 12:30:26 +02001736 prev_map = g_new(PhysPageMap, 1);
1737 *prev_map = next_map;
1738
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001739 memset(&next_map, 0, sizeof(next_map));
Liu Ping Fanb41aac42013-05-29 11:09:17 +02001740 n = dummy_section(&io_mem_unassigned);
1741 assert(n == PHYS_SECTION_UNASSIGNED);
1742 n = dummy_section(&io_mem_notdirty);
1743 assert(n == PHYS_SECTION_NOTDIRTY);
1744 n = dummy_section(&io_mem_rom);
1745 assert(n == PHYS_SECTION_ROM);
1746 n = dummy_section(&io_mem_watch);
1747 assert(n == PHYS_SECTION_WATCH);
Avi Kivity50c1e142012-02-08 21:36:02 +02001748}
1749
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001750/* This listener's commit run after the other AddressSpaceDispatch listeners'.
1751 * All AddressSpaceDispatch instances have switched to the next map.
1752 */
1753static void core_commit(MemoryListener *listener)
1754{
Paolo Bonzini60926662013-05-29 12:30:26 +02001755 phys_sections_free(prev_map);
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001756}
1757
Avi Kivity1d711482012-10-02 18:54:45 +02001758static void tcg_commit(MemoryListener *listener)
Avi Kivity50c1e142012-02-08 21:36:02 +02001759{
Andreas Färber182735e2013-05-29 22:29:20 +02001760 CPUState *cpu;
Avi Kivity117712c2012-02-12 21:23:17 +02001761
1762 /* since each CPU stores ram addresses in its TLB cache, we must
1763 reset the modified entries */
1764 /* XXX: slow ! */
Andreas Färber182735e2013-05-29 22:29:20 +02001765 for (cpu = first_cpu; cpu != NULL; cpu = cpu->next_cpu) {
1766 CPUArchState *env = cpu->env_ptr;
1767
Avi Kivity117712c2012-02-12 21:23:17 +02001768 tlb_flush(env, 1);
1769 }
Avi Kivity50c1e142012-02-08 21:36:02 +02001770}
1771
Avi Kivity93632742012-02-08 16:54:16 +02001772static void core_log_global_start(MemoryListener *listener)
1773{
1774 cpu_physical_memory_set_dirty_tracking(1);
1775}
1776
1777static void core_log_global_stop(MemoryListener *listener)
1778{
1779 cpu_physical_memory_set_dirty_tracking(0);
1780}
1781
Avi Kivity93632742012-02-08 16:54:16 +02001782static MemoryListener core_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02001783 .begin = core_begin,
Paolo Bonzini9affd6f2013-05-29 12:09:47 +02001784 .commit = core_commit,
Avi Kivity93632742012-02-08 16:54:16 +02001785 .log_global_start = core_log_global_start,
1786 .log_global_stop = core_log_global_stop,
Avi Kivityac1970f2012-10-03 16:22:53 +02001787 .priority = 1,
Avi Kivity93632742012-02-08 16:54:16 +02001788};
1789
Avi Kivity1d711482012-10-02 18:54:45 +02001790static MemoryListener tcg_memory_listener = {
1791 .commit = tcg_commit,
1792};
1793
Avi Kivityac1970f2012-10-03 16:22:53 +02001794void address_space_init_dispatch(AddressSpace *as)
1795{
Paolo Bonzini00752702013-05-29 12:13:54 +02001796 as->dispatch = NULL;
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001797 as->dispatch_listener = (MemoryListener) {
Avi Kivityac1970f2012-10-03 16:22:53 +02001798 .begin = mem_begin,
Paolo Bonzini00752702013-05-29 12:13:54 +02001799 .commit = mem_commit,
Avi Kivityac1970f2012-10-03 16:22:53 +02001800 .region_add = mem_add,
1801 .region_nop = mem_add,
1802 .priority = 0,
1803 };
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001804 memory_listener_register(&as->dispatch_listener, as);
Avi Kivityac1970f2012-10-03 16:22:53 +02001805}
1806
Avi Kivity83f3c252012-10-07 12:59:55 +02001807void address_space_destroy_dispatch(AddressSpace *as)
1808{
1809 AddressSpaceDispatch *d = as->dispatch;
1810
Paolo Bonzini89ae3372013-06-02 10:39:07 +02001811 memory_listener_unregister(&as->dispatch_listener);
Avi Kivity83f3c252012-10-07 12:59:55 +02001812 g_free(d);
1813 as->dispatch = NULL;
1814}
1815
Avi Kivity62152b82011-07-26 14:26:14 +03001816static void memory_map_init(void)
1817{
Anthony Liguori7267c092011-08-20 22:09:37 -05001818 system_memory = g_malloc(sizeof(*system_memory));
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001819 memory_region_init(system_memory, NULL, "system", INT64_MAX);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001820 address_space_init(&address_space_memory, system_memory, "memory");
Avi Kivity309cb472011-08-08 16:09:03 +03001821
Anthony Liguori7267c092011-08-20 22:09:37 -05001822 system_io = g_malloc(sizeof(*system_io));
Paolo Bonzini2c9b15c2013-06-06 05:41:28 -04001823 memory_region_init(system_io, NULL, "io", 65536);
Alexey Kardashevskiy7dca8042013-04-29 16:25:51 +00001824 address_space_init(&address_space_io, system_io, "I/O");
Avi Kivity93632742012-02-08 16:54:16 +02001825
Avi Kivityf6790af2012-10-02 20:13:51 +02001826 memory_listener_register(&core_memory_listener, &address_space_memory);
Avi Kivityf6790af2012-10-02 20:13:51 +02001827 memory_listener_register(&tcg_memory_listener, &address_space_memory);
Avi Kivity62152b82011-07-26 14:26:14 +03001828}
1829
1830MemoryRegion *get_system_memory(void)
1831{
1832 return system_memory;
1833}
1834
Avi Kivity309cb472011-08-08 16:09:03 +03001835MemoryRegion *get_system_io(void)
1836{
1837 return system_io;
1838}
1839
pbrooke2eef172008-06-08 01:09:01 +00001840#endif /* !defined(CONFIG_USER_ONLY) */
1841
bellard13eb76e2004-01-24 15:23:36 +00001842/* physical memory access (slow version, mainly for debug) */
1843#if defined(CONFIG_USER_ONLY)
Andreas Färberf17ec442013-06-29 19:40:58 +02001844int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00001845 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00001846{
1847 int l, flags;
1848 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00001849 void * p;
bellard13eb76e2004-01-24 15:23:36 +00001850
1851 while (len > 0) {
1852 page = addr & TARGET_PAGE_MASK;
1853 l = (page + TARGET_PAGE_SIZE) - addr;
1854 if (l > len)
1855 l = len;
1856 flags = page_get_flags(page);
1857 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00001858 return -1;
bellard13eb76e2004-01-24 15:23:36 +00001859 if (is_write) {
1860 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00001861 return -1;
bellard579a97f2007-11-11 14:26:47 +00001862 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001863 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00001864 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001865 memcpy(p, buf, l);
1866 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00001867 } else {
1868 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00001869 return -1;
bellard579a97f2007-11-11 14:26:47 +00001870 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00001871 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00001872 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00001873 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00001874 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00001875 }
1876 len -= l;
1877 buf += l;
1878 addr += l;
1879 }
Paul Brooka68fe892010-03-01 00:08:59 +00001880 return 0;
bellard13eb76e2004-01-24 15:23:36 +00001881}
bellard8df1cd02005-01-28 22:37:22 +00001882
bellard13eb76e2004-01-24 15:23:36 +00001883#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001884
Avi Kivitya8170e52012-10-23 12:30:10 +02001885static void invalidate_and_set_dirty(hwaddr addr,
1886 hwaddr length)
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001887{
1888 if (!cpu_physical_memory_is_dirty(addr)) {
1889 /* invalidate code */
1890 tb_invalidate_phys_page_range(addr, addr + length, 0);
1891 /* set dirty bit */
1892 cpu_physical_memory_set_dirty_flags(addr, (0xff & ~CODE_DIRTY_FLAG));
1893 }
Anthony PERARDe2269392012-10-03 13:49:22 +00001894 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001895}
1896
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001897static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
1898{
1899 if (memory_region_is_ram(mr)) {
1900 return !(is_write && mr->readonly);
1901 }
1902 if (memory_region_is_romd(mr)) {
1903 return !is_write;
1904 }
1905
1906 return false;
1907}
1908
Richard Henderson23326162013-07-08 14:55:59 -07001909static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
Paolo Bonzini82f25632013-05-24 11:59:43 +02001910{
Paolo Bonzinie1622f42013-07-17 13:17:41 +02001911 unsigned access_size_max = mr->ops->valid.max_access_size;
Richard Henderson23326162013-07-08 14:55:59 -07001912
1913 /* Regions are assumed to support 1-4 byte accesses unless
1914 otherwise specified. */
Richard Henderson23326162013-07-08 14:55:59 -07001915 if (access_size_max == 0) {
1916 access_size_max = 4;
Paolo Bonzini82f25632013-05-24 11:59:43 +02001917 }
Richard Henderson23326162013-07-08 14:55:59 -07001918
1919 /* Bound the maximum access by the alignment of the address. */
1920 if (!mr->ops->impl.unaligned) {
1921 unsigned align_size_max = addr & -addr;
1922 if (align_size_max != 0 && align_size_max < access_size_max) {
1923 access_size_max = align_size_max;
1924 }
1925 }
1926
1927 /* Don't attempt accesses larger than the maximum. */
1928 if (l > access_size_max) {
1929 l = access_size_max;
1930 }
Richard Henderson23326162013-07-08 14:55:59 -07001931
1932 return l;
Paolo Bonzini82f25632013-05-24 11:59:43 +02001933}
1934
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001935bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02001936 int len, bool is_write)
bellard13eb76e2004-01-24 15:23:36 +00001937{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001938 hwaddr l;
bellard13eb76e2004-01-24 15:23:36 +00001939 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02001940 uint64_t val;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001941 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001942 MemoryRegion *mr;
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02001943 bool error = false;
ths3b46e622007-09-17 08:09:54 +00001944
bellard13eb76e2004-01-24 15:23:36 +00001945 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02001946 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001947 mr = address_space_translate(as, addr, &addr1, &l, is_write);
ths3b46e622007-09-17 08:09:54 +00001948
bellard13eb76e2004-01-24 15:23:36 +00001949 if (is_write) {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001950 if (!memory_access_is_direct(mr, is_write)) {
1951 l = memory_access_size(mr, l, addr1);
Andreas Färber4917cf42013-05-27 05:17:50 +02001952 /* XXX: could force current_cpu to NULL to avoid
bellard6a00d602005-11-21 23:25:50 +00001953 potential bugs */
Richard Henderson23326162013-07-08 14:55:59 -07001954 switch (l) {
1955 case 8:
1956 /* 64 bit write access */
1957 val = ldq_p(buf);
1958 error |= io_mem_write(mr, addr1, val, 8);
1959 break;
1960 case 4:
bellard1c213d12005-09-03 10:49:04 +00001961 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001962 val = ldl_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001963 error |= io_mem_write(mr, addr1, val, 4);
Richard Henderson23326162013-07-08 14:55:59 -07001964 break;
1965 case 2:
bellard1c213d12005-09-03 10:49:04 +00001966 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001967 val = lduw_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001968 error |= io_mem_write(mr, addr1, val, 2);
Richard Henderson23326162013-07-08 14:55:59 -07001969 break;
1970 case 1:
bellard1c213d12005-09-03 10:49:04 +00001971 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00001972 val = ldub_p(buf);
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001973 error |= io_mem_write(mr, addr1, val, 1);
Richard Henderson23326162013-07-08 14:55:59 -07001974 break;
1975 default:
1976 abort();
bellard13eb76e2004-01-24 15:23:36 +00001977 }
Paolo Bonzini2bbfa052013-05-24 12:29:54 +02001978 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001979 addr1 += memory_region_get_ram_addr(mr);
bellard13eb76e2004-01-24 15:23:36 +00001980 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00001981 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00001982 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00001983 invalidate_and_set_dirty(addr1, l);
bellard13eb76e2004-01-24 15:23:36 +00001984 }
1985 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001986 if (!memory_access_is_direct(mr, is_write)) {
bellard13eb76e2004-01-24 15:23:36 +00001987 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001988 l = memory_access_size(mr, l, addr1);
Richard Henderson23326162013-07-08 14:55:59 -07001989 switch (l) {
1990 case 8:
1991 /* 64 bit read access */
1992 error |= io_mem_read(mr, addr1, &val, 8);
1993 stq_p(buf, val);
1994 break;
1995 case 4:
bellard13eb76e2004-01-24 15:23:36 +00001996 /* 32 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02001997 error |= io_mem_read(mr, addr1, &val, 4);
bellardc27004e2005-01-03 23:35:10 +00001998 stl_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07001999 break;
2000 case 2:
bellard13eb76e2004-01-24 15:23:36 +00002001 /* 16 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002002 error |= io_mem_read(mr, addr1, &val, 2);
bellardc27004e2005-01-03 23:35:10 +00002003 stw_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002004 break;
2005 case 1:
bellard1c213d12005-09-03 10:49:04 +00002006 /* 8 bit read access */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002007 error |= io_mem_read(mr, addr1, &val, 1);
bellardc27004e2005-01-03 23:35:10 +00002008 stb_p(buf, val);
Richard Henderson23326162013-07-08 14:55:59 -07002009 break;
2010 default:
2011 abort();
bellard13eb76e2004-01-24 15:23:36 +00002012 }
2013 } else {
2014 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002015 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
Avi Kivityf3705d52012-03-08 16:16:34 +02002016 memcpy(buf, ptr, l);
bellard13eb76e2004-01-24 15:23:36 +00002017 }
2018 }
2019 len -= l;
2020 buf += l;
2021 addr += l;
2022 }
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002023
2024 return error;
bellard13eb76e2004-01-24 15:23:36 +00002025}
bellard8df1cd02005-01-28 22:37:22 +00002026
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002027bool address_space_write(AddressSpace *as, hwaddr addr,
Avi Kivityac1970f2012-10-03 16:22:53 +02002028 const uint8_t *buf, int len)
2029{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002030 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
Avi Kivityac1970f2012-10-03 16:22:53 +02002031}
2032
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002033bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002034{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002035 return address_space_rw(as, addr, buf, len, false);
Avi Kivityac1970f2012-10-03 16:22:53 +02002036}
2037
2038
Avi Kivitya8170e52012-10-23 12:30:10 +02002039void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
Avi Kivityac1970f2012-10-03 16:22:53 +02002040 int len, int is_write)
2041{
Paolo Bonzinifd8aaa72013-05-21 09:56:55 +02002042 address_space_rw(&address_space_memory, addr, buf, len, is_write);
Avi Kivityac1970f2012-10-03 16:22:53 +02002043}
2044
bellardd0ecd2a2006-04-23 17:14:48 +00002045/* used for ROM loading : can write in RAM and ROM */
Avi Kivitya8170e52012-10-23 12:30:10 +02002046void cpu_physical_memory_write_rom(hwaddr addr,
bellardd0ecd2a2006-04-23 17:14:48 +00002047 const uint8_t *buf, int len)
2048{
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002049 hwaddr l;
bellardd0ecd2a2006-04-23 17:14:48 +00002050 uint8_t *ptr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002051 hwaddr addr1;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002052 MemoryRegion *mr;
ths3b46e622007-09-17 08:09:54 +00002053
bellardd0ecd2a2006-04-23 17:14:48 +00002054 while (len > 0) {
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002055 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002056 mr = address_space_translate(&address_space_memory,
2057 addr, &addr1, &l, true);
ths3b46e622007-09-17 08:09:54 +00002058
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002059 if (!(memory_region_is_ram(mr) ||
2060 memory_region_is_romd(mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00002061 /* do nothing */
2062 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002063 addr1 += memory_region_get_ram_addr(mr);
bellardd0ecd2a2006-04-23 17:14:48 +00002064 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00002065 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00002066 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002067 invalidate_and_set_dirty(addr1, l);
bellardd0ecd2a2006-04-23 17:14:48 +00002068 }
2069 len -= l;
2070 buf += l;
2071 addr += l;
2072 }
2073}
2074
aliguori6d16c2f2009-01-22 16:59:11 +00002075typedef struct {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002076 MemoryRegion *mr;
aliguori6d16c2f2009-01-22 16:59:11 +00002077 void *buffer;
Avi Kivitya8170e52012-10-23 12:30:10 +02002078 hwaddr addr;
2079 hwaddr len;
aliguori6d16c2f2009-01-22 16:59:11 +00002080} BounceBuffer;
2081
2082static BounceBuffer bounce;
2083
aliguoriba223c22009-01-22 16:59:16 +00002084typedef struct MapClient {
2085 void *opaque;
2086 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00002087 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00002088} MapClient;
2089
Blue Swirl72cf2d42009-09-12 07:36:22 +00002090static QLIST_HEAD(map_client_list, MapClient) map_client_list
2091 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002092
2093void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2094{
Anthony Liguori7267c092011-08-20 22:09:37 -05002095 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00002096
2097 client->opaque = opaque;
2098 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002099 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00002100 return client;
2101}
2102
Blue Swirl8b9c99d2012-10-28 11:04:51 +00002103static void cpu_unregister_map_client(void *_client)
aliguoriba223c22009-01-22 16:59:16 +00002104{
2105 MapClient *client = (MapClient *)_client;
2106
Blue Swirl72cf2d42009-09-12 07:36:22 +00002107 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05002108 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00002109}
2110
2111static void cpu_notify_map_clients(void)
2112{
2113 MapClient *client;
2114
Blue Swirl72cf2d42009-09-12 07:36:22 +00002115 while (!QLIST_EMPTY(&map_client_list)) {
2116 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00002117 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09002118 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00002119 }
2120}
2121
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002122bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2123{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002124 MemoryRegion *mr;
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002125 hwaddr l, xlat;
2126
2127 while (len > 0) {
2128 l = len;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002129 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2130 if (!memory_access_is_direct(mr, is_write)) {
2131 l = memory_access_size(mr, l, addr);
2132 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
Paolo Bonzini51644ab2013-04-11 15:40:59 +02002133 return false;
2134 }
2135 }
2136
2137 len -= l;
2138 addr += l;
2139 }
2140 return true;
2141}
2142
aliguori6d16c2f2009-01-22 16:59:11 +00002143/* Map a physical memory region into a host virtual address.
2144 * May map a subset of the requested range, given by and returned in *plen.
2145 * May return NULL if resources needed to perform the mapping are exhausted.
2146 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00002147 * Use cpu_register_map_client() to know when retrying the map operation is
2148 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00002149 */
Avi Kivityac1970f2012-10-03 16:22:53 +02002150void *address_space_map(AddressSpace *as,
Avi Kivitya8170e52012-10-23 12:30:10 +02002151 hwaddr addr,
2152 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002153 bool is_write)
aliguori6d16c2f2009-01-22 16:59:11 +00002154{
Avi Kivitya8170e52012-10-23 12:30:10 +02002155 hwaddr len = *plen;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002156 hwaddr done = 0;
2157 hwaddr l, xlat, base;
2158 MemoryRegion *mr, *this_mr;
2159 ram_addr_t raddr;
aliguori6d16c2f2009-01-22 16:59:11 +00002160
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002161 if (len == 0) {
2162 return NULL;
2163 }
aliguori6d16c2f2009-01-22 16:59:11 +00002164
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002165 l = len;
2166 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2167 if (!memory_access_is_direct(mr, is_write)) {
2168 if (bounce.buffer) {
2169 return NULL;
aliguori6d16c2f2009-01-22 16:59:11 +00002170 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002171 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
2172 bounce.addr = addr;
2173 bounce.len = l;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002174
2175 memory_region_ref(mr);
2176 bounce.mr = mr;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002177 if (!is_write) {
2178 address_space_read(as, addr, bounce.buffer, l);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002179 }
aliguori6d16c2f2009-01-22 16:59:11 +00002180
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002181 *plen = l;
2182 return bounce.buffer;
2183 }
2184
2185 base = xlat;
2186 raddr = memory_region_get_ram_addr(mr);
2187
2188 for (;;) {
aliguori6d16c2f2009-01-22 16:59:11 +00002189 len -= l;
2190 addr += l;
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002191 done += l;
2192 if (len == 0) {
2193 break;
2194 }
2195
2196 l = len;
2197 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2198 if (this_mr != mr || xlat != base + done) {
2199 break;
2200 }
aliguori6d16c2f2009-01-22 16:59:11 +00002201 }
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002202
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002203 memory_region_ref(mr);
Paolo Bonzinie3127ae2013-06-28 17:29:27 +02002204 *plen = done;
2205 return qemu_ram_ptr_length(raddr + base, plen);
aliguori6d16c2f2009-01-22 16:59:11 +00002206}
2207
Avi Kivityac1970f2012-10-03 16:22:53 +02002208/* Unmaps a memory region previously mapped by address_space_map().
aliguori6d16c2f2009-01-22 16:59:11 +00002209 * Will also mark the memory as dirty if is_write == 1. access_len gives
2210 * the amount of memory that was actually read or written by the caller.
2211 */
Avi Kivitya8170e52012-10-23 12:30:10 +02002212void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2213 int is_write, hwaddr access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00002214{
2215 if (buffer != bounce.buffer) {
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002216 MemoryRegion *mr;
2217 ram_addr_t addr1;
2218
2219 mr = qemu_ram_addr_from_host(buffer, &addr1);
2220 assert(mr != NULL);
aliguori6d16c2f2009-01-22 16:59:11 +00002221 if (is_write) {
aliguori6d16c2f2009-01-22 16:59:11 +00002222 while (access_len) {
2223 unsigned l;
2224 l = TARGET_PAGE_SIZE;
2225 if (l > access_len)
2226 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002227 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00002228 addr1 += l;
2229 access_len -= l;
2230 }
2231 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002232 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002233 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002234 }
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002235 memory_region_unref(mr);
aliguori6d16c2f2009-01-22 16:59:11 +00002236 return;
2237 }
2238 if (is_write) {
Avi Kivityac1970f2012-10-03 16:22:53 +02002239 address_space_write(as, bounce.addr, bounce.buffer, access_len);
aliguori6d16c2f2009-01-22 16:59:11 +00002240 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00002241 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00002242 bounce.buffer = NULL;
Paolo Bonzinid3e71552013-06-28 17:33:29 +02002243 memory_region_unref(bounce.mr);
aliguoriba223c22009-01-22 16:59:16 +00002244 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00002245}
bellardd0ecd2a2006-04-23 17:14:48 +00002246
Avi Kivitya8170e52012-10-23 12:30:10 +02002247void *cpu_physical_memory_map(hwaddr addr,
2248 hwaddr *plen,
Avi Kivityac1970f2012-10-03 16:22:53 +02002249 int is_write)
2250{
2251 return address_space_map(&address_space_memory, addr, plen, is_write);
2252}
2253
Avi Kivitya8170e52012-10-23 12:30:10 +02002254void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2255 int is_write, hwaddr access_len)
Avi Kivityac1970f2012-10-03 16:22:53 +02002256{
2257 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2258}
2259
bellard8df1cd02005-01-28 22:37:22 +00002260/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002261static inline uint32_t ldl_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002262 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002263{
bellard8df1cd02005-01-28 22:37:22 +00002264 uint8_t *ptr;
Paolo Bonzini791af8c2013-05-24 16:10:39 +02002265 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002266 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002267 hwaddr l = 4;
2268 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002269
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002270 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2271 false);
2272 if (l < 4 || !memory_access_is_direct(mr, false)) {
bellard8df1cd02005-01-28 22:37:22 +00002273 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002274 io_mem_read(mr, addr1, &val, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002275#if defined(TARGET_WORDS_BIGENDIAN)
2276 if (endian == DEVICE_LITTLE_ENDIAN) {
2277 val = bswap32(val);
2278 }
2279#else
2280 if (endian == DEVICE_BIG_ENDIAN) {
2281 val = bswap32(val);
2282 }
2283#endif
bellard8df1cd02005-01-28 22:37:22 +00002284 } else {
2285 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002286 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002287 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002288 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002289 switch (endian) {
2290 case DEVICE_LITTLE_ENDIAN:
2291 val = ldl_le_p(ptr);
2292 break;
2293 case DEVICE_BIG_ENDIAN:
2294 val = ldl_be_p(ptr);
2295 break;
2296 default:
2297 val = ldl_p(ptr);
2298 break;
2299 }
bellard8df1cd02005-01-28 22:37:22 +00002300 }
2301 return val;
2302}
2303
Avi Kivitya8170e52012-10-23 12:30:10 +02002304uint32_t ldl_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002305{
2306 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2307}
2308
Avi Kivitya8170e52012-10-23 12:30:10 +02002309uint32_t ldl_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002310{
2311 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2312}
2313
Avi Kivitya8170e52012-10-23 12:30:10 +02002314uint32_t ldl_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002315{
2316 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
2317}
2318
bellard84b7b8e2005-11-28 21:19:04 +00002319/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002320static inline uint64_t ldq_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002321 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00002322{
bellard84b7b8e2005-11-28 21:19:04 +00002323 uint8_t *ptr;
2324 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002325 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002326 hwaddr l = 8;
2327 hwaddr addr1;
bellard84b7b8e2005-11-28 21:19:04 +00002328
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002329 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2330 false);
2331 if (l < 8 || !memory_access_is_direct(mr, false)) {
bellard84b7b8e2005-11-28 21:19:04 +00002332 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002333 io_mem_read(mr, addr1, &val, 8);
Paolo Bonzini968a5622013-05-24 17:58:37 +02002334#if defined(TARGET_WORDS_BIGENDIAN)
2335 if (endian == DEVICE_LITTLE_ENDIAN) {
2336 val = bswap64(val);
2337 }
2338#else
2339 if (endian == DEVICE_BIG_ENDIAN) {
2340 val = bswap64(val);
2341 }
2342#endif
bellard84b7b8e2005-11-28 21:19:04 +00002343 } else {
2344 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002345 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002346 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002347 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002348 switch (endian) {
2349 case DEVICE_LITTLE_ENDIAN:
2350 val = ldq_le_p(ptr);
2351 break;
2352 case DEVICE_BIG_ENDIAN:
2353 val = ldq_be_p(ptr);
2354 break;
2355 default:
2356 val = ldq_p(ptr);
2357 break;
2358 }
bellard84b7b8e2005-11-28 21:19:04 +00002359 }
2360 return val;
2361}
2362
Avi Kivitya8170e52012-10-23 12:30:10 +02002363uint64_t ldq_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002364{
2365 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2366}
2367
Avi Kivitya8170e52012-10-23 12:30:10 +02002368uint64_t ldq_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002369{
2370 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2371}
2372
Avi Kivitya8170e52012-10-23 12:30:10 +02002373uint64_t ldq_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002374{
2375 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
2376}
2377
bellardaab33092005-10-30 20:48:42 +00002378/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002379uint32_t ldub_phys(hwaddr addr)
bellardaab33092005-10-30 20:48:42 +00002380{
2381 uint8_t val;
2382 cpu_physical_memory_read(addr, &val, 1);
2383 return val;
2384}
2385
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002386/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002387static inline uint32_t lduw_phys_internal(hwaddr addr,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002388 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002389{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002390 uint8_t *ptr;
2391 uint64_t val;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002392 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002393 hwaddr l = 2;
2394 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002395
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002396 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2397 false);
2398 if (l < 2 || !memory_access_is_direct(mr, false)) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002399 /* I/O case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002400 io_mem_read(mr, addr1, &val, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002401#if defined(TARGET_WORDS_BIGENDIAN)
2402 if (endian == DEVICE_LITTLE_ENDIAN) {
2403 val = bswap16(val);
2404 }
2405#else
2406 if (endian == DEVICE_BIG_ENDIAN) {
2407 val = bswap16(val);
2408 }
2409#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002410 } else {
2411 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002412 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02002413 & TARGET_PAGE_MASK)
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002414 + addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002415 switch (endian) {
2416 case DEVICE_LITTLE_ENDIAN:
2417 val = lduw_le_p(ptr);
2418 break;
2419 case DEVICE_BIG_ENDIAN:
2420 val = lduw_be_p(ptr);
2421 break;
2422 default:
2423 val = lduw_p(ptr);
2424 break;
2425 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002426 }
2427 return val;
bellardaab33092005-10-30 20:48:42 +00002428}
2429
Avi Kivitya8170e52012-10-23 12:30:10 +02002430uint32_t lduw_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002431{
2432 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2433}
2434
Avi Kivitya8170e52012-10-23 12:30:10 +02002435uint32_t lduw_le_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002436{
2437 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2438}
2439
Avi Kivitya8170e52012-10-23 12:30:10 +02002440uint32_t lduw_be_phys(hwaddr addr)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002441{
2442 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
2443}
2444
bellard8df1cd02005-01-28 22:37:22 +00002445/* warning: addr must be aligned. The ram page is not masked as dirty
2446 and the code inside is not invalidated. It is useful if the dirty
2447 bits are used to track modified PTEs */
Avi Kivitya8170e52012-10-23 12:30:10 +02002448void stl_phys_notdirty(hwaddr addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00002449{
bellard8df1cd02005-01-28 22:37:22 +00002450 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002451 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002452 hwaddr l = 4;
2453 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002454
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002455 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2456 true);
2457 if (l < 4 || !memory_access_is_direct(mr, true)) {
2458 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002459 } else {
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002460 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002461 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00002462 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00002463
2464 if (unlikely(in_migration)) {
2465 if (!cpu_physical_memory_is_dirty(addr1)) {
2466 /* invalidate code */
2467 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2468 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002469 cpu_physical_memory_set_dirty_flags(
2470 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00002471 }
2472 }
bellard8df1cd02005-01-28 22:37:22 +00002473 }
2474}
2475
2476/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002477static inline void stl_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002478 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00002479{
bellard8df1cd02005-01-28 22:37:22 +00002480 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002481 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002482 hwaddr l = 4;
2483 hwaddr addr1;
bellard8df1cd02005-01-28 22:37:22 +00002484
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002485 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2486 true);
2487 if (l < 4 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002488#if defined(TARGET_WORDS_BIGENDIAN)
2489 if (endian == DEVICE_LITTLE_ENDIAN) {
2490 val = bswap32(val);
2491 }
2492#else
2493 if (endian == DEVICE_BIG_ENDIAN) {
2494 val = bswap32(val);
2495 }
2496#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002497 io_mem_write(mr, addr1, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00002498 } else {
bellard8df1cd02005-01-28 22:37:22 +00002499 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002500 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
pbrook5579c7f2009-04-11 14:47:08 +00002501 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002502 switch (endian) {
2503 case DEVICE_LITTLE_ENDIAN:
2504 stl_le_p(ptr, val);
2505 break;
2506 case DEVICE_BIG_ENDIAN:
2507 stl_be_p(ptr, val);
2508 break;
2509 default:
2510 stl_p(ptr, val);
2511 break;
2512 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002513 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00002514 }
2515}
2516
Avi Kivitya8170e52012-10-23 12:30:10 +02002517void stl_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002518{
2519 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2520}
2521
Avi Kivitya8170e52012-10-23 12:30:10 +02002522void stl_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002523{
2524 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2525}
2526
Avi Kivitya8170e52012-10-23 12:30:10 +02002527void stl_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002528{
2529 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2530}
2531
bellardaab33092005-10-30 20:48:42 +00002532/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002533void stb_phys(hwaddr addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00002534{
2535 uint8_t v = val;
2536 cpu_physical_memory_write(addr, &v, 1);
2537}
2538
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002539/* warning: addr must be aligned */
Avi Kivitya8170e52012-10-23 12:30:10 +02002540static inline void stw_phys_internal(hwaddr addr, uint32_t val,
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002541 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00002542{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002543 uint8_t *ptr;
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002544 MemoryRegion *mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002545 hwaddr l = 2;
2546 hwaddr addr1;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002547
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002548 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2549 true);
2550 if (l < 2 || !memory_access_is_direct(mr, true)) {
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002551#if defined(TARGET_WORDS_BIGENDIAN)
2552 if (endian == DEVICE_LITTLE_ENDIAN) {
2553 val = bswap16(val);
2554 }
2555#else
2556 if (endian == DEVICE_BIG_ENDIAN) {
2557 val = bswap16(val);
2558 }
2559#endif
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002560 io_mem_write(mr, addr1, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002561 } else {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002562 /* RAM case */
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002563 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002564 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002565 switch (endian) {
2566 case DEVICE_LITTLE_ENDIAN:
2567 stw_le_p(ptr, val);
2568 break;
2569 case DEVICE_BIG_ENDIAN:
2570 stw_be_p(ptr, val);
2571 break;
2572 default:
2573 stw_p(ptr, val);
2574 break;
2575 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00002576 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03002577 }
bellardaab33092005-10-30 20:48:42 +00002578}
2579
Avi Kivitya8170e52012-10-23 12:30:10 +02002580void stw_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002581{
2582 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2583}
2584
Avi Kivitya8170e52012-10-23 12:30:10 +02002585void stw_le_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002586{
2587 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2588}
2589
Avi Kivitya8170e52012-10-23 12:30:10 +02002590void stw_be_phys(hwaddr addr, uint32_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002591{
2592 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2593}
2594
bellardaab33092005-10-30 20:48:42 +00002595/* XXX: optimize */
Avi Kivitya8170e52012-10-23 12:30:10 +02002596void stq_phys(hwaddr addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00002597{
2598 val = tswap64(val);
Stefan Weil71d2b722011-03-26 21:06:56 +01002599 cpu_physical_memory_write(addr, &val, 8);
bellardaab33092005-10-30 20:48:42 +00002600}
2601
Avi Kivitya8170e52012-10-23 12:30:10 +02002602void stq_le_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002603{
2604 val = cpu_to_le64(val);
2605 cpu_physical_memory_write(addr, &val, 8);
2606}
2607
Avi Kivitya8170e52012-10-23 12:30:10 +02002608void stq_be_phys(hwaddr addr, uint64_t val)
Alexander Graf1e78bcc2011-07-06 09:09:23 +02002609{
2610 val = cpu_to_be64(val);
2611 cpu_physical_memory_write(addr, &val, 8);
2612}
2613
aliguori5e2972f2009-03-28 17:51:36 +00002614/* virtual memory access for debug (includes writing to ROM) */
Andreas Färberf17ec442013-06-29 19:40:58 +02002615int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002616 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002617{
2618 int l;
Avi Kivitya8170e52012-10-23 12:30:10 +02002619 hwaddr phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00002620 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002621
2622 while (len > 0) {
2623 page = addr & TARGET_PAGE_MASK;
Andreas Färberf17ec442013-06-29 19:40:58 +02002624 phys_addr = cpu_get_phys_page_debug(cpu, page);
bellard13eb76e2004-01-24 15:23:36 +00002625 /* if no physical page mapped, return an error */
2626 if (phys_addr == -1)
2627 return -1;
2628 l = (page + TARGET_PAGE_SIZE) - addr;
2629 if (l > len)
2630 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00002631 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00002632 if (is_write)
2633 cpu_physical_memory_write_rom(phys_addr, buf, l);
2634 else
aliguori5e2972f2009-03-28 17:51:36 +00002635 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00002636 len -= l;
2637 buf += l;
2638 addr += l;
2639 }
2640 return 0;
2641}
Paul Brooka68fe892010-03-01 00:08:59 +00002642#endif
bellard13eb76e2004-01-24 15:23:36 +00002643
Blue Swirl8e4a4242013-01-06 18:30:17 +00002644#if !defined(CONFIG_USER_ONLY)
2645
2646/*
2647 * A helper function for the _utterly broken_ virtio device model to find out if
2648 * it's running on a big endian machine. Don't do this at home kids!
2649 */
2650bool virtio_is_big_endian(void);
2651bool virtio_is_big_endian(void)
2652{
2653#if defined(TARGET_WORDS_BIGENDIAN)
2654 return true;
2655#else
2656 return false;
2657#endif
2658}
2659
2660#endif
2661
Wen Congyang76f35532012-05-07 12:04:18 +08002662#ifndef CONFIG_USER_ONLY
Avi Kivitya8170e52012-10-23 12:30:10 +02002663bool cpu_physical_memory_is_io(hwaddr phys_addr)
Wen Congyang76f35532012-05-07 12:04:18 +08002664{
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002665 MemoryRegion*mr;
Paolo Bonzini149f54b2013-05-24 12:59:37 +02002666 hwaddr l = 1;
Wen Congyang76f35532012-05-07 12:04:18 +08002667
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002668 mr = address_space_translate(&address_space_memory,
2669 phys_addr, &phys_addr, &l, false);
Wen Congyang76f35532012-05-07 12:04:18 +08002670
Paolo Bonzini5c8a00c2013-05-29 12:42:00 +02002671 return !(memory_region_is_ram(mr) ||
2672 memory_region_is_romd(mr));
Wen Congyang76f35532012-05-07 12:04:18 +08002673}
Michael R. Hinesbd2fa512013-06-25 21:35:34 -04002674
2675void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2676{
2677 RAMBlock *block;
2678
2679 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
2680 func(block->host, block->offset, block->length, opaque);
2681 }
2682}
Peter Maydellec3f8c92013-06-27 20:53:38 +01002683#endif