blob: b00753c606eacb665795c7a80a3b7a1ed5709b4b [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard7d132992003-03-06 23:23:54 +000018 */
bellarde4533c72003-06-15 19:51:39 +000019#include "config.h"
Blue Swirlcea5f9a2011-05-15 16:03:25 +000020#include "cpu.h"
bellard956034d2003-04-29 20:40:53 +000021#include "disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000022#include "tcg.h"
Jan Kiszka1d93f0f2010-06-25 16:56:49 +020023#include "qemu-barrier.h"
bellard7d132992003-03-06 23:23:54 +000024
bellard36bdbe52003-11-19 22:12:02 +000025int tb_invalidated_flag;
26
Juan Quintelaf0667e62009-07-27 16:13:05 +020027//#define CONFIG_DEBUG_EXEC
bellard7d132992003-03-06 23:23:54 +000028
Blue Swirlf3e27032011-05-21 12:16:05 +000029bool qemu_cpu_has_work(CPUState *env)
aliguori6a4955a2009-04-24 18:03:20 +000030{
31 return cpu_has_work(env);
32}
33
Blue Swirlcea5f9a2011-05-15 16:03:25 +000034void cpu_loop_exit(CPUState *env)
bellarde4533c72003-06-15 19:51:39 +000035{
Blue Swirlcea5f9a2011-05-15 16:03:25 +000036 env->current_tb = NULL;
37 longjmp(env->jmp_env, 1);
bellarde4533c72003-06-15 19:51:39 +000038}
thsbfed01f2007-06-03 17:44:37 +000039
bellardfbf9eeb2004-04-25 21:21:33 +000040/* exit the current TB from a signal handler. The host registers are
41 restored in a state compatible with the CPU emulator
42 */
Blue Swirl9eff14f2011-05-21 08:42:35 +000043#if defined(CONFIG_SOFTMMU)
Blue Swirlcea5f9a2011-05-15 16:03:25 +000044void cpu_resume_from_signal(CPUState *env, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000045{
Blue Swirl9eff14f2011-05-21 08:42:35 +000046 /* XXX: restore cpu registers saved in host registers */
47
48 env->exception_index = -1;
49 longjmp(env->jmp_env, 1);
50}
Blue Swirl9eff14f2011-05-21 08:42:35 +000051#endif
bellardfbf9eeb2004-04-25 21:21:33 +000052
pbrook2e70f6e2008-06-29 01:03:05 +000053/* Execute the code without caching the generated code. An interpreter
54 could be used if available. */
Blue Swirlcea5f9a2011-05-15 16:03:25 +000055static void cpu_exec_nocache(CPUState *env, int max_cycles,
56 TranslationBlock *orig_tb)
pbrook2e70f6e2008-06-29 01:03:05 +000057{
58 unsigned long next_tb;
59 TranslationBlock *tb;
60
61 /* Should never happen.
62 We only end up here when an existing TB is too long. */
63 if (max_cycles > CF_COUNT_MASK)
64 max_cycles = CF_COUNT_MASK;
65
66 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
67 max_cycles);
68 env->current_tb = tb;
69 /* execute the generated code */
Blue Swirlcea5f9a2011-05-15 16:03:25 +000070 next_tb = tcg_qemu_tb_exec(env, tb->tc_ptr);
Paolo Bonzini1c3569f2010-01-15 09:42:07 +010071 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +000072
73 if ((next_tb & 3) == 2) {
74 /* Restore PC. This may happen if async event occurs before
75 the TB starts executing. */
aliguori622ed362008-11-18 19:36:03 +000076 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +000077 }
78 tb_phys_invalidate(tb, -1);
79 tb_free(tb);
80}
81
Blue Swirlcea5f9a2011-05-15 16:03:25 +000082static TranslationBlock *tb_find_slow(CPUState *env,
83 target_ulong pc,
bellard8a40a182005-11-20 10:35:40 +000084 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +000085 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +000086{
87 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +000088 unsigned int h;
Blue Swirl337fc752011-09-04 11:06:22 +000089 tb_page_addr_t phys_pc, phys_page1;
Paul Brook41c1b1c2010-03-12 16:54:58 +000090 target_ulong virt_page2;
ths3b46e622007-09-17 08:09:54 +000091
bellard8a40a182005-11-20 10:35:40 +000092 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +000093
bellard8a40a182005-11-20 10:35:40 +000094 /* find translated block using physical mappings */
Paul Brook41c1b1c2010-03-12 16:54:58 +000095 phys_pc = get_page_addr_code(env, pc);
bellard8a40a182005-11-20 10:35:40 +000096 phys_page1 = phys_pc & TARGET_PAGE_MASK;
bellard8a40a182005-11-20 10:35:40 +000097 h = tb_phys_hash_func(phys_pc);
98 ptb1 = &tb_phys_hash[h];
99 for(;;) {
100 tb = *ptb1;
101 if (!tb)
102 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000103 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000104 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000105 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000106 tb->flags == flags) {
107 /* check next page if needed */
108 if (tb->page_addr[1] != -1) {
Blue Swirl337fc752011-09-04 11:06:22 +0000109 tb_page_addr_t phys_page2;
110
ths5fafdf22007-09-16 21:08:06 +0000111 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000112 TARGET_PAGE_SIZE;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000113 phys_page2 = get_page_addr_code(env, virt_page2);
bellard8a40a182005-11-20 10:35:40 +0000114 if (tb->page_addr[1] == phys_page2)
115 goto found;
116 } else {
117 goto found;
118 }
119 }
120 ptb1 = &tb->phys_hash_next;
121 }
122 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000123 /* if no translated code available, then translate it now */
124 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000125
bellard8a40a182005-11-20 10:35:40 +0000126 found:
Kirill Batuzov2c90fe22010-12-02 16:12:46 +0300127 /* Move the last found TB to the head of the list */
128 if (likely(*ptb1)) {
129 *ptb1 = tb->phys_hash_next;
130 tb->phys_hash_next = tb_phys_hash[h];
131 tb_phys_hash[h] = tb;
132 }
bellard8a40a182005-11-20 10:35:40 +0000133 /* we add the TB in the virtual pc hash table */
134 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000135 return tb;
136}
137
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000138static inline TranslationBlock *tb_find_fast(CPUState *env)
bellard8a40a182005-11-20 10:35:40 +0000139{
140 TranslationBlock *tb;
141 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000142 int flags;
bellard8a40a182005-11-20 10:35:40 +0000143
144 /* we record a subset of the CPU state. It will
145 always be the same before a given translated block
146 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000147 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bellardbce61842008-02-01 22:18:51 +0000148 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000149 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
150 tb->flags != flags)) {
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000151 tb = tb_find_slow(env, pc, cs_base, flags);
bellard8a40a182005-11-20 10:35:40 +0000152 }
153 return tb;
154}
155
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100156static CPUDebugExcpHandler *debug_excp_handler;
157
158CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
159{
160 CPUDebugExcpHandler *old_handler = debug_excp_handler;
161
162 debug_excp_handler = handler;
163 return old_handler;
164}
165
166static void cpu_handle_debug_exception(CPUState *env)
167{
168 CPUWatchpoint *wp;
169
170 if (!env->watchpoint_hit) {
171 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
172 wp->flags &= ~BP_WATCHPOINT_HIT;
173 }
174 }
175 if (debug_excp_handler) {
176 debug_excp_handler(env);
177 }
178}
179
bellard7d132992003-03-06 23:23:54 +0000180/* main execution loop */
181
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300182volatile sig_atomic_t exit_request;
183
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000184int cpu_exec(CPUState *env)
bellard7d132992003-03-06 23:23:54 +0000185{
bellard8a40a182005-11-20 10:35:40 +0000186 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000187 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000188 uint8_t *tc_ptr;
pbrookd5975362008-06-07 20:50:51 +0000189 unsigned long next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000190
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000191 if (env->halted) {
192 if (!cpu_has_work(env)) {
Paolo Bonzinieda48c32011-03-12 17:43:56 +0100193 return EXCP_HALTED;
194 }
195
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000196 env->halted = 0;
Paolo Bonzinieda48c32011-03-12 17:43:56 +0100197 }
bellard5a1e3cf2005-11-23 21:02:53 +0000198
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000199 cpu_single_env = env;
bellarde4533c72003-06-15 19:51:39 +0000200
Jan Kiszkac629a4b2010-06-25 16:56:52 +0200201 if (unlikely(exit_request)) {
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300202 env->exit_request = 1;
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300203 }
204
thsecb644f2007-06-03 18:45:53 +0000205#if defined(TARGET_I386)
Jan Kiszka6792a572011-02-07 12:19:18 +0100206 /* put eflags in CPU temporary format */
207 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
208 DF = 1 - (2 * ((env->eflags >> 10) & 1));
209 CC_OP = CC_OP_EFLAGS;
210 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000211#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000212#elif defined(TARGET_M68K)
213 env->cc_op = CC_OP_FLAGS;
214 env->cc_dest = env->sr & 0xf;
215 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000216#elif defined(TARGET_ALPHA)
217#elif defined(TARGET_ARM)
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800218#elif defined(TARGET_UNICORE32)
thsecb644f2007-06-03 18:45:53 +0000219#elif defined(TARGET_PPC)
Michael Walle81ea0e12011-02-17 23:45:02 +0100220#elif defined(TARGET_LM32)
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200221#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000222#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000223#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000224#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100225#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000226 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000227#else
228#error unsupported target CPU
229#endif
bellard3fb2ded2003-06-24 13:22:59 +0000230 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000231
bellard7d132992003-03-06 23:23:54 +0000232 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000233 for(;;) {
234 if (setjmp(env->jmp_env) == 0) {
235 /* if an exception is pending, we execute it here */
236 if (env->exception_index >= 0) {
237 if (env->exception_index >= EXCP_INTERRUPT) {
238 /* exit request from the cpu execution loop */
239 ret = env->exception_index;
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100240 if (ret == EXCP_DEBUG) {
241 cpu_handle_debug_exception(env);
242 }
bellard3fb2ded2003-06-24 13:22:59 +0000243 break;
aurel3272d239e2009-01-14 19:40:27 +0000244 } else {
245#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000246 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000247 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000248 loop */
bellard83479e72003-06-25 16:12:37 +0000249#if defined(TARGET_I386)
Blue Swirle694d4e2011-05-16 19:38:48 +0000250 do_interrupt(env);
bellard83479e72003-06-25 16:12:37 +0000251#endif
bellard3fb2ded2003-06-24 13:22:59 +0000252 ret = env->exception_index;
253 break;
aurel3272d239e2009-01-14 19:40:27 +0000254#else
Blue Swirle694d4e2011-05-16 19:38:48 +0000255 do_interrupt(env);
Paolo Bonzini301d2902010-01-15 09:41:01 +0100256 env->exception_index = -1;
aurel3272d239e2009-01-14 19:40:27 +0000257#endif
bellard3fb2ded2003-06-24 13:22:59 +0000258 }
ths5fafdf22007-09-16 21:08:06 +0000259 }
bellard9df217a2005-02-10 22:05:51 +0000260
blueswir1b5fc09a2008-05-04 06:38:18 +0000261 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000262 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000263 interrupt_request = env->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000264 if (unlikely(interrupt_request)) {
265 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
266 /* Mask out external interrupts for this step. */
Richard Henderson3125f762011-05-04 13:34:25 -0700267 interrupt_request &= ~CPU_INTERRUPT_SSTEP_MASK;
malce1638bd2008-11-06 18:54:46 +0000268 }
pbrook6658ffb2007-03-16 23:58:11 +0000269 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
270 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
271 env->exception_index = EXCP_DEBUG;
Blue Swirl1162c042011-05-14 12:52:35 +0000272 cpu_loop_exit(env);
pbrook6658ffb2007-03-16 23:58:11 +0000273 }
balroga90b7312007-05-01 01:28:01 +0000274#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200275 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800276 defined(TARGET_MICROBLAZE) || defined(TARGET_LM32) || defined(TARGET_UNICORE32)
balroga90b7312007-05-01 01:28:01 +0000277 if (interrupt_request & CPU_INTERRUPT_HALT) {
278 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
279 env->halted = 1;
280 env->exception_index = EXCP_HLT;
Blue Swirl1162c042011-05-14 12:52:35 +0000281 cpu_loop_exit(env);
balroga90b7312007-05-01 01:28:01 +0000282 }
283#endif
bellard68a79312003-06-30 13:12:32 +0000284#if defined(TARGET_I386)
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300285 if (interrupt_request & CPU_INTERRUPT_INIT) {
Blue Swirle694d4e2011-05-16 19:38:48 +0000286 svm_check_intercept(env, SVM_EXIT_INIT);
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300287 do_cpu_init(env);
288 env->exception_index = EXCP_HALTED;
Blue Swirl1162c042011-05-14 12:52:35 +0000289 cpu_loop_exit(env);
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300290 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
291 do_cpu_sipi(env);
292 } else if (env->hflags2 & HF2_GIF_MASK) {
bellarddb620f42008-06-04 17:02:19 +0000293 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
294 !(env->hflags & HF_SMM_MASK)) {
Blue Swirle694d4e2011-05-16 19:38:48 +0000295 svm_check_intercept(env, SVM_EXIT_SMI);
bellarddb620f42008-06-04 17:02:19 +0000296 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
Blue Swirle694d4e2011-05-16 19:38:48 +0000297 do_smm_enter(env);
bellarddb620f42008-06-04 17:02:19 +0000298 next_tb = 0;
299 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
300 !(env->hflags2 & HF2_NMI_MASK)) {
301 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
302 env->hflags2 |= HF2_NMI_MASK;
Blue Swirle694d4e2011-05-16 19:38:48 +0000303 do_interrupt_x86_hardirq(env, EXCP02_NMI, 1);
bellarddb620f42008-06-04 17:02:19 +0000304 next_tb = 0;
Huang Ying79c4f6b2009-06-23 10:05:14 +0800305 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
306 env->interrupt_request &= ~CPU_INTERRUPT_MCE;
Blue Swirle694d4e2011-05-16 19:38:48 +0000307 do_interrupt_x86_hardirq(env, EXCP12_MCHK, 0);
Huang Ying79c4f6b2009-06-23 10:05:14 +0800308 next_tb = 0;
bellarddb620f42008-06-04 17:02:19 +0000309 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
310 (((env->hflags2 & HF2_VINTR_MASK) &&
311 (env->hflags2 & HF2_HIF_MASK)) ||
312 (!(env->hflags2 & HF2_VINTR_MASK) &&
313 (env->eflags & IF_MASK &&
314 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
315 int intno;
Blue Swirle694d4e2011-05-16 19:38:48 +0000316 svm_check_intercept(env, SVM_EXIT_INTR);
bellarddb620f42008-06-04 17:02:19 +0000317 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
318 intno = cpu_get_pic_interrupt(env);
aliguori93fcfe32009-01-15 22:34:14 +0000319 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
Blue Swirle694d4e2011-05-16 19:38:48 +0000320 do_interrupt_x86_hardirq(env, intno, 1);
bellarddb620f42008-06-04 17:02:19 +0000321 /* ensure that no TB jump will be modified as
322 the program flow was changed */
323 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000324#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000325 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
326 (env->eflags & IF_MASK) &&
327 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
328 int intno;
329 /* FIXME: this should respect TPR */
Blue Swirle694d4e2011-05-16 19:38:48 +0000330 svm_check_intercept(env, SVM_EXIT_VINTR);
bellarddb620f42008-06-04 17:02:19 +0000331 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000332 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
Blue Swirle694d4e2011-05-16 19:38:48 +0000333 do_interrupt_x86_hardirq(env, intno, 1);
aurel32d40c54d2008-12-13 12:33:02 +0000334 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000335 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000336#endif
bellarddb620f42008-06-04 17:02:19 +0000337 }
bellard68a79312003-06-30 13:12:32 +0000338 }
bellardce097762004-01-04 23:53:18 +0000339#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000340#if 0
341 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
Blue Swirld84bda42009-11-07 10:36:04 +0000342 cpu_reset(env);
bellard9fddaa02004-05-21 12:59:32 +0000343 }
344#endif
j_mayer47103572007-03-30 09:38:04 +0000345 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000346 ppc_hw_interrupt(env);
347 if (env->pending_interrupts == 0)
348 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000349 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000350 }
Michael Walle81ea0e12011-02-17 23:45:02 +0100351#elif defined(TARGET_LM32)
352 if ((interrupt_request & CPU_INTERRUPT_HARD)
353 && (env->ie & IE_IE)) {
354 env->exception_index = EXCP_IRQ;
355 do_interrupt(env);
356 next_tb = 0;
357 }
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200358#elif defined(TARGET_MICROBLAZE)
359 if ((interrupt_request & CPU_INTERRUPT_HARD)
360 && (env->sregs[SR_MSR] & MSR_IE)
361 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
362 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
363 env->exception_index = EXCP_IRQ;
364 do_interrupt(env);
365 next_tb = 0;
366 }
bellard6af0bf92005-07-02 14:58:51 +0000367#elif defined(TARGET_MIPS)
368 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
Aurelien Jarno4cdc1cd2010-12-25 22:56:32 +0100369 cpu_mips_hw_interrupts_pending(env)) {
bellard6af0bf92005-07-02 14:58:51 +0000370 /* Raise it */
371 env->exception_index = EXCP_EXT_INTERRUPT;
372 env->error_code = 0;
373 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000374 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000375 }
bellarde95c8d52004-09-30 22:22:08 +0000376#elif defined(TARGET_SPARC)
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300377 if (interrupt_request & CPU_INTERRUPT_HARD) {
378 if (cpu_interrupts_enabled(env) &&
379 env->interrupt_index > 0) {
380 int pil = env->interrupt_index & 0xf;
381 int type = env->interrupt_index & 0xf0;
bellard66321a12005-04-06 20:47:48 +0000382
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300383 if (((type == TT_EXTINT) &&
384 cpu_pil_allowed(env, pil)) ||
385 type != TT_EXTINT) {
386 env->exception_index = env->interrupt_index;
387 do_interrupt(env);
388 next_tb = 0;
389 }
390 }
balroga90b7312007-05-01 01:28:01 +0000391 }
bellardb5ff1b32005-11-26 10:38:39 +0000392#elif defined(TARGET_ARM)
393 if (interrupt_request & CPU_INTERRUPT_FIQ
394 && !(env->uncached_cpsr & CPSR_F)) {
395 env->exception_index = EXCP_FIQ;
396 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000397 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000398 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000399 /* ARMv7-M interrupt return works by loading a magic value
400 into the PC. On real hardware the load causes the
401 return to occur. The qemu implementation performs the
402 jump normally, then does the exception return when the
403 CPU tries to execute code at the magic address.
404 This will cause the magic PC value to be pushed to
Stefan Weila1c72732011-04-28 17:20:38 +0200405 the stack if an interrupt occurred at the wrong time.
pbrook9ee6e8b2007-11-11 00:04:49 +0000406 We avoid this by disabling interrupts when
407 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000408 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000409 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
410 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000411 env->exception_index = EXCP_IRQ;
412 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000413 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000414 }
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800415#elif defined(TARGET_UNICORE32)
416 if (interrupt_request & CPU_INTERRUPT_HARD
417 && !(env->uncached_asr & ASR_I)) {
418 do_interrupt(env);
419 next_tb = 0;
420 }
bellardfdf9b3e2006-04-27 21:07:38 +0000421#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000422 if (interrupt_request & CPU_INTERRUPT_HARD) {
423 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000424 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000425 }
j_mayereddf68a2007-04-05 07:22:49 +0000426#elif defined(TARGET_ALPHA)
Richard Henderson6a80e082011-04-18 15:09:09 -0700427 {
428 int idx = -1;
429 /* ??? This hard-codes the OSF/1 interrupt levels. */
430 switch (env->pal_mode ? 7 : env->ps & PS_INT_MASK) {
431 case 0 ... 3:
432 if (interrupt_request & CPU_INTERRUPT_HARD) {
433 idx = EXCP_DEV_INTERRUPT;
434 }
435 /* FALLTHRU */
436 case 4:
437 if (interrupt_request & CPU_INTERRUPT_TIMER) {
438 idx = EXCP_CLK_INTERRUPT;
439 }
440 /* FALLTHRU */
441 case 5:
442 if (interrupt_request & CPU_INTERRUPT_SMP) {
443 idx = EXCP_SMP_INTERRUPT;
444 }
445 /* FALLTHRU */
446 case 6:
447 if (interrupt_request & CPU_INTERRUPT_MCHK) {
448 idx = EXCP_MCHK;
449 }
450 }
451 if (idx >= 0) {
452 env->exception_index = idx;
453 env->error_code = 0;
454 do_interrupt(env);
455 next_tb = 0;
456 }
j_mayereddf68a2007-04-05 07:22:49 +0000457 }
thsf1ccf902007-10-08 13:16:14 +0000458#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000459 if (interrupt_request & CPU_INTERRUPT_HARD
Edgar E. Iglesiasfb9fb692010-02-15 11:17:33 +0100460 && (env->pregs[PR_CCS] & I_FLAG)
461 && !env->locked_irq) {
edgar_igl1b1a38b2008-06-09 23:18:06 +0000462 env->exception_index = EXCP_IRQ;
463 do_interrupt(env);
464 next_tb = 0;
465 }
466 if (interrupt_request & CPU_INTERRUPT_NMI
467 && (env->pregs[PR_CCS] & M_FLAG)) {
468 env->exception_index = EXCP_NMI;
thsf1ccf902007-10-08 13:16:14 +0000469 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000470 next_tb = 0;
thsf1ccf902007-10-08 13:16:14 +0000471 }
pbrook06338792007-05-23 19:58:11 +0000472#elif defined(TARGET_M68K)
473 if (interrupt_request & CPU_INTERRUPT_HARD
474 && ((env->sr & SR_I) >> SR_I_SHIFT)
475 < env->pending_level) {
476 /* Real hardware gets the interrupt vector via an
477 IACK cycle at this point. Current emulated
478 hardware doesn't rely on this, so we
479 provide/save the vector when the interrupt is
480 first signalled. */
481 env->exception_index = env->pending_vector;
Blue Swirl3c688822011-05-21 07:55:24 +0000482 do_interrupt_m68k_hardirq(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000483 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000484 }
Alexander Graf3110e292011-04-15 17:32:48 +0200485#elif defined(TARGET_S390X) && !defined(CONFIG_USER_ONLY)
486 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
487 (env->psw.mask & PSW_MASK_EXT)) {
488 do_interrupt(env);
489 next_tb = 0;
490 }
bellard68a79312003-06-30 13:12:32 +0000491#endif
Stefan Weilff2712b2011-04-28 17:20:35 +0200492 /* Don't use the cached interrupt_request value,
bellard9d050952006-05-22 22:03:52 +0000493 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000494 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000495 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
496 /* ensure that no TB jump will be modified as
497 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000498 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000499 }
aurel32be214e62009-03-06 21:48:00 +0000500 }
501 if (unlikely(env->exit_request)) {
502 env->exit_request = 0;
503 env->exception_index = EXCP_INTERRUPT;
Blue Swirl1162c042011-05-14 12:52:35 +0000504 cpu_loop_exit(env);
bellard3fb2ded2003-06-24 13:22:59 +0000505 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700506#if defined(DEBUG_DISAS) || defined(CONFIG_DEBUG_EXEC)
aliguori8fec2b82009-01-15 22:36:53 +0000507 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000508 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000509#if defined(TARGET_I386)
Blue Swirle694d4e2011-05-16 19:38:48 +0000510 env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP)
511 | (DF & DF_MASK);
aliguori93fcfe32009-01-15 22:34:14 +0000512 log_cpu_state(env, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000513 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
pbrooke6e59062006-10-22 00:18:54 +0000514#elif defined(TARGET_M68K)
515 cpu_m68k_flush_flags(env, env->cc_op);
516 env->cc_op = CC_OP_FLAGS;
517 env->sr = (env->sr & 0xffe0)
518 | env->cc_dest | (env->cc_x << 4);
aliguori93fcfe32009-01-15 22:34:14 +0000519 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000520#else
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700521 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000522#endif
bellard3fb2ded2003-06-24 13:22:59 +0000523 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700524#endif /* DEBUG_DISAS || CONFIG_DEBUG_EXEC */
pbrookd5975362008-06-07 20:50:51 +0000525 spin_lock(&tb_lock);
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000526 tb = tb_find_fast(env);
pbrookd5975362008-06-07 20:50:51 +0000527 /* Note: we do it here to avoid a gcc bug on Mac OS X when
528 doing it in tb_find_slow */
529 if (tb_invalidated_flag) {
530 /* as some TB could have been invalidated because
531 of memory exceptions while generating the code, we
532 must recompute the hash index here */
533 next_tb = 0;
pbrook2e70f6e2008-06-29 01:03:05 +0000534 tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000535 }
Juan Quintelaf0667e62009-07-27 16:13:05 +0200536#ifdef CONFIG_DEBUG_EXEC
aliguori93fcfe32009-01-15 22:34:14 +0000537 qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
538 (long)tb->tc_ptr, tb->pc,
539 lookup_symbol(tb->pc));
bellard9d27abd2003-05-10 13:13:54 +0000540#endif
bellard8a40a182005-11-20 10:35:40 +0000541 /* see if we can patch the calling TB. When the TB
542 spans two pages, we cannot safely do a direct
543 jump. */
Paolo Bonzini040f2fb2010-01-15 08:56:36 +0100544 if (next_tb != 0 && tb->page_addr[1] == -1) {
blueswir1b5fc09a2008-05-04 06:38:18 +0000545 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000546 }
pbrookd5975362008-06-07 20:50:51 +0000547 spin_unlock(&tb_lock);
malc55e8b852008-11-04 14:18:13 +0000548
549 /* cpu_interrupt might be called while translating the
550 TB, but before it is linked into a potentially
551 infinite loop and becomes env->current_tb. Avoid
552 starting execution if there is a pending interrupt. */
Jan Kiszkab0052d12010-06-25 16:56:50 +0200553 env->current_tb = tb;
554 barrier();
555 if (likely(!env->exit_request)) {
pbrook2e70f6e2008-06-29 01:03:05 +0000556 tc_ptr = tb->tc_ptr;
bellard3fb2ded2003-06-24 13:22:59 +0000557 /* execute the generated code */
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000558 next_tb = tcg_qemu_tb_exec(env, tc_ptr);
pbrook2e70f6e2008-06-29 01:03:05 +0000559 if ((next_tb & 3) == 2) {
thsbf20dc02008-06-30 17:22:19 +0000560 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000561 int insns_left;
562 tb = (TranslationBlock *)(long)(next_tb & ~3);
563 /* Restore PC. */
aliguori622ed362008-11-18 19:36:03 +0000564 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000565 insns_left = env->icount_decr.u32;
566 if (env->icount_extra && insns_left >= 0) {
567 /* Refill decrementer and continue execution. */
568 env->icount_extra += insns_left;
569 if (env->icount_extra > 0xffff) {
570 insns_left = 0xffff;
571 } else {
572 insns_left = env->icount_extra;
573 }
574 env->icount_extra -= insns_left;
575 env->icount_decr.u16.low = insns_left;
576 } else {
577 if (insns_left > 0) {
578 /* Execute remaining instructions. */
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000579 cpu_exec_nocache(env, insns_left, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000580 }
581 env->exception_index = EXCP_INTERRUPT;
582 next_tb = 0;
Blue Swirl1162c042011-05-14 12:52:35 +0000583 cpu_loop_exit(env);
pbrook2e70f6e2008-06-29 01:03:05 +0000584 }
585 }
586 }
Jan Kiszkab0052d12010-06-25 16:56:50 +0200587 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000588 /* reset soft MMU for next block (it can currently
589 only be set by a memory fault) */
ths50a518e2007-06-03 18:52:15 +0000590 } /* for(;;) */
Jan Kiszka0d101932011-07-02 09:50:51 +0200591 } else {
592 /* Reload env after longjmp - the compiler may have smashed all
593 * local variables as longjmp is marked 'noreturn'. */
594 env = cpu_single_env;
bellard7d132992003-03-06 23:23:54 +0000595 }
bellard3fb2ded2003-06-24 13:22:59 +0000596 } /* for(;;) */
597
bellard7d132992003-03-06 23:23:54 +0000598
bellarde4533c72003-06-15 19:51:39 +0000599#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000600 /* restore flags in standard format */
Blue Swirle694d4e2011-05-16 19:38:48 +0000601 env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP)
602 | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000603#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000604 /* XXX: Save/restore host fpu exception state?. */
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800605#elif defined(TARGET_UNICORE32)
bellard93ac68b2003-09-30 20:57:29 +0000606#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000607#elif defined(TARGET_PPC)
Michael Walle81ea0e12011-02-17 23:45:02 +0100608#elif defined(TARGET_LM32)
pbrooke6e59062006-10-22 00:18:54 +0000609#elif defined(TARGET_M68K)
610 cpu_m68k_flush_flags(env, env->cc_op);
611 env->cc_op = CC_OP_FLAGS;
612 env->sr = (env->sr & 0xffe0)
613 | env->cc_dest | (env->cc_x << 4);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200614#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000615#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000616#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000617#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000618#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100619#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000620 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000621#else
622#error unsupported target CPU
623#endif
pbrook1057eaa2007-02-04 13:37:44 +0000624
bellard6a00d602005-11-21 23:25:50 +0000625 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000626 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000627 return ret;
628}