blob: 9092145d0b4e6493dd329d1e598bb18d76297f59 [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
陳韋任e965fc32012-02-06 14:02:55 +08002 * emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard7d132992003-03-06 23:23:54 +000018 */
bellarde4533c72003-06-15 19:51:39 +000019#include "config.h"
Blue Swirlcea5f9a2011-05-15 16:03:25 +000020#include "cpu.h"
Paolo Bonzini76cad712012-10-24 11:12:21 +020021#include "disas/disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000022#include "tcg.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010023#include "qemu/atomic.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010024#include "sysemu/qtest.h"
bellard7d132992003-03-06 23:23:54 +000025
Juan Quintelaf0667e62009-07-27 16:13:05 +020026//#define CONFIG_DEBUG_EXEC
bellard7d132992003-03-06 23:23:54 +000027
Andreas Färber3993c6b2012-05-03 06:43:49 +020028bool qemu_cpu_has_work(CPUState *cpu)
aliguori6a4955a2009-04-24 18:03:20 +000029{
Andreas Färber3993c6b2012-05-03 06:43:49 +020030 return cpu_has_work(cpu);
aliguori6a4955a2009-04-24 18:03:20 +000031}
32
Andreas Färber9349b4f2012-03-14 01:38:32 +010033void cpu_loop_exit(CPUArchState *env)
bellarde4533c72003-06-15 19:51:39 +000034{
Andreas Färberd77953b2013-01-16 19:29:31 +010035 CPUState *cpu = ENV_GET_CPU(env);
36
37 cpu->current_tb = NULL;
Peter Maydell6ab7e542013-02-20 15:21:09 +000038 siglongjmp(env->jmp_env, 1);
bellarde4533c72003-06-15 19:51:39 +000039}
thsbfed01f2007-06-03 17:44:37 +000040
bellardfbf9eeb2004-04-25 21:21:33 +000041/* exit the current TB from a signal handler. The host registers are
42 restored in a state compatible with the CPU emulator
43 */
Blue Swirl9eff14f2011-05-21 08:42:35 +000044#if defined(CONFIG_SOFTMMU)
Andreas Färber9349b4f2012-03-14 01:38:32 +010045void cpu_resume_from_signal(CPUArchState *env, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000046{
Blue Swirl9eff14f2011-05-21 08:42:35 +000047 /* XXX: restore cpu registers saved in host registers */
48
49 env->exception_index = -1;
Peter Maydell6ab7e542013-02-20 15:21:09 +000050 siglongjmp(env->jmp_env, 1);
Blue Swirl9eff14f2011-05-21 08:42:35 +000051}
Blue Swirl9eff14f2011-05-21 08:42:35 +000052#endif
bellardfbf9eeb2004-04-25 21:21:33 +000053
Peter Maydell77211372013-02-22 18:10:02 +000054/* Execute a TB, and fix up the CPU state afterwards if necessary */
55static inline tcg_target_ulong cpu_tb_exec(CPUState *cpu, uint8_t *tb_ptr)
56{
57 CPUArchState *env = cpu->env_ptr;
58 tcg_target_ulong next_tb = tcg_qemu_tb_exec(env, tb_ptr);
59 if ((next_tb & TB_EXIT_MASK) > TB_EXIT_IDX1) {
60 /* We didn't start executing this TB (eg because the instruction
61 * counter hit zero); we must restore the guest PC to the address
62 * of the start of the TB.
63 */
64 TranslationBlock *tb = (TranslationBlock *)(next_tb & ~TB_EXIT_MASK);
65 cpu_pc_from_tb(env, tb);
66 }
Peter Maydell378df4b2013-02-22 18:10:03 +000067 if ((next_tb & TB_EXIT_MASK) == TB_EXIT_REQUESTED) {
68 /* We were asked to stop executing TBs (probably a pending
69 * interrupt. We've now stopped, so clear the flag.
70 */
71 cpu->tcg_exit_req = 0;
72 }
Peter Maydell77211372013-02-22 18:10:02 +000073 return next_tb;
74}
75
pbrook2e70f6e2008-06-29 01:03:05 +000076/* Execute the code without caching the generated code. An interpreter
77 could be used if available. */
Andreas Färber9349b4f2012-03-14 01:38:32 +010078static void cpu_exec_nocache(CPUArchState *env, int max_cycles,
Blue Swirlcea5f9a2011-05-15 16:03:25 +000079 TranslationBlock *orig_tb)
pbrook2e70f6e2008-06-29 01:03:05 +000080{
Andreas Färberd77953b2013-01-16 19:29:31 +010081 CPUState *cpu = ENV_GET_CPU(env);
pbrook2e70f6e2008-06-29 01:03:05 +000082 TranslationBlock *tb;
83
84 /* Should never happen.
85 We only end up here when an existing TB is too long. */
86 if (max_cycles > CF_COUNT_MASK)
87 max_cycles = CF_COUNT_MASK;
88
89 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
90 max_cycles);
Andreas Färberd77953b2013-01-16 19:29:31 +010091 cpu->current_tb = tb;
pbrook2e70f6e2008-06-29 01:03:05 +000092 /* execute the generated code */
Peter Maydell77211372013-02-22 18:10:02 +000093 cpu_tb_exec(cpu, tb->tc_ptr);
Andreas Färberd77953b2013-01-16 19:29:31 +010094 cpu->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +000095 tb_phys_invalidate(tb, -1);
96 tb_free(tb);
97}
98
Andreas Färber9349b4f2012-03-14 01:38:32 +010099static TranslationBlock *tb_find_slow(CPUArchState *env,
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000100 target_ulong pc,
bellard8a40a182005-11-20 10:35:40 +0000101 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +0000102 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +0000103{
104 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +0000105 unsigned int h;
Blue Swirl337fc752011-09-04 11:06:22 +0000106 tb_page_addr_t phys_pc, phys_page1;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000107 target_ulong virt_page2;
ths3b46e622007-09-17 08:09:54 +0000108
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700109 tcg_ctx.tb_ctx.tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +0000110
bellard8a40a182005-11-20 10:35:40 +0000111 /* find translated block using physical mappings */
Paul Brook41c1b1c2010-03-12 16:54:58 +0000112 phys_pc = get_page_addr_code(env, pc);
bellard8a40a182005-11-20 10:35:40 +0000113 phys_page1 = phys_pc & TARGET_PAGE_MASK;
bellard8a40a182005-11-20 10:35:40 +0000114 h = tb_phys_hash_func(phys_pc);
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700115 ptb1 = &tcg_ctx.tb_ctx.tb_phys_hash[h];
bellard8a40a182005-11-20 10:35:40 +0000116 for(;;) {
117 tb = *ptb1;
118 if (!tb)
119 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000120 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000121 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000122 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000123 tb->flags == flags) {
124 /* check next page if needed */
125 if (tb->page_addr[1] != -1) {
Blue Swirl337fc752011-09-04 11:06:22 +0000126 tb_page_addr_t phys_page2;
127
ths5fafdf22007-09-16 21:08:06 +0000128 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000129 TARGET_PAGE_SIZE;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000130 phys_page2 = get_page_addr_code(env, virt_page2);
bellard8a40a182005-11-20 10:35:40 +0000131 if (tb->page_addr[1] == phys_page2)
132 goto found;
133 } else {
134 goto found;
135 }
136 }
137 ptb1 = &tb->phys_hash_next;
138 }
139 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000140 /* if no translated code available, then translate it now */
141 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000142
bellard8a40a182005-11-20 10:35:40 +0000143 found:
Kirill Batuzov2c90fe22010-12-02 16:12:46 +0300144 /* Move the last found TB to the head of the list */
145 if (likely(*ptb1)) {
146 *ptb1 = tb->phys_hash_next;
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700147 tb->phys_hash_next = tcg_ctx.tb_ctx.tb_phys_hash[h];
148 tcg_ctx.tb_ctx.tb_phys_hash[h] = tb;
Kirill Batuzov2c90fe22010-12-02 16:12:46 +0300149 }
bellard8a40a182005-11-20 10:35:40 +0000150 /* we add the TB in the virtual pc hash table */
151 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000152 return tb;
153}
154
Andreas Färber9349b4f2012-03-14 01:38:32 +0100155static inline TranslationBlock *tb_find_fast(CPUArchState *env)
bellard8a40a182005-11-20 10:35:40 +0000156{
157 TranslationBlock *tb;
158 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000159 int flags;
bellard8a40a182005-11-20 10:35:40 +0000160
161 /* we record a subset of the CPU state. It will
162 always be the same before a given translated block
163 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000164 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bellardbce61842008-02-01 22:18:51 +0000165 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000166 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
167 tb->flags != flags)) {
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000168 tb = tb_find_slow(env, pc, cs_base, flags);
bellard8a40a182005-11-20 10:35:40 +0000169 }
170 return tb;
171}
172
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100173static CPUDebugExcpHandler *debug_excp_handler;
174
Igor Mammedov84e3b602012-06-21 18:29:38 +0200175void cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100176{
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100177 debug_excp_handler = handler;
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100178}
179
Andreas Färber9349b4f2012-03-14 01:38:32 +0100180static void cpu_handle_debug_exception(CPUArchState *env)
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100181{
182 CPUWatchpoint *wp;
183
184 if (!env->watchpoint_hit) {
185 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
186 wp->flags &= ~BP_WATCHPOINT_HIT;
187 }
188 }
189 if (debug_excp_handler) {
190 debug_excp_handler(env);
191 }
192}
193
bellard7d132992003-03-06 23:23:54 +0000194/* main execution loop */
195
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300196volatile sig_atomic_t exit_request;
197
Andreas Färber9349b4f2012-03-14 01:38:32 +0100198int cpu_exec(CPUArchState *env)
bellard7d132992003-03-06 23:23:54 +0000199{
Andreas Färberc356a1b2012-05-04 19:39:23 +0200200 CPUState *cpu = ENV_GET_CPU(env);
bellard8a40a182005-11-20 10:35:40 +0000201 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000202 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000203 uint8_t *tc_ptr;
Stefan Weil69784ea2012-03-16 23:50:54 +0100204 tcg_target_ulong next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000205
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000206 if (env->halted) {
Andreas Färber3993c6b2012-05-03 06:43:49 +0200207 if (!cpu_has_work(cpu)) {
Paolo Bonzinieda48c32011-03-12 17:43:56 +0100208 return EXCP_HALTED;
209 }
210
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000211 env->halted = 0;
Paolo Bonzinieda48c32011-03-12 17:43:56 +0100212 }
bellard5a1e3cf2005-11-23 21:02:53 +0000213
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000214 cpu_single_env = env;
bellarde4533c72003-06-15 19:51:39 +0000215
Jan Kiszkac629a4b2010-06-25 16:56:52 +0200216 if (unlikely(exit_request)) {
Andreas Färberfcd7d002012-12-17 08:02:44 +0100217 cpu->exit_request = 1;
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300218 }
219
thsecb644f2007-06-03 18:45:53 +0000220#if defined(TARGET_I386)
Jan Kiszka6792a572011-02-07 12:19:18 +0100221 /* put eflags in CPU temporary format */
222 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
223 DF = 1 - (2 * ((env->eflags >> 10) & 1));
224 CC_OP = CC_OP_EFLAGS;
225 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000226#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000227#elif defined(TARGET_M68K)
228 env->cc_op = CC_OP_FLAGS;
229 env->cc_dest = env->sr & 0xf;
230 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000231#elif defined(TARGET_ALPHA)
232#elif defined(TARGET_ARM)
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800233#elif defined(TARGET_UNICORE32)
thsecb644f2007-06-03 18:45:53 +0000234#elif defined(TARGET_PPC)
Elie Richa4e85f822011-07-22 05:58:39 +0000235 env->reserve_addr = -1;
Michael Walle81ea0e12011-02-17 23:45:02 +0100236#elif defined(TARGET_LM32)
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200237#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000238#elif defined(TARGET_MIPS)
Jia Liue67db062012-07-20 15:50:39 +0800239#elif defined(TARGET_OPENRISC)
bellardfdf9b3e2006-04-27 21:07:38 +0000240#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000241#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100242#elif defined(TARGET_S390X)
Max Filippov23288262011-09-06 03:55:25 +0400243#elif defined(TARGET_XTENSA)
bellardfdf9b3e2006-04-27 21:07:38 +0000244 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000245#else
246#error unsupported target CPU
247#endif
bellard3fb2ded2003-06-24 13:22:59 +0000248 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000249
bellard7d132992003-03-06 23:23:54 +0000250 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000251 for(;;) {
Peter Maydell6ab7e542013-02-20 15:21:09 +0000252 if (sigsetjmp(env->jmp_env, 0) == 0) {
bellard3fb2ded2003-06-24 13:22:59 +0000253 /* if an exception is pending, we execute it here */
254 if (env->exception_index >= 0) {
255 if (env->exception_index >= EXCP_INTERRUPT) {
256 /* exit request from the cpu execution loop */
257 ret = env->exception_index;
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100258 if (ret == EXCP_DEBUG) {
259 cpu_handle_debug_exception(env);
260 }
bellard3fb2ded2003-06-24 13:22:59 +0000261 break;
aurel3272d239e2009-01-14 19:40:27 +0000262 } else {
263#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000264 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000265 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000266 loop */
bellard83479e72003-06-25 16:12:37 +0000267#if defined(TARGET_I386)
Blue Swirle694d4e2011-05-16 19:38:48 +0000268 do_interrupt(env);
bellard83479e72003-06-25 16:12:37 +0000269#endif
bellard3fb2ded2003-06-24 13:22:59 +0000270 ret = env->exception_index;
271 break;
aurel3272d239e2009-01-14 19:40:27 +0000272#else
Blue Swirle694d4e2011-05-16 19:38:48 +0000273 do_interrupt(env);
Paolo Bonzini301d2902010-01-15 09:41:01 +0100274 env->exception_index = -1;
aurel3272d239e2009-01-14 19:40:27 +0000275#endif
bellard3fb2ded2003-06-24 13:22:59 +0000276 }
ths5fafdf22007-09-16 21:08:06 +0000277 }
bellard9df217a2005-02-10 22:05:51 +0000278
blueswir1b5fc09a2008-05-04 06:38:18 +0000279 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000280 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000281 interrupt_request = env->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000282 if (unlikely(interrupt_request)) {
283 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
284 /* Mask out external interrupts for this step. */
Richard Henderson3125f762011-05-04 13:34:25 -0700285 interrupt_request &= ~CPU_INTERRUPT_SSTEP_MASK;
malce1638bd2008-11-06 18:54:46 +0000286 }
pbrook6658ffb2007-03-16 23:58:11 +0000287 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
288 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
289 env->exception_index = EXCP_DEBUG;
Blue Swirl1162c042011-05-14 12:52:35 +0000290 cpu_loop_exit(env);
pbrook6658ffb2007-03-16 23:58:11 +0000291 }
balroga90b7312007-05-01 01:28:01 +0000292#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200293 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800294 defined(TARGET_MICROBLAZE) || defined(TARGET_LM32) || defined(TARGET_UNICORE32)
balroga90b7312007-05-01 01:28:01 +0000295 if (interrupt_request & CPU_INTERRUPT_HALT) {
296 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
297 env->halted = 1;
298 env->exception_index = EXCP_HLT;
Blue Swirl1162c042011-05-14 12:52:35 +0000299 cpu_loop_exit(env);
balroga90b7312007-05-01 01:28:01 +0000300 }
301#endif
bellard68a79312003-06-30 13:12:32 +0000302#if defined(TARGET_I386)
Jan Kiszka5d62c432012-07-09 16:42:32 +0200303#if !defined(CONFIG_USER_ONLY)
304 if (interrupt_request & CPU_INTERRUPT_POLL) {
305 env->interrupt_request &= ~CPU_INTERRUPT_POLL;
306 apic_poll_irq(env->apic_state);
307 }
308#endif
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300309 if (interrupt_request & CPU_INTERRUPT_INIT) {
Blue Swirl77b2bc22012-04-28 19:35:10 +0000310 cpu_svm_check_intercept_param(env, SVM_EXIT_INIT,
311 0);
Andreas Färber232fc232012-05-05 01:14:41 +0200312 do_cpu_init(x86_env_get_cpu(env));
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300313 env->exception_index = EXCP_HALTED;
Blue Swirl1162c042011-05-14 12:52:35 +0000314 cpu_loop_exit(env);
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300315 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
Andreas Färber232fc232012-05-05 01:14:41 +0200316 do_cpu_sipi(x86_env_get_cpu(env));
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300317 } else if (env->hflags2 & HF2_GIF_MASK) {
bellarddb620f42008-06-04 17:02:19 +0000318 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
319 !(env->hflags & HF_SMM_MASK)) {
Blue Swirl77b2bc22012-04-28 19:35:10 +0000320 cpu_svm_check_intercept_param(env, SVM_EXIT_SMI,
321 0);
bellarddb620f42008-06-04 17:02:19 +0000322 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
Blue Swirle694d4e2011-05-16 19:38:48 +0000323 do_smm_enter(env);
bellarddb620f42008-06-04 17:02:19 +0000324 next_tb = 0;
325 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
326 !(env->hflags2 & HF2_NMI_MASK)) {
327 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
328 env->hflags2 |= HF2_NMI_MASK;
Blue Swirle694d4e2011-05-16 19:38:48 +0000329 do_interrupt_x86_hardirq(env, EXCP02_NMI, 1);
bellarddb620f42008-06-04 17:02:19 +0000330 next_tb = 0;
陳韋任e965fc32012-02-06 14:02:55 +0800331 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
Huang Ying79c4f6b2009-06-23 10:05:14 +0800332 env->interrupt_request &= ~CPU_INTERRUPT_MCE;
Blue Swirle694d4e2011-05-16 19:38:48 +0000333 do_interrupt_x86_hardirq(env, EXCP12_MCHK, 0);
Huang Ying79c4f6b2009-06-23 10:05:14 +0800334 next_tb = 0;
bellarddb620f42008-06-04 17:02:19 +0000335 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
336 (((env->hflags2 & HF2_VINTR_MASK) &&
337 (env->hflags2 & HF2_HIF_MASK)) ||
338 (!(env->hflags2 & HF2_VINTR_MASK) &&
339 (env->eflags & IF_MASK &&
340 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
341 int intno;
Blue Swirl77b2bc22012-04-28 19:35:10 +0000342 cpu_svm_check_intercept_param(env, SVM_EXIT_INTR,
343 0);
bellarddb620f42008-06-04 17:02:19 +0000344 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
345 intno = cpu_get_pic_interrupt(env);
malc4f213872012-08-27 18:33:12 +0400346 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
347 do_interrupt_x86_hardirq(env, intno, 1);
348 /* ensure that no TB jump will be modified as
349 the program flow was changed */
350 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000351#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000352 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
353 (env->eflags & IF_MASK) &&
354 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
355 int intno;
356 /* FIXME: this should respect TPR */
Blue Swirl77b2bc22012-04-28 19:35:10 +0000357 cpu_svm_check_intercept_param(env, SVM_EXIT_VINTR,
358 0);
bellarddb620f42008-06-04 17:02:19 +0000359 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000360 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
Blue Swirle694d4e2011-05-16 19:38:48 +0000361 do_interrupt_x86_hardirq(env, intno, 1);
aurel32d40c54d2008-12-13 12:33:02 +0000362 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000363 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000364#endif
bellarddb620f42008-06-04 17:02:19 +0000365 }
bellard68a79312003-06-30 13:12:32 +0000366 }
bellardce097762004-01-04 23:53:18 +0000367#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000368 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
Andreas Färberc356a1b2012-05-04 19:39:23 +0200369 cpu_reset(cpu);
bellard9fddaa02004-05-21 12:59:32 +0000370 }
j_mayer47103572007-03-30 09:38:04 +0000371 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000372 ppc_hw_interrupt(env);
373 if (env->pending_interrupts == 0)
374 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000375 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000376 }
Michael Walle81ea0e12011-02-17 23:45:02 +0100377#elif defined(TARGET_LM32)
378 if ((interrupt_request & CPU_INTERRUPT_HARD)
379 && (env->ie & IE_IE)) {
380 env->exception_index = EXCP_IRQ;
381 do_interrupt(env);
382 next_tb = 0;
383 }
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200384#elif defined(TARGET_MICROBLAZE)
385 if ((interrupt_request & CPU_INTERRUPT_HARD)
386 && (env->sregs[SR_MSR] & MSR_IE)
387 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
388 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
389 env->exception_index = EXCP_IRQ;
390 do_interrupt(env);
391 next_tb = 0;
392 }
bellard6af0bf92005-07-02 14:58:51 +0000393#elif defined(TARGET_MIPS)
394 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
Aurelien Jarno4cdc1cd2010-12-25 22:56:32 +0100395 cpu_mips_hw_interrupts_pending(env)) {
bellard6af0bf92005-07-02 14:58:51 +0000396 /* Raise it */
397 env->exception_index = EXCP_EXT_INTERRUPT;
398 env->error_code = 0;
399 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000400 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000401 }
Jia Liub6a71ef2012-07-20 15:50:41 +0800402#elif defined(TARGET_OPENRISC)
403 {
404 int idx = -1;
405 if ((interrupt_request & CPU_INTERRUPT_HARD)
406 && (env->sr & SR_IEE)) {
407 idx = EXCP_INT;
408 }
409 if ((interrupt_request & CPU_INTERRUPT_TIMER)
410 && (env->sr & SR_TEE)) {
411 idx = EXCP_TICK;
412 }
413 if (idx >= 0) {
414 env->exception_index = idx;
415 do_interrupt(env);
416 next_tb = 0;
417 }
418 }
bellarde95c8d52004-09-30 22:22:08 +0000419#elif defined(TARGET_SPARC)
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300420 if (interrupt_request & CPU_INTERRUPT_HARD) {
421 if (cpu_interrupts_enabled(env) &&
422 env->interrupt_index > 0) {
423 int pil = env->interrupt_index & 0xf;
424 int type = env->interrupt_index & 0xf0;
bellard66321a12005-04-06 20:47:48 +0000425
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300426 if (((type == TT_EXTINT) &&
427 cpu_pil_allowed(env, pil)) ||
428 type != TT_EXTINT) {
429 env->exception_index = env->interrupt_index;
430 do_interrupt(env);
431 next_tb = 0;
432 }
433 }
陳韋任e965fc32012-02-06 14:02:55 +0800434 }
bellardb5ff1b32005-11-26 10:38:39 +0000435#elif defined(TARGET_ARM)
436 if (interrupt_request & CPU_INTERRUPT_FIQ
437 && !(env->uncached_cpsr & CPSR_F)) {
438 env->exception_index = EXCP_FIQ;
439 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000440 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000441 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000442 /* ARMv7-M interrupt return works by loading a magic value
443 into the PC. On real hardware the load causes the
444 return to occur. The qemu implementation performs the
445 jump normally, then does the exception return when the
446 CPU tries to execute code at the magic address.
447 This will cause the magic PC value to be pushed to
Stefan Weila1c72732011-04-28 17:20:38 +0200448 the stack if an interrupt occurred at the wrong time.
pbrook9ee6e8b2007-11-11 00:04:49 +0000449 We avoid this by disabling interrupts when
450 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000451 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000452 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
453 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000454 env->exception_index = EXCP_IRQ;
455 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000456 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000457 }
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800458#elif defined(TARGET_UNICORE32)
459 if (interrupt_request & CPU_INTERRUPT_HARD
460 && !(env->uncached_asr & ASR_I)) {
Guan Xuetaod48813d2012-08-10 14:42:23 +0800461 env->exception_index = UC32_EXCP_INTR;
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800462 do_interrupt(env);
463 next_tb = 0;
464 }
bellardfdf9b3e2006-04-27 21:07:38 +0000465#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000466 if (interrupt_request & CPU_INTERRUPT_HARD) {
467 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000468 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000469 }
j_mayereddf68a2007-04-05 07:22:49 +0000470#elif defined(TARGET_ALPHA)
Richard Henderson6a80e082011-04-18 15:09:09 -0700471 {
472 int idx = -1;
473 /* ??? This hard-codes the OSF/1 interrupt levels. */
陳韋任e965fc32012-02-06 14:02:55 +0800474 switch (env->pal_mode ? 7 : env->ps & PS_INT_MASK) {
Richard Henderson6a80e082011-04-18 15:09:09 -0700475 case 0 ... 3:
476 if (interrupt_request & CPU_INTERRUPT_HARD) {
477 idx = EXCP_DEV_INTERRUPT;
478 }
479 /* FALLTHRU */
480 case 4:
481 if (interrupt_request & CPU_INTERRUPT_TIMER) {
482 idx = EXCP_CLK_INTERRUPT;
483 }
484 /* FALLTHRU */
485 case 5:
486 if (interrupt_request & CPU_INTERRUPT_SMP) {
487 idx = EXCP_SMP_INTERRUPT;
488 }
489 /* FALLTHRU */
490 case 6:
491 if (interrupt_request & CPU_INTERRUPT_MCHK) {
492 idx = EXCP_MCHK;
493 }
494 }
495 if (idx >= 0) {
496 env->exception_index = idx;
497 env->error_code = 0;
498 do_interrupt(env);
499 next_tb = 0;
500 }
j_mayereddf68a2007-04-05 07:22:49 +0000501 }
thsf1ccf902007-10-08 13:16:14 +0000502#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000503 if (interrupt_request & CPU_INTERRUPT_HARD
Edgar E. Iglesiasfb9fb692010-02-15 11:17:33 +0100504 && (env->pregs[PR_CCS] & I_FLAG)
505 && !env->locked_irq) {
edgar_igl1b1a38b2008-06-09 23:18:06 +0000506 env->exception_index = EXCP_IRQ;
507 do_interrupt(env);
508 next_tb = 0;
509 }
Lars Persson82193142012-06-14 16:23:55 +0200510 if (interrupt_request & CPU_INTERRUPT_NMI) {
511 unsigned int m_flag_archval;
512 if (env->pregs[PR_VR] < 32) {
513 m_flag_archval = M_FLAG_V10;
514 } else {
515 m_flag_archval = M_FLAG_V32;
516 }
517 if ((env->pregs[PR_CCS] & m_flag_archval)) {
518 env->exception_index = EXCP_NMI;
519 do_interrupt(env);
520 next_tb = 0;
521 }
thsf1ccf902007-10-08 13:16:14 +0000522 }
pbrook06338792007-05-23 19:58:11 +0000523#elif defined(TARGET_M68K)
524 if (interrupt_request & CPU_INTERRUPT_HARD
525 && ((env->sr & SR_I) >> SR_I_SHIFT)
526 < env->pending_level) {
527 /* Real hardware gets the interrupt vector via an
528 IACK cycle at this point. Current emulated
529 hardware doesn't rely on this, so we
530 provide/save the vector when the interrupt is
531 first signalled. */
532 env->exception_index = env->pending_vector;
Blue Swirl3c688822011-05-21 07:55:24 +0000533 do_interrupt_m68k_hardirq(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000534 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000535 }
Alexander Graf3110e292011-04-15 17:32:48 +0200536#elif defined(TARGET_S390X) && !defined(CONFIG_USER_ONLY)
537 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
538 (env->psw.mask & PSW_MASK_EXT)) {
539 do_interrupt(env);
540 next_tb = 0;
541 }
Max Filippov40643d72011-09-06 03:55:41 +0400542#elif defined(TARGET_XTENSA)
543 if (interrupt_request & CPU_INTERRUPT_HARD) {
544 env->exception_index = EXC_IRQ;
545 do_interrupt(env);
546 next_tb = 0;
547 }
bellard68a79312003-06-30 13:12:32 +0000548#endif
Stefan Weilff2712b2011-04-28 17:20:35 +0200549 /* Don't use the cached interrupt_request value,
bellard9d050952006-05-22 22:03:52 +0000550 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000551 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000552 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
553 /* ensure that no TB jump will be modified as
554 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000555 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000556 }
aurel32be214e62009-03-06 21:48:00 +0000557 }
Andreas Färberfcd7d002012-12-17 08:02:44 +0100558 if (unlikely(cpu->exit_request)) {
559 cpu->exit_request = 0;
aurel32be214e62009-03-06 21:48:00 +0000560 env->exception_index = EXCP_INTERRUPT;
Blue Swirl1162c042011-05-14 12:52:35 +0000561 cpu_loop_exit(env);
bellard3fb2ded2003-06-24 13:22:59 +0000562 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700563#if defined(DEBUG_DISAS) || defined(CONFIG_DEBUG_EXEC)
aliguori8fec2b82009-01-15 22:36:53 +0000564 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000565 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000566#if defined(TARGET_I386)
Blue Swirle694d4e2011-05-16 19:38:48 +0000567 env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP)
568 | (DF & DF_MASK);
Peter Maydell6fd2a022012-10-05 15:04:43 +0100569 log_cpu_state(env, CPU_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000570 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
pbrooke6e59062006-10-22 00:18:54 +0000571#elif defined(TARGET_M68K)
572 cpu_m68k_flush_flags(env, env->cc_op);
573 env->cc_op = CC_OP_FLAGS;
574 env->sr = (env->sr & 0xffe0)
575 | env->cc_dest | (env->cc_x << 4);
aliguori93fcfe32009-01-15 22:34:14 +0000576 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000577#else
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700578 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000579#endif
bellard3fb2ded2003-06-24 13:22:59 +0000580 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700581#endif /* DEBUG_DISAS || CONFIG_DEBUG_EXEC */
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700582 spin_lock(&tcg_ctx.tb_ctx.tb_lock);
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000583 tb = tb_find_fast(env);
pbrookd5975362008-06-07 20:50:51 +0000584 /* Note: we do it here to avoid a gcc bug on Mac OS X when
585 doing it in tb_find_slow */
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700586 if (tcg_ctx.tb_ctx.tb_invalidated_flag) {
pbrookd5975362008-06-07 20:50:51 +0000587 /* as some TB could have been invalidated because
588 of memory exceptions while generating the code, we
589 must recompute the hash index here */
590 next_tb = 0;
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700591 tcg_ctx.tb_ctx.tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000592 }
Juan Quintelaf0667e62009-07-27 16:13:05 +0200593#ifdef CONFIG_DEBUG_EXEC
Stefan Weil3ba19252012-04-12 15:44:24 +0200594 qemu_log_mask(CPU_LOG_EXEC, "Trace %p [" TARGET_FMT_lx "] %s\n",
595 tb->tc_ptr, tb->pc,
aliguori93fcfe32009-01-15 22:34:14 +0000596 lookup_symbol(tb->pc));
bellard9d27abd2003-05-10 13:13:54 +0000597#endif
bellard8a40a182005-11-20 10:35:40 +0000598 /* see if we can patch the calling TB. When the TB
599 spans two pages, we cannot safely do a direct
600 jump. */
Paolo Bonzini040f2fb2010-01-15 08:56:36 +0100601 if (next_tb != 0 && tb->page_addr[1] == -1) {
Peter Maydell09800112013-02-22 18:10:00 +0000602 tb_add_jump((TranslationBlock *)(next_tb & ~TB_EXIT_MASK),
603 next_tb & TB_EXIT_MASK, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000604 }
Evgeny Voevodin5e5f07e2013-02-01 01:47:23 +0700605 spin_unlock(&tcg_ctx.tb_ctx.tb_lock);
malc55e8b852008-11-04 14:18:13 +0000606
607 /* cpu_interrupt might be called while translating the
608 TB, but before it is linked into a potentially
609 infinite loop and becomes env->current_tb. Avoid
610 starting execution if there is a pending interrupt. */
Andreas Färberd77953b2013-01-16 19:29:31 +0100611 cpu->current_tb = tb;
Jan Kiszkab0052d12010-06-25 16:56:50 +0200612 barrier();
Andreas Färberfcd7d002012-12-17 08:02:44 +0100613 if (likely(!cpu->exit_request)) {
pbrook2e70f6e2008-06-29 01:03:05 +0000614 tc_ptr = tb->tc_ptr;
陳韋任e965fc32012-02-06 14:02:55 +0800615 /* execute the generated code */
Peter Maydell77211372013-02-22 18:10:02 +0000616 next_tb = cpu_tb_exec(cpu, tc_ptr);
Peter Maydell378df4b2013-02-22 18:10:03 +0000617 switch (next_tb & TB_EXIT_MASK) {
618 case TB_EXIT_REQUESTED:
619 /* Something asked us to stop executing
620 * chained TBs; just continue round the main
621 * loop. Whatever requested the exit will also
622 * have set something else (eg exit_request or
623 * interrupt_request) which we will handle
624 * next time around the loop.
625 */
626 tb = (TranslationBlock *)(next_tb & ~TB_EXIT_MASK);
627 next_tb = 0;
628 break;
629 case TB_EXIT_ICOUNT_EXPIRED:
630 {
thsbf20dc02008-06-30 17:22:19 +0000631 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000632 int insns_left;
Peter Maydell09800112013-02-22 18:10:00 +0000633 tb = (TranslationBlock *)(next_tb & ~TB_EXIT_MASK);
pbrook2e70f6e2008-06-29 01:03:05 +0000634 insns_left = env->icount_decr.u32;
635 if (env->icount_extra && insns_left >= 0) {
636 /* Refill decrementer and continue execution. */
637 env->icount_extra += insns_left;
638 if (env->icount_extra > 0xffff) {
639 insns_left = 0xffff;
640 } else {
641 insns_left = env->icount_extra;
642 }
643 env->icount_extra -= insns_left;
644 env->icount_decr.u16.low = insns_left;
645 } else {
646 if (insns_left > 0) {
647 /* Execute remaining instructions. */
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000648 cpu_exec_nocache(env, insns_left, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000649 }
650 env->exception_index = EXCP_INTERRUPT;
651 next_tb = 0;
Blue Swirl1162c042011-05-14 12:52:35 +0000652 cpu_loop_exit(env);
pbrook2e70f6e2008-06-29 01:03:05 +0000653 }
Peter Maydell378df4b2013-02-22 18:10:03 +0000654 break;
655 }
656 default:
657 break;
pbrook2e70f6e2008-06-29 01:03:05 +0000658 }
659 }
Andreas Färberd77953b2013-01-16 19:29:31 +0100660 cpu->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000661 /* reset soft MMU for next block (it can currently
662 only be set by a memory fault) */
ths50a518e2007-06-03 18:52:15 +0000663 } /* for(;;) */
Jan Kiszka0d101932011-07-02 09:50:51 +0200664 } else {
665 /* Reload env after longjmp - the compiler may have smashed all
666 * local variables as longjmp is marked 'noreturn'. */
667 env = cpu_single_env;
bellard7d132992003-03-06 23:23:54 +0000668 }
bellard3fb2ded2003-06-24 13:22:59 +0000669 } /* for(;;) */
670
bellard7d132992003-03-06 23:23:54 +0000671
bellarde4533c72003-06-15 19:51:39 +0000672#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000673 /* restore flags in standard format */
Blue Swirle694d4e2011-05-16 19:38:48 +0000674 env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP)
675 | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000676#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000677 /* XXX: Save/restore host fpu exception state?. */
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800678#elif defined(TARGET_UNICORE32)
bellard93ac68b2003-09-30 20:57:29 +0000679#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000680#elif defined(TARGET_PPC)
Michael Walle81ea0e12011-02-17 23:45:02 +0100681#elif defined(TARGET_LM32)
pbrooke6e59062006-10-22 00:18:54 +0000682#elif defined(TARGET_M68K)
683 cpu_m68k_flush_flags(env, env->cc_op);
684 env->cc_op = CC_OP_FLAGS;
685 env->sr = (env->sr & 0xffe0)
686 | env->cc_dest | (env->cc_x << 4);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200687#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000688#elif defined(TARGET_MIPS)
Jia Liue67db062012-07-20 15:50:39 +0800689#elif defined(TARGET_OPENRISC)
bellardfdf9b3e2006-04-27 21:07:38 +0000690#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000691#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000692#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100693#elif defined(TARGET_S390X)
Max Filippov23288262011-09-06 03:55:25 +0400694#elif defined(TARGET_XTENSA)
bellardfdf9b3e2006-04-27 21:07:38 +0000695 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000696#else
697#error unsupported target CPU
698#endif
pbrook1057eaa2007-02-04 13:37:44 +0000699
bellard6a00d602005-11-21 23:25:50 +0000700 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000701 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000702 return ret;
703}