blob: 376204adbfc455cf60fc7a6cfbb6854c88be9881 [file] [log] [blame]
stepan5c3f1382007-02-06 19:47:50 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
stepan5c3f1382007-02-06 19:47:50 +00003 *
uwe555dd972007-09-09 20:21:05 +00004 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
stepan6d42c0f2009-08-12 09:27:45 +00006 * Copyright (C) 2005-2009 coresystems GmbH
hailfinger77c5d932009-06-15 12:10:57 +00007 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
stepan5c3f1382007-02-06 19:47:50 +00008 *
uweb25f1ea2007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
stepan5c3f1382007-02-06 19:47:50 +000013 *
uweb25f1ea2007-08-29 17:52:32 +000014 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
stepan5c3f1382007-02-06 19:47:50 +000018 *
uweb25f1ea2007-08-29 17:52:32 +000019 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
stepan5c3f1382007-02-06 19:47:50 +000022 */
23
rminnich8d3ff912003-10-25 17:01:29 +000024#ifndef __FLASH_H__
25#define __FLASH_H__ 1
26
stepan5c3f1382007-02-06 19:47:50 +000027#if defined(__GLIBC__)
rminnich8d3ff912003-10-25 17:01:29 +000028#include <sys/io.h>
stepan5c3f1382007-02-06 19:47:50 +000029#endif
rminnich8d3ff912003-10-25 17:01:29 +000030#include <unistd.h>
ollie6a600992005-11-26 21:55:36 +000031#include <stdint.h>
uwe4529d202007-08-23 13:34:59 +000032#include <stdio.h>
uwe6934c4a2009-05-14 18:57:26 +000033#include <pci/pci.h>
rminnich8d3ff912003-10-25 17:01:29 +000034
hailfinger6f84e472009-05-01 16:34:32 +000035/* for iopl and outb under Solaris */
36#if defined (__sun) && (defined(__i386) || defined(__amd64))
37#include <strings.h>
38#include <sys/sysi86.h>
39#include <sys/psw.h>
40#include <asm/sunddi.h>
41#endif
42
stuge96960832009-01-26 01:23:31 +000043#if (defined(__MACH__) && defined(__APPLE__))
44#define __DARWIN__
45#endif
46
hailfinger0ddb3eb2009-04-28 12:56:04 +000047#if defined(__FreeBSD__) || defined(__DragonFly__)
hailfingere1f062f2008-05-22 13:22:45 +000048 #include <machine/cpufunc.h>
49 #define off64_t off_t
50 #define lseek64 lseek
51 #define OUTB(x, y) do { u_int tmp = (y); outb(tmp, (x)); } while (0)
52 #define OUTW(x, y) do { u_int tmp = (y); outw(tmp, (x)); } while (0)
53 #define OUTL(x, y) do { u_int tmp = (y); outl(tmp, (x)); } while (0)
54 #define INB(x) __extension__ ({ u_int tmp = (x); inb(tmp); })
55 #define INW(x) __extension__ ({ u_int tmp = (x); inw(tmp); })
56 #define INL(x) __extension__ ({ u_int tmp = (x); inl(tmp); })
57#else
stuge96960832009-01-26 01:23:31 +000058#if defined(__DARWIN__)
59 #include <DirectIO/darwinio.h>
60 #define off64_t off_t
61 #define lseek64 lseek
62#endif
hailfinger6f84e472009-05-01 16:34:32 +000063#if defined (__sun) && (defined(__i386) || defined(__amd64))
64 /* Note different order for outb */
65 #define OUTB(x,y) outb(y, x)
66 #define OUTW(x,y) outw(y, x)
67 #define OUTL(x,y) outl(y, x)
68 #define INB inb
69 #define INW inw
70 #define INL inl
71#else
hailfingere1f062f2008-05-22 13:22:45 +000072 #define OUTB outb
73 #define OUTW outw
74 #define OUTL outl
75 #define INB inb
76 #define INW inw
77 #define INL inl
78#endif
hailfinger6f84e472009-05-01 16:34:32 +000079#endif
hailfingere1f062f2008-05-22 13:22:45 +000080
hailfinger82719632009-05-16 21:22:56 +000081typedef unsigned long chipaddr;
82
hailfinger6fe23d62009-08-12 11:39:29 +000083enum programmer {
84 PROGRAMMER_INTERNAL,
hailfinger571a6b32009-09-16 10:09:21 +000085#if DUMMY_SUPPORT == 1
hailfinger6fe23d62009-08-12 11:39:29 +000086 PROGRAMMER_DUMMY,
hailfinger571a6b32009-09-16 10:09:21 +000087#endif
88#if NIC3COM_SUPPORT == 1
hailfinger6fe23d62009-08-12 11:39:29 +000089 PROGRAMMER_NIC3COM,
hailfinger571a6b32009-09-16 10:09:21 +000090#endif
91#if DRKAISER_SUPPORT == 1
uwee2f95ef2009-09-02 23:00:46 +000092 PROGRAMMER_DRKAISER,
hailfinger571a6b32009-09-16 10:09:21 +000093#endif
94#if SATASII_SUPPORT == 1
hailfinger6fe23d62009-08-12 11:39:29 +000095 PROGRAMMER_SATASII,
hailfinger571a6b32009-09-16 10:09:21 +000096#endif
hailfinger6fe23d62009-08-12 11:39:29 +000097 PROGRAMMER_IT87SPI,
hailfingerd9dcfbd2009-08-19 13:27:58 +000098#if FT2232_SPI_SUPPORT == 1
hailfinger6fe23d62009-08-12 11:39:29 +000099 PROGRAMMER_FT2232SPI,
hailfingerd9dcfbd2009-08-19 13:27:58 +0000100#endif
hailfinger74d88a72009-08-12 16:17:41 +0000101#if SERPROG_SUPPORT == 1
hailfinger6fe23d62009-08-12 11:39:29 +0000102 PROGRAMMER_SERPROG,
hailfinger74d88a72009-08-12 16:17:41 +0000103#endif
hailfinger3548a9a2009-08-12 14:34:35 +0000104 PROGRAMMER_INVALID /* This must always be the last entry. */
hailfinger6fe23d62009-08-12 11:39:29 +0000105};
106
107extern enum programmer programmer;
hailfingerabe249e2009-05-08 17:43:22 +0000108
109struct programmer_entry {
110 const char *vendor;
111 const char *name;
112
113 int (*init) (void);
114 int (*shutdown) (void);
115
uwe4e204a22009-05-28 15:07:42 +0000116 void * (*map_flash_region) (const char *descr, unsigned long phys_addr,
117 size_t len);
hailfinger11ae3c42009-05-11 14:13:25 +0000118 void (*unmap_flash_region) (void *virt_addr, size_t len);
119
hailfinger82719632009-05-16 21:22:56 +0000120 void (*chip_writeb) (uint8_t val, chipaddr addr);
121 void (*chip_writew) (uint16_t val, chipaddr addr);
122 void (*chip_writel) (uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000123 void (*chip_writen) (uint8_t *buf, chipaddr addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000124 uint8_t (*chip_readb) (const chipaddr addr);
125 uint16_t (*chip_readw) (const chipaddr addr);
126 uint32_t (*chip_readl) (const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000127 void (*chip_readn) (uint8_t *buf, const chipaddr addr, size_t len);
hailfingere5829f62009-06-05 17:48:08 +0000128 void (*delay) (int usecs);
hailfingerabe249e2009-05-08 17:43:22 +0000129};
130
131extern const struct programmer_entry programmer_table[];
132
uweabe92a52009-05-16 22:36:00 +0000133int programmer_init(void);
134int programmer_shutdown(void);
135void *programmer_map_flash_region(const char *descr, unsigned long phys_addr,
136 size_t len);
137void programmer_unmap_flash_region(void *virt_addr, size_t len);
138void chip_writeb(uint8_t val, chipaddr addr);
139void chip_writew(uint16_t val, chipaddr addr);
140void chip_writel(uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000141void chip_writen(uint8_t *buf, chipaddr addr, size_t len);
uweabe92a52009-05-16 22:36:00 +0000142uint8_t chip_readb(const chipaddr addr);
143uint16_t chip_readw(const chipaddr addr);
144uint32_t chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000145void chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfingere5829f62009-06-05 17:48:08 +0000146void programmer_delay(int usecs);
hailfingerba3761a2009-03-05 19:24:22 +0000147
hailfingeracce2df2009-09-28 13:15:16 +0000148enum spi_bitbang_master {
149 SPI_BITBANG_INVALID /* This must always be the last entry. */
150};
151
152extern const int spi_bitbang_master_count;
153
154extern enum spi_bitbang_master spi_bitbang_master;
155
156struct spi_bitbang_master_entry {
157 void (*set_cs) (int val);
158 void (*set_sck) (int val);
159 void (*set_mosi) (int val);
160 int (*get_miso) (void);
161};
162
uwe16f99092008-03-12 11:54:51 +0000163#define ARRAY_SIZE(a) (sizeof(a) / sizeof((a)[0]))
164
hailfinger40167462009-05-31 17:57:34 +0000165enum chipbustype {
hailfinger668f3502009-06-01 00:02:11 +0000166 CHIP_BUSTYPE_NONE = 0,
hailfinger40167462009-05-31 17:57:34 +0000167 CHIP_BUSTYPE_PARALLEL = 1 << 0,
168 CHIP_BUSTYPE_LPC = 1 << 1,
169 CHIP_BUSTYPE_FWH = 1 << 2,
170 CHIP_BUSTYPE_SPI = 1 << 3,
171 CHIP_BUSTYPE_NONSPI = CHIP_BUSTYPE_PARALLEL | CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH,
172 CHIP_BUSTYPE_UNKNOWN = CHIP_BUSTYPE_PARALLEL | CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH | CHIP_BUSTYPE_SPI,
173};
174
hailfinger7df21362009-09-05 02:30:58 +0000175/*
176 * How many different contiguous runs of erase blocks with one size each do
177 * we have for a given erase function?
178 */
179#define NUM_ERASEREGIONS 5
180
181/*
182 * How many different erase functions do we have per chip?
183 */
184#define NUM_ERASEFUNCTIONS 5
185
rminnich8d3ff912003-10-25 17:01:29 +0000186struct flashchip {
uwedfcd15f2008-03-14 23:55:58 +0000187 const char *vendor;
uwe6ed6d952007-12-04 21:49:06 +0000188 const char *name;
hailfinger40167462009-05-31 17:57:34 +0000189
190 enum chipbustype bustype;
191
uwefa98ca12008-10-18 21:14:13 +0000192 /*
193 * With 32bit manufacture_id and model_id we can cover IDs up to
hailfinger428f2012007-12-31 01:49:00 +0000194 * (including) the 4th bank of JEDEC JEP106W Standard Manufacturer's
195 * Identification code.
196 */
197 uint32_t manufacture_id;
198 uint32_t model_id;
rminnich8d3ff912003-10-25 17:01:29 +0000199
rminnich8d3ff912003-10-25 17:01:29 +0000200 int total_size;
201 int page_size;
202
uwefa98ca12008-10-18 21:14:13 +0000203 /*
204 * Indicate if flashrom has been tested with this flash chip and if
stuge9cd64bd2008-05-03 04:34:37 +0000205 * everything worked correctly.
206 */
207 uint32_t tested;
208
uwe8e1a2ba2007-04-01 19:44:21 +0000209 int (*probe) (struct flashchip *flash);
hailfingerd5b35922009-06-03 14:46:22 +0000210
211 /* Delay after "enter/exit ID mode" commands in microseconds. */
212 int probe_timing;
uwe8e1a2ba2007-04-01 19:44:21 +0000213 int (*erase) (struct flashchip *flash);
hailfinger7df21362009-09-05 02:30:58 +0000214
215 /*
216 * Erase blocks and associated erase function. The default entry is a
217 * chip-sized virtual block together with the chip erase function.
218 */
219 struct block_eraser {
220 struct eraseblock{
221 unsigned int size; /* Eraseblock size */
222 unsigned int count; /* Number of contiguous blocks with that size */
223 } eraseblocks[NUM_ERASEREGIONS];
224 int (*block_erase) (struct flashchip *flash, unsigned int blockaddr, unsigned int blocklen);
225 } block_erasers[NUM_ERASEFUNCTIONS];
226
uwe8e1a2ba2007-04-01 19:44:21 +0000227 int (*write) (struct flashchip *flash, uint8_t *buf);
hailfinger0f08b7a2009-06-16 08:55:44 +0000228 int (*read) (struct flashchip *flash, uint8_t *buf, int start, int len);
rminnich8d3ff912003-10-25 17:01:29 +0000229
uwe6ed6d952007-12-04 21:49:06 +0000230 /* Some flash devices have an additional register space. */
hailfinger82719632009-05-16 21:22:56 +0000231 chipaddr virtual_memory;
232 chipaddr virtual_registers;
rminnich8d3ff912003-10-25 17:01:29 +0000233};
234
stuge9cd64bd2008-05-03 04:34:37 +0000235#define TEST_UNTESTED 0
236
uwe4e204a22009-05-28 15:07:42 +0000237#define TEST_OK_PROBE (1 << 0)
238#define TEST_OK_READ (1 << 1)
239#define TEST_OK_ERASE (1 << 2)
240#define TEST_OK_WRITE (1 << 3)
241#define TEST_OK_PR (TEST_OK_PROBE | TEST_OK_READ)
242#define TEST_OK_PRE (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_ERASE)
hailfinger80f48682009-09-23 22:01:33 +0000243#define TEST_OK_PRW (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_WRITE)
uwe4e204a22009-05-28 15:07:42 +0000244#define TEST_OK_PREW (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_ERASE | TEST_OK_WRITE)
stuge9cd64bd2008-05-03 04:34:37 +0000245#define TEST_OK_MASK 0x0f
246
uwe4e204a22009-05-28 15:07:42 +0000247#define TEST_BAD_PROBE (1 << 4)
248#define TEST_BAD_READ (1 << 5)
249#define TEST_BAD_ERASE (1 << 6)
250#define TEST_BAD_WRITE (1 << 7)
251#define TEST_BAD_PREW (TEST_BAD_PROBE | TEST_BAD_READ | TEST_BAD_ERASE | TEST_BAD_WRITE)
stuge9cd64bd2008-05-03 04:34:37 +0000252#define TEST_BAD_MASK 0xf0
253
hailfingerd5b35922009-06-03 14:46:22 +0000254/* Timing used in probe routines. ZERO is -2 to differentiate between an unset
255 * field and zero delay.
256 *
257 * SPI devices will always have zero delay and ignore this field.
258 */
259#define TIMING_FIXME -1
260/* this is intentionally same value as fixme */
261#define TIMING_IGNORED -1
262#define TIMING_ZERO -2
263
ollie6a600992005-11-26 21:55:36 +0000264extern struct flashchip flashchips[];
265
uwe5f612c82009-05-16 23:42:17 +0000266struct penable {
267 uint16_t vendor_id;
268 uint16_t device_id;
269 int status;
270 const char *vendor_name;
271 const char *device_name;
272 int (*doit) (struct pci_dev *dev, const char *name);
273};
274
275extern const struct penable chipset_enables[];
276
277struct board_pciid_enable {
278 /* Any device, but make it sensible, like the ISA bridge. */
279 uint16_t first_vendor;
280 uint16_t first_device;
281 uint16_t first_card_vendor;
282 uint16_t first_card_device;
283
284 /* Any device, but make it sensible, like
285 * the host bridge. May be NULL.
286 */
287 uint16_t second_vendor;
288 uint16_t second_device;
289 uint16_t second_card_vendor;
290 uint16_t second_card_device;
291
292 /* The vendor / part name from the coreboot table. */
293 const char *lb_vendor;
294 const char *lb_part;
295
296 const char *vendor_name;
297 const char *board_name;
298
299 int (*enable) (const char *name);
300};
301
302extern struct board_pciid_enable board_pciid_enables[];
303
304struct board_info {
305 const char *vendor;
306 const char *name;
307};
308
309extern const struct board_info boards_ok[];
310extern const struct board_info boards_bad[];
uwefef723f2009-06-18 14:04:44 +0000311extern const struct board_info laptops_ok[];
312extern const struct board_info laptops_bad[];
uwe5f612c82009-05-16 23:42:17 +0000313
uwe6ed6d952007-12-04 21:49:06 +0000314/* udelay.c */
hailfingere5829f62009-06-05 17:48:08 +0000315void myusec_delay(int usecs);
hailfinger3d77bc12009-05-01 12:22:17 +0000316void myusec_calibrate_delay(void);
stepan927d4e22007-04-04 22:45:58 +0000317
uwea3a82c92009-05-15 17:02:34 +0000318/* pcidev.c */
319#define PCI_OK 0
320#define PCI_NT 1 /* Not tested */
ruikda922a12009-05-17 19:39:27 +0000321
uwea3a82c92009-05-15 17:02:34 +0000322extern uint32_t io_base_addr;
323extern struct pci_access *pacc;
324extern struct pci_filter filter;
uweb3a82ef2009-05-16 21:39:19 +0000325extern struct pci_dev *pcidev_dev;
uwea3a82c92009-05-15 17:02:34 +0000326struct pcidev_status {
327 uint16_t vendor_id;
328 uint16_t device_id;
329 int status;
330 const char *vendor_name;
331 const char *device_name;
332};
uwee2f95ef2009-09-02 23:00:46 +0000333uint32_t pcidev_validate(struct pci_dev *dev, uint32_t bar, struct pcidev_status *devs);
334uint32_t pcidev_init(uint16_t vendor_id, uint32_t bar, struct pcidev_status *devs, char *pcidev_bdf);
uwe884cc8b2009-06-17 12:07:12 +0000335
336/* print.c */
337char *flashbuses_to_text(enum chipbustype bustype);
338void print_supported_chips(void);
339void print_supported_chipsets(void);
340void print_supported_boards(void);
uwea3a82c92009-05-15 17:02:34 +0000341void print_supported_pcidevs(struct pcidev_status *devs);
uwe488f0842009-06-20 01:21:38 +0000342void print_wiki_tables(void);
uwea3a82c92009-05-15 17:02:34 +0000343
uwe6ed6d952007-12-04 21:49:06 +0000344/* board_enable.c */
stugeaa35d392009-01-26 02:34:51 +0000345void w836xx_ext_enter(uint16_t port);
346void w836xx_ext_leave(uint16_t port);
hailfinger7bac0e52009-05-25 23:26:50 +0000347uint8_t sio_read(uint16_t port, uint8_t reg);
348void sio_write(uint16_t port, uint8_t reg, uint8_t data);
349void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
uwe6ed6d952007-12-04 21:49:06 +0000350int board_flash_enable(const char *vendor, const char *part);
stepan5c3f1382007-02-06 19:47:50 +0000351
uwe6ed6d952007-12-04 21:49:06 +0000352/* chipset_enable.c */
hailfinger40167462009-05-31 17:57:34 +0000353extern enum chipbustype buses_supported;
uwe6ed6d952007-12-04 21:49:06 +0000354int chipset_flash_enable(void);
stepan3bdf6182008-06-30 23:45:22 +0000355
stuge12ac08f2008-12-03 21:24:40 +0000356extern unsigned long flashbase;
357
stuge7c943ee2009-01-26 01:10:48 +0000358/* physmap.c */
359void *physmap(const char *descr, unsigned long phys_addr, size_t len);
360void physunmap(void *virt_addr, size_t len);
stepan6d42c0f2009-08-12 09:27:45 +0000361int setup_cpu_msr(int cpu);
362void cleanup_cpu_msr(void);
hailfinger2cff9a72009-08-19 10:46:23 +0000363#if !defined(__DARWIN__) && !defined(__FreeBSD__) && !defined(__DragonFly__)
stepan6d42c0f2009-08-12 09:27:45 +0000364typedef struct { uint32_t hi, lo; } msr_t;
365msr_t rdmsr(int addr);
366int wrmsr(int addr, msr_t msr);
367#endif
hailfinger2cff9a72009-08-19 10:46:23 +0000368#if defined(__FreeBSD__) || defined(__DragonFly__)
369/* FreeBSD already has conflicting definitions for wrmsr/rdmsr. */
370#undef rdmsr
371#undef wrmsr
372#define rdmsr freebsd_rdmsr
373#define wrmsr freebsd_wrmsr
374typedef struct { uint32_t hi, lo; } msr_t;
375msr_t freebsd_rdmsr(int addr);
376int freebsd_wrmsr(int addr, msr_t msr);
377#endif
stuge7c943ee2009-01-26 01:10:48 +0000378
hailfingerabe249e2009-05-08 17:43:22 +0000379/* internal.c */
uwe57195ba2009-05-16 22:05:42 +0000380struct pci_dev *pci_dev_find_filter(struct pci_filter filter);
381struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
382struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
383 uint16_t card_vendor, uint16_t card_device);
hailfinger0668eba2009-05-14 21:41:10 +0000384void get_io_perms(void);
hailfinger7828d092009-08-09 21:50:24 +0000385void release_io_perms(void);
hailfingerabe249e2009-05-08 17:43:22 +0000386int internal_init(void);
387int internal_shutdown(void);
hailfinger82719632009-05-16 21:22:56 +0000388void internal_chip_writeb(uint8_t val, chipaddr addr);
389void internal_chip_writew(uint16_t val, chipaddr addr);
390void internal_chip_writel(uint32_t val, chipaddr addr);
391uint8_t internal_chip_readb(const chipaddr addr);
392uint16_t internal_chip_readw(const chipaddr addr);
393uint32_t internal_chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000394void internal_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfinger38da6812009-05-17 15:49:24 +0000395void mmio_writeb(uint8_t val, void *addr);
396void mmio_writew(uint16_t val, void *addr);
397void mmio_writel(uint32_t val, void *addr);
398uint8_t mmio_readb(void *addr);
399uint16_t mmio_readw(void *addr);
400uint32_t mmio_readl(void *addr);
hailfingere5829f62009-06-05 17:48:08 +0000401void internal_delay(int usecs);
hailfinger571a6b32009-09-16 10:09:21 +0000402int noop_shutdown(void);
uwe3e656bd2009-05-17 23:12:17 +0000403void *fallback_map(const char *descr, unsigned long phys_addr, size_t len);
404void fallback_unmap(void *virt_addr, size_t len);
hailfinger571a6b32009-09-16 10:09:21 +0000405uint8_t noop_chip_readb(const chipaddr addr);
406void noop_chip_writeb(uint8_t val, chipaddr addr);
hailfinger82719632009-05-16 21:22:56 +0000407void fallback_chip_writew(uint16_t val, chipaddr addr);
408void fallback_chip_writel(uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000409void fallback_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000410uint16_t fallback_chip_readw(const chipaddr addr);
411uint32_t fallback_chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000412void fallback_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
uwebc526c82009-05-14 20:41:57 +0000413#if defined(__FreeBSD__) || defined(__DragonFly__)
414extern int io_fd;
415#endif
hailfingerabe249e2009-05-08 17:43:22 +0000416
hailfingera9df33c2009-05-09 00:54:55 +0000417/* dummyflasher.c */
418int dummy_init(void);
419int dummy_shutdown(void);
hailfinger11ae3c42009-05-11 14:13:25 +0000420void *dummy_map(const char *descr, unsigned long phys_addr, size_t len);
421void dummy_unmap(void *virt_addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000422void dummy_chip_writeb(uint8_t val, chipaddr addr);
423void dummy_chip_writew(uint16_t val, chipaddr addr);
424void dummy_chip_writel(uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000425void dummy_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000426uint8_t dummy_chip_readb(const chipaddr addr);
427uint16_t dummy_chip_readw(const chipaddr addr);
428uint32_t dummy_chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000429void dummy_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfinger68002c22009-07-10 21:08:55 +0000430int dummy_spi_send_command(unsigned int writecnt, unsigned int readcnt,
hailfingerf91e3b52009-05-14 12:59:36 +0000431 const unsigned char *writearr, unsigned char *readarr);
hailfingera9df33c2009-05-09 00:54:55 +0000432
uwe0f5a3a22009-05-13 11:36:06 +0000433/* nic3com.c */
434int nic3com_init(void);
435int nic3com_shutdown(void);
hailfinger82719632009-05-16 21:22:56 +0000436void nic3com_chip_writeb(uint8_t val, chipaddr addr);
437uint8_t nic3com_chip_readb(const chipaddr addr);
uwea3a82c92009-05-15 17:02:34 +0000438extern struct pcidev_status nics_3com[];
uwe0f5a3a22009-05-13 11:36:06 +0000439
uwee2f95ef2009-09-02 23:00:46 +0000440/* drkaiser.c */
441int drkaiser_init(void);
442int drkaiser_shutdown(void);
443void drkaiser_chip_writeb(uint8_t val, chipaddr addr);
444uint8_t drkaiser_chip_readb(const chipaddr addr);
445extern struct pcidev_status drkaiser_pcidev[];
446
ruikda922a12009-05-17 19:39:27 +0000447/* satasii.c */
448int satasii_init(void);
449int satasii_shutdown(void);
ruikda922a12009-05-17 19:39:27 +0000450void satasii_chip_writeb(uint8_t val, chipaddr addr);
451uint8_t satasii_chip_readb(const chipaddr addr);
452extern struct pcidev_status satas_sii[];
453
hailfingerf31da3d2009-06-16 21:08:06 +0000454/* ft2232_spi.c */
hailfingere98628b2009-07-01 00:02:23 +0000455#define FTDI_FT2232H 0x6010
456#define FTDI_FT4232H 0x6011
hailfingerf31da3d2009-06-16 21:08:06 +0000457int ft2232_spi_init(void);
hailfinger68002c22009-07-10 21:08:55 +0000458int ft2232_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
hailfingerf31da3d2009-06-16 21:08:06 +0000459int ft2232_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingerf31da3d2009-06-16 21:08:06 +0000460int ft2232_spi_write_256(struct flashchip *flash, uint8_t *buf);
461
hailfingeracce2df2009-09-28 13:15:16 +0000462/* bitbang_spi.c */
463extern int bitbang_half_period;
464extern const struct spi_bitbang_master_entry spi_bitbang_master_table[];
465int bitbang_spi_init(void);
466int bitbang_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
467int bitbang_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
468int bitbang_spi_write_256(struct flashchip *flash, uint8_t *buf);
469
uwe4529d202007-08-23 13:34:59 +0000470/* flashrom.c */
hailfinger4f45a4f2009-08-12 13:32:56 +0000471extern char *programmer_param;
uwee06bcf82009-04-24 16:17:41 +0000472extern int verbose;
hailfinger2d83b5b2009-07-22 20:13:00 +0000473extern const char *flashrom_version;
uwee06bcf82009-04-24 16:17:41 +0000474#define printf_debug(x...) { if (verbose) printf(x); }
stuge5ff0e6c2009-01-26 00:39:57 +0000475void map_flash_registers(struct flashchip *flash);
hailfinger0f08b7a2009-06-16 08:55:44 +0000476int read_memmapped(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfinger7df21362009-09-05 02:30:58 +0000477int erase_flash(struct flashchip *flash);
hailfinger7b414742009-06-13 12:04:03 +0000478int min(int a, int b);
hailfinger7af83692009-06-15 17:23:36 +0000479int max(int a, int b);
480int check_erased_range(struct flashchip *flash, int start, int len);
481int verify_range(struct flashchip *flash, uint8_t *cmpbuf, int start, int len, char *message);
uwe884cc8b2009-06-17 12:07:12 +0000482char *strcat_realloc(char *dest, const char *src);
483
484#define OK 0
485#define NT 1 /* Not tested */
uwe4529d202007-08-23 13:34:59 +0000486
487/* layout.c */
stuge98c09aa2008-06-18 02:08:40 +0000488int show_id(uint8_t *bios, int size, int force);
uwe4529d202007-08-23 13:34:59 +0000489int read_romlayout(char *name);
490int find_romentry(char *name);
hailfinger051b3442009-08-19 15:19:18 +0000491int handle_romentries(uint8_t *buffer, struct flashchip *flash);
uwe4529d202007-08-23 13:34:59 +0000492
uwee06bcf82009-04-24 16:17:41 +0000493/* cbtable.c */
stepan1037f6f2008-01-18 15:33:10 +0000494int coreboot_init(void);
uwe4529d202007-08-23 13:34:59 +0000495extern char *lb_part, *lb_vendor;
stepan3370c892009-07-30 13:30:17 +0000496extern int partvendor_from_cbtable;
uwe4529d202007-08-23 13:34:59 +0000497
stepan745615e2007-10-15 21:44:47 +0000498/* spi.c */
hailfinger40167462009-05-31 17:57:34 +0000499enum spi_controller {
500 SPI_CONTROLLER_NONE,
501 SPI_CONTROLLER_ICH7,
502 SPI_CONTROLLER_ICH9,
503 SPI_CONTROLLER_IT87XX,
504 SPI_CONTROLLER_SB600,
505 SPI_CONTROLLER_VIA,
506 SPI_CONTROLLER_WBSIO,
hailfingerd9dcfbd2009-08-19 13:27:58 +0000507#if FT2232_SPI_SUPPORT == 1
hailfingerf31da3d2009-06-16 21:08:06 +0000508 SPI_CONTROLLER_FT2232,
hailfingerd9dcfbd2009-08-19 13:27:58 +0000509#endif
hailfinger571a6b32009-09-16 10:09:21 +0000510#if DUMMY_SUPPORT == 1
hailfinger40167462009-05-31 17:57:34 +0000511 SPI_CONTROLLER_DUMMY,
hailfinger571a6b32009-09-16 10:09:21 +0000512#endif
hailfingerd9dcfbd2009-08-19 13:27:58 +0000513 SPI_CONTROLLER_INVALID /* This must always be the last entry. */
hailfinger40167462009-05-31 17:57:34 +0000514};
hailfingerd9dcfbd2009-08-19 13:27:58 +0000515extern const int spi_programmer_count;
hailfinger68002c22009-07-10 21:08:55 +0000516struct spi_command {
517 unsigned int writecnt;
518 unsigned int readcnt;
519 const unsigned char *writearr;
520 unsigned char *readarr;
521};
hailfinger948b81f2009-07-22 15:36:50 +0000522struct spi_programmer {
523 int (*command)(unsigned int writecnt, unsigned int readcnt,
524 const unsigned char *writearr, unsigned char *readarr);
hailfingerbb092112009-09-18 15:50:56 +0000525 int (*multicommand)(struct spi_command *cmds);
hailfinger948b81f2009-07-22 15:36:50 +0000526
527 /* Optimized functions for this programmer */
528 int (*read)(struct flashchip *flash, uint8_t *buf, int start, int len);
529 int (*write_256)(struct flashchip *flash, uint8_t *buf);
530};
hailfinger68002c22009-07-10 21:08:55 +0000531
hailfinger40167462009-05-31 17:57:34 +0000532extern enum spi_controller spi_controller;
hailfinger948b81f2009-07-22 15:36:50 +0000533extern const struct spi_programmer spi_programmer[];
hailfinger40167462009-05-31 17:57:34 +0000534extern void *spibar;
hailfinger82893122008-05-15 03:19:49 +0000535int probe_spi_rdid(struct flashchip *flash);
ruikdbe18ee2008-06-30 21:45:17 +0000536int probe_spi_rdid4(struct flashchip *flash);
hailfinger3dd0c3e2008-11-28 01:25:00 +0000537int probe_spi_rems(struct flashchip *flash);
hailfinger82893122008-05-15 03:19:49 +0000538int probe_spi_res(struct flashchip *flash);
hailfinger68002c22009-07-10 21:08:55 +0000539int spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwefa98ca12008-10-18 21:14:13 +0000540 const unsigned char *writearr, unsigned char *readarr);
hailfingerbb092112009-09-18 15:50:56 +0000541int spi_send_multicommand(struct spi_command *cmds);
hailfinger3d77bc12009-05-01 12:22:17 +0000542int spi_write_enable(void);
543int spi_write_disable(void);
hailfingerffcf81a2008-11-03 00:02:11 +0000544int spi_chip_erase_60(struct flashchip *flash);
stuge2bb6ab32008-05-10 23:07:52 +0000545int spi_chip_erase_c7(struct flashchip *flash);
hailfingerc1b2e912008-11-18 00:41:02 +0000546int spi_chip_erase_60_c7(struct flashchip *flash);
stepan0f7bff02008-10-29 22:13:20 +0000547int spi_chip_erase_d8(struct flashchip *flash);
hailfingera1289042009-06-24 08:28:39 +0000548int spi_block_erase_20(struct flashchip *flash, unsigned int addr, unsigned int blocklen);
549int spi_block_erase_52(struct flashchip *flash, unsigned int addr, unsigned int blocklen);
550int spi_block_erase_d8(struct flashchip *flash, unsigned int addr, unsigned int blocklen);
551int spi_block_erase_60(struct flashchip *flash, unsigned int addr, unsigned int blocklen);
552int spi_block_erase_c7(struct flashchip *flash, unsigned int addr, unsigned int blocklen);
hailfingered063f52009-05-09 02:30:21 +0000553int spi_chip_write_1(struct flashchip *flash, uint8_t *buf);
hailfinger87c05482009-05-09 02:34:18 +0000554int spi_chip_write_256(struct flashchip *flash, uint8_t *buf);
hailfinger0f08b7a2009-06-16 08:55:44 +0000555int spi_chip_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfinger3d77bc12009-05-01 12:22:17 +0000556uint8_t spi_read_status_register(void);
hailfingerc1b2e912008-11-18 00:41:02 +0000557int spi_disable_blockprotect(void);
hailfingerec9334b2009-07-12 12:06:18 +0000558int spi_byte_program(int addr, uint8_t byte);
559int spi_nbyte_program(int addr, uint8_t *bytes, int len);
560int spi_nbyte_read(int addr, uint8_t *bytes, int len);
hailfinger0f08b7a2009-06-16 08:55:44 +0000561int spi_read_chunked(struct flashchip *flash, uint8_t *buf, int start, int len, int chunksize);
stuge712ce862009-01-26 03:37:40 +0000562int spi_aai_write(struct flashchip *flash, uint8_t *buf);
hailfinger54c14662009-05-13 11:40:08 +0000563uint32_t spi_get_valid_read_addr(void);
hailfinger948b81f2009-07-22 15:36:50 +0000564int default_spi_send_command(unsigned int writecnt, unsigned int readcnt,
565 const unsigned char *writearr, unsigned char *readarr);
hailfingerbb092112009-09-18 15:50:56 +0000566int default_spi_send_multicommand(struct spi_command *cmds);
ward11844452007-10-02 15:49:25 +0000567
uwe4529d202007-08-23 13:34:59 +0000568/* 82802ab.c */
uwe719e3ca2007-09-09 20:24:29 +0000569int probe_82802ab(struct flashchip *flash);
570int erase_82802ab(struct flashchip *flash);
571int write_82802ab(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000572
573/* am29f040b.c */
uwe719e3ca2007-09-09 20:24:29 +0000574int probe_29f040b(struct flashchip *flash);
575int erase_29f040b(struct flashchip *flash);
576int write_29f040b(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000577
uwe7a083f82009-06-14 21:53:26 +0000578/* pm29f002.c */
579int write_pm29f002(struct flashchip *flash, uint8_t *buf);
580
uweaf9b4df2008-09-26 13:19:02 +0000581/* en29f002a.c */
582int probe_en29f002a(struct flashchip *flash);
583int erase_en29f002a(struct flashchip *flash);
584int write_en29f002a(struct flashchip *flash, uint8_t *buf);
585
hailfinger82e7ddb2008-05-16 12:55:55 +0000586/* ichspi.c */
hailfinger3d77bc12009-05-01 12:22:17 +0000587int ich_init_opcodes(void);
hailfinger68002c22009-07-10 21:08:55 +0000588int ich_spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwefa98ca12008-10-18 21:14:13 +0000589 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000590int ich_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingered063f52009-05-09 02:30:21 +0000591int ich_spi_write_256(struct flashchip *flash, uint8_t * buf);
hailfingerbb092112009-09-18 15:50:56 +0000592int ich_spi_send_multicommand(struct spi_command *cmds);
hailfinger82e7ddb2008-05-16 12:55:55 +0000593
hailfinger2c361e42008-05-13 23:03:12 +0000594/* it87spi.c */
595extern uint16_t it8716f_flashport;
hailfinger7bac0e52009-05-25 23:26:50 +0000596void enter_conf_mode_ite(uint16_t port);
597void exit_conf_mode_ite(uint16_t port);
hailfinger26e212b2009-05-31 18:00:57 +0000598int it87spi_init(void);
hailfinger82e7ddb2008-05-16 12:55:55 +0000599int it87xx_probe_spi_flash(const char *name);
hailfinger68002c22009-07-10 21:08:55 +0000600int it8716f_spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwefa98ca12008-10-18 21:14:13 +0000601 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000602int it8716f_spi_chip_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingered063f52009-05-09 02:30:21 +0000603int it8716f_spi_chip_write_256(struct flashchip *flash, uint8_t *buf);
hailfinger2c361e42008-05-13 23:03:12 +0000604
uwe17efbed2008-11-28 21:36:51 +0000605/* sb600spi.c */
hailfinger68002c22009-07-10 21:08:55 +0000606int sb600_spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwe17efbed2008-11-28 21:36:51 +0000607 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000608int sb600_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingered063f52009-05-09 02:30:21 +0000609int sb600_spi_write_1(struct flashchip *flash, uint8_t *buf);
hailfinger38da6812009-05-17 15:49:24 +0000610extern uint8_t *sb600_spibar;
uwe17efbed2008-11-28 21:36:51 +0000611
uwe4529d202007-08-23 13:34:59 +0000612/* jedec.c */
hailfinger79cf3672008-05-14 12:03:06 +0000613uint8_t oddparity(uint8_t val);
hailfinger82719632009-05-16 21:22:56 +0000614void toggle_ready_jedec(chipaddr dst);
615void data_polling_jedec(chipaddr dst, uint8_t data);
616void unprotect_jedec(chipaddr bios);
617void protect_jedec(chipaddr bios);
618int write_byte_program_jedec(chipaddr bios, uint8_t *src,
619 chipaddr dst);
uwe719e3ca2007-09-09 20:24:29 +0000620int probe_jedec(struct flashchip *flash);
621int erase_chip_jedec(struct flashchip *flash);
622int write_jedec(struct flashchip *flash, uint8_t *buf);
hailfinger80f48682009-09-23 22:01:33 +0000623int erase_sector_jedec(struct flashchip *flash, unsigned int page, unsigned int pagesize);
624int erase_block_jedec(struct flashchip *flash, unsigned int page, unsigned int blocksize);
hailfinger82719632009-05-16 21:22:56 +0000625int write_sector_jedec(chipaddr bios, uint8_t *src,
626 chipaddr dst, unsigned int page_size);
uwe4529d202007-08-23 13:34:59 +0000627
stugea0e346b2009-01-26 06:42:02 +0000628/* m29f002.c */
629int erase_m29f002(struct flashchip *flash);
630int write_m29f002t(struct flashchip *flash, uint8_t *buf);
631int write_m29f002b(struct flashchip *flash, uint8_t *buf);
632
uwe4529d202007-08-23 13:34:59 +0000633/* m29f400bt.c */
uwe719e3ca2007-09-09 20:24:29 +0000634int probe_m29f400bt(struct flashchip *flash);
635int erase_m29f400bt(struct flashchip *flash);
hailfinger7af83692009-06-15 17:23:36 +0000636int block_erase_m29f400bt(struct flashchip *flash, int start, int len);
uwe719e3ca2007-09-09 20:24:29 +0000637int write_m29f400bt(struct flashchip *flash, uint8_t *buf);
stepan1037f6f2008-01-18 15:33:10 +0000638int write_coreboot_m29f400bt(struct flashchip *flash, uint8_t *buf);
hailfinger82719632009-05-16 21:22:56 +0000639void toggle_ready_m29f400bt(chipaddr dst);
640void data_polling_m29f400bt(chipaddr dst, uint8_t data);
641void protect_m29f400bt(chipaddr bios);
642void write_page_m29f400bt(chipaddr bios, uint8_t *src,
643 chipaddr dst, int page_size);
uwe4529d202007-08-23 13:34:59 +0000644
645/* mx29f002.c */
uwe719e3ca2007-09-09 20:24:29 +0000646int probe_29f002(struct flashchip *flash);
647int erase_29f002(struct flashchip *flash);
648int write_29f002(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000649
stuge54ca40a2008-05-17 01:08:58 +0000650/* pm49fl00x.c */
651int probe_49fl00x(struct flashchip *flash);
652int erase_49fl00x(struct flashchip *flash);
653int write_49fl00x(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000654
655/* sharplhf00l04.c */
uwe719e3ca2007-09-09 20:24:29 +0000656int probe_lhf00l04(struct flashchip *flash);
657int erase_lhf00l04(struct flashchip *flash);
658int write_lhf00l04(struct flashchip *flash, uint8_t *buf);
hailfinger82719632009-05-16 21:22:56 +0000659void toggle_ready_lhf00l04(chipaddr dst);
660void data_polling_lhf00l04(chipaddr dst, uint8_t data);
661void protect_lhf00l04(chipaddr bios);
uwe4529d202007-08-23 13:34:59 +0000662
663/* sst28sf040.c */
uwe719e3ca2007-09-09 20:24:29 +0000664int probe_28sf040(struct flashchip *flash);
665int erase_28sf040(struct flashchip *flash);
666int write_28sf040(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000667
668/* sst39sf020.c */
uwe719e3ca2007-09-09 20:24:29 +0000669int probe_39sf020(struct flashchip *flash);
670int write_39sf020(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000671
672/* sst49lf040.c */
uwe719e3ca2007-09-09 20:24:29 +0000673int erase_49lf040(struct flashchip *flash);
674int write_49lf040(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000675
676/* sst49lfxxxc.c */
uwe719e3ca2007-09-09 20:24:29 +0000677int probe_49lfxxxc(struct flashchip *flash);
678int erase_49lfxxxc(struct flashchip *flash);
679int write_49lfxxxc(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000680
681/* sst_fwhub.c */
uwe719e3ca2007-09-09 20:24:29 +0000682int probe_sst_fwhub(struct flashchip *flash);
683int erase_sst_fwhub(struct flashchip *flash);
hailfinger80f48682009-09-23 22:01:33 +0000684int erase_sst_fwhub_block(struct flashchip *flash, unsigned int offset, unsigned int page_size);
uwe719e3ca2007-09-09 20:24:29 +0000685int write_sst_fwhub(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000686
stugea1efa0e2008-07-21 17:48:40 +0000687/* w39v040c.c */
688int probe_w39v040c(struct flashchip *flash);
689int erase_w39v040c(struct flashchip *flash);
690int write_w39v040c(struct flashchip *flash, uint8_t *buf);
691
stepanb8361b92008-03-17 22:59:40 +0000692/* w39V080fa.c */
693int probe_winbond_fwhub(struct flashchip *flash);
694int erase_winbond_fwhub(struct flashchip *flash);
695int write_winbond_fwhub(struct flashchip *flash, uint8_t *buf);
696
uwe2d828942007-08-30 10:17:50 +0000697/* w29ee011.c */
uwe719e3ca2007-09-09 20:24:29 +0000698int probe_w29ee011(struct flashchip *flash);
uwe2d828942007-08-30 10:17:50 +0000699
uwe4529d202007-08-23 13:34:59 +0000700/* w49f002u.c */
uwe719e3ca2007-09-09 20:24:29 +0000701int write_49f002(struct flashchip *flash, uint8_t *buf);
stepan15e64bc2007-05-24 08:48:10 +0000702
stugea564bcf2009-01-26 03:08:45 +0000703/* wbsio_spi.c */
704int wbsio_check_for_spi(const char *name);
hailfinger68002c22009-07-10 21:08:55 +0000705int wbsio_spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwe4e204a22009-05-28 15:07:42 +0000706 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000707int wbsio_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingered063f52009-05-09 02:30:21 +0000708int wbsio_spi_write_1(struct flashchip *flash, uint8_t *buf);
stugea564bcf2009-01-26 03:08:45 +0000709
stepan92251692008-04-28 17:51:09 +0000710/* stm50flw0x0x.c */
711int probe_stm50flw0x0x(struct flashchip *flash);
712int erase_stm50flw0x0x(struct flashchip *flash);
713int write_stm50flw0x0x(struct flashchip *flash, uint8_t *buf);
hailfinger82e7ddb2008-05-16 12:55:55 +0000714
hailfinger37b4fbf2009-06-23 11:33:43 +0000715/* serprog.c */
hailfinger37b4fbf2009-06-23 11:33:43 +0000716int serprog_init(void);
717int serprog_shutdown(void);
718void serprog_chip_writeb(uint8_t val, chipaddr addr);
719uint8_t serprog_chip_readb(const chipaddr addr);
720void serprog_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
721void serprog_delay(int delay);
uwe619a15a2009-06-28 23:26:37 +0000722
ollie5b621572004-03-20 16:46:10 +0000723#endif /* !__FLASH_H__ */