blob: a479924d99110a1a4e7712dbcbb3c064d61bdf67 [file] [log] [blame]
stepan927d4e22007-04-04 22:45:58 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
stepan927d4e22007-04-04 22:45:58 +00003 *
uweb25f1ea2007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
uwe6ab4b7b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
wardfbe9c652007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
stepan927d4e22007-04-04 22:45:58 +00008 *
uweb25f1ea2007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
stepan927d4e22007-04-04 22:45:58 +000012 *
uweb25f1ea2007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
stepan927d4e22007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
stepan927d4e22007-04-04 22:45:58 +000027#include <string.h>
stepanf778f522008-02-20 11:11:18 +000028#include <fcntl.h>
stepan927d4e22007-04-04 22:45:58 +000029#include "flash.h"
stepan927d4e22007-04-04 22:45:58 +000030
stuge04909772007-05-04 04:47:04 +000031/*
uwebe4477b2007-08-23 16:08:21 +000032 * Helper functions for many Winbond Super I/Os of the W836xx range.
stuge04909772007-05-04 04:47:04 +000033 */
stuge04909772007-05-04 04:47:04 +000034/* Enter extended functions */
stugeaa35d392009-01-26 02:34:51 +000035void w836xx_ext_enter(uint16_t port)
uwe23438a02007-05-03 10:09:23 +000036{
hailfingere1f062f2008-05-22 13:22:45 +000037 OUTB(0x87, port);
38 OUTB(0x87, port);
stuge04909772007-05-04 04:47:04 +000039}
uwe23438a02007-05-03 10:09:23 +000040
stuge04909772007-05-04 04:47:04 +000041/* Leave extended functions */
stugeaa35d392009-01-26 02:34:51 +000042void w836xx_ext_leave(uint16_t port)
stuge04909772007-05-04 04:47:04 +000043{
hailfingere1f062f2008-05-22 13:22:45 +000044 OUTB(0xAA, port);
stuge04909772007-05-04 04:47:04 +000045}
uwe23438a02007-05-03 10:09:23 +000046
hailfinger7bac0e52009-05-25 23:26:50 +000047/* Generic Super I/O helper functions */
48uint8_t sio_read(uint16_t port, uint8_t reg)
stuge04909772007-05-04 04:47:04 +000049{
hailfinger7bac0e52009-05-25 23:26:50 +000050 OUTB(reg, port);
51 return INB(port + 1);
stuge04909772007-05-04 04:47:04 +000052}
uwe23438a02007-05-03 10:09:23 +000053
hailfinger7bac0e52009-05-25 23:26:50 +000054void sio_write(uint16_t port, uint8_t reg, uint8_t data)
stuge04909772007-05-04 04:47:04 +000055{
hailfinger7bac0e52009-05-25 23:26:50 +000056 OUTB(reg, port);
57 OUTB(data, port + 1);
stuge04909772007-05-04 04:47:04 +000058}
uwe23438a02007-05-03 10:09:23 +000059
hailfinger7bac0e52009-05-25 23:26:50 +000060void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
stuge04909772007-05-04 04:47:04 +000061{
rminnich6079a1c2007-10-12 21:22:40 +000062 uint8_t tmp;
uwe23438a02007-05-03 10:09:23 +000063
hailfinger7bac0e52009-05-25 23:26:50 +000064 OUTB(reg, port);
65 tmp = INB(port + 1) & ~mask;
66 OUTB(tmp | (data & mask), port + 1);
uwe23438a02007-05-03 10:09:23 +000067}
68
hailfingerc236f9e2009-12-22 23:42:04 +000069/* Not used yet. */
70#if 0
71static int enable_flash_decode_superio(void)
72{
73 int ret;
74 uint8_t tmp;
75
76 switch (superio.vendor) {
77 case SUPERIO_VENDOR_NONE:
78 ret = -1;
79 break;
80 case SUPERIO_VENDOR_ITE:
81 enter_conf_mode_ite(superio.port);
82 /* Enable flash mapping. Works for most old ITE style SuperI/O. */
83 tmp = sio_read(superio.port, 0x24);
84 tmp |= 0xfc;
85 sio_write(superio.port, 0x24, tmp);
86 exit_conf_mode_ite(superio.port);
87 ret = 0;
88 break;
89 default:
90 printf_debug("Unhandled SuperI/O type!\n");
91 ret = -1;
92 break;
93 }
94 return ret;
95}
96#endif
97
uwebe4477b2007-08-23 16:08:21 +000098/**
99 * Winbond W83627HF: Raise GPIO24.
stuge04909772007-05-04 04:47:04 +0000100 *
101 * Suited for:
uwebe4477b2007-08-23 16:08:21 +0000102 * - Agami Aruma
103 * - IWILL DK8-HTX
stepan927d4e22007-04-04 22:45:58 +0000104 */
hailfinger7bac0e52009-05-25 23:26:50 +0000105static int w83627hf_gpio24_raise(uint16_t port, const char *name)
stepan927d4e22007-04-04 22:45:58 +0000106{
hailfinger7bac0e52009-05-25 23:26:50 +0000107 w836xx_ext_enter(port);
stepan927d4e22007-04-04 22:45:58 +0000108
uwe6ed6d952007-12-04 21:49:06 +0000109 /* Is this the W83627HF? */
hailfinger7bac0e52009-05-25 23:26:50 +0000110 if (sio_read(port, 0x20) != 0x52) { /* Super I/O device ID reg. */
stuge04909772007-05-04 04:47:04 +0000111 fprintf(stderr, "\nERROR: %s: W83627HF: Wrong ID: 0x%02X.\n",
hailfinger7bac0e52009-05-25 23:26:50 +0000112 name, sio_read(port, 0x20));
113 w836xx_ext_leave(port);
stepan927d4e22007-04-04 22:45:58 +0000114 return -1;
115 }
116
stuge04909772007-05-04 04:47:04 +0000117 /* PIN89S: WDTO/GP24 multiplex -> GPIO24 */
hailfinger7bac0e52009-05-25 23:26:50 +0000118 sio_mask(port, 0x2B, 0x10, 0x10);
stepan927d4e22007-04-04 22:45:58 +0000119
uwe6ed6d952007-12-04 21:49:06 +0000120 /* Select logical device 8: GPIO port 2 */
hailfinger7bac0e52009-05-25 23:26:50 +0000121 sio_write(port, 0x07, 0x08);
stepan927d4e22007-04-04 22:45:58 +0000122
hailfinger7bac0e52009-05-25 23:26:50 +0000123 sio_mask(port, 0x30, 0x01, 0x01); /* Activate logical device. */
124 sio_mask(port, 0xF0, 0x00, 0x10); /* GPIO24 -> output */
125 sio_mask(port, 0xF2, 0x00, 0x10); /* Clear GPIO24 inversion */
126 sio_mask(port, 0xF1, 0x10, 0x10); /* Raise GPIO24 */
stuge04909772007-05-04 04:47:04 +0000127
hailfinger7bac0e52009-05-25 23:26:50 +0000128 w836xx_ext_leave(port);
stepan927d4e22007-04-04 22:45:58 +0000129
130 return 0;
131}
132
rminnich6079a1c2007-10-12 21:22:40 +0000133static int w83627hf_gpio24_raise_2e(const char *name)
134{
rminnich618eb1a2009-04-09 14:28:36 +0000135 return w83627hf_gpio24_raise(0x2e, name);
rminnich6079a1c2007-10-12 21:22:40 +0000136}
137
138/**
139 * Winbond W83627THF: GPIO 4, bit 4
140 *
141 * Suited for:
stugea1efa0e2008-07-21 17:48:40 +0000142 * - MSI K8T Neo2-F
rminnich6079a1c2007-10-12 21:22:40 +0000143 * - MSI K8N-NEO3
144 */
hailfinger7bac0e52009-05-25 23:26:50 +0000145static int w83627thf_gpio4_4_raise(uint16_t port, const char *name)
rminnich6079a1c2007-10-12 21:22:40 +0000146{
hailfinger7bac0e52009-05-25 23:26:50 +0000147 w836xx_ext_enter(port);
uwe6ed6d952007-12-04 21:49:06 +0000148
149 /* Is this the W83627THF? */
hailfinger7bac0e52009-05-25 23:26:50 +0000150 if (sio_read(port, 0x20) != 0x82) { /* Super I/O device ID reg. */
rminnich6079a1c2007-10-12 21:22:40 +0000151 fprintf(stderr, "\nERROR: %s: W83627THF: Wrong ID: 0x%02X.\n",
hailfinger7bac0e52009-05-25 23:26:50 +0000152 name, sio_read(port, 0x20));
153 w836xx_ext_leave(port);
rminnich6079a1c2007-10-12 21:22:40 +0000154 return -1;
155 }
156
157 /* PINxxxxS: GPIO4/bit 4 multiplex -> GPIOXXX */
158
hailfinger7bac0e52009-05-25 23:26:50 +0000159 sio_write(port, 0x07, 0x09); /* Select LDN 9: GPIO port 4 */
160 sio_mask(port, 0x30, 0x02, 0x02); /* Activate logical device. */
161 sio_mask(port, 0xF4, 0x00, 0x10); /* GPIO4 bit 4 -> output */
162 sio_mask(port, 0xF6, 0x00, 0x10); /* Clear GPIO4 bit 4 inversion */
163 sio_mask(port, 0xF5, 0x10, 0x10); /* Raise GPIO4 bit 4 */
rminnich6079a1c2007-10-12 21:22:40 +0000164
hailfinger7bac0e52009-05-25 23:26:50 +0000165 w836xx_ext_leave(port);
rminnich6079a1c2007-10-12 21:22:40 +0000166
167 return 0;
168}
169
stugea1efa0e2008-07-21 17:48:40 +0000170static int w83627thf_gpio4_4_raise_2e(const char *name)
171{
172 return w83627thf_gpio4_4_raise(0x2e, name);
173}
174
rminnich6079a1c2007-10-12 21:22:40 +0000175static int w83627thf_gpio4_4_raise_4e(const char *name)
176{
uwe6ed6d952007-12-04 21:49:06 +0000177 return w83627thf_gpio4_4_raise(0x4e, name);
rminnich6079a1c2007-10-12 21:22:40 +0000178}
uwe6ed6d952007-12-04 21:49:06 +0000179
uwebe4477b2007-08-23 16:08:21 +0000180/**
uwe6ab4b7b2009-05-09 14:26:04 +0000181 * w83627: Enable MEMW# and set ROM size to max.
stepan927d4e22007-04-04 22:45:58 +0000182 */
hailfinger7bac0e52009-05-25 23:26:50 +0000183static void w836xx_memw_enable(uint16_t port)
stepan927d4e22007-04-04 22:45:58 +0000184{
hailfinger7bac0e52009-05-25 23:26:50 +0000185 w836xx_ext_enter(port);
186 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
uwe6ab4b7b2009-05-09 14:26:04 +0000187 /* Enable MEMW# and set ROM size select to max. (4M). */
hailfinger7bac0e52009-05-25 23:26:50 +0000188 sio_mask(port, 0x24, 0x28, 0x28);
uwe6ab4b7b2009-05-09 14:26:04 +0000189 }
hailfinger7bac0e52009-05-25 23:26:50 +0000190 w836xx_ext_leave(port);
uwe6ab4b7b2009-05-09 14:26:04 +0000191}
192
193/**
libv53f58142009-12-23 00:54:26 +0000194 * Suited for:
195 * - EPoX EP-8K5A2: VIA KT333 + VT8235.
196 * - Albatron PM266A Pro: VIA P4M266A + VT8235.
197 * - Shuttle AK31 (all versions): VIA KT266 + VT8233.
198 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
199 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237.
uwe6ab4b7b2009-05-09 14:26:04 +0000200 */
libv53f58142009-12-23 00:54:26 +0000201static int w836xx_memw_enable_2e(const char *name)
uwe6ab4b7b2009-05-09 14:26:04 +0000202{
libv53f58142009-12-23 00:54:26 +0000203 w836xx_memw_enable(0x2E);
stepan927d4e22007-04-04 22:45:58 +0000204
libv53f58142009-12-23 00:54:26 +0000205 return 0;
uwe6ab4b7b2009-05-09 14:26:04 +0000206}
207
libv71e95f52010-01-20 14:45:07 +0000208/**
209 *
210 */
211static int it8705f_write_enable(uint8_t port, const char *name)
212{
213 enter_conf_mode_ite(port);
214 sio_mask(port, 0x24, 0x04, 0x04); /* Flash ROM I/F Writes Enable */
215 exit_conf_mode_ite(port);
216
217 return 0;
218}
219
220/**
221 * Suited for:
222 * - AOpen vKM400Am-S: VIA KM400 + VT8237 + IT8705F.
223 * - Biostar P4M80-M4: VIA P4M800 + VT8237 + IT8705AF
224 * - Elitegroup K7S6A: SiS745 + ITE IT8705F
225 * - Elitegroup K7VTA3: VIA Apollo KT266/A/333 + VIA VT8235 + ITE IT8705F
226 * - GIGABYTE GA-7VT600: VIA KT600 + VT8237 + IT8705
227 * - Shuttle AK38N: VIA KT333CF + VIA VT8235 + ITE IT8705F
228 *
229 * SIS950 superio probably requires the same flash write enable.
230 */
231static int it8705f_write_enable_2e(const char *name)
232{
233 return it8705f_write_enable(0x2e, name);
234}
libv53f58142009-12-23 00:54:26 +0000235
mkarcherb507b7b2010-02-27 18:35:54 +0000236static int pc87360_gpio_set(uint8_t gpio, int raise)
237{
238 static const int bankbase[] = {0, 4, 8, 10, 12};
239 int gpio_bank = gpio / 8;
240 int gpio_pin = gpio % 8;
241 uint16_t baseport;
242 uint8_t id;
243 uint8_t val;
244
245 if (gpio_bank > 4)
246 {
247 fprintf(stderr, "PC87360: Invalid GPIO %d\n", gpio);
248 return -1;
249 }
250
251 id = sio_read(0x2E, 0x20);
252 if (id != 0xE1)
253 {
254 fprintf(stderr, "PC87360: unexpected ID %02x\n", id);
255 return -1;
256 }
257
258 sio_write(0x2E, 0x07, 0x07); /* select GPIO device */
259 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
260 if((baseport & 0xFFF0) == 0xFFF0 || baseport == 0)
261 {
262 fprintf (stderr, "PC87360: invalid GPIO base address %04x\n",
263 baseport);
264 return -1;
265 }
266 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device */
267 sio_write(0x2E, 0xF0, gpio_bank*16 + gpio_pin);
268 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output */
269
270 val = INB(baseport + bankbase[gpio_bank]);
271 if(raise)
272 val |= 1 << gpio_pin;
273 else
274 val &= ~(1 << gpio_pin);
275 OUTB(val, baseport + bankbase[gpio_bank]);
276
277 return 0;
278}
279
uwe6ab4b7b2009-05-09 14:26:04 +0000280/**
281 * VT823x: Set one of the GPIO pins.
282 */
libv53f58142009-12-23 00:54:26 +0000283static int via_vt823x_gpio_set(uint8_t gpio, int raise)
uwe6ab4b7b2009-05-09 14:26:04 +0000284{
libv53f58142009-12-23 00:54:26 +0000285 struct pci_dev *dev;
uwe6ab4b7b2009-05-09 14:26:04 +0000286 uint16_t base;
libvc89fddc2009-12-09 07:53:01 +0000287 uint8_t val, bit, offset;
uwe6ab4b7b2009-05-09 14:26:04 +0000288
libv53f58142009-12-23 00:54:26 +0000289 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
290 switch (dev->device_id) {
291 case 0x3177: /* VT8235 */
292 case 0x3227: /* VT8237R */
293 case 0x3337: /* VT8237A */
294 break;
295 default:
296 fprintf(stderr, "\nERROR: VT823x ISA bridge not found.\n");
297 return -1;
298 }
299
libv785ec422009-06-19 13:53:59 +0000300 if ((gpio >= 12) && (gpio <= 15)) {
301 /* GPIO12-15 -> output */
302 val = pci_read_byte(dev, 0xE4);
303 val |= 0x10;
304 pci_write_byte(dev, 0xE4, val);
305 } else if (gpio == 9) {
306 /* GPIO9 -> Output */
307 val = pci_read_byte(dev, 0xE4);
308 val |= 0x20;
309 pci_write_byte(dev, 0xE4, val);
libvc89fddc2009-12-09 07:53:01 +0000310 } else if (gpio == 5) {
311 val = pci_read_byte(dev, 0xE4);
312 val |= 0x01;
313 pci_write_byte(dev, 0xE4, val);
libv785ec422009-06-19 13:53:59 +0000314 } else {
uwe6ab4b7b2009-05-09 14:26:04 +0000315 fprintf(stderr, "\nERROR: "
316 "VT823x GPIO%02d is not implemented.\n", gpio);
libv53f58142009-12-23 00:54:26 +0000317 return -1;
uwef6641642007-05-09 10:17:44 +0000318 }
stepan927d4e22007-04-04 22:45:58 +0000319
uwe6ab4b7b2009-05-09 14:26:04 +0000320 /* We need the I/O Base Address for this board's flash enable. */
321 base = pci_read_word(dev, 0x88) & 0xff80;
322
libvc89fddc2009-12-09 07:53:01 +0000323 offset = 0x4C + gpio / 8;
324 bit = 0x01 << (gpio % 8);
325
326 val = INB(base + offset);
uwe6ab4b7b2009-05-09 14:26:04 +0000327 if (raise)
328 val |= bit;
329 else
330 val &= ~bit;
libvc89fddc2009-12-09 07:53:01 +0000331 OUTB(val, base + offset);
stepan927d4e22007-04-04 22:45:58 +0000332
uwef6641642007-05-09 10:17:44 +0000333 return 0;
stepan927d4e22007-04-04 22:45:58 +0000334}
335
uwebe4477b2007-08-23 16:08:21 +0000336/**
libv53f58142009-12-23 00:54:26 +0000337 * Suited for Asus M2V-MX: VIA K8M890 + VT8237A + IT8716F
stepan927d4e22007-04-04 22:45:58 +0000338 */
libv53f58142009-12-23 00:54:26 +0000339static int via_vt823x_gpio5_raise(const char *name)
stepan927d4e22007-04-04 22:45:58 +0000340{
libv53f58142009-12-23 00:54:26 +0000341 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
342 return via_vt823x_gpio_set(5, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000343}
344
345/**
libv785ec422009-06-19 13:53:59 +0000346 * Suited for VIAs EPIA N & NL.
347 */
libv53f58142009-12-23 00:54:26 +0000348static int via_vt823x_gpio9_raise(const char *name)
libv785ec422009-06-19 13:53:59 +0000349{
libv53f58142009-12-23 00:54:26 +0000350 return via_vt823x_gpio_set(9, 1);
libv785ec422009-06-19 13:53:59 +0000351}
352
353/**
libv53f58142009-12-23 00:54:26 +0000354 * Suited for VIAs EPIA M and MII, and maybe other CLE266 based EPIAs.
355 *
356 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
357 * lowered there.
uwe6ab4b7b2009-05-09 14:26:04 +0000358 */
libv53f58142009-12-23 00:54:26 +0000359static int via_vt823x_gpio15_raise(const char *name)
uwe6ab4b7b2009-05-09 14:26:04 +0000360{
libv53f58142009-12-23 00:54:26 +0000361 return via_vt823x_gpio_set(15, 1);
362}
363
364/**
365 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
366 *
367 * Suited for:
368 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
369 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
370 */
371static int board_msi_kt4v(const char *name)
372{
373 int ret;
374
375 ret = via_vt823x_gpio_set(12, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000376 w836xx_memw_enable(0x2E);
hailfinger755073f2008-02-09 02:03:06 +0000377
libv53f58142009-12-23 00:54:26 +0000378 return ret;
hailfinger755073f2008-02-09 02:03:06 +0000379}
380
381/**
uwe691ddb62007-05-20 16:16:13 +0000382 * Suited for ASUS P5A.
383 *
384 * This is rather nasty code, but there's no way to do this cleanly.
385 * We're basically talking to some unknown device on SMBus, my guess
386 * is that it is the Winbond W83781D that lives near the DIP BIOS.
387 */
uwe691ddb62007-05-20 16:16:13 +0000388static int board_asus_p5a(const char *name)
389{
390 uint8_t tmp;
391 int i;
392
393#define ASUSP5A_LOOP 5000
394
hailfingere1f062f2008-05-22 13:22:45 +0000395 OUTB(0x00, 0xE807);
396 OUTB(0xEF, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000397
hailfingere1f062f2008-05-22 13:22:45 +0000398 OUTB(0xFF, 0xE800);
uwe691ddb62007-05-20 16:16:13 +0000399
400 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000401 OUTB(0xE1, 0xFF);
402 if (INB(0xE800) & 0x04)
uwe691ddb62007-05-20 16:16:13 +0000403 break;
404 }
405
406 if (i == ASUSP5A_LOOP) {
407 printf("%s: Unable to contact device.\n", name);
408 return -1;
409 }
410
hailfingere1f062f2008-05-22 13:22:45 +0000411 OUTB(0x20, 0xE801);
412 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000413
hailfingere1f062f2008-05-22 13:22:45 +0000414 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000415
416 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000417 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000418 if (tmp & 0x70)
419 break;
420 }
421
422 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
423 printf("%s: failed to read device.\n", name);
424 return -1;
425 }
426
hailfingere1f062f2008-05-22 13:22:45 +0000427 tmp = INB(0xE804);
uwe691ddb62007-05-20 16:16:13 +0000428 tmp &= ~0x02;
429
hailfingere1f062f2008-05-22 13:22:45 +0000430 OUTB(0x00, 0xE807);
431 OUTB(0xEE, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000432
hailfingere1f062f2008-05-22 13:22:45 +0000433 OUTB(tmp, 0xE804);
uwe691ddb62007-05-20 16:16:13 +0000434
hailfingere1f062f2008-05-22 13:22:45 +0000435 OUTB(0xFF, 0xE800);
436 OUTB(0xE1, 0xFF);
uwe691ddb62007-05-20 16:16:13 +0000437
hailfingere1f062f2008-05-22 13:22:45 +0000438 OUTB(0x20, 0xE801);
439 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000440
hailfingere1f062f2008-05-22 13:22:45 +0000441 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000442
443 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000444 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000445 if (tmp & 0x70)
446 break;
447 }
448
449 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
450 printf("%s: failed to write to device.\n", name);
451 return -1;
452 }
453
454 return 0;
455}
456
libv6a74dbe2009-12-09 11:39:02 +0000457/*
458 * Set GPIO lines in the Broadcom HT-1000 southbridge.
459 *
460 * It's not a Super I/O but it uses the same index/data port method.
461 */
462static int board_hp_dl145_g3_enable(const char *name)
463{
464 /* GPIO 0 reg from PM regs */
465 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
466 sio_mask(0xcd6, 0x44, 0x24, 0x24);
467
468 return 0;
469}
470
stepan60b4d872007-06-05 12:51:52 +0000471static int board_ibm_x3455(const char *name)
472{
libv6a74dbe2009-12-09 11:39:02 +0000473 /* raise gpio13 */
hailfinger9c47a702009-06-01 21:30:42 +0000474 sio_mask(0xcd6, 0x45, 0x20, 0x20);
stepan60b4d872007-06-05 12:51:52 +0000475
476 return 0;
477}
478
libv5736b072009-06-03 07:50:39 +0000479/**
libvb13ceec2009-10-21 12:05:50 +0000480 * Suited for Shuttle FN25 (SN25P): AMD S939 + Nvidia CK804 (nForce4).
481 */
482static int board_shuttle_fn25(const char *name)
483{
484 struct pci_dev *dev;
485
486 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA Bridge. */
487 if (!dev) {
488 fprintf(stderr,
489 "\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
490 return -1;
491 }
492
493 /* one of those bits seems to be connected to TBL#, but -ENOINFO. */
494 pci_write_byte(dev, 0x92, 0);
495
496 return 0;
497}
498
499/**
libv6db37e62009-12-03 12:25:34 +0000500 * Very similar to AMD 8111 IO Hub.
libv5ac6e5c2009-10-05 16:07:00 +0000501 */
libv6db37e62009-12-03 12:25:34 +0000502static int nvidia_mcp_gpio_set(int gpio, int raise)
libv5ac6e5c2009-10-05 16:07:00 +0000503{
libv6db37e62009-12-03 12:25:34 +0000504 struct pci_dev *dev;
libv5ac6e5c2009-10-05 16:07:00 +0000505 uint16_t base;
506 uint8_t tmp;
507
libv8068cf92009-12-22 13:04:13 +0000508 if ((gpio < 0) || (gpio >= 0x40)) {
libv6db37e62009-12-03 12:25:34 +0000509 fprintf(stderr, "\nERROR: unsupported GPIO: %d.\n", gpio);
libv5736b072009-06-03 07:50:39 +0000510 return -1;
511 }
512
libv8068cf92009-12-22 13:04:13 +0000513 /* First, check the ISA Bridge */
514 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
libv6db37e62009-12-03 12:25:34 +0000515 switch (dev->device_id) {
516 case 0x0030: /* CK804 */
517 case 0x0050: /* MCP04 */
518 case 0x0060: /* MCP2 */
519 break;
520 default:
libv8068cf92009-12-22 13:04:13 +0000521 /* Newer MCPs use the SMBus Controller */
522 dev = pci_dev_find_vendorclass(0x10DE, 0x0C05);
523 switch (dev->device_id) {
524 case 0x0264: /* MCP51 */
525 break;
526 default:
527 fprintf(stderr,
528 "\nERROR: no nVidia LPC/SMBus controller found.\n");
libv6db37e62009-12-03 12:25:34 +0000529 return -1;
libv8068cf92009-12-22 13:04:13 +0000530 }
531 break;
libv6db37e62009-12-03 12:25:34 +0000532 }
533
534 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
535 base += 0xC0;
536
537 tmp = INB(base + gpio);
538 tmp &= ~0x0F; /* null lower nibble */
539 tmp |= 0x04; /* gpio -> output. */
540 if (raise)
541 tmp |= 0x01;
542 OUTB(tmp, base + gpio);
libv5736b072009-06-03 07:50:39 +0000543
544 return 0;
545}
546
libv5ac6e5c2009-10-05 16:07:00 +0000547/**
libv64ace522009-12-23 03:01:36 +0000548 * Suited for MSI K8N Neo4: nVidia CK804.
549 */
550static int nvidia_mcp_gpio2_raise(const char *name)
551{
552 return nvidia_mcp_gpio_set(0x02, 1);
553}
554
555/**
libv5ac6e5c2009-10-05 16:07:00 +0000556 * Suited for ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04.
557 */
libv6db37e62009-12-03 12:25:34 +0000558static int nvidia_mcp_gpio10_raise(const char *name)
libv5ac6e5c2009-10-05 16:07:00 +0000559{
libv6db37e62009-12-03 12:25:34 +0000560 return nvidia_mcp_gpio_set(0x10, 1);
561}
libv5ac6e5c2009-10-05 16:07:00 +0000562
libv6db37e62009-12-03 12:25:34 +0000563/**
564 * Suited for the Gigabyte GA-K8N-SLI: CK804 southbridge.
565 */
566static int nvidia_mcp_gpio21_raise(const char *name)
567{
568 return nvidia_mcp_gpio_set(0x21, 0x01);
libv5ac6e5c2009-10-05 16:07:00 +0000569}
570
libvb8043812009-10-05 18:46:35 +0000571/**
572 * Suited for EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2.
573 */
libv6db37e62009-12-03 12:25:34 +0000574static int nvidia_mcp_gpio31_raise(const char *name)
libvb8043812009-10-05 18:46:35 +0000575{
libv6db37e62009-12-03 12:25:34 +0000576 return nvidia_mcp_gpio_set(0x31, 0x01);
libvb8043812009-10-05 18:46:35 +0000577}
libv5ac6e5c2009-10-05 16:07:00 +0000578
uwe0b88fc32007-08-11 16:59:11 +0000579/**
stepanf778f522008-02-20 11:11:18 +0000580 * Suited for Artec Group DBE61 and DBE62.
581 */
582static int board_artecgroup_dbe6x(const char *name)
583{
584#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
585#define DBE6x_PRI_BOOT_LOC_SHIFT (2)
586#define DBE6x_BOOT_OP_LATCHED_SHIFT (8)
587#define DBE6x_SEC_BOOT_LOC_SHIFT (10)
588#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
589#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
590#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
591#define DBE6x_BOOT_LOC_FLASH (2)
592#define DBE6x_BOOT_LOC_FWHUB (3)
593
stepanf251ff82009-08-12 18:25:24 +0000594 msr_t msr;
stepanf778f522008-02-20 11:11:18 +0000595 unsigned long boot_loc;
596
stepanf251ff82009-08-12 18:25:24 +0000597 /* Geode only has a single core */
598 if (setup_cpu_msr(0))
stepanf778f522008-02-20 11:11:18 +0000599 return -1;
stepanf778f522008-02-20 11:11:18 +0000600
stepanf251ff82009-08-12 18:25:24 +0000601 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
stepanf778f522008-02-20 11:11:18 +0000602
stepanf251ff82009-08-12 18:25:24 +0000603 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
stepanf778f522008-02-20 11:11:18 +0000604 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
605 boot_loc = DBE6x_BOOT_LOC_FWHUB;
606 else
607 boot_loc = DBE6x_BOOT_LOC_FLASH;
608
stepanf251ff82009-08-12 18:25:24 +0000609 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
610 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
uwefa98ca12008-10-18 21:14:13 +0000611 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
stepanf778f522008-02-20 11:11:18 +0000612
stepanf251ff82009-08-12 18:25:24 +0000613 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
stepanf778f522008-02-20 11:11:18 +0000614
stepanf251ff82009-08-12 18:25:24 +0000615 cleanup_cpu_msr();
stepanf778f522008-02-20 11:11:18 +0000616
stepanf778f522008-02-20 11:11:18 +0000617 return 0;
618}
619
uwecc6ecc52008-05-22 21:19:38 +0000620/**
libv8d908612009-12-14 10:41:58 +0000621 * Helper function to raise/drop a given gpo line on intel PIIX4{,E,M}
622 */
623static int intel_piix4_gpo_set(unsigned int gpo, int raise)
624{
mkarcher681bc022010-02-24 00:00:21 +0000625 unsigned int gpo_byte, gpo_bit;
libv8d908612009-12-14 10:41:58 +0000626 struct pci_dev *dev;
627 uint32_t tmp, base;
628
629 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
630 if (!dev) {
631 fprintf(stderr, "\nERROR: Intel PIIX4 ISA bridge not found.\n");
632 return -1;
633 }
634
635 /* sanity check */
636 if (gpo > 30) {
637 fprintf(stderr, "\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
638 return -1;
639 }
640
641 /* these are dual function pins which are most likely in use already */
642 if (((gpo >= 1) && (gpo <= 7)) ||
643 ((gpo >= 9) && (gpo <= 21)) || (gpo == 29)) {
644 fprintf(stderr, "\nERROR: Unsupported PIIX4 GPO%d.\n", gpo);
645 return -1;
646 }
647
648 /* dual function that need special enable. */
649 if ((gpo >= 22) && (gpo <= 26)) {
650 tmp = pci_read_long(dev, 0xB0); /* GENCFG */
651 switch (gpo) {
652 case 22: /* XBUS: XDIR#/GPO22 */
653 case 23: /* XBUS: XOE#/GPO23 */
654 tmp |= 1 << 28;
655 break;
656 case 24: /* RTCSS#/GPO24 */
657 tmp |= 1 << 29;
658 break;
659 case 25: /* RTCALE/GPO25 */
660 tmp |= 1 << 30;
661 break;
662 case 26: /* KBCSS#/GPO26 */
663 tmp |= 1 << 31;
664 break;
665 }
666 pci_write_long(dev, 0xB0, tmp);
667 }
668
669 /* GPO {0,8,27,28,30} are always available. */
670
671 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
672 if (!dev) {
673 fprintf(stderr, "\nERROR: Intel PIIX4 PM not found.\n");
674 return -1;
675 }
676
677 /* PM IO base */
678 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
679
mkarcher681bc022010-02-24 00:00:21 +0000680 gpo_byte = gpo >> 3;
681 gpo_bit = gpo & 7;
682 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
libv8d908612009-12-14 10:41:58 +0000683 if (raise)
mkarcher681bc022010-02-24 00:00:21 +0000684 tmp |= 0x01 << gpo_bit;
libv8d908612009-12-14 10:41:58 +0000685 else
mkarcher681bc022010-02-24 00:00:21 +0000686 tmp &= ~(0x01 << gpo_bit);
687 OUTB(tmp, base + 0x34 + gpo_byte);
libv8d908612009-12-14 10:41:58 +0000688
689 return 0;
690}
691
692/**
693 * Suited for EPoX EP-BX3, and maybe some other Intel 440BX based boards.
694 */
695static int board_epox_ep_bx3(const char *name)
696{
697 return intel_piix4_gpo_set(22, 1);
698}
699
700/**
libv5afe85c2009-11-28 18:07:51 +0000701 * Set a GPIO line on a given intel ICH LPC controller.
uwecc6ecc52008-05-22 21:19:38 +0000702 */
libv5afe85c2009-11-28 18:07:51 +0000703static int intel_ich_gpio_set(int gpio, int raise)
uwecc6ecc52008-05-22 21:19:38 +0000704{
libv5afe85c2009-11-28 18:07:51 +0000705 /* table mapping the different intel ICH LPC chipsets. */
706 static struct {
707 uint16_t id;
708 uint8_t base_reg;
709 uint32_t bank0;
710 uint32_t bank1;
711 uint32_t bank2;
712 } intel_ich_gpio_table[] = {
713 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
714 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
715 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
716 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
717 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
718 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
719 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
720 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
721 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
722 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
723 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
724 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
725 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
726 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
727 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
728 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
729 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
730 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
731 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
732 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
733 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
734 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
735 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
736 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
737 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
738 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
739 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
740 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
741 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
742 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
743 {0, 0, 0, 0, 0} /* end marker */
744 };
uwecc6ecc52008-05-22 21:19:38 +0000745
libv5afe85c2009-11-28 18:07:51 +0000746 struct pci_dev *dev;
747 uint16_t base;
748 uint32_t tmp;
749 int i, allowed;
750
751 /* First, look for a known LPC bridge */
hailfingerd9bfbe22009-12-14 04:24:42 +0000752 for (dev = pacc->devices; dev; dev = dev->next) {
753 pci_fill_info(dev, PCI_FILL_CLASS);
libv5afe85c2009-11-28 18:07:51 +0000754 if ((dev->vendor_id == 0x8086) &&
755 (dev->device_class == 0x0601)) { /* ISA Bridge */
756 /* Is this device in our list? */
757 for (i = 0; intel_ich_gpio_table[i].id; i++)
758 if (dev->device_id == intel_ich_gpio_table[i].id)
759 break;
760
761 if (intel_ich_gpio_table[i].id)
762 break;
763 }
hailfingerd9bfbe22009-12-14 04:24:42 +0000764 }
libv5afe85c2009-11-28 18:07:51 +0000765
uwecc6ecc52008-05-22 21:19:38 +0000766 if (!dev) {
libv5afe85c2009-11-28 18:07:51 +0000767 fprintf(stderr, "\nERROR: No Known Intel LPC Bridge found.\n");
uwecc6ecc52008-05-22 21:19:38 +0000768 return -1;
769 }
770
libv5afe85c2009-11-28 18:07:51 +0000771 /* According to the datasheets, all intel ICHs have the gpio bar 5:1
772 strapped to zero. From some mobile ich9 version on, this becomes
773 6:1. The mask below catches all. */
774 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
uwecc6ecc52008-05-22 21:19:38 +0000775
libv5afe85c2009-11-28 18:07:51 +0000776 /* check whether the line is allowed */
777 if (gpio < 32)
778 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
779 else if (gpio < 64)
780 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
781 else
782 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
783
784 if (!allowed) {
785 fprintf(stderr, "\nERROR: This Intel LPC Bridge does not allow"
786 " setting GPIO%02d\n", gpio);
787 return -1;
788 }
789
790 printf("\nIntel ICH LPC Bridge: %sing GPIO%02d.\n",
791 raise ? "Rais" : "Dropp", gpio);
792
793 if (gpio < 32) {
794 /* Set line to GPIO */
795 tmp = INL(base);
796 /* ICH/ICH0 multiplexes 27/28 on the line set. */
797 if ((gpio == 28) &&
798 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
799 tmp |= 1 << 27;
800 else
801 tmp |= 1 << gpio;
802 OUTL(tmp, base);
803
804 /* As soon as we are talking to ICH8 and above, this register
805 decides whether we can set the gpio or not. */
806 if (dev->device_id > 0x2800) {
807 tmp = INL(base);
808 if (!(tmp & (1 << gpio))) {
809 fprintf(stderr, "\nERROR: This Intel LPC Bridge"
810 " does not allow setting GPIO%02d\n",
811 gpio);
812 return -1;
813 }
814 }
815
816 /* Set GPIO to OUTPUT */
817 tmp = INL(base + 0x04);
818 tmp &= ~(1 << gpio);
819 OUTL(tmp, base + 0x04);
820
821 /* Raise GPIO line */
822 tmp = INL(base + 0x0C);
823 if (raise)
824 tmp |= 1 << gpio;
825 else
826 tmp &= ~(1 << gpio);
827 OUTL(tmp, base + 0x0C);
828 } else if (gpio < 64) {
829 gpio -= 32;
830
831 /* Set line to GPIO */
832 tmp = INL(base + 0x30);
833 tmp |= 1 << gpio;
834 OUTL(tmp, base + 0x30);
835
836 /* As soon as we are talking to ICH8 and above, this register
837 decides whether we can set the gpio or not. */
838 if (dev->device_id > 0x2800) {
839 tmp = INL(base + 30);
840 if (!(tmp & (1 << gpio))) {
841 fprintf(stderr, "\nERROR: This Intel LPC Bridge"
842 " does not allow setting GPIO%02d\n",
843 gpio + 32);
844 return -1;
845 }
846 }
847
848 /* Set GPIO to OUTPUT */
849 tmp = INL(base + 0x34);
850 tmp &= ~(1 << gpio);
851 OUTL(tmp, base + 0x34);
852
853 /* Raise GPIO line */
854 tmp = INL(base + 0x38);
855 if (raise)
856 tmp |= 1 << gpio;
857 else
858 tmp &= ~(1 << gpio);
859 OUTL(tmp, base + 0x38);
860 } else {
861 gpio -= 64;
862
863 /* Set line to GPIO */
864 tmp = INL(base + 0x40);
865 tmp |= 1 << gpio;
866 OUTL(tmp, base + 0x40);
867
868 tmp = INL(base + 40);
869 if (!(tmp & (1 << gpio))) {
870 fprintf(stderr, "\nERROR: This Intel LPC Bridge does "
871 "not allow setting GPIO%02d\n", gpio + 64);
872 return -1;
873 }
874
875 /* Set GPIO to OUTPUT */
876 tmp = INL(base + 0x44);
877 tmp &= ~(1 << gpio);
878 OUTL(tmp, base + 0x44);
879
880 /* Raise GPIO line */
881 tmp = INL(base + 0x48);
882 if (raise)
883 tmp |= 1 << gpio;
884 else
885 tmp &= ~(1 << gpio);
886 OUTL(tmp, base + 0x48);
887 }
uwecc6ecc52008-05-22 21:19:38 +0000888
889 return 0;
890}
891
892/**
libv5afe85c2009-11-28 18:07:51 +0000893 * Suited for Abit IP35: Intel P35 + ICH9R.
uwecc6ecc52008-05-22 21:19:38 +0000894 */
libv5afe85c2009-11-28 18:07:51 +0000895static int intel_ich_gpio16_raise(const char *name)
uwecc6ecc52008-05-22 21:19:38 +0000896{
libv5afe85c2009-11-28 18:07:51 +0000897 return intel_ich_gpio_set(16, 1);
uwecc6ecc52008-05-22 21:19:38 +0000898}
899
stuge81664dd2009-02-02 22:55:26 +0000900/**
libv5afe85c2009-11-28 18:07:51 +0000901 * Suited for MSI MS-7046: LGA775 + 915P + ICH6.
hailfinger3fa8d842009-09-23 02:05:12 +0000902 */
libv5afe85c2009-11-28 18:07:51 +0000903static int intel_ich_gpio19_raise(const char *name)
hailfinger3fa8d842009-09-23 02:05:12 +0000904{
libv5afe85c2009-11-28 18:07:51 +0000905 return intel_ich_gpio_set(19, 1);
hailfinger3fa8d842009-09-23 02:05:12 +0000906}
907
908/**
libvdc84fa32009-11-28 18:26:21 +0000909 * Suited for:
910 * - Asus P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2.
911 * - Asus P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R.
stuge81664dd2009-02-02 22:55:26 +0000912 */
libv5afe85c2009-11-28 18:07:51 +0000913static int intel_ich_gpio21_raise(const char *name)
stuge81664dd2009-02-02 22:55:26 +0000914{
libv5afe85c2009-11-28 18:07:51 +0000915 return intel_ich_gpio_set(21, 1);
stuge81664dd2009-02-02 22:55:26 +0000916}
917
libv5afe85c2009-11-28 18:07:51 +0000918/**
919 * Suited for ASUS P4B266: socket478 + intel 845D + ICH2.
920 */
921static int intel_ich_gpio22_raise(const char *name)
922{
923 return intel_ich_gpio_set(22, 1);
924}
925
926/**
mkarcherb507b7b2010-02-27 18:35:54 +0000927 * Suited for HP Vectra VL400: 815 + ICH + PC87360.
928 */
929
930static int board_hp_vl400(const char *name)
931{
932 int ret;
933 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
934 if (!ret)
935 ret = pc87360_gpio_set(0x09, 1); /* #WP ? */
936 if (!ret)
937 ret = pc87360_gpio_set(0x27, 1); /* #TBL */
938 return ret;
939}
940
941/**
libve42a7c62009-11-28 18:16:31 +0000942 * Suited for:
943 * - Dell Poweredge 1850: Intel PPGA604 + E7520 + ICH5R.
944 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R.
libv5afe85c2009-11-28 18:07:51 +0000945 */
946static int intel_ich_gpio23_raise(const char *name)
947{
948 return intel_ich_gpio_set(23, 1);
949}
950
951/**
952 * Suited for Acorp 6A815EPD: socket 370 + intel 815 + ICH2.
953 */
954static int board_acorp_6a815epd(const char *name)
955{
956 int ret;
957
958 /* Lower Blocks Lock -- pin 7 of PLCC32 */
959 ret = intel_ich_gpio_set(22, 1);
960 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
961 ret = intel_ich_gpio_set(23, 1);
962
963 return ret;
964}
965
966/**
967 * Suited for Kontron 986LCD-M: socket478 + 915GM + ICH7R.
968 */
stepanb8361b92008-03-17 22:59:40 +0000969static int board_kontron_986lcd_m(const char *name)
970{
libv5afe85c2009-11-28 18:07:51 +0000971 int ret;
stepanb8361b92008-03-17 22:59:40 +0000972
libv5afe85c2009-11-28 18:07:51 +0000973 ret = intel_ich_gpio_set(34, 1); /* #TBL */
974 if (!ret)
975 ret = intel_ich_gpio_set(35, 1); /* #WP */
stepanb8361b92008-03-17 22:59:40 +0000976
libv5afe85c2009-11-28 18:07:51 +0000977 return ret;
stepanb8361b92008-03-17 22:59:40 +0000978}
979
stepanf778f522008-02-20 11:11:18 +0000980/**
libv88cd3d22009-06-17 14:43:24 +0000981 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
982 */
983static int board_soyo_sy_7vca(const char *name)
984{
985 struct pci_dev *dev;
986 uint32_t base;
987 uint8_t tmp;
988
989 /* VT82C686 Power management */
990 dev = pci_dev_find(0x1106, 0x3057);
991 if (!dev) {
992 fprintf(stderr, "\nERROR: VT82C686 PM device not found.\n");
993 return -1;
994 }
995
996 /* GPO0 output from PM IO base + 0x4C */
997 tmp = pci_read_byte(dev, 0x54);
998 tmp &= ~0x03;
999 pci_write_byte(dev, 0x54, tmp);
1000
1001 /* PM IO base */
1002 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1003
1004 /* Drop GPO0 */
1005 tmp = INB(base + 0x4C);
1006 tmp &= ~0x01;
1007 OUTB(tmp, base + 0x4C);
1008
1009 return 0;
1010}
1011
mkarchercd460642010-01-09 17:36:06 +00001012/**
1013 * Enable some GPIO pin on SiS southbridge.
1014 * Suited for MSI 651M-L: SiS651 / SiS962
1015 */
1016static int board_msi_651ml(const char *name)
1017{
1018 struct pci_dev *dev;
1019 uint16_t base;
1020 uint16_t temp;
1021
1022 dev = pci_dev_find(0x1039, 0x0962);
1023 if (!dev) {
1024 fprintf(stderr, "Expected south bridge not found\n");
1025 return 1;
1026 }
1027
1028 /* Registers 68 and 64 seem like bitmaps */
1029 base = pci_read_word(dev, 0x74);
1030 temp = INW(base + 0x68);
1031 temp &= ~(1 << 0); /* Make pin output? */
mkarcherc9602fb2010-01-09 23:31:13 +00001032 OUTW(temp, base + 0x68);
mkarchercd460642010-01-09 17:36:06 +00001033
1034 temp = INW(base + 0x64);
1035 temp |= (1 << 0); /* Raise output? */
1036 OUTW(temp, base + 0x64);
1037
1038 w836xx_memw_enable(0x2E);
1039
1040 return 0;
1041}
1042
libv88cd3d22009-06-17 14:43:24 +00001043/**
libv5bcbdea2009-06-19 13:00:24 +00001044 * Find the runtime registers of an SMSC Super I/O, after verifying its
1045 * chip ID.
1046 *
1047 * Returns the base port of the runtime register block, or 0 on error.
1048 */
1049static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
1050 uint8_t logical_device)
1051{
1052 uint16_t rt_port = 0;
1053
1054 /* Verify the chip ID. */
uwe619a15a2009-06-28 23:26:37 +00001055 OUTB(0x55, sio_port); /* Enable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001056 if (sio_read(sio_port, 0x20) != chip_id) {
uwe619a15a2009-06-28 23:26:37 +00001057 fprintf(stderr, "\nERROR: SMSC Super I/O not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001058 goto out;
1059 }
1060
1061 /* If the runtime block is active, get its address. */
1062 sio_write(sio_port, 0x07, logical_device);
1063 if (sio_read(sio_port, 0x30) & 1) {
1064 rt_port = (sio_read(sio_port, 0x60) << 8)
1065 | sio_read(sio_port, 0x61);
1066 }
1067
1068 if (rt_port == 0) {
1069 fprintf(stderr, "\nERROR: "
1070 "Super I/O runtime interface not available.\n");
1071 }
1072out:
uwe619a15a2009-06-28 23:26:37 +00001073 OUTB(0xaa, sio_port); /* Disable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001074 return rt_port;
1075}
1076
1077/**
1078 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
1079 * connected to GP30 on the Super I/O, and TBL# is always high.
1080 */
1081static int board_mitac_6513wu(const char *name)
1082{
1083 struct pci_dev *dev;
1084 uint16_t rt_port;
1085 uint8_t val;
1086
1087 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1088 if (!dev) {
1089 fprintf(stderr, "\nERROR: Intel 82801AA ISA bridge not found.\n");
1090 return -1;
1091 }
1092
uwe619a15a2009-06-28 23:26:37 +00001093 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
libv5bcbdea2009-06-19 13:00:24 +00001094 if (rt_port == 0)
1095 return -1;
1096
1097 /* Configure the GPIO pin. */
1098 val = INB(rt_port + 0x33); /* GP30 config */
uwe619a15a2009-06-28 23:26:37 +00001099 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
libv5bcbdea2009-06-19 13:00:24 +00001100 OUTB(val, rt_port + 0x33);
1101
1102 /* Disable write protection. */
1103 val = INB(rt_port + 0x4d); /* GP3 values */
uwe619a15a2009-06-28 23:26:37 +00001104 val |= 0x01; /* Set GP30 high. */
libv5bcbdea2009-06-19 13:00:24 +00001105 OUTB(val, rt_port + 0x4d);
1106
1107 return 0;
1108}
1109
1110/**
libv1569a562009-07-13 12:40:17 +00001111 * Suited for Asus A7V8X: VIA KT400 + VT8235 + IT8703F-A
1112 */
1113static int board_asus_a7v8x(const char *name)
1114{
1115 uint16_t id, base;
1116 uint8_t tmp;
1117
1118 /* find the IT8703F */
1119 w836xx_ext_enter(0x2E);
1120 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1121 w836xx_ext_leave(0x2E);
1122
1123 if (id != 0x8701) {
1124 fprintf(stderr, "\nERROR: IT8703F SuperIO not found.\n");
1125 return -1;
1126 }
1127
1128 /* Get the GP567 IO base */
1129 w836xx_ext_enter(0x2E);
1130 sio_write(0x2E, 0x07, 0x0C);
1131 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1132 w836xx_ext_leave(0x2E);
1133
1134 if (!base) {
1135 fprintf(stderr, "\nERROR: Failed to read IT8703F SuperIO GPIO"
1136 " Base.\n");
1137 return -1;
1138 }
1139
1140 /* Raise GP51. */
1141 tmp = INB(base);
1142 tmp |= 0x02;
1143 OUTB(tmp, base);
1144
1145 return 0;
1146}
1147
libv9c4d2b22009-09-01 21:22:23 +00001148/*
1149 * General routine for raising/dropping GPIO lines on the ITE IT8712F.
1150 * There is only some limited checking on the port numbers.
1151 */
1152static int
1153it8712f_gpio_set(unsigned int line, int raise)
1154{
1155 unsigned int port;
1156 uint16_t id, base;
1157 uint8_t tmp;
1158
1159 port = line / 10;
1160 port--;
1161 line %= 10;
1162
1163 /* Check line */
1164 if ((port > 4) || /* also catches unsigned -1 */
1165 ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) {
1166 fprintf(stderr,
1167 "\nERROR: Unsupported IT8712F GPIO Line %02d.\n", line);
1168 return -1;
1169 }
1170
1171 /* find the IT8712F */
1172 enter_conf_mode_ite(0x2E);
1173 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1174 exit_conf_mode_ite(0x2E);
1175
1176 if (id != 0x8712) {
1177 fprintf(stderr, "\nERROR: IT8712F SuperIO not found.\n");
1178 return -1;
1179 }
1180
1181 /* Get the GPIO base */
1182 enter_conf_mode_ite(0x2E);
1183 sio_write(0x2E, 0x07, 0x07);
1184 base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63);
1185 exit_conf_mode_ite(0x2E);
1186
1187 if (!base) {
1188 fprintf(stderr, "\nERROR: Failed to read IT8712F SuperIO GPIO"
1189 " Base.\n");
1190 return -1;
1191 }
1192
1193 /* set GPIO. */
1194 tmp = INB(base + port);
1195 if (raise)
1196 tmp |= 1 << line;
1197 else
1198 tmp &= ~(1 << line);
1199 OUTB(tmp, base + port);
1200
1201 return 0;
1202}
1203
1204/**
1205 * Suited for Asus A7V600-X: VIA KT600 + VT8237 + IT8712F
1206 */
1207static int board_asus_a7v600x(const char *name)
1208{
1209 return it8712f_gpio_set(32, 1);
1210}
1211
libv1569a562009-07-13 12:40:17 +00001212/**
uwec0751f42009-10-06 13:00:00 +00001213 * Below is the list of boards which need a special "board enable" code in
1214 * flashrom before their ROM chip can be accessed/written to.
1215 *
1216 * NOTE: Please add boards that _don't_ need such enables or don't work yet
1217 * to the respective tables in print.c. Thanks!
1218 *
uwebe4477b2007-08-23 16:08:21 +00001219 * We use 2 sets of IDs here, you're free to choose which is which. This
1220 * is to provide a very high degree of certainty when matching a board on
1221 * the basis of subsystem/card IDs. As not every vendor handles
1222 * subsystem/card IDs in a sane manner.
stepan927d4e22007-04-04 22:45:58 +00001223 *
stuge84659842009-04-20 12:38:17 +00001224 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
hailfinger7fcb5b72010-02-04 11:12:04 +00001225 * NULLed if they don't identify the board fully and if you can't use DMI.
1226 * But please take care to provide an as complete set of pci ids as possible;
1227 * autodetection is the preferred behaviour and we would like to make sure that
1228 * matches are unique.
stepanf778f522008-02-20 11:11:18 +00001229 *
mkarcher803b4042010-01-20 14:14:11 +00001230 * If PCI IDs are not sufficient for board matching, the match can be further
1231 * constrained by a string that has to be present in the DMI database for
1232 * the baseboard or the system entry. The pattern is matched by case sensitve
1233 * substring match, unless it is anchored to the beginning (with a ^ in front)
1234 * or the end (with a $ at the end). Both anchors may be specified at the
1235 * same time to match the full field.
1236 *
hailfinger7fcb5b72010-02-04 11:12:04 +00001237 * When a board is matched through DMI, the first and second main PCI IDs
1238 * and the first subsystem PCI ID have to match as well. If you specify the
1239 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
1240 * subsystem ID of that device is indeed zero.
1241 *
stuge84659842009-04-20 12:38:17 +00001242 * The coreboot ids are used two fold. When running with a coreboot firmware,
1243 * the ids uniquely matches the coreboot board identification string. When a
1244 * legacy bios is installed and when autodetection is not possible, these ids
1245 * can be used to identify the board through the -m command line argument.
1246 *
1247 * When a board is identified through its coreboot ids (in both cases), the
1248 * main pci ids are still required to match, as a safeguard.
stepan927d4e22007-04-04 22:45:58 +00001249 */
stepan927d4e22007-04-04 22:45:58 +00001250
uwec7f7eda2009-05-08 16:23:34 +00001251/* Please keep this list alphabetically ordered by vendor/board name. */
stepan927d4e22007-04-04 22:45:58 +00001252struct board_pciid_enable board_pciid_enables[] = {
uwe869efa02009-06-21 20:50:22 +00001253
mkarcherf2620582010-02-28 01:33:48 +00001254 /* first pci-id set [4], second pci-id set [4], dmi identifier coreboot id [2], vendor name board name max_rom_... OK? flash enable */
1255 {0x8086, 0x2926, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, "Abit", "IP35", 0, OK, intel_ich_gpio16_raise},
1256 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
1257 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
1258 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, NULL, "AGAMI", "ARUMA", "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
1259 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, "Albatron", "PM266A", 0, OK, w836xx_memw_enable_2e},
1260 {0x1106, 0x3205, 0x1106, 0x3205, 0x10EC, 0x8139, 0xA0A0, 0x0477, NULL, NULL, NULL, "AOpen", "vKM400Am-S", 0, OK, it8705f_write_enable_2e},
1261 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
1262 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
1263 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, "ASUS", "A7V600-X", 0, OK, board_asus_a7v600x},
1264 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, "ASUS", "A7V8X", 0, OK, board_asus_a7v8x},
1265 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
1266 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
1267 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
1268 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
1269 {0x8086, 0x2570, 0x1043, 0x80F2, 0x105A, 0x3373, 0x1043, 0x80F5, NULL, NULL, NULL, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
1270 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", "ASUS", "P5A", 0, OK, board_asus_p5a},
1271 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
1272 {0x1106, 0x3149, 0x1565, 0x3206, 0x1106, 0x3344, 0x1565, 0x1202, NULL, NULL, NULL, "Biostar", "P4M80-M4", 0, OK, it8705f_write_enable_2e},
1273 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
1274 {0x1039, 0x5513, 0x1019, 0x0A41, 0x1039, 0x0018, 0, 0, NULL, NULL, NULL, "Elitegroup", "K7S6A", 0, OK, it8705f_write_enable_2e},
1275 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, "Elitegroup", "K7VTA3", 256, OK, it8705f_write_enable_2e},
1276 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
1277 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
1278 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", "EPoX", "EP-BX3", 0, OK, board_epox_ep_bx3},
1279 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
1280 {0x1039, 0x0761, 0, 0, 0x10EC, 0x8168, 0, 0, NULL, "gigabyte", "2761gxdk", "GIGABYTE", "GA-2761GXDK", 0, OK, it87xx_probe_spi_flash},
1281 {0x1106, 0x3227, 0x1458, 0x5001, 0x10ec, 0x8139, 0x1458, 0xe000, NULL, NULL, NULL, "GIGABYTE", "GA-7VT600", 0, OK, it8705f_write_enable_2e},
1282 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
1283 {0x10DE, 0x0360, 0x1458, 0x0C11, 0x10DE, 0x0369, 0x1458, 0x5001, NULL, "gigabyte", "m57sli", "GIGABYTE", "GA-M57SLI-S4", 0, OK, it87xx_probe_spi_flash},
1284 {0x10de, 0x03e0, 0, 0, 0x10DE, 0x03D0, 0, 0, NULL, NULL, NULL, "GIGABYTE", "GA-M61P-S3", 0, OK, it87xx_probe_spi_flash},
1285 {0x1002, 0x4398, 0x1458, 0x5004, 0x1002, 0x4391, 0x1458, 0xb000, NULL, NULL, NULL, "GIGABYTE", "GA-MA78G-DS3H", 0, OK, it87xx_probe_spi_flash},
1286 {0x1002, 0x4398, 0x1458, 0x5004, 0x1002, 0x4391, 0x1458, 0xb002, NULL, NULL, NULL, "GIGABYTE", "GA-MA78GM-S2H", 0, OK, it87xx_probe_spi_flash},
1287 {0x1002, 0x438d, 0x1458, 0x5001, 0x1002, 0x5956, 0x1002, 0x5956, NULL, NULL, NULL, "GIGABYTE", "GA-MA790FX-DQ6", 0, OK, it87xx_probe_spi_flash},
1288 {0x1166, 0x0223, 0x103c, 0x320d, 0x102b, 0x0522, 0x103c, 0x31fa, NULL, "hp", "dl145_g3", "HP", "DL145 G3", 0, OK, board_hp_dl145_g3_enable},
1289 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
1290 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, "IBM", "x3455", 0, OK, board_ibm_x3455},
1291 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
1292 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, NULL, "iwill", "dk8_htx", "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
1293 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27b8, 0, 0, NULL, "kontron", "986lcd-m", "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
1294 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
1295 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
1296 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, NULL, "MSI", "MS-6702E (K8T Neo2-F)", 0, OK, w83627thf_gpio4_4_raise_2e},
1297 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
1298 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, "MSI", "MS-7005 (651M-L)", 0, OK, board_msi_651ml},
1299 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
1300 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio4_4_raise_4e},
1301 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, "MSI", "K8N Neo4-F", 0, OK, nvidia_mcp_gpio2_raise},
1302 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
1303 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, "Shuttle", "AK38N", 256, OK, it8705f_write_enable_2e},
1304 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, NULL, "Shuttle", "FN25", 0, OK, board_shuttle_fn25},
1305 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, "Soyo", "SY-7VCA", 0, OK, board_soyo_sy_7vca},
1306 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
1307 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, "Tekram", "P6Pro-A5", 256, OK, NULL},
1308 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
1309 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
1310 {0x1106, 0x5337, 0x1458, 0xb003, 0x1106, 0x287e, 0x1106, 0x337e, NULL, NULL, NULL, "VIA", "PC3500G", 0, OK, it87xx_probe_spi_flash},
libve9b336e2010-01-20 14:45:03 +00001311
mkarcherf2620582010-02-28 01:33:48 +00001312 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, NULL, NULL, 0, NT, NULL}, /* end marker */
stepan927d4e22007-04-04 22:45:58 +00001313};
1314
uwebe4477b2007-08-23 16:08:21 +00001315/**
stepan1037f6f2008-01-18 15:33:10 +00001316 * Match boards on coreboot table gathered vendor and part name.
uwebe4477b2007-08-23 16:08:21 +00001317 * Require main PCI IDs to match too as extra safety.
stepan927d4e22007-04-04 22:45:58 +00001318 */
uwefa98ca12008-10-18 21:14:13 +00001319static struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
1320 const char *part)
stepan927d4e22007-04-04 22:45:58 +00001321{
uwef6641642007-05-09 10:17:44 +00001322 struct board_pciid_enable *board = board_pciid_enables;
stugeb9b411f2008-01-27 16:21:21 +00001323 struct board_pciid_enable *partmatch = NULL;
stepan927d4e22007-04-04 22:45:58 +00001324
uwe4b650af2009-05-09 00:47:04 +00001325 for (; board->vendor_name; board++) {
uwefa98ca12008-10-18 21:14:13 +00001326 if (vendor && (!board->lb_vendor
1327 || strcasecmp(board->lb_vendor, vendor)))
uwef6641642007-05-09 10:17:44 +00001328 continue;
stepan927d4e22007-04-04 22:45:58 +00001329
stuge0c1005b2008-07-02 00:47:30 +00001330 if (!board->lb_part || strcasecmp(board->lb_part, part))
uwef6641642007-05-09 10:17:44 +00001331 continue;
stepan927d4e22007-04-04 22:45:58 +00001332
uwef6641642007-05-09 10:17:44 +00001333 if (!pci_dev_find(board->first_vendor, board->first_device))
1334 continue;
stepan927d4e22007-04-04 22:45:58 +00001335
uwef6641642007-05-09 10:17:44 +00001336 if (board->second_vendor &&
uwefa98ca12008-10-18 21:14:13 +00001337 !pci_dev_find(board->second_vendor, board->second_device))
uwef6641642007-05-09 10:17:44 +00001338 continue;
stugeb9b411f2008-01-27 16:21:21 +00001339
1340 if (vendor)
1341 return board;
1342
1343 if (partmatch) {
1344 /* a second entry has a matching part name */
1345 printf("AMBIGUOUS BOARD NAME: %s\n", part);
1346 printf("At least vendors '%s' and '%s' match.\n",
uwefa98ca12008-10-18 21:14:13 +00001347 partmatch->lb_vendor, board->lb_vendor);
stugeb9b411f2008-01-27 16:21:21 +00001348 printf("Please use the full -m vendor:part syntax.\n");
1349 return NULL;
1350 }
1351 partmatch = board;
uwef6641642007-05-09 10:17:44 +00001352 }
uwe6ed6d952007-12-04 21:49:06 +00001353
stugeb9b411f2008-01-27 16:21:21 +00001354 if (partmatch)
1355 return partmatch;
1356
stepan3370c892009-07-30 13:30:17 +00001357 if (!partvendor_from_cbtable) {
1358 /* Only warn if the mainboard type was not gathered from the
1359 * coreboot table. If it was, the coreboot implementor is
1360 * expected to fix flashrom, too.
1361 */
1362 printf("\nUnknown vendor:board from -m option: %s:%s\n\n",
1363 vendor, part);
1364 }
uwef6641642007-05-09 10:17:44 +00001365 return NULL;
stepan927d4e22007-04-04 22:45:58 +00001366}
1367
uwebe4477b2007-08-23 16:08:21 +00001368/**
1369 * Match boards on PCI IDs and subsystem IDs.
1370 * Second set of IDs can be main only or missing completely.
stepan927d4e22007-04-04 22:45:58 +00001371 */
1372static struct board_pciid_enable *board_match_pci_card_ids(void)
1373{
uwef6641642007-05-09 10:17:44 +00001374 struct board_pciid_enable *board = board_pciid_enables;
stepan927d4e22007-04-04 22:45:58 +00001375
uwe4b650af2009-05-09 00:47:04 +00001376 for (; board->vendor_name; board++) {
mkarcher58fbded2010-02-04 10:58:50 +00001377 if ((!board->first_card_vendor || !board->first_card_device) &&
1378 !board->dmi_pattern)
uwef6641642007-05-09 10:17:44 +00001379 continue;
stepan927d4e22007-04-04 22:45:58 +00001380
uwef6641642007-05-09 10:17:44 +00001381 if (!pci_card_find(board->first_vendor, board->first_device,
uwefa98ca12008-10-18 21:14:13 +00001382 board->first_card_vendor,
1383 board->first_card_device))
uwef6641642007-05-09 10:17:44 +00001384 continue;
stepan927d4e22007-04-04 22:45:58 +00001385
uwef6641642007-05-09 10:17:44 +00001386 if (board->second_vendor) {
1387 if (board->second_card_vendor) {
1388 if (!pci_card_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00001389 board->second_device,
1390 board->second_card_vendor,
1391 board->second_card_device))
uwef6641642007-05-09 10:17:44 +00001392 continue;
1393 } else {
1394 if (!pci_dev_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00001395 board->second_device))
uwef6641642007-05-09 10:17:44 +00001396 continue;
1397 }
1398 }
stepan927d4e22007-04-04 22:45:58 +00001399
mkarcher803b4042010-01-20 14:14:11 +00001400 if (board->dmi_pattern) {
1401 if (!has_dmi_support) {
1402 fprintf(stderr, "WARNING: Can't autodetect %s %s,"
1403 " DMI info unavailable.\n",
1404 board->vendor_name, board->board_name);
1405 continue;
1406 } else {
1407 if (!dmi_match(board->dmi_pattern))
1408 continue;
1409 }
1410 }
1411
mkarcherf2620582010-02-28 01:33:48 +00001412 if (board->status == NT) {
1413 if (!force_boardenable)
1414 {
1415 printf("WARNING: Your mainboard is %s %s, but the mainboard-specific\n"
1416 "code has not been marked as working. To help flashrom development, please\n"
1417 "test flashrom on your board. As the code to support your board is untested,\n"
1418 "we strongly recommend that as an additional safety measure you make\n"
1419 "store backup of your current ROM contents (obtained by flashrom -r) on\n"
1420 "a medium that can be accessed from a different computer (like an USB\n"
1421 "drive or a network share of another system) before you try to erase or\n"
1422 "write.\n"
1423 "The untested code does not run unless you specify the\n"
1424 " \"-p internal:boardenable=force\" command line option. Depending on your\n"
1425 "hardware environment, erasing, writing or even probing can fail without\n"
1426 "running the board specific code. Running the board-specific code might\n"
1427 "cause your computer to behave erratically if it is wrong.\n"
1428 "Please report the results of running the board enable code to\n"
1429 "flashrom@flashrom.org.\n",
1430 board->vendor_name, board->board_name);
1431 continue;
1432 }
1433 printf("NOTE: Running an untested board enable procedure.\n"
1434 "Please report success/failure to flashrom@flashrom.org\n");
1435 }
uwef6641642007-05-09 10:17:44 +00001436 return board;
1437 }
stepan927d4e22007-04-04 22:45:58 +00001438
uwef6641642007-05-09 10:17:44 +00001439 return NULL;
stepan927d4e22007-04-04 22:45:58 +00001440}
1441
uwe6ed6d952007-12-04 21:49:06 +00001442int board_flash_enable(const char *vendor, const char *part)
stepan927d4e22007-04-04 22:45:58 +00001443{
uwef6641642007-05-09 10:17:44 +00001444 struct board_pciid_enable *board = NULL;
1445 int ret = 0;
stepan927d4e22007-04-04 22:45:58 +00001446
stugeb9b411f2008-01-27 16:21:21 +00001447 if (part)
stepan1037f6f2008-01-18 15:33:10 +00001448 board = board_match_coreboot_name(vendor, part);
stepan927d4e22007-04-04 22:45:58 +00001449
uwef6641642007-05-09 10:17:44 +00001450 if (!board)
1451 board = board_match_pci_card_ids();
stepan927d4e22007-04-04 22:45:58 +00001452
uwef6641642007-05-09 10:17:44 +00001453 if (board) {
libve9b336e2010-01-20 14:45:03 +00001454 if (board->max_rom_decode_parallel)
1455 max_rom_decode.parallel =
1456 board->max_rom_decode_parallel * 1024;
1457
uwe0ec24c22010-01-28 19:02:36 +00001458 if (board->enable != NULL) {
1459 printf("Disabling flash write protection for "
1460 "board \"%s %s\"... ", board->vendor_name,
1461 board->board_name);
stepan927d4e22007-04-04 22:45:58 +00001462
uwe0ec24c22010-01-28 19:02:36 +00001463 ret = board->enable(board->vendor_name);
1464 if (ret)
1465 printf("FAILED!\n");
1466 else
1467 printf("OK.\n");
1468 }
uwef6641642007-05-09 10:17:44 +00001469 }
stepan927d4e22007-04-04 22:45:58 +00001470
uwef6641642007-05-09 10:17:44 +00001471 return ret;
stepan927d4e22007-04-04 22:45:58 +00001472}