blob: 7da1682717153fab9b579ce964fed7241d0f15b1 [file] [log] [blame]
stepan927d4e22007-04-04 22:45:58 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
stepan927d4e22007-04-04 22:45:58 +00003 *
uweb25f1ea2007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
uwe6ab4b7b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
wardfbe9c652007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
stepan927d4e22007-04-04 22:45:58 +00008 *
uweb25f1ea2007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
stepan927d4e22007-04-04 22:45:58 +000012 *
uweb25f1ea2007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
stepan927d4e22007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
stepan927d4e22007-04-04 22:45:58 +000027#include <string.h>
stepanf778f522008-02-20 11:11:18 +000028#include <fcntl.h>
stepan927d4e22007-04-04 22:45:58 +000029#include "flash.h"
stepan927d4e22007-04-04 22:45:58 +000030
stuge04909772007-05-04 04:47:04 +000031/*
uwebe4477b2007-08-23 16:08:21 +000032 * Helper functions for many Winbond Super I/Os of the W836xx range.
stuge04909772007-05-04 04:47:04 +000033 */
stuge04909772007-05-04 04:47:04 +000034/* Enter extended functions */
stugeaa35d392009-01-26 02:34:51 +000035void w836xx_ext_enter(uint16_t port)
uwe23438a02007-05-03 10:09:23 +000036{
hailfingere1f062f2008-05-22 13:22:45 +000037 OUTB(0x87, port);
38 OUTB(0x87, port);
stuge04909772007-05-04 04:47:04 +000039}
uwe23438a02007-05-03 10:09:23 +000040
stuge04909772007-05-04 04:47:04 +000041/* Leave extended functions */
stugeaa35d392009-01-26 02:34:51 +000042void w836xx_ext_leave(uint16_t port)
stuge04909772007-05-04 04:47:04 +000043{
hailfingere1f062f2008-05-22 13:22:45 +000044 OUTB(0xAA, port);
stuge04909772007-05-04 04:47:04 +000045}
uwe23438a02007-05-03 10:09:23 +000046
hailfinger7bac0e52009-05-25 23:26:50 +000047/* Generic Super I/O helper functions */
48uint8_t sio_read(uint16_t port, uint8_t reg)
stuge04909772007-05-04 04:47:04 +000049{
hailfinger7bac0e52009-05-25 23:26:50 +000050 OUTB(reg, port);
51 return INB(port + 1);
stuge04909772007-05-04 04:47:04 +000052}
uwe23438a02007-05-03 10:09:23 +000053
hailfinger7bac0e52009-05-25 23:26:50 +000054void sio_write(uint16_t port, uint8_t reg, uint8_t data)
stuge04909772007-05-04 04:47:04 +000055{
hailfinger7bac0e52009-05-25 23:26:50 +000056 OUTB(reg, port);
57 OUTB(data, port + 1);
stuge04909772007-05-04 04:47:04 +000058}
uwe23438a02007-05-03 10:09:23 +000059
hailfinger7bac0e52009-05-25 23:26:50 +000060void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
stuge04909772007-05-04 04:47:04 +000061{
rminnich6079a1c2007-10-12 21:22:40 +000062 uint8_t tmp;
uwe23438a02007-05-03 10:09:23 +000063
hailfinger7bac0e52009-05-25 23:26:50 +000064 OUTB(reg, port);
65 tmp = INB(port + 1) & ~mask;
66 OUTB(tmp | (data & mask), port + 1);
uwe23438a02007-05-03 10:09:23 +000067}
68
uwebe4477b2007-08-23 16:08:21 +000069/**
70 * Winbond W83627HF: Raise GPIO24.
stuge04909772007-05-04 04:47:04 +000071 *
72 * Suited for:
uwebe4477b2007-08-23 16:08:21 +000073 * - Agami Aruma
74 * - IWILL DK8-HTX
stepan927d4e22007-04-04 22:45:58 +000075 */
hailfinger7bac0e52009-05-25 23:26:50 +000076static int w83627hf_gpio24_raise(uint16_t port, const char *name)
stepan927d4e22007-04-04 22:45:58 +000077{
hailfinger7bac0e52009-05-25 23:26:50 +000078 w836xx_ext_enter(port);
stepan927d4e22007-04-04 22:45:58 +000079
uwe6ed6d952007-12-04 21:49:06 +000080 /* Is this the W83627HF? */
hailfinger7bac0e52009-05-25 23:26:50 +000081 if (sio_read(port, 0x20) != 0x52) { /* Super I/O device ID reg. */
stuge04909772007-05-04 04:47:04 +000082 fprintf(stderr, "\nERROR: %s: W83627HF: Wrong ID: 0x%02X.\n",
hailfinger7bac0e52009-05-25 23:26:50 +000083 name, sio_read(port, 0x20));
84 w836xx_ext_leave(port);
stepan927d4e22007-04-04 22:45:58 +000085 return -1;
86 }
87
stuge04909772007-05-04 04:47:04 +000088 /* PIN89S: WDTO/GP24 multiplex -> GPIO24 */
hailfinger7bac0e52009-05-25 23:26:50 +000089 sio_mask(port, 0x2B, 0x10, 0x10);
stepan927d4e22007-04-04 22:45:58 +000090
uwe6ed6d952007-12-04 21:49:06 +000091 /* Select logical device 8: GPIO port 2 */
hailfinger7bac0e52009-05-25 23:26:50 +000092 sio_write(port, 0x07, 0x08);
stepan927d4e22007-04-04 22:45:58 +000093
hailfinger7bac0e52009-05-25 23:26:50 +000094 sio_mask(port, 0x30, 0x01, 0x01); /* Activate logical device. */
95 sio_mask(port, 0xF0, 0x00, 0x10); /* GPIO24 -> output */
96 sio_mask(port, 0xF2, 0x00, 0x10); /* Clear GPIO24 inversion */
97 sio_mask(port, 0xF1, 0x10, 0x10); /* Raise GPIO24 */
stuge04909772007-05-04 04:47:04 +000098
hailfinger7bac0e52009-05-25 23:26:50 +000099 w836xx_ext_leave(port);
stepan927d4e22007-04-04 22:45:58 +0000100
101 return 0;
102}
103
rminnich6079a1c2007-10-12 21:22:40 +0000104static int w83627hf_gpio24_raise_2e(const char *name)
105{
rminnich618eb1a2009-04-09 14:28:36 +0000106 return w83627hf_gpio24_raise(0x2e, name);
rminnich6079a1c2007-10-12 21:22:40 +0000107}
108
109/**
110 * Winbond W83627THF: GPIO 4, bit 4
111 *
112 * Suited for:
stugea1efa0e2008-07-21 17:48:40 +0000113 * - MSI K8T Neo2-F
rminnich6079a1c2007-10-12 21:22:40 +0000114 * - MSI K8N-NEO3
115 */
hailfinger7bac0e52009-05-25 23:26:50 +0000116static int w83627thf_gpio4_4_raise(uint16_t port, const char *name)
rminnich6079a1c2007-10-12 21:22:40 +0000117{
hailfinger7bac0e52009-05-25 23:26:50 +0000118 w836xx_ext_enter(port);
uwe6ed6d952007-12-04 21:49:06 +0000119
120 /* Is this the W83627THF? */
hailfinger7bac0e52009-05-25 23:26:50 +0000121 if (sio_read(port, 0x20) != 0x82) { /* Super I/O device ID reg. */
rminnich6079a1c2007-10-12 21:22:40 +0000122 fprintf(stderr, "\nERROR: %s: W83627THF: Wrong ID: 0x%02X.\n",
hailfinger7bac0e52009-05-25 23:26:50 +0000123 name, sio_read(port, 0x20));
124 w836xx_ext_leave(port);
rminnich6079a1c2007-10-12 21:22:40 +0000125 return -1;
126 }
127
128 /* PINxxxxS: GPIO4/bit 4 multiplex -> GPIOXXX */
129
hailfinger7bac0e52009-05-25 23:26:50 +0000130 sio_write(port, 0x07, 0x09); /* Select LDN 9: GPIO port 4 */
131 sio_mask(port, 0x30, 0x02, 0x02); /* Activate logical device. */
132 sio_mask(port, 0xF4, 0x00, 0x10); /* GPIO4 bit 4 -> output */
133 sio_mask(port, 0xF6, 0x00, 0x10); /* Clear GPIO4 bit 4 inversion */
134 sio_mask(port, 0xF5, 0x10, 0x10); /* Raise GPIO4 bit 4 */
rminnich6079a1c2007-10-12 21:22:40 +0000135
hailfinger7bac0e52009-05-25 23:26:50 +0000136 w836xx_ext_leave(port);
rminnich6079a1c2007-10-12 21:22:40 +0000137
138 return 0;
139}
140
stugea1efa0e2008-07-21 17:48:40 +0000141static int w83627thf_gpio4_4_raise_2e(const char *name)
142{
143 return w83627thf_gpio4_4_raise(0x2e, name);
144}
145
rminnich6079a1c2007-10-12 21:22:40 +0000146static int w83627thf_gpio4_4_raise_4e(const char *name)
147{
uwe6ed6d952007-12-04 21:49:06 +0000148 return w83627thf_gpio4_4_raise(0x4e, name);
rminnich6079a1c2007-10-12 21:22:40 +0000149}
uwe6ed6d952007-12-04 21:49:06 +0000150
uwebe4477b2007-08-23 16:08:21 +0000151/**
uwe6ab4b7b2009-05-09 14:26:04 +0000152 * w83627: Enable MEMW# and set ROM size to max.
stepan927d4e22007-04-04 22:45:58 +0000153 */
hailfinger7bac0e52009-05-25 23:26:50 +0000154static void w836xx_memw_enable(uint16_t port)
stepan927d4e22007-04-04 22:45:58 +0000155{
hailfinger7bac0e52009-05-25 23:26:50 +0000156 w836xx_ext_enter(port);
157 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
uwe6ab4b7b2009-05-09 14:26:04 +0000158 /* Enable MEMW# and set ROM size select to max. (4M). */
hailfinger7bac0e52009-05-25 23:26:50 +0000159 sio_mask(port, 0x24, 0x28, 0x28);
uwe6ab4b7b2009-05-09 14:26:04 +0000160 }
hailfinger7bac0e52009-05-25 23:26:50 +0000161 w836xx_ext_leave(port);
uwe6ab4b7b2009-05-09 14:26:04 +0000162}
163
164/**
165 * Common routine for several VT823x based boards.
166 */
167static void vt823x_set_all_writes_to_lpc(struct pci_dev *dev)
168{
uwef6641642007-05-09 10:17:44 +0000169 uint8_t val;
stepan927d4e22007-04-04 22:45:58 +0000170
uwe6ab4b7b2009-05-09 14:26:04 +0000171 /* All memory cycles, not just ROM ones, go to LPC. */
172 val = pci_read_byte(dev, 0x59);
173 val &= ~0x80;
174 pci_write_byte(dev, 0x59, val);
175}
176
177/**
178 * VT823x: Set one of the GPIO pins.
179 */
180static void vt823x_gpio_set(struct pci_dev *dev, uint8_t gpio, int raise)
181{
182 uint16_t base;
libvc89fddc2009-12-09 07:53:01 +0000183 uint8_t val, bit, offset;
uwe6ab4b7b2009-05-09 14:26:04 +0000184
libv785ec422009-06-19 13:53:59 +0000185 if ((gpio >= 12) && (gpio <= 15)) {
186 /* GPIO12-15 -> output */
187 val = pci_read_byte(dev, 0xE4);
188 val |= 0x10;
189 pci_write_byte(dev, 0xE4, val);
190 } else if (gpio == 9) {
191 /* GPIO9 -> Output */
192 val = pci_read_byte(dev, 0xE4);
193 val |= 0x20;
194 pci_write_byte(dev, 0xE4, val);
libvc89fddc2009-12-09 07:53:01 +0000195 } else if (gpio == 5) {
196 val = pci_read_byte(dev, 0xE4);
197 val |= 0x01;
198 pci_write_byte(dev, 0xE4, val);
libv785ec422009-06-19 13:53:59 +0000199 } else {
uwe6ab4b7b2009-05-09 14:26:04 +0000200 fprintf(stderr, "\nERROR: "
201 "VT823x GPIO%02d is not implemented.\n", gpio);
202 return;
uwef6641642007-05-09 10:17:44 +0000203 }
stepan927d4e22007-04-04 22:45:58 +0000204
uwe6ab4b7b2009-05-09 14:26:04 +0000205 /* We need the I/O Base Address for this board's flash enable. */
206 base = pci_read_word(dev, 0x88) & 0xff80;
207
libvc89fddc2009-12-09 07:53:01 +0000208 offset = 0x4C + gpio / 8;
209 bit = 0x01 << (gpio % 8);
210
211 val = INB(base + offset);
uwe6ab4b7b2009-05-09 14:26:04 +0000212 if (raise)
213 val |= bit;
214 else
215 val &= ~bit;
libvc89fddc2009-12-09 07:53:01 +0000216 OUTB(val, base + offset);
uwe6ab4b7b2009-05-09 14:26:04 +0000217}
218
219/**
220 * Suited for VIAs EPIA M and MII, and maybe other CLE266 based EPIAs.
221 *
222 * We don't need to do this when using coreboot, GPIO15 is never lowered there.
223 */
224static int board_via_epia_m(const char *name)
225{
226 struct pci_dev *dev;
227
228 dev = pci_dev_find(0x1106, 0x3177); /* VT8235 ISA bridge */
229 if (!dev) {
230 fprintf(stderr, "\nERROR: VT8235 ISA bridge not found.\n");
231 return -1;
232 }
233
234 /* GPIO15 is connected to write protect. */
235 vt823x_gpio_set(dev, 15, 1);
stepan927d4e22007-04-04 22:45:58 +0000236
uwef6641642007-05-09 10:17:44 +0000237 return 0;
stepan927d4e22007-04-04 22:45:58 +0000238}
239
uwebe4477b2007-08-23 16:08:21 +0000240/**
uwe1d7c23d2007-07-04 17:51:49 +0000241 * Suited for:
uwebe4477b2007-08-23 16:08:21 +0000242 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
uwef73155b2009-05-18 21:56:16 +0000243 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237.
stepan927d4e22007-04-04 22:45:58 +0000244 */
stuge04909772007-05-04 04:47:04 +0000245static int board_asus_a7v8x_mx(const char *name)
stepan927d4e22007-04-04 22:45:58 +0000246{
uwef6641642007-05-09 10:17:44 +0000247 struct pci_dev *dev;
stepan927d4e22007-04-04 22:45:58 +0000248
uwef6641642007-05-09 10:17:44 +0000249 dev = pci_dev_find(0x1106, 0x3177); /* VT8235 ISA bridge */
uwe1d7c23d2007-07-04 17:51:49 +0000250 if (!dev)
251 dev = pci_dev_find(0x1106, 0x3227); /* VT8237 ISA bridge */
uwef6641642007-05-09 10:17:44 +0000252 if (!dev) {
uwe1d7c23d2007-07-04 17:51:49 +0000253 fprintf(stderr, "\nERROR: VT823x ISA bridge not found.\n");
uwef6641642007-05-09 10:17:44 +0000254 return -1;
255 }
stepan927d4e22007-04-04 22:45:58 +0000256
uwe6ab4b7b2009-05-09 14:26:04 +0000257 vt823x_set_all_writes_to_lpc(dev);
258 w836xx_memw_enable(0x2E);
stepan927d4e22007-04-04 22:45:58 +0000259
uwef6641642007-05-09 10:17:44 +0000260 return 0;
stepan927d4e22007-04-04 22:45:58 +0000261}
262
uwebe4477b2007-08-23 16:08:21 +0000263/**
uwe6ab4b7b2009-05-09 14:26:04 +0000264 * Suited for VIAs EPIA SP and EPIA CN.
hailfinger755073f2008-02-09 02:03:06 +0000265 */
266static int board_via_epia_sp(const char *name)
267{
268 struct pci_dev *dev;
hailfinger755073f2008-02-09 02:03:06 +0000269
270 dev = pci_dev_find(0x1106, 0x3227); /* VT8237R ISA bridge */
271 if (!dev) {
272 fprintf(stderr, "\nERROR: VT8237R ISA bridge not found.\n");
273 return -1;
274 }
275
uwe6ab4b7b2009-05-09 14:26:04 +0000276 vt823x_set_all_writes_to_lpc(dev);
277
278 return 0;
279}
280
281/**
libv785ec422009-06-19 13:53:59 +0000282 * Suited for VIAs EPIA N & NL.
283 */
284static int board_via_epia_n(const char *name)
285{
286 struct pci_dev *dev;
287
288 dev = pci_dev_find(0x1106, 0x3227); /* VT8237R ISA bridge */
289 if (!dev) {
290 fprintf(stderr, "\nERROR: VT8237R ISA bridge not found.\n");
291 return -1;
292 }
293
294 /* All memory cycles, not just ROM ones, go to LPC */
295 vt823x_set_all_writes_to_lpc(dev);
296
297 /* GPIO9 -> output */
298 vt823x_gpio_set(dev, 9, 1);
299
300 return 0;
301}
302
303/**
libv4beab702009-11-29 01:19:25 +0000304 * Suited for:
305 * - EPoX EP-8K5A2: VIA KT333 + VT8235.
306 * - Albatron PM266A Pro: VIA P4M266A + VT8235.
307 * - Shuttle AK31 (all versions): VIA KT266 + VT8233.
uwe6ab4b7b2009-05-09 14:26:04 +0000308 */
libv4beab702009-11-29 01:19:25 +0000309static int w836xx_memw_enable_2e(const char *name)
uwe6ab4b7b2009-05-09 14:26:04 +0000310{
uwe6ab4b7b2009-05-09 14:26:04 +0000311 w836xx_memw_enable(0x2E);
hailfinger755073f2008-02-09 02:03:06 +0000312
313 return 0;
314}
315
316/**
uwe691ddb62007-05-20 16:16:13 +0000317 * Suited for ASUS P5A.
318 *
319 * This is rather nasty code, but there's no way to do this cleanly.
320 * We're basically talking to some unknown device on SMBus, my guess
321 * is that it is the Winbond W83781D that lives near the DIP BIOS.
322 */
uwe691ddb62007-05-20 16:16:13 +0000323static int board_asus_p5a(const char *name)
324{
325 uint8_t tmp;
326 int i;
327
328#define ASUSP5A_LOOP 5000
329
hailfingere1f062f2008-05-22 13:22:45 +0000330 OUTB(0x00, 0xE807);
331 OUTB(0xEF, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000332
hailfingere1f062f2008-05-22 13:22:45 +0000333 OUTB(0xFF, 0xE800);
uwe691ddb62007-05-20 16:16:13 +0000334
335 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000336 OUTB(0xE1, 0xFF);
337 if (INB(0xE800) & 0x04)
uwe691ddb62007-05-20 16:16:13 +0000338 break;
339 }
340
341 if (i == ASUSP5A_LOOP) {
342 printf("%s: Unable to contact device.\n", name);
343 return -1;
344 }
345
hailfingere1f062f2008-05-22 13:22:45 +0000346 OUTB(0x20, 0xE801);
347 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000348
hailfingere1f062f2008-05-22 13:22:45 +0000349 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000350
351 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000352 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000353 if (tmp & 0x70)
354 break;
355 }
356
357 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
358 printf("%s: failed to read device.\n", name);
359 return -1;
360 }
361
hailfingere1f062f2008-05-22 13:22:45 +0000362 tmp = INB(0xE804);
uwe691ddb62007-05-20 16:16:13 +0000363 tmp &= ~0x02;
364
hailfingere1f062f2008-05-22 13:22:45 +0000365 OUTB(0x00, 0xE807);
366 OUTB(0xEE, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000367
hailfingere1f062f2008-05-22 13:22:45 +0000368 OUTB(tmp, 0xE804);
uwe691ddb62007-05-20 16:16:13 +0000369
hailfingere1f062f2008-05-22 13:22:45 +0000370 OUTB(0xFF, 0xE800);
371 OUTB(0xE1, 0xFF);
uwe691ddb62007-05-20 16:16:13 +0000372
hailfingere1f062f2008-05-22 13:22:45 +0000373 OUTB(0x20, 0xE801);
374 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000375
hailfingere1f062f2008-05-22 13:22:45 +0000376 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000377
378 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000379 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000380 if (tmp & 0x70)
381 break;
382 }
383
384 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
385 printf("%s: failed to write to device.\n", name);
386 return -1;
387 }
388
389 return 0;
390}
391
libv6a74dbe2009-12-09 11:39:02 +0000392/*
393 * Set GPIO lines in the Broadcom HT-1000 southbridge.
394 *
395 * It's not a Super I/O but it uses the same index/data port method.
396 */
397static int board_hp_dl145_g3_enable(const char *name)
398{
399 /* GPIO 0 reg from PM regs */
400 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
401 sio_mask(0xcd6, 0x44, 0x24, 0x24);
402
403 return 0;
404}
405
stepan60b4d872007-06-05 12:51:52 +0000406static int board_ibm_x3455(const char *name)
407{
libv6a74dbe2009-12-09 11:39:02 +0000408 /* raise gpio13 */
hailfinger9c47a702009-06-01 21:30:42 +0000409 sio_mask(0xcd6, 0x45, 0x20, 0x20);
stepan60b4d872007-06-05 12:51:52 +0000410
411 return 0;
412}
413
libv5736b072009-06-03 07:50:39 +0000414/**
libvb13ceec2009-10-21 12:05:50 +0000415 * Suited for Shuttle FN25 (SN25P): AMD S939 + Nvidia CK804 (nForce4).
416 */
417static int board_shuttle_fn25(const char *name)
418{
419 struct pci_dev *dev;
420
421 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA Bridge. */
422 if (!dev) {
423 fprintf(stderr,
424 "\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
425 return -1;
426 }
427
428 /* one of those bits seems to be connected to TBL#, but -ENOINFO. */
429 pci_write_byte(dev, 0x92, 0);
430
431 return 0;
432}
433
434/**
libv6db37e62009-12-03 12:25:34 +0000435 * Very similar to AMD 8111 IO Hub.
libv5ac6e5c2009-10-05 16:07:00 +0000436 */
libv6db37e62009-12-03 12:25:34 +0000437static int nvidia_mcp_gpio_set(int gpio, int raise)
libv5ac6e5c2009-10-05 16:07:00 +0000438{
libv6db37e62009-12-03 12:25:34 +0000439 struct pci_dev *dev;
libv5ac6e5c2009-10-05 16:07:00 +0000440 uint16_t base;
441 uint8_t tmp;
442
libv6db37e62009-12-03 12:25:34 +0000443 if ((gpio < 0) || (gpio > 31)) {
444 fprintf(stderr, "\nERROR: unsupported GPIO: %d.\n", gpio);
libv5736b072009-06-03 07:50:39 +0000445 return -1;
446 }
447
libv6db37e62009-12-03 12:25:34 +0000448 dev = pci_dev_find_vendorclass(0x10DE, 0x0C05);
449 switch (dev->device_id) {
450 case 0x0030: /* CK804 */
451 case 0x0050: /* MCP04 */
452 case 0x0060: /* MCP2 */
453 break;
454 default:
455 fprintf(stderr, "\nERROR: no nVidia SMBus controller found.\n");
456 return -1;
457 }
458
459 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
460 base += 0xC0;
461
462 tmp = INB(base + gpio);
463 tmp &= ~0x0F; /* null lower nibble */
464 tmp |= 0x04; /* gpio -> output. */
465 if (raise)
466 tmp |= 0x01;
467 OUTB(tmp, base + gpio);
libv5736b072009-06-03 07:50:39 +0000468
469 return 0;
470}
471
libv5ac6e5c2009-10-05 16:07:00 +0000472/**
473 * Suited for ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04.
474 */
libv6db37e62009-12-03 12:25:34 +0000475static int nvidia_mcp_gpio10_raise(const char *name)
libv5ac6e5c2009-10-05 16:07:00 +0000476{
libv6db37e62009-12-03 12:25:34 +0000477 return nvidia_mcp_gpio_set(0x10, 1);
478}
libv5ac6e5c2009-10-05 16:07:00 +0000479
libv6db37e62009-12-03 12:25:34 +0000480/**
481 * Suited for the Gigabyte GA-K8N-SLI: CK804 southbridge.
482 */
483static int nvidia_mcp_gpio21_raise(const char *name)
484{
485 return nvidia_mcp_gpio_set(0x21, 0x01);
libv5ac6e5c2009-10-05 16:07:00 +0000486}
487
libvb8043812009-10-05 18:46:35 +0000488/**
489 * Suited for EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2.
490 */
libv6db37e62009-12-03 12:25:34 +0000491static int nvidia_mcp_gpio31_raise(const char *name)
libvb8043812009-10-05 18:46:35 +0000492{
libv6db37e62009-12-03 12:25:34 +0000493 return nvidia_mcp_gpio_set(0x31, 0x01);
libvb8043812009-10-05 18:46:35 +0000494}
libv5ac6e5c2009-10-05 16:07:00 +0000495
uwe0b88fc32007-08-11 16:59:11 +0000496/**
stepanf778f522008-02-20 11:11:18 +0000497 * Suited for Artec Group DBE61 and DBE62.
498 */
499static int board_artecgroup_dbe6x(const char *name)
500{
501#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
502#define DBE6x_PRI_BOOT_LOC_SHIFT (2)
503#define DBE6x_BOOT_OP_LATCHED_SHIFT (8)
504#define DBE6x_SEC_BOOT_LOC_SHIFT (10)
505#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
506#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
507#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
508#define DBE6x_BOOT_LOC_FLASH (2)
509#define DBE6x_BOOT_LOC_FWHUB (3)
510
stepanf251ff82009-08-12 18:25:24 +0000511 msr_t msr;
stepanf778f522008-02-20 11:11:18 +0000512 unsigned long boot_loc;
513
stepanf251ff82009-08-12 18:25:24 +0000514 /* Geode only has a single core */
515 if (setup_cpu_msr(0))
stepanf778f522008-02-20 11:11:18 +0000516 return -1;
stepanf778f522008-02-20 11:11:18 +0000517
stepanf251ff82009-08-12 18:25:24 +0000518 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
stepanf778f522008-02-20 11:11:18 +0000519
stepanf251ff82009-08-12 18:25:24 +0000520 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
stepanf778f522008-02-20 11:11:18 +0000521 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
522 boot_loc = DBE6x_BOOT_LOC_FWHUB;
523 else
524 boot_loc = DBE6x_BOOT_LOC_FLASH;
525
stepanf251ff82009-08-12 18:25:24 +0000526 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
527 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
uwefa98ca12008-10-18 21:14:13 +0000528 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
stepanf778f522008-02-20 11:11:18 +0000529
stepanf251ff82009-08-12 18:25:24 +0000530 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
stepanf778f522008-02-20 11:11:18 +0000531
stepanf251ff82009-08-12 18:25:24 +0000532 cleanup_cpu_msr();
stepanf778f522008-02-20 11:11:18 +0000533
stepanf778f522008-02-20 11:11:18 +0000534 return 0;
535}
536
uwecc6ecc52008-05-22 21:19:38 +0000537/**
libv8d908612009-12-14 10:41:58 +0000538 * Helper function to raise/drop a given gpo line on intel PIIX4{,E,M}
539 */
540static int intel_piix4_gpo_set(unsigned int gpo, int raise)
541{
542 struct pci_dev *dev;
543 uint32_t tmp, base;
544
545 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
546 if (!dev) {
547 fprintf(stderr, "\nERROR: Intel PIIX4 ISA bridge not found.\n");
548 return -1;
549 }
550
551 /* sanity check */
552 if (gpo > 30) {
553 fprintf(stderr, "\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
554 return -1;
555 }
556
557 /* these are dual function pins which are most likely in use already */
558 if (((gpo >= 1) && (gpo <= 7)) ||
559 ((gpo >= 9) && (gpo <= 21)) || (gpo == 29)) {
560 fprintf(stderr, "\nERROR: Unsupported PIIX4 GPO%d.\n", gpo);
561 return -1;
562 }
563
564 /* dual function that need special enable. */
565 if ((gpo >= 22) && (gpo <= 26)) {
566 tmp = pci_read_long(dev, 0xB0); /* GENCFG */
567 switch (gpo) {
568 case 22: /* XBUS: XDIR#/GPO22 */
569 case 23: /* XBUS: XOE#/GPO23 */
570 tmp |= 1 << 28;
571 break;
572 case 24: /* RTCSS#/GPO24 */
573 tmp |= 1 << 29;
574 break;
575 case 25: /* RTCALE/GPO25 */
576 tmp |= 1 << 30;
577 break;
578 case 26: /* KBCSS#/GPO26 */
579 tmp |= 1 << 31;
580 break;
581 }
582 pci_write_long(dev, 0xB0, tmp);
583 }
584
585 /* GPO {0,8,27,28,30} are always available. */
586
587 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
588 if (!dev) {
589 fprintf(stderr, "\nERROR: Intel PIIX4 PM not found.\n");
590 return -1;
591 }
592
593 /* PM IO base */
594 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
595
596 tmp = INL(base + 0x34); /* GPO register */
597 if (raise)
598 tmp |= 0x01 << gpo;
599 else
600 tmp |= ~(0x01 << gpo);
601 OUTL(tmp, base + 0x34);
602
603 return 0;
604}
605
606/**
607 * Suited for EPoX EP-BX3, and maybe some other Intel 440BX based boards.
608 */
609static int board_epox_ep_bx3(const char *name)
610{
611 return intel_piix4_gpo_set(22, 1);
612}
613
614/**
libv5afe85c2009-11-28 18:07:51 +0000615 * Set a GPIO line on a given intel ICH LPC controller.
uwecc6ecc52008-05-22 21:19:38 +0000616 */
libv5afe85c2009-11-28 18:07:51 +0000617static int intel_ich_gpio_set(int gpio, int raise)
uwecc6ecc52008-05-22 21:19:38 +0000618{
libv5afe85c2009-11-28 18:07:51 +0000619 /* table mapping the different intel ICH LPC chipsets. */
620 static struct {
621 uint16_t id;
622 uint8_t base_reg;
623 uint32_t bank0;
624 uint32_t bank1;
625 uint32_t bank2;
626 } intel_ich_gpio_table[] = {
627 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
628 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
629 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
630 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
631 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
632 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
633 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
634 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
635 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
636 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
637 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
638 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
639 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
640 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
641 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
642 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
643 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
644 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
645 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
646 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
647 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
648 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
649 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
650 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
651 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
652 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
653 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
654 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
655 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
656 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
657 {0, 0, 0, 0, 0} /* end marker */
658 };
uwecc6ecc52008-05-22 21:19:38 +0000659
libv5afe85c2009-11-28 18:07:51 +0000660 struct pci_dev *dev;
661 uint16_t base;
662 uint32_t tmp;
663 int i, allowed;
664
665 /* First, look for a known LPC bridge */
hailfingerd9bfbe22009-12-14 04:24:42 +0000666 for (dev = pacc->devices; dev; dev = dev->next) {
667 pci_fill_info(dev, PCI_FILL_CLASS);
libv5afe85c2009-11-28 18:07:51 +0000668 if ((dev->vendor_id == 0x8086) &&
669 (dev->device_class == 0x0601)) { /* ISA Bridge */
670 /* Is this device in our list? */
671 for (i = 0; intel_ich_gpio_table[i].id; i++)
672 if (dev->device_id == intel_ich_gpio_table[i].id)
673 break;
674
675 if (intel_ich_gpio_table[i].id)
676 break;
677 }
hailfingerd9bfbe22009-12-14 04:24:42 +0000678 }
libv5afe85c2009-11-28 18:07:51 +0000679
uwecc6ecc52008-05-22 21:19:38 +0000680 if (!dev) {
libv5afe85c2009-11-28 18:07:51 +0000681 fprintf(stderr, "\nERROR: No Known Intel LPC Bridge found.\n");
uwecc6ecc52008-05-22 21:19:38 +0000682 return -1;
683 }
684
libv5afe85c2009-11-28 18:07:51 +0000685 /* According to the datasheets, all intel ICHs have the gpio bar 5:1
686 strapped to zero. From some mobile ich9 version on, this becomes
687 6:1. The mask below catches all. */
688 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
uwecc6ecc52008-05-22 21:19:38 +0000689
libv5afe85c2009-11-28 18:07:51 +0000690 /* check whether the line is allowed */
691 if (gpio < 32)
692 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
693 else if (gpio < 64)
694 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
695 else
696 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
697
698 if (!allowed) {
699 fprintf(stderr, "\nERROR: This Intel LPC Bridge does not allow"
700 " setting GPIO%02d\n", gpio);
701 return -1;
702 }
703
704 printf("\nIntel ICH LPC Bridge: %sing GPIO%02d.\n",
705 raise ? "Rais" : "Dropp", gpio);
706
707 if (gpio < 32) {
708 /* Set line to GPIO */
709 tmp = INL(base);
710 /* ICH/ICH0 multiplexes 27/28 on the line set. */
711 if ((gpio == 28) &&
712 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
713 tmp |= 1 << 27;
714 else
715 tmp |= 1 << gpio;
716 OUTL(tmp, base);
717
718 /* As soon as we are talking to ICH8 and above, this register
719 decides whether we can set the gpio or not. */
720 if (dev->device_id > 0x2800) {
721 tmp = INL(base);
722 if (!(tmp & (1 << gpio))) {
723 fprintf(stderr, "\nERROR: This Intel LPC Bridge"
724 " does not allow setting GPIO%02d\n",
725 gpio);
726 return -1;
727 }
728 }
729
730 /* Set GPIO to OUTPUT */
731 tmp = INL(base + 0x04);
732 tmp &= ~(1 << gpio);
733 OUTL(tmp, base + 0x04);
734
735 /* Raise GPIO line */
736 tmp = INL(base + 0x0C);
737 if (raise)
738 tmp |= 1 << gpio;
739 else
740 tmp &= ~(1 << gpio);
741 OUTL(tmp, base + 0x0C);
742 } else if (gpio < 64) {
743 gpio -= 32;
744
745 /* Set line to GPIO */
746 tmp = INL(base + 0x30);
747 tmp |= 1 << gpio;
748 OUTL(tmp, base + 0x30);
749
750 /* As soon as we are talking to ICH8 and above, this register
751 decides whether we can set the gpio or not. */
752 if (dev->device_id > 0x2800) {
753 tmp = INL(base + 30);
754 if (!(tmp & (1 << gpio))) {
755 fprintf(stderr, "\nERROR: This Intel LPC Bridge"
756 " does not allow setting GPIO%02d\n",
757 gpio + 32);
758 return -1;
759 }
760 }
761
762 /* Set GPIO to OUTPUT */
763 tmp = INL(base + 0x34);
764 tmp &= ~(1 << gpio);
765 OUTL(tmp, base + 0x34);
766
767 /* Raise GPIO line */
768 tmp = INL(base + 0x38);
769 if (raise)
770 tmp |= 1 << gpio;
771 else
772 tmp &= ~(1 << gpio);
773 OUTL(tmp, base + 0x38);
774 } else {
775 gpio -= 64;
776
777 /* Set line to GPIO */
778 tmp = INL(base + 0x40);
779 tmp |= 1 << gpio;
780 OUTL(tmp, base + 0x40);
781
782 tmp = INL(base + 40);
783 if (!(tmp & (1 << gpio))) {
784 fprintf(stderr, "\nERROR: This Intel LPC Bridge does "
785 "not allow setting GPIO%02d\n", gpio + 64);
786 return -1;
787 }
788
789 /* Set GPIO to OUTPUT */
790 tmp = INL(base + 0x44);
791 tmp &= ~(1 << gpio);
792 OUTL(tmp, base + 0x44);
793
794 /* Raise GPIO line */
795 tmp = INL(base + 0x48);
796 if (raise)
797 tmp |= 1 << gpio;
798 else
799 tmp &= ~(1 << gpio);
800 OUTL(tmp, base + 0x48);
801 }
uwecc6ecc52008-05-22 21:19:38 +0000802
803 return 0;
804}
805
806/**
libv5afe85c2009-11-28 18:07:51 +0000807 * Suited for Abit IP35: Intel P35 + ICH9R.
uwecc6ecc52008-05-22 21:19:38 +0000808 */
libv5afe85c2009-11-28 18:07:51 +0000809static int intel_ich_gpio16_raise(const char *name)
uwecc6ecc52008-05-22 21:19:38 +0000810{
libv5afe85c2009-11-28 18:07:51 +0000811 return intel_ich_gpio_set(16, 1);
uwecc6ecc52008-05-22 21:19:38 +0000812}
813
stuge81664dd2009-02-02 22:55:26 +0000814/**
libv5afe85c2009-11-28 18:07:51 +0000815 * Suited for MSI MS-7046: LGA775 + 915P + ICH6.
hailfinger3fa8d842009-09-23 02:05:12 +0000816 */
libv5afe85c2009-11-28 18:07:51 +0000817static int intel_ich_gpio19_raise(const char *name)
hailfinger3fa8d842009-09-23 02:05:12 +0000818{
libv5afe85c2009-11-28 18:07:51 +0000819 return intel_ich_gpio_set(19, 1);
hailfinger3fa8d842009-09-23 02:05:12 +0000820}
821
822/**
libvdc84fa32009-11-28 18:26:21 +0000823 * Suited for:
824 * - Asus P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2.
825 * - Asus P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R.
stuge81664dd2009-02-02 22:55:26 +0000826 */
libv5afe85c2009-11-28 18:07:51 +0000827static int intel_ich_gpio21_raise(const char *name)
stuge81664dd2009-02-02 22:55:26 +0000828{
libv5afe85c2009-11-28 18:07:51 +0000829 return intel_ich_gpio_set(21, 1);
stuge81664dd2009-02-02 22:55:26 +0000830}
831
libv5afe85c2009-11-28 18:07:51 +0000832/**
833 * Suited for ASUS P4B266: socket478 + intel 845D + ICH2.
834 */
835static int intel_ich_gpio22_raise(const char *name)
836{
837 return intel_ich_gpio_set(22, 1);
838}
839
840/**
libve42a7c62009-11-28 18:16:31 +0000841 * Suited for:
842 * - Dell Poweredge 1850: Intel PPGA604 + E7520 + ICH5R.
843 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R.
libv5afe85c2009-11-28 18:07:51 +0000844 */
845static int intel_ich_gpio23_raise(const char *name)
846{
847 return intel_ich_gpio_set(23, 1);
848}
849
850/**
851 * Suited for Acorp 6A815EPD: socket 370 + intel 815 + ICH2.
852 */
853static int board_acorp_6a815epd(const char *name)
854{
855 int ret;
856
857 /* Lower Blocks Lock -- pin 7 of PLCC32 */
858 ret = intel_ich_gpio_set(22, 1);
859 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
860 ret = intel_ich_gpio_set(23, 1);
861
862 return ret;
863}
864
865/**
866 * Suited for Kontron 986LCD-M: socket478 + 915GM + ICH7R.
867 */
stepanb8361b92008-03-17 22:59:40 +0000868static int board_kontron_986lcd_m(const char *name)
869{
libv5afe85c2009-11-28 18:07:51 +0000870 int ret;
stepanb8361b92008-03-17 22:59:40 +0000871
libv5afe85c2009-11-28 18:07:51 +0000872 ret = intel_ich_gpio_set(34, 1); /* #TBL */
873 if (!ret)
874 ret = intel_ich_gpio_set(35, 1); /* #WP */
stepanb8361b92008-03-17 22:59:40 +0000875
libv5afe85c2009-11-28 18:07:51 +0000876 return ret;
stepanb8361b92008-03-17 22:59:40 +0000877}
878
stepanf778f522008-02-20 11:11:18 +0000879/**
stuge79186d72008-06-11 02:22:42 +0000880 * Suited for:
libv51467262009-07-21 01:44:45 +0000881 * - Biostar P4M80-M4: VIA P4M800 + VT8237 + IT8705AF
882 * - GIGABYTE GA-7VT600: VIA KT600 + VT8237 + IT8705
libv9163dbb2009-12-09 07:43:13 +0000883 *
884 * SIS950 superio probably requires the same flash write enable.
stuge79186d72008-06-11 02:22:42 +0000885 */
libv51467262009-07-21 01:44:45 +0000886static int it8705_rom_write_enable(const char *name)
stuge79186d72008-06-11 02:22:42 +0000887{
888 /* enter IT87xx conf mode */
hailfinger7bac0e52009-05-25 23:26:50 +0000889 enter_conf_mode_ite(0x2e);
stuge79186d72008-06-11 02:22:42 +0000890
891 /* select right flash chip */
hailfinger7bac0e52009-05-25 23:26:50 +0000892 sio_mask(0x2e, 0x22, 0x80, 0x80);
stuge79186d72008-06-11 02:22:42 +0000893
894 /* bit 3: flash chip write enable
895 * bit 7: map flash chip at 1MB-128K (why though? ignoring this.)
896 */
hailfinger7bac0e52009-05-25 23:26:50 +0000897 sio_mask(0x2e, 0x24, 0x04, 0x04);
stuge79186d72008-06-11 02:22:42 +0000898
899 /* exit IT87xx conf mode */
hailfinger7bac0e52009-05-25 23:26:50 +0000900 exit_conf_mode_ite(0x2e);
stuge79186d72008-06-11 02:22:42 +0000901
902 return 0;
903}
904
905/**
uwe47ec1622009-08-20 18:45:18 +0000906 * Suited for AOpen vKM400Am-S: VIA KM400 + VT8237 + IT8705F.
libv51467262009-07-21 01:44:45 +0000907 */
908static int board_aopen_vkm400(const char *name)
909{
910 struct pci_dev *dev;
911
912 dev = pci_dev_find(0x1106, 0x3227); /* VT8237 ISA bridge */
913 if (!dev) {
914 fprintf(stderr, "\nERROR: VT8237 ISA bridge not found.\n");
915 return -1;
916 }
917
918 vt823x_set_all_writes_to_lpc(dev);
919
920 return it8705_rom_write_enable(name);
921}
922
923/**
uwe53dd3c42008-08-19 21:51:39 +0000924 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
925 *
926 * Suited for:
927 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
uwe1c326af2009-05-23 00:56:49 +0000928 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
uwe53dd3c42008-08-19 21:51:39 +0000929 */
930static int board_msi_kt4v(const char *name)
931{
932 struct pci_dev *dev;
uwe53dd3c42008-08-19 21:51:39 +0000933
934 dev = pci_dev_find(0x1106, 0x3177); /* VT8235 ISA bridge */
935 if (!dev) {
936 fprintf(stderr, "\nERROR: VT823x ISA bridge not found.\n");
937 return -1;
938 }
939
libvee4fb332009-11-28 21:12:58 +0000940 vt823x_set_all_writes_to_lpc(dev);
uwe53dd3c42008-08-19 21:51:39 +0000941
uwe6ab4b7b2009-05-09 14:26:04 +0000942 vt823x_gpio_set(dev, 12, 1);
943 w836xx_memw_enable(0x2E);
uwe53dd3c42008-08-19 21:51:39 +0000944
945 return 0;
946}
947
948/**
libv88cd3d22009-06-17 14:43:24 +0000949 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
950 */
951static int board_soyo_sy_7vca(const char *name)
952{
953 struct pci_dev *dev;
954 uint32_t base;
955 uint8_t tmp;
956
957 /* VT82C686 Power management */
958 dev = pci_dev_find(0x1106, 0x3057);
959 if (!dev) {
960 fprintf(stderr, "\nERROR: VT82C686 PM device not found.\n");
961 return -1;
962 }
963
964 /* GPO0 output from PM IO base + 0x4C */
965 tmp = pci_read_byte(dev, 0x54);
966 tmp &= ~0x03;
967 pci_write_byte(dev, 0x54, tmp);
968
969 /* PM IO base */
970 base = pci_read_long(dev, 0x48) & 0x0000FF00;
971
972 /* Drop GPO0 */
973 tmp = INB(base + 0x4C);
974 tmp &= ~0x01;
975 OUTB(tmp, base + 0x4C);
976
977 return 0;
978}
979
uwe255f9c62009-06-21 15:45:34 +0000980static int it8705f_write_enable(uint8_t port, const char *name)
981{
982 enter_conf_mode_ite(port);
983 sio_mask(port, 0x24, 0x04, 0x04); /* Flash ROM I/F Writes Enable */
984 exit_conf_mode_ite(port);
985
986 return 0;
987}
988
989/**
hailfingere76cfaf2009-12-17 15:20:01 +0000990 * Suited for: Elitegroup K7VTA3: VIA Apollo KT266/A/333 + VIA VT8235 + ITE IT8705F
uwe255f9c62009-06-21 15:45:34 +0000991 */
hailfingere76cfaf2009-12-17 15:20:01 +0000992static int elitegroup_k7vta3(const char *name)
uwe255f9c62009-06-21 15:45:34 +0000993{
hailfingere76cfaf2009-12-17 15:20:01 +0000994 max_rom_decode.parallel = 256 * 1024;
995 return it8705f_write_enable(0x2e, name);
996}
997
998/**
999 * Suited for: Shuttle AK38N: VIA KT333CF + VIA VT8235 + ITE IT8705F
1000 */
1001static int shuttle_ak38n(const char *name)
1002{
1003 max_rom_decode.parallel = 256 * 1024;
uwe255f9c62009-06-21 15:45:34 +00001004 return it8705f_write_enable(0x2e, name);
1005}
1006
libv88cd3d22009-06-17 14:43:24 +00001007/**
libv5bcbdea2009-06-19 13:00:24 +00001008 * Find the runtime registers of an SMSC Super I/O, after verifying its
1009 * chip ID.
1010 *
1011 * Returns the base port of the runtime register block, or 0 on error.
1012 */
1013static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
1014 uint8_t logical_device)
1015{
1016 uint16_t rt_port = 0;
1017
1018 /* Verify the chip ID. */
uwe619a15a2009-06-28 23:26:37 +00001019 OUTB(0x55, sio_port); /* Enable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001020 if (sio_read(sio_port, 0x20) != chip_id) {
uwe619a15a2009-06-28 23:26:37 +00001021 fprintf(stderr, "\nERROR: SMSC Super I/O not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001022 goto out;
1023 }
1024
1025 /* If the runtime block is active, get its address. */
1026 sio_write(sio_port, 0x07, logical_device);
1027 if (sio_read(sio_port, 0x30) & 1) {
1028 rt_port = (sio_read(sio_port, 0x60) << 8)
1029 | sio_read(sio_port, 0x61);
1030 }
1031
1032 if (rt_port == 0) {
1033 fprintf(stderr, "\nERROR: "
1034 "Super I/O runtime interface not available.\n");
1035 }
1036out:
uwe619a15a2009-06-28 23:26:37 +00001037 OUTB(0xaa, sio_port); /* Disable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001038 return rt_port;
1039}
1040
1041/**
1042 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
1043 * connected to GP30 on the Super I/O, and TBL# is always high.
1044 */
1045static int board_mitac_6513wu(const char *name)
1046{
1047 struct pci_dev *dev;
1048 uint16_t rt_port;
1049 uint8_t val;
1050
1051 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1052 if (!dev) {
1053 fprintf(stderr, "\nERROR: Intel 82801AA ISA bridge not found.\n");
1054 return -1;
1055 }
1056
uwe619a15a2009-06-28 23:26:37 +00001057 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
libv5bcbdea2009-06-19 13:00:24 +00001058 if (rt_port == 0)
1059 return -1;
1060
1061 /* Configure the GPIO pin. */
1062 val = INB(rt_port + 0x33); /* GP30 config */
uwe619a15a2009-06-28 23:26:37 +00001063 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
libv5bcbdea2009-06-19 13:00:24 +00001064 OUTB(val, rt_port + 0x33);
1065
1066 /* Disable write protection. */
1067 val = INB(rt_port + 0x4d); /* GP3 values */
uwe619a15a2009-06-28 23:26:37 +00001068 val |= 0x01; /* Set GP30 high. */
libv5bcbdea2009-06-19 13:00:24 +00001069 OUTB(val, rt_port + 0x4d);
1070
1071 return 0;
1072}
1073
1074/**
libv1569a562009-07-13 12:40:17 +00001075 * Suited for Asus A7V8X: VIA KT400 + VT8235 + IT8703F-A
1076 */
1077static int board_asus_a7v8x(const char *name)
1078{
1079 uint16_t id, base;
1080 uint8_t tmp;
1081
1082 /* find the IT8703F */
1083 w836xx_ext_enter(0x2E);
1084 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1085 w836xx_ext_leave(0x2E);
1086
1087 if (id != 0x8701) {
1088 fprintf(stderr, "\nERROR: IT8703F SuperIO not found.\n");
1089 return -1;
1090 }
1091
1092 /* Get the GP567 IO base */
1093 w836xx_ext_enter(0x2E);
1094 sio_write(0x2E, 0x07, 0x0C);
1095 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1096 w836xx_ext_leave(0x2E);
1097
1098 if (!base) {
1099 fprintf(stderr, "\nERROR: Failed to read IT8703F SuperIO GPIO"
1100 " Base.\n");
1101 return -1;
1102 }
1103
1104 /* Raise GP51. */
1105 tmp = INB(base);
1106 tmp |= 0x02;
1107 OUTB(tmp, base);
1108
1109 return 0;
1110}
1111
libv9c4d2b22009-09-01 21:22:23 +00001112/*
1113 * General routine for raising/dropping GPIO lines on the ITE IT8712F.
1114 * There is only some limited checking on the port numbers.
1115 */
1116static int
1117it8712f_gpio_set(unsigned int line, int raise)
1118{
1119 unsigned int port;
1120 uint16_t id, base;
1121 uint8_t tmp;
1122
1123 port = line / 10;
1124 port--;
1125 line %= 10;
1126
1127 /* Check line */
1128 if ((port > 4) || /* also catches unsigned -1 */
1129 ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) {
1130 fprintf(stderr,
1131 "\nERROR: Unsupported IT8712F GPIO Line %02d.\n", line);
1132 return -1;
1133 }
1134
1135 /* find the IT8712F */
1136 enter_conf_mode_ite(0x2E);
1137 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1138 exit_conf_mode_ite(0x2E);
1139
1140 if (id != 0x8712) {
1141 fprintf(stderr, "\nERROR: IT8712F SuperIO not found.\n");
1142 return -1;
1143 }
1144
1145 /* Get the GPIO base */
1146 enter_conf_mode_ite(0x2E);
1147 sio_write(0x2E, 0x07, 0x07);
1148 base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63);
1149 exit_conf_mode_ite(0x2E);
1150
1151 if (!base) {
1152 fprintf(stderr, "\nERROR: Failed to read IT8712F SuperIO GPIO"
1153 " Base.\n");
1154 return -1;
1155 }
1156
1157 /* set GPIO. */
1158 tmp = INB(base + port);
1159 if (raise)
1160 tmp |= 1 << line;
1161 else
1162 tmp &= ~(1 << line);
1163 OUTB(tmp, base + port);
1164
1165 return 0;
1166}
1167
1168/**
1169 * Suited for Asus A7V600-X: VIA KT600 + VT8237 + IT8712F
1170 */
1171static int board_asus_a7v600x(const char *name)
1172{
1173 return it8712f_gpio_set(32, 1);
1174}
1175
libv1569a562009-07-13 12:40:17 +00001176/**
libvc89fddc2009-12-09 07:53:01 +00001177 * Suited for Asus M2V-MX: VIA K8M890 + VT8237A + IT8716F
1178 */
1179static int board_asus_m2v_mx(const char *name)
1180{
1181 struct pci_dev *dev;
1182
1183 dev = pci_dev_find(0x1106, 0x3337); /* VT8237A ISA bridge */
1184 if (!dev) {
1185 fprintf(stderr, "\nERROR: VT8237A ISA bridge not found.\n");
1186 return -1;
1187 }
1188
1189 /* GPO5 is connected to WP# and TBL#. */
1190 vt823x_gpio_set(dev, 5, 1);
1191
1192 return 0;
1193}
1194
1195
1196/**
uwec0751f42009-10-06 13:00:00 +00001197 * Below is the list of boards which need a special "board enable" code in
1198 * flashrom before their ROM chip can be accessed/written to.
1199 *
1200 * NOTE: Please add boards that _don't_ need such enables or don't work yet
1201 * to the respective tables in print.c. Thanks!
1202 *
uwebe4477b2007-08-23 16:08:21 +00001203 * We use 2 sets of IDs here, you're free to choose which is which. This
1204 * is to provide a very high degree of certainty when matching a board on
1205 * the basis of subsystem/card IDs. As not every vendor handles
1206 * subsystem/card IDs in a sane manner.
stepan927d4e22007-04-04 22:45:58 +00001207 *
stuge84659842009-04-20 12:38:17 +00001208 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
1209 * NULLed if they don't identify the board fully. But please take care to
1210 * provide an as complete set of pci ids as possible; autodetection is the
1211 * preferred behaviour and we would like to make sure that matches are unique.
stepanf778f522008-02-20 11:11:18 +00001212 *
stuge84659842009-04-20 12:38:17 +00001213 * The coreboot ids are used two fold. When running with a coreboot firmware,
1214 * the ids uniquely matches the coreboot board identification string. When a
1215 * legacy bios is installed and when autodetection is not possible, these ids
1216 * can be used to identify the board through the -m command line argument.
1217 *
1218 * When a board is identified through its coreboot ids (in both cases), the
1219 * main pci ids are still required to match, as a safeguard.
stepan927d4e22007-04-04 22:45:58 +00001220 */
stepan927d4e22007-04-04 22:45:58 +00001221
uwec7f7eda2009-05-08 16:23:34 +00001222/* Please keep this list alphabetically ordered by vendor/board name. */
stepan927d4e22007-04-04 22:45:58 +00001223struct board_pciid_enable board_pciid_enables[] = {
uwe1c326af2009-05-23 00:56:49 +00001224 /* first pci-id set [4], second pci-id set [4], coreboot id [2], vendor name board name flash enable */
libv5afe85c2009-11-28 18:07:51 +00001225 {0x8086, 0x2926, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, "Abit", "IP35", intel_ich_gpio16_raise},
libv6a74dbe2009-12-09 11:39:02 +00001226 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, "Acorp", "6A815EPD", board_acorp_6a815epd},
libve42a7c62009-11-28 18:16:31 +00001227 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, "ASRock", "P4i65GV", intel_ich_gpio23_raise},
libv6a74dbe2009-12-09 11:39:02 +00001228 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, "AGAMI", "ARUMA", "agami", "Aruma", w83627hf_gpio24_raise_2e},
libv4beab702009-11-29 01:19:25 +00001229 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, "Albatron", "PM266A", w836xx_memw_enable_2e},
uwe47ec1622009-08-20 18:45:18 +00001230 {0x1106, 0x3205, 0x1106, 0x3205, 0x10EC, 0x8139, 0xA0A0, 0x0477, NULL, NULL, "AOpen", "vKM400Am-S", board_aopen_vkm400},
uwef73155b2009-05-18 21:56:16 +00001231 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, "artecgroup", "dbe61", "Artec Group", "DBE61", board_artecgroup_dbe6x},
1232 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, "artecgroup", "dbe62", "Artec Group", "DBE62", board_artecgroup_dbe6x},
libv9c4d2b22009-09-01 21:22:23 +00001233 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, "ASUS", "A7V600-X", board_asus_a7v600x},
libv1569a562009-07-13 12:40:17 +00001234 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, "ASUS", "A7V8X", board_asus_a7v8x},
uwe6c14e352009-07-04 15:10:41 +00001235 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, "ASUS", "A7V8X-MX SE", board_asus_a7v8x_mx},
libvc89fddc2009-12-09 07:53:01 +00001236 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, "ASUS", "M2V-MX", board_asus_m2v_mx},
libv5afe85c2009-11-28 18:07:51 +00001237 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, "ASUS", "P4B266", intel_ich_gpio22_raise},
libvdc84fa32009-11-28 18:26:21 +00001238 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, "ASUS", "P4B266-LM", intel_ich_gpio21_raise},
libv5afe85c2009-11-28 18:07:51 +00001239 {0x8086, 0x2570, 0x1043, 0x80F2, 0x105A, 0x3373, 0x1043, 0x80F5, NULL, NULL, "ASUS", "P4P800-E Deluxe", intel_ich_gpio21_raise},
uwef73155b2009-05-18 21:56:16 +00001240 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "asus", "p5a", "ASUS", "P5A", board_asus_p5a},
libv6db37e62009-12-03 12:25:34 +00001241 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, "ASUS", "P5ND2-SLI Deluxe", nvidia_mcp_gpio10_raise},
libv51467262009-07-21 01:44:45 +00001242 {0x1106, 0x3149, 0x1565, 0x3206, 0x1106, 0x3344, 0x1565, 0x1202, NULL, NULL, "Biostar", "P4M80-M4", it8705_rom_write_enable},
libv5afe85c2009-11-28 18:07:51 +00001243 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, "Dell", "PowerEdge 1850", intel_ich_gpio23_raise},
hailfingere76cfaf2009-12-17 15:20:01 +00001244 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, "Elitegroup", "K7VTA3", elitegroup_k7vta3},
libv4beab702009-11-29 01:19:25 +00001245 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, "EPoX", "EP-8K5A2", w836xx_memw_enable_2e},
libv6db37e62009-12-03 12:25:34 +00001246 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, "EPoX", "EP-8RDA3+", nvidia_mcp_gpio31_raise},
uwef73155b2009-05-18 21:56:16 +00001247 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, "epox", "ep-bx3", "EPoX", "EP-BX3", board_epox_ep_bx3},
libv6a74dbe2009-12-09 11:39:02 +00001248 {0x1039, 0x0761, 0, 0, 0x10EC, 0x8168, 0, 0, "gigabyte", "2761gxdk", "GIGABYTE", "GA-2761GXDK", it87xx_probe_spi_flash},
libv51467262009-07-21 01:44:45 +00001249 {0x1106, 0x3227, 0x1458, 0x5001, 0x10ec, 0x8139, 0x1458, 0xe000, NULL, NULL, "GIGABYTE", "GA-7VT600", it8705_rom_write_enable},
libv6db37e62009-12-03 12:25:34 +00001250 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, "GIGABYTE", "GA-K8N-SLI", nvidia_mcp_gpio21_raise},
libv6a74dbe2009-12-09 11:39:02 +00001251 {0x10DE, 0x0360, 0x1458, 0x0C11, 0x10DE, 0x0369, 0x1458, 0x5001, "gigabyte", "m57sli", "GIGABYTE", "GA-M57SLI-S4", it87xx_probe_spi_flash},
1252 {0x10de, 0x03e0, 0, 0, 0x10DE, 0x03D0, 0, 0, NULL, NULL, "GIGABYTE", "GA-M61P-S3", it87xx_probe_spi_flash},
uwe95912d82009-05-18 22:27:53 +00001253 {0x1002, 0x4398, 0x1458, 0x5004, 0x1002, 0x4391, 0x1458, 0xb000, NULL, NULL, "GIGABYTE", "GA-MA78G-DS3H", it87xx_probe_spi_flash},
1254 {0x1002, 0x4398, 0x1458, 0x5004, 0x1002, 0x4391, 0x1458, 0xb002, NULL, NULL, "GIGABYTE", "GA-MA78GM-S2H", it87xx_probe_spi_flash},
libv6a74dbe2009-12-09 11:39:02 +00001255 {0x1002, 0x438d, 0x1458, 0x5001, 0x1002, 0x5956, 0x1002, 0x5956, NULL, NULL, "GIGABYTE", "GA-MA790FX-DQ6", it87xx_probe_spi_flash},
uwef73155b2009-05-18 21:56:16 +00001256 {0x1166, 0x0223, 0x103c, 0x320d, 0x102b, 0x0522, 0x103c, 0x31fa, "hp", "dl145_g3", "HP", "DL145 G3", board_hp_dl145_g3_enable},
libv6a74dbe2009-12-09 11:39:02 +00001257 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, "IBM", "x3455", board_ibm_x3455},
uwef73155b2009-05-18 21:56:16 +00001258 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, "Intel", "D201GLY", wbsio_check_for_spi},
1259 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, "iwill", "dk8_htx", "IWILL", "DK8-HTX", w83627hf_gpio24_raise_2e},
libv6a74dbe2009-12-09 11:39:02 +00001260 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27b8, 0, 0, "kontron", "986lcd-m", "Kontron", "986LCD-M", board_kontron_986lcd_m},
libv5bcbdea2009-06-19 13:00:24 +00001261 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, "Mitac", "6513WU", board_mitac_6513wu},
libv6a74dbe2009-12-09 11:39:02 +00001262 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, "MSI", "MS-6590 (KT4 Ultra)",board_msi_kt4v},
uwe4e204a22009-05-28 15:07:42 +00001263 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, "MSI", "MS-6702E (K8T Neo2-F)",w83627thf_gpio4_4_raise_2e},
libvee4fb332009-11-28 21:12:58 +00001264 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, "MSI", "MS-6712 (KT4V)", board_msi_kt4v},
libv5afe85c2009-11-28 18:07:51 +00001265 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, "MSI", "MS-7046", intel_ich_gpio19_raise},
libv6a74dbe2009-12-09 11:39:02 +00001266 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, "msi", "k8n-neo3", "MSI", "MS-7135 (K8N Neo3)", w83627thf_gpio4_4_raise_4e},
libv4beab702009-11-29 01:19:25 +00001267 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, "shuttle", "ak31", "Shuttle", "AK31", w836xx_memw_enable_2e},
hailfingere76cfaf2009-12-17 15:20:01 +00001268 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, "Shuttle", "AK38N", shuttle_ak38n},
libvb13ceec2009-10-21 12:05:50 +00001269 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, "Shuttle", "FN25", board_shuttle_fn25},
libv88cd3d22009-06-17 14:43:24 +00001270 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, "Soyo", "SY-7VCA", board_soyo_sy_7vca},
uwef73155b2009-05-18 21:56:16 +00001271 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, "Tyan", "S2498 (Tomcat K7M)", board_asus_a7v8x_mx},
1272 {0x1106, 0x0314, 0x1106, 0xaa08, 0x1106, 0x3227, 0x1106, 0xAA08, NULL, NULL, "VIA", "EPIA-CN", board_via_epia_sp},
1273 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, "VIA", "EPIA M/MII/...", board_via_epia_m},
libv6a74dbe2009-12-09 11:39:02 +00001274 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, "VIA", "EPIA-N/NL", board_via_epia_n},
uwef73155b2009-05-18 21:56:16 +00001275 {0x1106, 0x3227, 0x1106, 0xAA01, 0x1106, 0x0259, 0x1106, 0xAA01, NULL, NULL, "VIA", "EPIA SP", board_via_epia_sp},
libv6a74dbe2009-12-09 11:39:02 +00001276 {0x1106, 0x5337, 0x1458, 0xb003, 0x1106, 0x287e, 0x1106, 0x337e, NULL, NULL, "VIA", "PC3500G", it87xx_probe_spi_flash},
uwe869efa02009-06-21 20:50:22 +00001277
uwef73155b2009-05-18 21:56:16 +00001278 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, NULL, NULL}, /* end marker */
stepan927d4e22007-04-04 22:45:58 +00001279};
1280
uwebe4477b2007-08-23 16:08:21 +00001281/**
stepan1037f6f2008-01-18 15:33:10 +00001282 * Match boards on coreboot table gathered vendor and part name.
uwebe4477b2007-08-23 16:08:21 +00001283 * Require main PCI IDs to match too as extra safety.
stepan927d4e22007-04-04 22:45:58 +00001284 */
uwefa98ca12008-10-18 21:14:13 +00001285static struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
1286 const char *part)
stepan927d4e22007-04-04 22:45:58 +00001287{
uwef6641642007-05-09 10:17:44 +00001288 struct board_pciid_enable *board = board_pciid_enables;
stugeb9b411f2008-01-27 16:21:21 +00001289 struct board_pciid_enable *partmatch = NULL;
stepan927d4e22007-04-04 22:45:58 +00001290
uwe4b650af2009-05-09 00:47:04 +00001291 for (; board->vendor_name; board++) {
uwefa98ca12008-10-18 21:14:13 +00001292 if (vendor && (!board->lb_vendor
1293 || strcasecmp(board->lb_vendor, vendor)))
uwef6641642007-05-09 10:17:44 +00001294 continue;
stepan927d4e22007-04-04 22:45:58 +00001295
stuge0c1005b2008-07-02 00:47:30 +00001296 if (!board->lb_part || strcasecmp(board->lb_part, part))
uwef6641642007-05-09 10:17:44 +00001297 continue;
stepan927d4e22007-04-04 22:45:58 +00001298
uwef6641642007-05-09 10:17:44 +00001299 if (!pci_dev_find(board->first_vendor, board->first_device))
1300 continue;
stepan927d4e22007-04-04 22:45:58 +00001301
uwef6641642007-05-09 10:17:44 +00001302 if (board->second_vendor &&
uwefa98ca12008-10-18 21:14:13 +00001303 !pci_dev_find(board->second_vendor, board->second_device))
uwef6641642007-05-09 10:17:44 +00001304 continue;
stugeb9b411f2008-01-27 16:21:21 +00001305
1306 if (vendor)
1307 return board;
1308
1309 if (partmatch) {
1310 /* a second entry has a matching part name */
1311 printf("AMBIGUOUS BOARD NAME: %s\n", part);
1312 printf("At least vendors '%s' and '%s' match.\n",
uwefa98ca12008-10-18 21:14:13 +00001313 partmatch->lb_vendor, board->lb_vendor);
stugeb9b411f2008-01-27 16:21:21 +00001314 printf("Please use the full -m vendor:part syntax.\n");
1315 return NULL;
1316 }
1317 partmatch = board;
uwef6641642007-05-09 10:17:44 +00001318 }
uwe6ed6d952007-12-04 21:49:06 +00001319
stugeb9b411f2008-01-27 16:21:21 +00001320 if (partmatch)
1321 return partmatch;
1322
stepan3370c892009-07-30 13:30:17 +00001323 if (!partvendor_from_cbtable) {
1324 /* Only warn if the mainboard type was not gathered from the
1325 * coreboot table. If it was, the coreboot implementor is
1326 * expected to fix flashrom, too.
1327 */
1328 printf("\nUnknown vendor:board from -m option: %s:%s\n\n",
1329 vendor, part);
1330 }
uwef6641642007-05-09 10:17:44 +00001331 return NULL;
stepan927d4e22007-04-04 22:45:58 +00001332}
1333
uwebe4477b2007-08-23 16:08:21 +00001334/**
1335 * Match boards on PCI IDs and subsystem IDs.
1336 * Second set of IDs can be main only or missing completely.
stepan927d4e22007-04-04 22:45:58 +00001337 */
1338static struct board_pciid_enable *board_match_pci_card_ids(void)
1339{
uwef6641642007-05-09 10:17:44 +00001340 struct board_pciid_enable *board = board_pciid_enables;
stepan927d4e22007-04-04 22:45:58 +00001341
uwe4b650af2009-05-09 00:47:04 +00001342 for (; board->vendor_name; board++) {
uwef6641642007-05-09 10:17:44 +00001343 if (!board->first_card_vendor || !board->first_card_device)
1344 continue;
stepan927d4e22007-04-04 22:45:58 +00001345
uwef6641642007-05-09 10:17:44 +00001346 if (!pci_card_find(board->first_vendor, board->first_device,
uwefa98ca12008-10-18 21:14:13 +00001347 board->first_card_vendor,
1348 board->first_card_device))
uwef6641642007-05-09 10:17:44 +00001349 continue;
stepan927d4e22007-04-04 22:45:58 +00001350
uwef6641642007-05-09 10:17:44 +00001351 if (board->second_vendor) {
1352 if (board->second_card_vendor) {
1353 if (!pci_card_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00001354 board->second_device,
1355 board->second_card_vendor,
1356 board->second_card_device))
uwef6641642007-05-09 10:17:44 +00001357 continue;
1358 } else {
1359 if (!pci_dev_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00001360 board->second_device))
uwef6641642007-05-09 10:17:44 +00001361 continue;
1362 }
1363 }
stepan927d4e22007-04-04 22:45:58 +00001364
uwef6641642007-05-09 10:17:44 +00001365 return board;
1366 }
stepan927d4e22007-04-04 22:45:58 +00001367
uwef6641642007-05-09 10:17:44 +00001368 return NULL;
stepan927d4e22007-04-04 22:45:58 +00001369}
1370
uwe6ed6d952007-12-04 21:49:06 +00001371int board_flash_enable(const char *vendor, const char *part)
stepan927d4e22007-04-04 22:45:58 +00001372{
uwef6641642007-05-09 10:17:44 +00001373 struct board_pciid_enable *board = NULL;
1374 int ret = 0;
stepan927d4e22007-04-04 22:45:58 +00001375
stugeb9b411f2008-01-27 16:21:21 +00001376 if (part)
stepan1037f6f2008-01-18 15:33:10 +00001377 board = board_match_coreboot_name(vendor, part);
stepan927d4e22007-04-04 22:45:58 +00001378
uwef6641642007-05-09 10:17:44 +00001379 if (!board)
1380 board = board_match_pci_card_ids();
stepan927d4e22007-04-04 22:45:58 +00001381
uwef6641642007-05-09 10:17:44 +00001382 if (board) {
stepan3370c892009-07-30 13:30:17 +00001383 printf("Disabling flash write protection for board \"%s %s\"... ",
uwe4b650af2009-05-09 00:47:04 +00001384 board->vendor_name, board->board_name);
stepan927d4e22007-04-04 22:45:58 +00001385
uwe4b650af2009-05-09 00:47:04 +00001386 ret = board->enable(board->vendor_name);
uwef6641642007-05-09 10:17:44 +00001387 if (ret)
uwefd2d0fe2007-10-17 23:55:15 +00001388 printf("FAILED!\n");
uwef6641642007-05-09 10:17:44 +00001389 else
1390 printf("OK.\n");
1391 }
stepan927d4e22007-04-04 22:45:58 +00001392
uwef6641642007-05-09 10:17:44 +00001393 return ret;
stepan927d4e22007-04-04 22:45:58 +00001394}