blob: 0491a37501c6b39ae2c758af3d0015dad786f994 [file] [log] [blame]
stepan927d4e22007-04-04 22:45:58 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
stepan927d4e22007-04-04 22:45:58 +00003 *
uweb25f1ea2007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
uwe6ab4b7b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
wardfbe9c652007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
stepan927d4e22007-04-04 22:45:58 +00008 *
uweb25f1ea2007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
stepan927d4e22007-04-04 22:45:58 +000012 *
uweb25f1ea2007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
stepan927d4e22007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
stepan927d4e22007-04-04 22:45:58 +000027#include <string.h>
stepan927d4e22007-04-04 22:45:58 +000028#include "flash.h"
hailfinger428f6852010-07-27 22:41:39 +000029#include "programmer.h"
stepan927d4e22007-04-04 22:45:58 +000030
hailfinger324a9cc2010-05-26 01:45:41 +000031#if defined(__i386__) || defined(__x86_64__)
stuge04909772007-05-04 04:47:04 +000032/*
uwebe4477b2007-08-23 16:08:21 +000033 * Helper functions for many Winbond Super I/Os of the W836xx range.
stuge04909772007-05-04 04:47:04 +000034 */
stuge04909772007-05-04 04:47:04 +000035/* Enter extended functions */
stugeaa35d392009-01-26 02:34:51 +000036void w836xx_ext_enter(uint16_t port)
uwe23438a02007-05-03 10:09:23 +000037{
hailfingere1f062f2008-05-22 13:22:45 +000038 OUTB(0x87, port);
39 OUTB(0x87, port);
stuge04909772007-05-04 04:47:04 +000040}
uwe23438a02007-05-03 10:09:23 +000041
stuge04909772007-05-04 04:47:04 +000042/* Leave extended functions */
stugeaa35d392009-01-26 02:34:51 +000043void w836xx_ext_leave(uint16_t port)
stuge04909772007-05-04 04:47:04 +000044{
hailfingere1f062f2008-05-22 13:22:45 +000045 OUTB(0xAA, port);
stuge04909772007-05-04 04:47:04 +000046}
uwe23438a02007-05-03 10:09:23 +000047
hailfinger7bac0e52009-05-25 23:26:50 +000048/* Generic Super I/O helper functions */
49uint8_t sio_read(uint16_t port, uint8_t reg)
stuge04909772007-05-04 04:47:04 +000050{
hailfinger7bac0e52009-05-25 23:26:50 +000051 OUTB(reg, port);
52 return INB(port + 1);
stuge04909772007-05-04 04:47:04 +000053}
uwe23438a02007-05-03 10:09:23 +000054
hailfinger7bac0e52009-05-25 23:26:50 +000055void sio_write(uint16_t port, uint8_t reg, uint8_t data)
stuge04909772007-05-04 04:47:04 +000056{
hailfinger7bac0e52009-05-25 23:26:50 +000057 OUTB(reg, port);
58 OUTB(data, port + 1);
stuge04909772007-05-04 04:47:04 +000059}
uwe23438a02007-05-03 10:09:23 +000060
hailfinger7bac0e52009-05-25 23:26:50 +000061void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
stuge04909772007-05-04 04:47:04 +000062{
rminnich6079a1c2007-10-12 21:22:40 +000063 uint8_t tmp;
uwe23438a02007-05-03 10:09:23 +000064
hailfinger7bac0e52009-05-25 23:26:50 +000065 OUTB(reg, port);
66 tmp = INB(port + 1) & ~mask;
67 OUTB(tmp | (data & mask), port + 1);
uwe23438a02007-05-03 10:09:23 +000068}
69
hailfingerc236f9e2009-12-22 23:42:04 +000070/* Not used yet. */
71#if 0
72static int enable_flash_decode_superio(void)
73{
74 int ret;
75 uint8_t tmp;
76
77 switch (superio.vendor) {
78 case SUPERIO_VENDOR_NONE:
79 ret = -1;
80 break;
81 case SUPERIO_VENDOR_ITE:
82 enter_conf_mode_ite(superio.port);
uwef6f94d42010-03-13 17:28:29 +000083 /* Enable flash mapping. Works for most old ITE style Super I/O. */
hailfingerc236f9e2009-12-22 23:42:04 +000084 tmp = sio_read(superio.port, 0x24);
85 tmp |= 0xfc;
86 sio_write(superio.port, 0x24, tmp);
87 exit_conf_mode_ite(superio.port);
88 ret = 0;
89 break;
90 default:
snelsone42c3802010-05-07 20:09:04 +000091 msg_pdbg("Unhandled Super I/O type!\n");
hailfingerc236f9e2009-12-22 23:42:04 +000092 ret = -1;
93 break;
94 }
95 return ret;
96}
97#endif
98
uwee15beb92010-08-08 17:01:18 +000099/*
mkarcherb2505c02010-05-24 16:03:57 +0000100 * SMSC FDC37B787: Raise GPIO50
101 */
uweeb26b6e2010-06-07 19:06:26 +0000102static int fdc37b787_gpio50_raise(uint16_t port)
mkarcherb2505c02010-05-24 16:03:57 +0000103{
104 uint8_t id, val;
105
106 OUTB(0x55, port); /* enter conf mode */
107 id = sio_read(port, 0x20);
108 if (id != 0x44) {
uweeb26b6e2010-06-07 19:06:26 +0000109 msg_perr("\nERROR: FDC37B787: Wrong ID 0x%02X.\n", id);
mkarcherb2505c02010-05-24 16:03:57 +0000110 OUTB(0xAA, port); /* leave conf mode */
111 return -1;
112 }
113
114 sio_write(port, 0x07, 0x08); /* Select Aux I/O subdevice */
115
116 val = sio_read(port, 0xC8); /* GP50 */
117 if ((val & 0x1B) != 0x10) /* output, no invert, GPIO */
118 {
uweeb26b6e2010-06-07 19:06:26 +0000119 msg_perr("\nERROR: GPIO50 mode 0x%02X unexpected.\n", val);
mkarcherb2505c02010-05-24 16:03:57 +0000120 OUTB(0xAA, port);
121 return -1;
122 }
123
124 sio_mask(port, 0xF9, 0x01, 0x01);
125
126 OUTB(0xAA, port); /* Leave conf mode */
127 return 0;
128}
129
uwee15beb92010-08-08 17:01:18 +0000130/*
131 * Suited for:
132 * - Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
mkarcherb2505c02010-05-24 16:03:57 +0000133 */
uweeb26b6e2010-06-07 19:06:26 +0000134static int fdc37b787_gpio50_raise_3f0(void)
mkarcherb2505c02010-05-24 16:03:57 +0000135{
uweeb26b6e2010-06-07 19:06:26 +0000136 return fdc37b787_gpio50_raise(0x3f0);
mkarcherb2505c02010-05-24 16:03:57 +0000137}
138
mkarcher51455562010-06-27 15:07:49 +0000139struct winbond_mux {
140 uint8_t reg; /* 0 if the corresponding pin is not muxed */
141 uint8_t data; /* reg/data/mask may be directly ... */
142 uint8_t mask; /* ... passed to sio_mask */
143};
144
145struct winbond_port {
146 const struct winbond_mux *mux; /* NULL or pointer to mux info for the 8 bits */
147 uint8_t ldn; /* LDN this GPIO register is located in */
148 uint8_t enable_bit; /* bit in 0x30 of that LDN to enable
149 the GPIO port */
150 uint8_t base; /* base register in that LDN for the port */
151};
152
153struct winbond_chip {
154 uint8_t device_id; /* reg 0x20 of the expected w83626x */
155 uint8_t gpio_port_count;
156 const struct winbond_port *port;
157};
158
159
160#define UNIMPLEMENTED_PORT {NULL, 0, 0, 0}
161
162enum winbond_id {
163 WINBOND_W83627HF_ID = 0x52,
mkarcher65f85742010-06-27 15:07:52 +0000164 WINBOND_W83627EHF_ID = 0x88,
mkarcher51455562010-06-27 15:07:49 +0000165 WINBOND_W83627THF_ID = 0x82,
166};
167
168static const struct winbond_mux w83627hf_port2_mux[8] = {
169 {0x2A, 0x01, 0x01}, /* or MIDI */
170 {0x2B, 0x80, 0x80}, /* or SPI */
171 {0x2B, 0x40, 0x40}, /* or SPI */
172 {0x2B, 0x20, 0x20}, /* or power LED */
173 {0x2B, 0x10, 0x10}, /* or watchdog */
174 {0x2B, 0x08, 0x08}, /* or infra red */
175 {0x2B, 0x04, 0x04}, /* or infra red */
176 {0x2B, 0x03, 0x03} /* or IRQ1 input */
177};
178
179static const struct winbond_port w83627hf[3] = {
180 UNIMPLEMENTED_PORT,
181 {w83627hf_port2_mux, 0x08, 0, 0xF0},
182 UNIMPLEMENTED_PORT
183};
184
mkarcher65f85742010-06-27 15:07:52 +0000185static const struct winbond_mux w83627ehf_port2_mux[8] = {
186 {0x29, 0x06, 0x02}, /* or MIDI */
187 {0x29, 0x06, 0x02},
188 {0x24, 0x02, 0x00}, /* or SPI ROM interface */
189 {0x24, 0x02, 0x00},
190 {0x2A, 0x01, 0x01}, /* or keyboard/mouse interface */
191 {0x2A, 0x01, 0x01},
192 {0x2A, 0x01, 0x01},
193 {0x2A, 0x01, 0x01}
194};
195
196static const struct winbond_port w83627ehf[6] = {
197 UNIMPLEMENTED_PORT,
198 {w83627ehf_port2_mux, 0x09, 0, 0xE3},
199 UNIMPLEMENTED_PORT,
200 UNIMPLEMENTED_PORT,
201 UNIMPLEMENTED_PORT,
202 UNIMPLEMENTED_PORT
203};
204
mkarcher51455562010-06-27 15:07:49 +0000205static const struct winbond_mux w83627thf_port4_mux[8] = {
206 {0x2D, 0x01, 0x01}, /* or watchdog or VID level strap */
207 {0x2D, 0x02, 0x02}, /* or resume reset */
208 {0x2D, 0x04, 0x04}, /* or S3 input */
209 {0x2D, 0x08, 0x08}, /* or PSON# */
210 {0x2D, 0x10, 0x10}, /* or PWROK */
211 {0x2D, 0x20, 0x20}, /* or suspend LED */
212 {0x2D, 0x40, 0x40}, /* or panel switch input */
213 {0x2D, 0x80, 0x80} /* or panel switch output */
214};
215
216static const struct winbond_port w83627thf[5] = {
217 UNIMPLEMENTED_PORT, /* GPIO1 */
218 UNIMPLEMENTED_PORT, /* GPIO2 */
219 UNIMPLEMENTED_PORT, /* GPIO3 */
220 {w83627thf_port4_mux, 0x09, 1, 0xF4},
221 UNIMPLEMENTED_PORT /* GPIO5 */
222};
223
224static const struct winbond_chip winbond_chips[] = {
225 {WINBOND_W83627HF_ID, ARRAY_SIZE(w83627hf), w83627hf },
mkarcher65f85742010-06-27 15:07:52 +0000226 {WINBOND_W83627EHF_ID, ARRAY_SIZE(w83627ehf), w83627ehf},
mkarcher51455562010-06-27 15:07:49 +0000227 {WINBOND_W83627THF_ID, ARRAY_SIZE(w83627thf), w83627thf},
228};
229
uwee15beb92010-08-08 17:01:18 +0000230/*
231 * Detects which Winbond Super I/O is responding at the given base address,
232 * but takes no effort to make sure the chip is really a Winbond Super I/O.
233 */
234static const struct winbond_chip *winbond_superio_detect(uint16_t base)
mkarcher51455562010-06-27 15:07:49 +0000235{
236 uint8_t chipid;
uwee15beb92010-08-08 17:01:18 +0000237 const struct winbond_chip *chip = NULL;
mkarcher51455562010-06-27 15:07:49 +0000238 int i;
239
240 w836xx_ext_enter(base);
241 chipid = sio_read(base, 0x20);
uwee15beb92010-08-08 17:01:18 +0000242
243 for (i = 0; i < ARRAY_SIZE(winbond_chips); i++) {
244 if (winbond_chips[i].device_id == chipid) {
mkarcher51455562010-06-27 15:07:49 +0000245 chip = &winbond_chips[i];
246 break;
247 }
uwee15beb92010-08-08 17:01:18 +0000248 }
249
mkarcher51455562010-06-27 15:07:49 +0000250 w836xx_ext_leave(base);
251 return chip;
252}
253
uwee15beb92010-08-08 17:01:18 +0000254/*
255 * The chipid parameter goes away as soon as we have Super I/O matching in the
256 * board enable table. The call to winbond_superio_detect() goes away as
257 * soon as we have generic Super I/O detection code.
258 */
mkarcher51455562010-06-27 15:07:49 +0000259static int winbond_gpio_set(uint16_t base, enum winbond_id chipid,
260 int pin, int raise)
261{
uwee15beb92010-08-08 17:01:18 +0000262 const struct winbond_chip *chip = NULL;
263 const struct winbond_port *gpio;
mkarcher51455562010-06-27 15:07:49 +0000264 int port = pin / 10;
265 int bit = pin % 10;
266
267 chip = winbond_superio_detect(base);
268 if (!chip) {
269 msg_perr("\nERROR: No supported Winbond Super I/O found\n");
270 return -1;
271 }
mkarcher87ee57f2010-06-29 14:44:40 +0000272 if (chip->device_id != chipid) {
273 msg_perr("\nERROR: Found Winbond chip with ID 0x%x, "
274 "expected %x\n", chip->device_id, chipid);
275 return -1;
276 }
mkarcher51455562010-06-27 15:07:49 +0000277 if (bit >= 8 || port == 0 || port > chip->gpio_port_count) {
278 msg_perr("\nERROR: winbond_gpio_set: Invalid GPIO number %d\n",
279 pin);
280 return -1;
281 }
282
283 gpio = &chip->port[port - 1];
284
285 if (gpio->ldn == 0) {
286 msg_perr("\nERROR: GPIO%d is not supported yet on this"
287 " winbond chip\n", port);
288 return -1;
289 }
290
291 w836xx_ext_enter(base);
292
uwee15beb92010-08-08 17:01:18 +0000293 /* Select logical device. */
mkarcher51455562010-06-27 15:07:49 +0000294 sio_write(base, 0x07, gpio->ldn);
295
296 /* Activate logical device. */
297 sio_mask(base, 0x30, 1 << gpio->enable_bit, 1 << gpio->enable_bit);
298
uwee15beb92010-08-08 17:01:18 +0000299 /* Select GPIO function of that pin. */
mkarcher51455562010-06-27 15:07:49 +0000300 if (gpio->mux && gpio->mux[bit].reg)
301 sio_mask(base, gpio->mux[bit].reg,
302 gpio->mux[bit].data, gpio->mux[bit].mask);
303
uwee15beb92010-08-08 17:01:18 +0000304 sio_mask(base, gpio->base + 0, 0, 1 << bit); /* Make pin output */
mkarcher51455562010-06-27 15:07:49 +0000305 sio_mask(base, gpio->base + 2, 0, 1 << bit); /* Clear inversion */
306 sio_mask(base, gpio->base + 1, raise << bit, 1 << bit);
307
308 w836xx_ext_leave(base);
309
310 return 0;
311}
312
uwee15beb92010-08-08 17:01:18 +0000313/*
uwebe4477b2007-08-23 16:08:21 +0000314 * Winbond W83627HF: Raise GPIO24.
stuge04909772007-05-04 04:47:04 +0000315 *
316 * Suited for:
uwebe4477b2007-08-23 16:08:21 +0000317 * - Agami Aruma
318 * - IWILL DK8-HTX
stepan927d4e22007-04-04 22:45:58 +0000319 */
uwee15beb92010-08-08 17:01:18 +0000320static int w83627hf_gpio24_raise_2e(void)
stepan927d4e22007-04-04 22:45:58 +0000321{
mkarcher51455562010-06-27 15:07:49 +0000322 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 24, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000323}
324
uwee15beb92010-08-08 17:01:18 +0000325/*
mkarcher101a27a2010-08-07 21:49:11 +0000326 * Winbond W83627HF: Raise GPIO25.
327 *
328 * Suited for:
329 * - MSI MS-6577
330 */
uwee15beb92010-08-08 17:01:18 +0000331static int w83627hf_gpio25_raise_2e(void)
mkarcher101a27a2010-08-07 21:49:11 +0000332{
333 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 25, 1);
334}
335
uwee15beb92010-08-08 17:01:18 +0000336/*
mkarcher65f85742010-06-27 15:07:52 +0000337 * Winbond W83627EHF: Raise GPIO24.
338 *
339 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000340 * - ASUS A8N-VM CSM: AMD Socket 939 + GeForce 6150 (C51) + MCP51
mkarcher65f85742010-06-27 15:07:52 +0000341 */
uwee15beb92010-08-08 17:01:18 +0000342static int w83627ehf_gpio24_raise_2e(void)
mkarcher65f85742010-06-27 15:07:52 +0000343{
344 return winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, 24, 1);
345}
346
uwee15beb92010-08-08 17:01:18 +0000347/*
mkarcher51455562010-06-27 15:07:49 +0000348 * Winbond W83627THF: Raise GPIO 44.
rminnich6079a1c2007-10-12 21:22:40 +0000349 *
350 * Suited for:
stugea1efa0e2008-07-21 17:48:40 +0000351 * - MSI K8T Neo2-F
rminnich6079a1c2007-10-12 21:22:40 +0000352 */
uwee15beb92010-08-08 17:01:18 +0000353static int w83627thf_gpio44_raise_2e(void)
rminnich6079a1c2007-10-12 21:22:40 +0000354{
mkarcher51455562010-06-27 15:07:49 +0000355 return winbond_gpio_set(0x2e, WINBOND_W83627THF_ID, 44, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000356}
357
uwee15beb92010-08-08 17:01:18 +0000358/*
mkarcher51455562010-06-27 15:07:49 +0000359 * Winbond W83627THF: Raise GPIO 44.
360 *
361 * Suited for:
362 * - MSI K8N Neo3
363 */
uwee15beb92010-08-08 17:01:18 +0000364static int w83627thf_gpio44_raise_4e(void)
stugea1efa0e2008-07-21 17:48:40 +0000365{
mkarcher51455562010-06-27 15:07:49 +0000366 return winbond_gpio_set(0x4e, WINBOND_W83627THF_ID, 44, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000367}
uwe6ed6d952007-12-04 21:49:06 +0000368
uwee15beb92010-08-08 17:01:18 +0000369/*
mkarcher20636ae2010-08-02 08:29:34 +0000370 * Enable MEMW# and set ROM size to max.
uwee15beb92010-08-08 17:01:18 +0000371 * Supported chips: W83L517D, W83697HF/F/HG, W83697SF/UF/UG
stepan927d4e22007-04-04 22:45:58 +0000372 */
hailfinger7bac0e52009-05-25 23:26:50 +0000373static void w836xx_memw_enable(uint16_t port)
stepan927d4e22007-04-04 22:45:58 +0000374{
hailfinger7bac0e52009-05-25 23:26:50 +0000375 w836xx_ext_enter(port);
376 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
uwe6ab4b7b2009-05-09 14:26:04 +0000377 /* Enable MEMW# and set ROM size select to max. (4M). */
hailfinger7bac0e52009-05-25 23:26:50 +0000378 sio_mask(port, 0x24, 0x28, 0x28);
uwe6ab4b7b2009-05-09 14:26:04 +0000379 }
hailfinger7bac0e52009-05-25 23:26:50 +0000380 w836xx_ext_leave(port);
uwe6ab4b7b2009-05-09 14:26:04 +0000381}
382
uwee15beb92010-08-08 17:01:18 +0000383/*
libv53f58142009-12-23 00:54:26 +0000384 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000385 * - EPoX EP-8K5A2: VIA KT333 + VT8235
386 * - Albatron PM266A Pro: VIA P4M266A + VT8235
387 * - Shuttle AK31 (all versions): VIA KT266 + VT8233
388 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
389 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237
mkarcher7ad3c252010-08-15 10:21:29 +0000390 * - MSI KM4M-V and KM4AM-V: VIA KM400/KM400A + VT8237
uwe6ab4b7b2009-05-09 14:26:04 +0000391 */
uweeb26b6e2010-06-07 19:06:26 +0000392static int w836xx_memw_enable_2e(void)
uwe6ab4b7b2009-05-09 14:26:04 +0000393{
libv53f58142009-12-23 00:54:26 +0000394 w836xx_memw_enable(0x2E);
stepan927d4e22007-04-04 22:45:58 +0000395
libv53f58142009-12-23 00:54:26 +0000396 return 0;
uwe6ab4b7b2009-05-09 14:26:04 +0000397}
398
uwee15beb92010-08-08 17:01:18 +0000399/*
mkarchered00ee62010-03-21 13:36:20 +0000400 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000401 * - Termtek TK-3370 (rev. 2.5b)
mkarchered00ee62010-03-21 13:36:20 +0000402 */
uweeb26b6e2010-06-07 19:06:26 +0000403static int w836xx_memw_enable_4e(void)
mkarchered00ee62010-03-21 13:36:20 +0000404{
405 w836xx_memw_enable(0x4E);
406
407 return 0;
408}
409
uwee15beb92010-08-08 17:01:18 +0000410/*
hailfingerc73ce6e2010-07-10 16:56:32 +0000411 * Suited for all boards with ITE IT8705F.
412 * The SIS950 Super I/O probably requires a similar flash write enable.
libv71e95f52010-01-20 14:45:07 +0000413 */
hailfingerc73ce6e2010-07-10 16:56:32 +0000414int it8705f_write_enable(uint8_t port)
libv71e95f52010-01-20 14:45:07 +0000415{
hailfingerc73ce6e2010-07-10 16:56:32 +0000416 uint8_t tmp;
417 int ret = 0;
418
libv71e95f52010-01-20 14:45:07 +0000419 enter_conf_mode_ite(port);
hailfingerc73ce6e2010-07-10 16:56:32 +0000420 tmp = sio_read(port, 0x24);
421 /* Check if at least one flash segment is enabled. */
422 if (tmp & 0xf0) {
423 /* The IT8705F will respond to LPC cycles and translate them. */
424 buses_supported = CHIP_BUSTYPE_PARALLEL;
425 /* Flash ROM I/F Writes Enable */
426 tmp |= 0x04;
427 msg_pdbg("Enabling IT8705F flash ROM interface write.\n");
428 if (tmp & 0x02) {
429 /* The data sheet contradicts itself about max size. */
430 max_rom_decode.parallel = 1024 * 1024;
431 msg_pinfo("IT8705F with very unusual settings. Please "
432 "send the output of \"flashrom -V\" to \n"
433 "flashrom@flashrom.org to help us finish "
434 "support for your Super I/O. Thanks.\n");
435 ret = 1;
436 } else if (tmp & 0x08) {
437 max_rom_decode.parallel = 512 * 1024;
438 } else {
439 max_rom_decode.parallel = 256 * 1024;
440 }
441 /* Safety checks. The data sheet is unclear here: Segments 1+3
442 * overlap, no segment seems to cover top - 1MB to top - 512kB.
443 * We assume that certain combinations make no sense.
444 */
445 if (((tmp & 0x02) && !(tmp & 0x08)) || /* 1 MB en, 512 kB dis */
446 (!(tmp & 0x10)) || /* 128 kB dis */
447 (!(tmp & 0x40))) { /* 256/512 kB dis */
448 msg_perr("Inconsistent IT8705F decode size!\n");
449 ret = 1;
450 }
451 if (sio_read(port, 0x25) != 0) {
452 msg_perr("IT8705F flash data pins disabled!\n");
453 ret = 1;
454 }
455 if (sio_read(port, 0x26) != 0) {
456 msg_perr("IT8705F flash address pins 0-7 disabled!\n");
457 ret = 1;
458 }
459 if (sio_read(port, 0x27) != 0) {
460 msg_perr("IT8705F flash address pins 8-15 disabled!\n");
461 ret = 1;
462 }
463 if ((sio_read(port, 0x29) & 0x10) != 0) {
464 msg_perr("IT8705F flash write enable pin disabled!\n");
465 ret = 1;
466 }
467 if ((sio_read(port, 0x29) & 0x08) != 0) {
468 msg_perr("IT8705F flash chip select pin disabled!\n");
469 ret = 1;
470 }
471 if ((sio_read(port, 0x29) & 0x04) != 0) {
472 msg_perr("IT8705F flash read strobe pin disabled!\n");
473 ret = 1;
474 }
475 if ((sio_read(port, 0x29) & 0x03) != 0) {
476 msg_perr("IT8705F flash address pins 16-17 disabled!\n");
477 /* Not really an error if you use flash chips smaller
478 * than 256 kByte, but such a configuration is unlikely.
479 */
480 ret = 1;
481 }
482 msg_pdbg("Maximum IT8705F parallel flash decode size is %u.\n",
483 max_rom_decode.parallel);
484 if (ret) {
485 msg_pinfo("Not enabling IT8705F flash write.\n");
486 } else {
487 sio_write(port, 0x24, tmp);
488 }
489 } else {
490 msg_pdbg("No IT8705F flash segment enabled.\n");
491 /* Not sure if this is an error or not. */
492 ret = 0;
493 }
libv71e95f52010-01-20 14:45:07 +0000494 exit_conf_mode_ite(port);
495
hailfingerc73ce6e2010-07-10 16:56:32 +0000496 return ret;
libv71e95f52010-01-20 14:45:07 +0000497}
libv53f58142009-12-23 00:54:26 +0000498
mkarcherb507b7b2010-02-27 18:35:54 +0000499static int pc87360_gpio_set(uint8_t gpio, int raise)
500{
uwee15beb92010-08-08 17:01:18 +0000501 static const int bankbase[] = {0, 4, 8, 10, 12};
502 int gpio_bank = gpio / 8;
503 int gpio_pin = gpio % 8;
504 uint16_t baseport;
505 uint8_t id, val;
mkarcherb507b7b2010-02-27 18:35:54 +0000506
uwee15beb92010-08-08 17:01:18 +0000507 if (gpio_bank > 4) {
508 msg_perr("PC87360: Invalid GPIO %d\n", gpio);
509 return -1;
510 }
mkarcherb507b7b2010-02-27 18:35:54 +0000511
uwee15beb92010-08-08 17:01:18 +0000512 id = sio_read(0x2E, 0x20);
513 if (id != 0xE1) {
514 msg_perr("PC87360: unexpected ID %02x\n", id);
515 return -1;
516 }
mkarcherb507b7b2010-02-27 18:35:54 +0000517
uwee15beb92010-08-08 17:01:18 +0000518 sio_write(0x2E, 0x07, 0x07); /* Select GPIO device. */
519 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
520 if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
521 msg_perr("PC87360: invalid GPIO base address %04x\n",
522 baseport);
523 return -1;
524 }
525 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device. */
526 sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
527 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output. */
mkarcherb507b7b2010-02-27 18:35:54 +0000528
uwee15beb92010-08-08 17:01:18 +0000529 val = INB(baseport + bankbase[gpio_bank]);
530 if (raise)
531 val |= 1 << gpio_pin;
532 else
533 val &= ~(1 << gpio_pin);
534 OUTB(val, baseport + bankbase[gpio_bank]);
mkarcherb507b7b2010-02-27 18:35:54 +0000535
uwee15beb92010-08-08 17:01:18 +0000536 return 0;
mkarcherb507b7b2010-02-27 18:35:54 +0000537}
538
uwee15beb92010-08-08 17:01:18 +0000539/*
540 * VIA VT823x: Set one of the GPIO pins.
uwe6ab4b7b2009-05-09 14:26:04 +0000541 */
libv53f58142009-12-23 00:54:26 +0000542static int via_vt823x_gpio_set(uint8_t gpio, int raise)
uwe6ab4b7b2009-05-09 14:26:04 +0000543{
libv53f58142009-12-23 00:54:26 +0000544 struct pci_dev *dev;
uwe6ab4b7b2009-05-09 14:26:04 +0000545 uint16_t base;
libvc89fddc2009-12-09 07:53:01 +0000546 uint8_t val, bit, offset;
uwe6ab4b7b2009-05-09 14:26:04 +0000547
libv53f58142009-12-23 00:54:26 +0000548 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
549 switch (dev->device_id) {
550 case 0x3177: /* VT8235 */
551 case 0x3227: /* VT8237R */
552 case 0x3337: /* VT8237A */
553 break;
554 default:
snelsone42c3802010-05-07 20:09:04 +0000555 msg_perr("\nERROR: VT823x ISA bridge not found.\n");
libv53f58142009-12-23 00:54:26 +0000556 return -1;
557 }
558
libv785ec422009-06-19 13:53:59 +0000559 if ((gpio >= 12) && (gpio <= 15)) {
560 /* GPIO12-15 -> output */
561 val = pci_read_byte(dev, 0xE4);
562 val |= 0x10;
563 pci_write_byte(dev, 0xE4, val);
564 } else if (gpio == 9) {
565 /* GPIO9 -> Output */
566 val = pci_read_byte(dev, 0xE4);
567 val |= 0x20;
568 pci_write_byte(dev, 0xE4, val);
libvc89fddc2009-12-09 07:53:01 +0000569 } else if (gpio == 5) {
570 val = pci_read_byte(dev, 0xE4);
571 val |= 0x01;
572 pci_write_byte(dev, 0xE4, val);
libv785ec422009-06-19 13:53:59 +0000573 } else {
snelsone42c3802010-05-07 20:09:04 +0000574 msg_perr("\nERROR: "
uwe6ab4b7b2009-05-09 14:26:04 +0000575 "VT823x GPIO%02d is not implemented.\n", gpio);
libv53f58142009-12-23 00:54:26 +0000576 return -1;
uwef6641642007-05-09 10:17:44 +0000577 }
stepan927d4e22007-04-04 22:45:58 +0000578
uwe6ab4b7b2009-05-09 14:26:04 +0000579 /* We need the I/O Base Address for this board's flash enable. */
580 base = pci_read_word(dev, 0x88) & 0xff80;
581
libvc89fddc2009-12-09 07:53:01 +0000582 offset = 0x4C + gpio / 8;
583 bit = 0x01 << (gpio % 8);
584
585 val = INB(base + offset);
uwe6ab4b7b2009-05-09 14:26:04 +0000586 if (raise)
587 val |= bit;
588 else
589 val &= ~bit;
libvc89fddc2009-12-09 07:53:01 +0000590 OUTB(val, base + offset);
stepan927d4e22007-04-04 22:45:58 +0000591
uwef6641642007-05-09 10:17:44 +0000592 return 0;
stepan927d4e22007-04-04 22:45:58 +0000593}
594
uwee15beb92010-08-08 17:01:18 +0000595/*
596 * Suited for:
597 * - ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
stepan927d4e22007-04-04 22:45:58 +0000598 */
uweeb26b6e2010-06-07 19:06:26 +0000599static int via_vt823x_gpio5_raise(void)
stepan927d4e22007-04-04 22:45:58 +0000600{
libv53f58142009-12-23 00:54:26 +0000601 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
602 return via_vt823x_gpio_set(5, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000603}
604
uwee15beb92010-08-08 17:01:18 +0000605/*
606 * Suited for:
607 * - VIA EPIA EK & N & NL
libv785ec422009-06-19 13:53:59 +0000608 */
uweeb26b6e2010-06-07 19:06:26 +0000609static int via_vt823x_gpio9_raise(void)
libv785ec422009-06-19 13:53:59 +0000610{
libv53f58142009-12-23 00:54:26 +0000611 return via_vt823x_gpio_set(9, 1);
libv785ec422009-06-19 13:53:59 +0000612}
613
uwee15beb92010-08-08 17:01:18 +0000614/*
615 * Suited for:
616 * - VIA EPIA M and MII (and maybe other CLE266 based EPIAs)
libv53f58142009-12-23 00:54:26 +0000617 *
618 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
619 * lowered there.
uwe6ab4b7b2009-05-09 14:26:04 +0000620 */
uweeb26b6e2010-06-07 19:06:26 +0000621static int via_vt823x_gpio15_raise(void)
uwe6ab4b7b2009-05-09 14:26:04 +0000622{
libv53f58142009-12-23 00:54:26 +0000623 return via_vt823x_gpio_set(15, 1);
624}
625
uwee15beb92010-08-08 17:01:18 +0000626/*
libv53f58142009-12-23 00:54:26 +0000627 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
628 *
629 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000630 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
631 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
libv53f58142009-12-23 00:54:26 +0000632 */
uweeb26b6e2010-06-07 19:06:26 +0000633static int board_msi_kt4v(void)
libv53f58142009-12-23 00:54:26 +0000634{
635 int ret;
636
637 ret = via_vt823x_gpio_set(12, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000638 w836xx_memw_enable(0x2E);
hailfinger755073f2008-02-09 02:03:06 +0000639
libv53f58142009-12-23 00:54:26 +0000640 return ret;
hailfinger755073f2008-02-09 02:03:06 +0000641}
642
uwee15beb92010-08-08 17:01:18 +0000643/*
644 * Suited for:
645 * - ASUS P5A
uwe691ddb62007-05-20 16:16:13 +0000646 *
647 * This is rather nasty code, but there's no way to do this cleanly.
648 * We're basically talking to some unknown device on SMBus, my guess
649 * is that it is the Winbond W83781D that lives near the DIP BIOS.
650 */
uweeb26b6e2010-06-07 19:06:26 +0000651static int board_asus_p5a(void)
uwe691ddb62007-05-20 16:16:13 +0000652{
653 uint8_t tmp;
654 int i;
655
656#define ASUSP5A_LOOP 5000
657
hailfingere1f062f2008-05-22 13:22:45 +0000658 OUTB(0x00, 0xE807);
659 OUTB(0xEF, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000660
hailfingere1f062f2008-05-22 13:22:45 +0000661 OUTB(0xFF, 0xE800);
uwe691ddb62007-05-20 16:16:13 +0000662
663 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000664 OUTB(0xE1, 0xFF);
665 if (INB(0xE800) & 0x04)
uwe691ddb62007-05-20 16:16:13 +0000666 break;
667 }
668
669 if (i == ASUSP5A_LOOP) {
uweeb26b6e2010-06-07 19:06:26 +0000670 msg_perr("Unable to contact device.\n");
uwe691ddb62007-05-20 16:16:13 +0000671 return -1;
672 }
673
hailfingere1f062f2008-05-22 13:22:45 +0000674 OUTB(0x20, 0xE801);
675 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000676
hailfingere1f062f2008-05-22 13:22:45 +0000677 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000678
679 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000680 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000681 if (tmp & 0x70)
682 break;
683 }
684
685 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
uweeb26b6e2010-06-07 19:06:26 +0000686 msg_perr("Failed to read device.\n");
uwe691ddb62007-05-20 16:16:13 +0000687 return -1;
688 }
689
hailfingere1f062f2008-05-22 13:22:45 +0000690 tmp = INB(0xE804);
uwe691ddb62007-05-20 16:16:13 +0000691 tmp &= ~0x02;
692
hailfingere1f062f2008-05-22 13:22:45 +0000693 OUTB(0x00, 0xE807);
694 OUTB(0xEE, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000695
hailfingere1f062f2008-05-22 13:22:45 +0000696 OUTB(tmp, 0xE804);
uwe691ddb62007-05-20 16:16:13 +0000697
hailfingere1f062f2008-05-22 13:22:45 +0000698 OUTB(0xFF, 0xE800);
699 OUTB(0xE1, 0xFF);
uwe691ddb62007-05-20 16:16:13 +0000700
hailfingere1f062f2008-05-22 13:22:45 +0000701 OUTB(0x20, 0xE801);
702 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000703
hailfingere1f062f2008-05-22 13:22:45 +0000704 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000705
706 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000707 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000708 if (tmp & 0x70)
709 break;
710 }
711
712 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
uweeb26b6e2010-06-07 19:06:26 +0000713 msg_perr("Failed to write to device.\n");
uwe691ddb62007-05-20 16:16:13 +0000714 return -1;
715 }
716
717 return 0;
718}
719
libv6a74dbe2009-12-09 11:39:02 +0000720/*
721 * Set GPIO lines in the Broadcom HT-1000 southbridge.
722 *
uwee15beb92010-08-08 17:01:18 +0000723 * It's not a Super I/O but it uses the same index/data port method.
libv6a74dbe2009-12-09 11:39:02 +0000724 */
uweeb26b6e2010-06-07 19:06:26 +0000725static int board_hp_dl145_g3_enable(void)
libv6a74dbe2009-12-09 11:39:02 +0000726{
727 /* GPIO 0 reg from PM regs */
728 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
729 sio_mask(0xcd6, 0x44, 0x24, 0x24);
730
731 return 0;
732}
733
hailfinger08c281b2010-07-01 11:16:28 +0000734/*
735 * Set GPIO lines in the Broadcom HT-1000 southbridge.
736 *
uwee15beb92010-08-08 17:01:18 +0000737 * It's not a Super I/O but it uses the same index/data port method.
hailfinger08c281b2010-07-01 11:16:28 +0000738 */
739static int board_hp_dl165_g6_enable(void)
740{
741 /* Variant of DL145, with slightly different pin placement. */
742 sio_mask(0xcd6, 0x44, 0x80, 0x80); /* TBL# */
743 sio_mask(0xcd6, 0x46, 0x04, 0x04); /* WP# */
744
745 return 0;
746}
747
uweeb26b6e2010-06-07 19:06:26 +0000748static int board_ibm_x3455(void)
stepan60b4d872007-06-05 12:51:52 +0000749{
uwee15beb92010-08-08 17:01:18 +0000750 /* Raise GPIO13. */
hailfinger9c47a702009-06-01 21:30:42 +0000751 sio_mask(0xcd6, 0x45, 0x20, 0x20);
stepan60b4d872007-06-05 12:51:52 +0000752
753 return 0;
754}
755
uwee15beb92010-08-08 17:01:18 +0000756/*
757 * Suited for:
758 * - Shuttle FN25 (SN25P): AMD S939 + NVIDIA CK804 (nForce4)
libvb13ceec2009-10-21 12:05:50 +0000759 */
uweeb26b6e2010-06-07 19:06:26 +0000760static int board_shuttle_fn25(void)
libvb13ceec2009-10-21 12:05:50 +0000761{
762 struct pci_dev *dev;
763
764 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA Bridge. */
765 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +0000766 msg_perr("\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
libvb13ceec2009-10-21 12:05:50 +0000767 return -1;
768 }
769
770 /* one of those bits seems to be connected to TBL#, but -ENOINFO. */
771 pci_write_byte(dev, 0x92, 0);
772
773 return 0;
774}
775
uwee15beb92010-08-08 17:01:18 +0000776/*
libv6db37e62009-12-03 12:25:34 +0000777 * Very similar to AMD 8111 IO Hub.
libv5ac6e5c2009-10-05 16:07:00 +0000778 */
libv6db37e62009-12-03 12:25:34 +0000779static int nvidia_mcp_gpio_set(int gpio, int raise)
libv5ac6e5c2009-10-05 16:07:00 +0000780{
libv6db37e62009-12-03 12:25:34 +0000781 struct pci_dev *dev;
libv5ac6e5c2009-10-05 16:07:00 +0000782 uint16_t base;
mkarcherbb421582010-06-01 16:09:06 +0000783 uint16_t devclass;
libv5ac6e5c2009-10-05 16:07:00 +0000784 uint8_t tmp;
785
libv8068cf92009-12-22 13:04:13 +0000786 if ((gpio < 0) || (gpio >= 0x40)) {
snelsone42c3802010-05-07 20:09:04 +0000787 msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
libv5736b072009-06-03 07:50:39 +0000788 return -1;
789 }
790
libv8068cf92009-12-22 13:04:13 +0000791 /* First, check the ISA Bridge */
792 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
libv6db37e62009-12-03 12:25:34 +0000793 switch (dev->device_id) {
794 case 0x0030: /* CK804 */
795 case 0x0050: /* MCP04 */
796 case 0x0060: /* MCP2 */
mkarcherd2189b42010-06-12 23:07:26 +0000797 case 0x00E0: /* CK8 */
libv6db37e62009-12-03 12:25:34 +0000798 break;
mkarcherbb421582010-06-01 16:09:06 +0000799 case 0x0260: /* MCP51 */
800 case 0x0364: /* MCP55 */
801 /* find SMBus controller on *this* southbridge */
802 /* The infamous Tyan S2915-E has two south bridges; they are
803 easily told apart from each other by the class of the
804 LPC bridge, but have the same SMBus bridge IDs */
805 if (dev->func != 0) {
806 msg_perr("MCP LPC bridge at unexpected function"
807 " number %d\n", dev->func);
808 return -1;
809 }
810
hailfinger86da8ff2010-07-17 22:28:05 +0000811#if PCI_LIB_VERSION >= 0x020200
mkarcherbb421582010-06-01 16:09:06 +0000812 dev = pci_get_dev(pacc, dev->domain, dev->bus, dev->dev, 1);
hailfinger86da8ff2010-07-17 22:28:05 +0000813#else
814 /* pciutils/libpci before version 2.2 is too old to support
815 * PCI domains. Such old machines usually don't have domains
816 * besides domain 0, so this is not a problem.
817 */
818 dev = pci_get_dev(pacc, dev->bus, dev->dev, 1);
819#endif
mkarcherbb421582010-06-01 16:09:06 +0000820 if (!dev) {
821 msg_perr("MCP SMBus controller could not be found\n");
822 return -1;
823 }
824 devclass = pci_read_word(dev, PCI_CLASS_DEVICE);
825 if (devclass != 0x0C05) {
826 msg_perr("Unexpected device class %04x for SMBus"
827 " controller\n", devclass);
828 return -1;
829 }
libv8068cf92009-12-22 13:04:13 +0000830 break;
mkarcherbb421582010-06-01 16:09:06 +0000831 default:
snelsone42c3802010-05-07 20:09:04 +0000832 msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
libv6db37e62009-12-03 12:25:34 +0000833 return -1;
834 }
835
836 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
837 base += 0xC0;
838
839 tmp = INB(base + gpio);
840 tmp &= ~0x0F; /* null lower nibble */
841 tmp |= 0x04; /* gpio -> output. */
842 if (raise)
843 tmp |= 0x01;
844 OUTB(tmp, base + gpio);
libv5736b072009-06-03 07:50:39 +0000845
846 return 0;
847}
848
uwee15beb92010-08-08 17:01:18 +0000849/*
850 * Suited for:
uwe75074aa2010-08-15 14:36:18 +0000851 * - ASUS A8N-LA (HP OEM "Nagami-GL8E"): NVIDIA MCP51
uwee15beb92010-08-08 17:01:18 +0000852 * - ASUS M2NBP-VM CSM: NVIDIA MCP51
mkarcher28d6c872010-03-07 16:42:55 +0000853 */
uweeb26b6e2010-06-07 19:06:26 +0000854static int nvidia_mcp_gpio0_raise(void)
mkarcher28d6c872010-03-07 16:42:55 +0000855{
856 return nvidia_mcp_gpio_set(0x00, 1);
857}
858
uwee15beb92010-08-08 17:01:18 +0000859/*
860 * Suited for:
861 * - abit KN8 Ultra: NVIDIA CK804
snelsone1eaba92010-03-19 22:37:29 +0000862 */
uweeb26b6e2010-06-07 19:06:26 +0000863static int nvidia_mcp_gpio2_lower(void)
snelsone1eaba92010-03-19 22:37:29 +0000864{
865 return nvidia_mcp_gpio_set(0x02, 0);
866}
867
uwee15beb92010-08-08 17:01:18 +0000868/*
869 * Suited for:
uwe0b7a6ba2010-08-15 15:26:30 +0000870 * - MSI K8N Neo4: NVIDIA CK804. TODO: Should probably be K8N Neo4 Platinum, see http://www.coreboot.org/pipermail/flashrom/2010-August/004362.html.
871 * - MSI K8NGM2-L: NVIDIA MCP51
libv64ace522009-12-23 03:01:36 +0000872 */
uweeb26b6e2010-06-07 19:06:26 +0000873static int nvidia_mcp_gpio2_raise(void)
libv64ace522009-12-23 03:01:36 +0000874{
875 return nvidia_mcp_gpio_set(0x02, 1);
876}
877
uwee15beb92010-08-08 17:01:18 +0000878/*
879 * Suited for:
880 * - HP xw9400 (Tyan S2915-E OEM): Dual(!) NVIDIA MCP55
881 *
882 * Notes: a) There are two MCP55 chips, so also two SMBus bridges on that
883 * board. We can't tell the SMBus logical devices apart, but we
884 * can tell the LPC bridge functions apart.
885 * We need to choose the SMBus bridge next to the LPC bridge with
886 * ID 0x364 and the "LPC bridge" class.
887 * b) #TBL is hardwired on that board to a pull-down. It can be
888 * overridden by connecting the two solder points next to F2.
mkarcherbb421582010-06-01 16:09:06 +0000889 */
uweeb26b6e2010-06-07 19:06:26 +0000890static int nvidia_mcp_gpio5_raise(void)
mkarcherbb421582010-06-01 16:09:06 +0000891{
892 return nvidia_mcp_gpio_set(0x05, 1);
893}
894
uwee15beb92010-08-08 17:01:18 +0000895/*
896 * Suited for:
897 * - abit NF7-S: NVIDIA CK804
mkarcher8b7b04a2010-04-11 21:01:06 +0000898 */
uweeb26b6e2010-06-07 19:06:26 +0000899static int nvidia_mcp_gpio8_raise(void)
mkarcher8b7b04a2010-04-11 21:01:06 +0000900{
901 return nvidia_mcp_gpio_set(0x08, 1);
902}
903
uwee15beb92010-08-08 17:01:18 +0000904/*
905 * Suited for:
906 * - MSI K8N Neo2 Platinum: Socket 939 + nForce3 Ultra + CK8
mkarcherd2189b42010-06-12 23:07:26 +0000907 */
mkarcherd291e752010-06-12 23:14:03 +0000908static int nvidia_mcp_gpio0c_raise(void)
mkarcherd2189b42010-06-12 23:07:26 +0000909{
910 return nvidia_mcp_gpio_set(0x0c, 1);
911}
912
uwee15beb92010-08-08 17:01:18 +0000913/*
914 * Suited for:
915 * - abit NF-M2 nView: Socket AM2 + NVIDIA MCP51
mkarcher00131382010-07-24 22:50:54 +0000916 */
917static int nvidia_mcp_gpio4_lower(void)
918{
919 return nvidia_mcp_gpio_set(0x04, 0);
920}
921
uwee15beb92010-08-08 17:01:18 +0000922/*
923 * Suited for:
924 * - ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04
libv5ac6e5c2009-10-05 16:07:00 +0000925 */
uweeb26b6e2010-06-07 19:06:26 +0000926static int nvidia_mcp_gpio10_raise(void)
libv5ac6e5c2009-10-05 16:07:00 +0000927{
libv6db37e62009-12-03 12:25:34 +0000928 return nvidia_mcp_gpio_set(0x10, 1);
929}
libv5ac6e5c2009-10-05 16:07:00 +0000930
uwee15beb92010-08-08 17:01:18 +0000931/*
932 * Suited for:
933 * - GIGABYTE GA-K8N-SLI: AMD socket 939 + NVIDIA CK804 + ITE IT8712F
libv6db37e62009-12-03 12:25:34 +0000934 */
uweeb26b6e2010-06-07 19:06:26 +0000935static int nvidia_mcp_gpio21_raise(void)
libv6db37e62009-12-03 12:25:34 +0000936{
937 return nvidia_mcp_gpio_set(0x21, 0x01);
libv5ac6e5c2009-10-05 16:07:00 +0000938}
939
uwee15beb92010-08-08 17:01:18 +0000940/*
941 * Suited for:
942 * - EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2
libvb8043812009-10-05 18:46:35 +0000943 */
uweeb26b6e2010-06-07 19:06:26 +0000944static int nvidia_mcp_gpio31_raise(void)
libvb8043812009-10-05 18:46:35 +0000945{
libv6db37e62009-12-03 12:25:34 +0000946 return nvidia_mcp_gpio_set(0x31, 0x01);
libvb8043812009-10-05 18:46:35 +0000947}
libv5ac6e5c2009-10-05 16:07:00 +0000948
uwee15beb92010-08-08 17:01:18 +0000949/*
950 * Suited for:
951 * - Artec Group DBE61 and DBE62
stepanf778f522008-02-20 11:11:18 +0000952 */
uweeb26b6e2010-06-07 19:06:26 +0000953static int board_artecgroup_dbe6x(void)
stepanf778f522008-02-20 11:11:18 +0000954{
955#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
uwee15beb92010-08-08 17:01:18 +0000956#define DBE6x_PRI_BOOT_LOC_SHIFT 2
957#define DBE6x_BOOT_OP_LATCHED_SHIFT 8
958#define DBE6x_SEC_BOOT_LOC_SHIFT 10
stepanf778f522008-02-20 11:11:18 +0000959#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
960#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
961#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
uwee15beb92010-08-08 17:01:18 +0000962#define DBE6x_BOOT_LOC_FLASH 2
963#define DBE6x_BOOT_LOC_FWHUB 3
stepanf778f522008-02-20 11:11:18 +0000964
stepanf251ff82009-08-12 18:25:24 +0000965 msr_t msr;
stepanf778f522008-02-20 11:11:18 +0000966 unsigned long boot_loc;
967
stepanf251ff82009-08-12 18:25:24 +0000968 /* Geode only has a single core */
969 if (setup_cpu_msr(0))
stepanf778f522008-02-20 11:11:18 +0000970 return -1;
stepanf778f522008-02-20 11:11:18 +0000971
stepanf251ff82009-08-12 18:25:24 +0000972 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
stepanf778f522008-02-20 11:11:18 +0000973
stepanf251ff82009-08-12 18:25:24 +0000974 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
stepanf778f522008-02-20 11:11:18 +0000975 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
976 boot_loc = DBE6x_BOOT_LOC_FWHUB;
977 else
978 boot_loc = DBE6x_BOOT_LOC_FLASH;
979
stepanf251ff82009-08-12 18:25:24 +0000980 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
981 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
uwefa98ca12008-10-18 21:14:13 +0000982 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
stepanf778f522008-02-20 11:11:18 +0000983
stepanf251ff82009-08-12 18:25:24 +0000984 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
stepanf778f522008-02-20 11:11:18 +0000985
stepanf251ff82009-08-12 18:25:24 +0000986 cleanup_cpu_msr();
stepanf778f522008-02-20 11:11:18 +0000987
stepanf778f522008-02-20 11:11:18 +0000988 return 0;
989}
990
uwee15beb92010-08-08 17:01:18 +0000991/*
uwe3a3ab2f2010-03-25 23:18:41 +0000992 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
libv8d908612009-12-14 10:41:58 +0000993 */
994static int intel_piix4_gpo_set(unsigned int gpo, int raise)
995{
mkarcher681bc022010-02-24 00:00:21 +0000996 unsigned int gpo_byte, gpo_bit;
libv8d908612009-12-14 10:41:58 +0000997 struct pci_dev *dev;
998 uint32_t tmp, base;
999
mkarcher6757a5e2010-08-15 22:35:31 +00001000 static const uint32_t nonmuxed_gpos = 0x58000101; /* GPPO {0,8,27,28,30} are always available */
1001
1002 static const struct {unsigned int reg, mask, value; } piix4_gpo[] = {
1003 {0},
1004 {0xB0, 0x0001, 0x0000}, /* GPO1... */
1005 {0xB0, 0x0001, 0x0000},
1006 {0xB0, 0x0001, 0x0000},
1007 {0xB0, 0x0001, 0x0000},
1008 {0xB0, 0x0001, 0x0000},
1009 {0xB0, 0x0001, 0x0000},
1010 {0xB0, 0x0001, 0x0000}, /* ...GPO7: GENCFG bit 0 */
1011 {0},
1012 {0xB0, 0x0100, 0x0000}, /* GPO9: GENCFG bit 8 */
1013 {0xB0, 0x0200, 0x0000}, /* GPO10: GENCFG bit 9 */
1014 {0xB0, 0x0400, 0x0000}, /* GPO11: GENCFG bit 10 */
1015 {0x4E, 0x0100, 0x0000}, /* GPO12... */
1016 {0x4E, 0x0100, 0x0000},
1017 {0x4E, 0x0100, 0x0000}, /* ...GPO14: XBCS bit 8 */
1018 {0xB2, 0x0002, 0x0002}, /* GPO15... */
1019 {0xB2, 0x0002, 0x0002}, /* ...GPO16: GENCFG bit 17 */
1020 {0xB2, 0x0004, 0x0004}, /* GPO17: GENCFG bit 18 */
1021 {0xB2, 0x0008, 0x0008}, /* GPO18: GENCFG bit 19 */
1022 {0xB2, 0x0010, 0x0010}, /* GPO19: GENCFG bit 20 */
1023 {0xB2, 0x0020, 0x0020}, /* GPO20: GENCFG bit 21 */
1024 {0xB2, 0x0040, 0x0040}, /* GPO21: GENCFG bit 22 */
1025 {0xB2, 0x1000, 0x1000}, /* GPO22... */
1026 {0xB2, 0x1000, 0x1000}, /* ...GPO23: GENCFG bit 28 */
1027 {0xB2, 0x2000, 0x2000}, /* GPO24: GENCFG bit 29 */
1028 {0xB2, 0x4000, 0x4000}, /* GPO25: GENCFG bit 30 */
1029 {0xB2, 0x8000, 0x8000}, /* GPO26: GENCFG bit 31 */
1030 {0},
1031 {0},
1032 {0x4E, 0x0100, 0x0000}, /* ...GPO29: XBCS bit 8 */
1033 {0}
1034 };
1035
1036
libv8d908612009-12-14 10:41:58 +00001037 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
1038 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001039 msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
libv8d908612009-12-14 10:41:58 +00001040 return -1;
1041 }
1042
uwee15beb92010-08-08 17:01:18 +00001043 /* Sanity check. */
libv8d908612009-12-14 10:41:58 +00001044 if (gpo > 30) {
snelsone42c3802010-05-07 20:09:04 +00001045 msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
libv8d908612009-12-14 10:41:58 +00001046 return -1;
1047 }
1048
mkarcher6757a5e2010-08-15 22:35:31 +00001049 if ( (((1 << gpo) & nonmuxed_gpos) == 0) &&
1050 (pci_read_word(dev, piix4_gpo[gpo].reg) & piix4_gpo[gpo].mask) != piix4_gpo[gpo].value ) {
1051 msg_perr("\nERROR: PIIX4 GPO\%d not programmed for output.\n", gpo);
1052 return -1;
libv8d908612009-12-14 10:41:58 +00001053 }
1054
libv8d908612009-12-14 10:41:58 +00001055 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
1056 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001057 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
libv8d908612009-12-14 10:41:58 +00001058 return -1;
1059 }
1060
1061 /* PM IO base */
1062 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
1063
mkarcher681bc022010-02-24 00:00:21 +00001064 gpo_byte = gpo >> 3;
1065 gpo_bit = gpo & 7;
1066 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
libv8d908612009-12-14 10:41:58 +00001067 if (raise)
mkarcher681bc022010-02-24 00:00:21 +00001068 tmp |= 0x01 << gpo_bit;
libv8d908612009-12-14 10:41:58 +00001069 else
mkarcher681bc022010-02-24 00:00:21 +00001070 tmp &= ~(0x01 << gpo_bit);
1071 OUTB(tmp, base + 0x34 + gpo_byte);
libv8d908612009-12-14 10:41:58 +00001072
1073 return 0;
1074}
1075
uwee15beb92010-08-08 17:01:18 +00001076/*
1077 * Suited for:
1078 * - EPoX EP-BX3
libv8d908612009-12-14 10:41:58 +00001079 */
mkarcher6757a5e2010-08-15 22:35:31 +00001080static int intel_piix4_gpo22_raise(void)
libv8d908612009-12-14 10:41:58 +00001081{
1082 return intel_piix4_gpo_set(22, 1);
1083}
1084
uwee15beb92010-08-08 17:01:18 +00001085/*
1086 * Suited for:
1087 * - Intel SE440BX-2
snelsonaa2f3d92010-03-19 22:35:21 +00001088 */
uweeb26b6e2010-06-07 19:06:26 +00001089static int intel_piix4_gpo27_lower(void)
snelsonaa2f3d92010-03-19 22:35:21 +00001090{
uwee15beb92010-08-08 17:01:18 +00001091 return intel_piix4_gpo_set(27, 0);
snelsonaa2f3d92010-03-19 22:35:21 +00001092}
1093
uwee15beb92010-08-08 17:01:18 +00001094/*
uwe3a3ab2f2010-03-25 23:18:41 +00001095 * Set a GPIO line on a given Intel ICH LPC controller.
uwecc6ecc52008-05-22 21:19:38 +00001096 */
libv5afe85c2009-11-28 18:07:51 +00001097static int intel_ich_gpio_set(int gpio, int raise)
uwecc6ecc52008-05-22 21:19:38 +00001098{
uwe3a3ab2f2010-03-25 23:18:41 +00001099 /* Table mapping the different Intel ICH LPC chipsets. */
libv5afe85c2009-11-28 18:07:51 +00001100 static struct {
1101 uint16_t id;
1102 uint8_t base_reg;
1103 uint32_t bank0;
1104 uint32_t bank1;
1105 uint32_t bank2;
1106 } intel_ich_gpio_table[] = {
1107 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
1108 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
1109 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
1110 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
1111 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
1112 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
1113 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
1114 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
1115 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
1116 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
1117 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
1118 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
1119 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
1120 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
1121 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
1122 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
1123 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
1124 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
1125 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
1126 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
1127 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
1128 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
1129 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
1130 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
1131 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
1132 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
1133 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
1134 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
1135 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
1136 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
1137 {0, 0, 0, 0, 0} /* end marker */
1138 };
uwecc6ecc52008-05-22 21:19:38 +00001139
libv5afe85c2009-11-28 18:07:51 +00001140 struct pci_dev *dev;
1141 uint16_t base;
1142 uint32_t tmp;
1143 int i, allowed;
1144
1145 /* First, look for a known LPC bridge */
hailfingerd9bfbe22009-12-14 04:24:42 +00001146 for (dev = pacc->devices; dev; dev = dev->next) {
hailfinger2b8fc0b2010-05-21 23:00:56 +00001147 uint16_t device_class;
1148 /* libpci before version 2.2.4 does not store class info. */
1149 device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
libv5afe85c2009-11-28 18:07:51 +00001150 if ((dev->vendor_id == 0x8086) &&
hailfinger2b8fc0b2010-05-21 23:00:56 +00001151 (device_class == 0x0601)) { /* ISA Bridge */
libv5afe85c2009-11-28 18:07:51 +00001152 /* Is this device in our list? */
1153 for (i = 0; intel_ich_gpio_table[i].id; i++)
1154 if (dev->device_id == intel_ich_gpio_table[i].id)
1155 break;
1156
1157 if (intel_ich_gpio_table[i].id)
1158 break;
1159 }
hailfingerd9bfbe22009-12-14 04:24:42 +00001160 }
libv5afe85c2009-11-28 18:07:51 +00001161
uwecc6ecc52008-05-22 21:19:38 +00001162 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001163 msg_perr("\nERROR: No Known Intel LPC Bridge found.\n");
uwecc6ecc52008-05-22 21:19:38 +00001164 return -1;
1165 }
1166
uwee15beb92010-08-08 17:01:18 +00001167 /*
1168 * According to the datasheets, all Intel ICHs have the GPIO bar 5:1
1169 * strapped to zero. From some mobile ICH9 version on, this becomes
1170 * 6:1. The mask below catches all.
1171 */
libv5afe85c2009-11-28 18:07:51 +00001172 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
uwecc6ecc52008-05-22 21:19:38 +00001173
uwee15beb92010-08-08 17:01:18 +00001174 /* Check whether the line is allowed. */
libv5afe85c2009-11-28 18:07:51 +00001175 if (gpio < 32)
1176 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
1177 else if (gpio < 64)
1178 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
1179 else
1180 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
1181
1182 if (!allowed) {
snelsone42c3802010-05-07 20:09:04 +00001183 msg_perr("\nERROR: This Intel LPC Bridge does not allow"
libv5afe85c2009-11-28 18:07:51 +00001184 " setting GPIO%02d\n", gpio);
1185 return -1;
1186 }
1187
snelsone42c3802010-05-07 20:09:04 +00001188 msg_pdbg("\nIntel ICH LPC Bridge: %sing GPIO%02d.\n",
libv5afe85c2009-11-28 18:07:51 +00001189 raise ? "Rais" : "Dropp", gpio);
1190
1191 if (gpio < 32) {
uwee15beb92010-08-08 17:01:18 +00001192 /* Set line to GPIO. */
libv5afe85c2009-11-28 18:07:51 +00001193 tmp = INL(base);
1194 /* ICH/ICH0 multiplexes 27/28 on the line set. */
1195 if ((gpio == 28) &&
1196 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
1197 tmp |= 1 << 27;
1198 else
1199 tmp |= 1 << gpio;
1200 OUTL(tmp, base);
1201
1202 /* As soon as we are talking to ICH8 and above, this register
1203 decides whether we can set the gpio or not. */
1204 if (dev->device_id > 0x2800) {
1205 tmp = INL(base);
1206 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +00001207 msg_perr("\nERROR: This Intel LPC Bridge"
libv5afe85c2009-11-28 18:07:51 +00001208 " does not allow setting GPIO%02d\n",
1209 gpio);
1210 return -1;
1211 }
1212 }
1213
uwee15beb92010-08-08 17:01:18 +00001214 /* Set GPIO to OUTPUT. */
libv5afe85c2009-11-28 18:07:51 +00001215 tmp = INL(base + 0x04);
1216 tmp &= ~(1 << gpio);
1217 OUTL(tmp, base + 0x04);
1218
uwee15beb92010-08-08 17:01:18 +00001219 /* Raise GPIO line. */
libv5afe85c2009-11-28 18:07:51 +00001220 tmp = INL(base + 0x0C);
1221 if (raise)
1222 tmp |= 1 << gpio;
1223 else
1224 tmp &= ~(1 << gpio);
1225 OUTL(tmp, base + 0x0C);
1226 } else if (gpio < 64) {
1227 gpio -= 32;
1228
uwee15beb92010-08-08 17:01:18 +00001229 /* Set line to GPIO. */
libv5afe85c2009-11-28 18:07:51 +00001230 tmp = INL(base + 0x30);
1231 tmp |= 1 << gpio;
1232 OUTL(tmp, base + 0x30);
1233
1234 /* As soon as we are talking to ICH8 and above, this register
1235 decides whether we can set the gpio or not. */
1236 if (dev->device_id > 0x2800) {
1237 tmp = INL(base + 30);
1238 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +00001239 msg_perr("\nERROR: This Intel LPC Bridge"
libv5afe85c2009-11-28 18:07:51 +00001240 " does not allow setting GPIO%02d\n",
1241 gpio + 32);
1242 return -1;
1243 }
1244 }
1245
uwee15beb92010-08-08 17:01:18 +00001246 /* Set GPIO to OUTPUT. */
libv5afe85c2009-11-28 18:07:51 +00001247 tmp = INL(base + 0x34);
1248 tmp &= ~(1 << gpio);
1249 OUTL(tmp, base + 0x34);
1250
uwee15beb92010-08-08 17:01:18 +00001251 /* Raise GPIO line. */
libv5afe85c2009-11-28 18:07:51 +00001252 tmp = INL(base + 0x38);
1253 if (raise)
1254 tmp |= 1 << gpio;
1255 else
1256 tmp &= ~(1 << gpio);
1257 OUTL(tmp, base + 0x38);
1258 } else {
1259 gpio -= 64;
1260
uwee15beb92010-08-08 17:01:18 +00001261 /* Set line to GPIO. */
libv5afe85c2009-11-28 18:07:51 +00001262 tmp = INL(base + 0x40);
1263 tmp |= 1 << gpio;
1264 OUTL(tmp, base + 0x40);
1265
1266 tmp = INL(base + 40);
1267 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +00001268 msg_perr("\nERROR: This Intel LPC Bridge does "
libv5afe85c2009-11-28 18:07:51 +00001269 "not allow setting GPIO%02d\n", gpio + 64);
1270 return -1;
1271 }
1272
uwee15beb92010-08-08 17:01:18 +00001273 /* Set GPIO to OUTPUT. */
libv5afe85c2009-11-28 18:07:51 +00001274 tmp = INL(base + 0x44);
1275 tmp &= ~(1 << gpio);
1276 OUTL(tmp, base + 0x44);
1277
uwee15beb92010-08-08 17:01:18 +00001278 /* Raise GPIO line. */
libv5afe85c2009-11-28 18:07:51 +00001279 tmp = INL(base + 0x48);
1280 if (raise)
1281 tmp |= 1 << gpio;
1282 else
1283 tmp &= ~(1 << gpio);
1284 OUTL(tmp, base + 0x48);
1285 }
uwecc6ecc52008-05-22 21:19:38 +00001286
1287 return 0;
1288}
1289
uwee15beb92010-08-08 17:01:18 +00001290/*
1291 * Suited for:
1292 * - abit IP35: Intel P35 + ICH9R
1293 * - abit IP35 Pro: Intel P35 + ICH9R
uwecc6ecc52008-05-22 21:19:38 +00001294 */
uweeb26b6e2010-06-07 19:06:26 +00001295static int intel_ich_gpio16_raise(void)
uwecc6ecc52008-05-22 21:19:38 +00001296{
libv5afe85c2009-11-28 18:07:51 +00001297 return intel_ich_gpio_set(16, 1);
uwecc6ecc52008-05-22 21:19:38 +00001298}
1299
uwee15beb92010-08-08 17:01:18 +00001300/*
1301 * Suited for:
1302 * - HP Puffer2-UL8E (ASUS PTGD-LA OEM): LGA775 + 915 + ICH6
mkarcher5f3a7e12010-07-24 11:14:37 +00001303 */
1304static int intel_ich_gpio18_raise(void)
1305{
1306 return intel_ich_gpio_set(18, 1);
1307}
1308
uwee15beb92010-08-08 17:01:18 +00001309/*
1310 * Suited for:
uwe0b7a6ba2010-08-15 15:26:30 +00001311 * - ASUS A8Jm (laptop): Intel 945 + ICH7
snelson0a9016e2010-03-19 22:39:24 +00001312 */
uweeb26b6e2010-06-07 19:06:26 +00001313static int intel_ich_gpio34_raise(void)
snelson0a9016e2010-03-19 22:39:24 +00001314{
1315 return intel_ich_gpio_set(34, 1);
1316}
1317
uwee15beb92010-08-08 17:01:18 +00001318/*
1319 * Suited for:
1320 * - MSI MS-7046: LGA775 + 915P + ICH6
hailfinger3fa8d842009-09-23 02:05:12 +00001321 */
uweeb26b6e2010-06-07 19:06:26 +00001322static int intel_ich_gpio19_raise(void)
hailfinger3fa8d842009-09-23 02:05:12 +00001323{
libv5afe85c2009-11-28 18:07:51 +00001324 return intel_ich_gpio_set(19, 1);
hailfinger3fa8d842009-09-23 02:05:12 +00001325}
1326
uwee15beb92010-08-08 17:01:18 +00001327/*
libvdc84fa32009-11-28 18:26:21 +00001328 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001329 * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2
1330 * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5
1331 * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R
1332 * - ASUS P5PE-VM: Intel LGA775 + 865G + ICH5
1333 * - Samsung Polaris 32: socket478 + 865P + ICH5
stuge81664dd2009-02-02 22:55:26 +00001334 */
uweeb26b6e2010-06-07 19:06:26 +00001335static int intel_ich_gpio21_raise(void)
stuge81664dd2009-02-02 22:55:26 +00001336{
libv5afe85c2009-11-28 18:07:51 +00001337 return intel_ich_gpio_set(21, 1);
stuge81664dd2009-02-02 22:55:26 +00001338}
1339
uwee15beb92010-08-08 17:01:18 +00001340/*
mkarcher11f8f3c2010-03-07 16:32:32 +00001341 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001342 * - ASUS P4B266: socket478 + Intel 845D + ICH2
uwe3a3ab2f2010-03-25 23:18:41 +00001343 * - ASUS P4B533-E: socket478 + 845E + ICH4
1344 * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
libv5afe85c2009-11-28 18:07:51 +00001345 */
uweeb26b6e2010-06-07 19:06:26 +00001346static int intel_ich_gpio22_raise(void)
libv5afe85c2009-11-28 18:07:51 +00001347{
1348 return intel_ich_gpio_set(22, 1);
1349}
1350
uwee15beb92010-08-08 17:01:18 +00001351/*
1352 * Suited for:
1353 * - HP Vectra VL400: 815 + ICH + PC87360
mkarcherb507b7b2010-02-27 18:35:54 +00001354 */
uweeb26b6e2010-06-07 19:06:26 +00001355static int board_hp_vl400(void)
mkarcherb507b7b2010-02-27 18:35:54 +00001356{
uwee15beb92010-08-08 17:01:18 +00001357 int ret;
1358 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
1359 if (!ret)
1360 ret = pc87360_gpio_set(0x09, 1); /* #WP ? */
1361 if (!ret)
1362 ret = pc87360_gpio_set(0x27, 1); /* #TBL */
1363 return ret;
mkarcherb507b7b2010-02-27 18:35:54 +00001364}
1365
uwee15beb92010-08-08 17:01:18 +00001366/*
libve42a7c62009-11-28 18:16:31 +00001367 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001368 * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R
1369 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R
1370 * - ASRock 775i65G: Intel LGA 775 + 865G + ICH5
libv5afe85c2009-11-28 18:07:51 +00001371 */
uweeb26b6e2010-06-07 19:06:26 +00001372static int intel_ich_gpio23_raise(void)
libv5afe85c2009-11-28 18:07:51 +00001373{
1374 return intel_ich_gpio_set(23, 1);
1375}
1376
uwee15beb92010-08-08 17:01:18 +00001377/*
1378 * Suited for:
1379 * - GIGABYTE GA-8IRML: Intel Socket478 + i845 + ICH2
mkarcher31a4bd42010-07-24 22:27:29 +00001380 */
1381static int intel_ich_gpio25_raise(void)
1382{
1383 return intel_ich_gpio_set(25, 1);
1384}
1385
uwee15beb92010-08-08 17:01:18 +00001386/*
1387 * Suited for:
1388 * - IBASE MB899: i945GM + ICH7
snelson4e249922010-03-19 23:01:34 +00001389 */
uweeb26b6e2010-06-07 19:06:26 +00001390static int intel_ich_gpio26_raise(void)
snelson4e249922010-03-19 23:01:34 +00001391{
1392 return intel_ich_gpio_set(26, 1);
1393}
1394
uwee15beb92010-08-08 17:01:18 +00001395/*
1396 * Suited for:
1397 * - P4SD-LA (HP OEM): i865 + ICH5
mkarcherf4016092010-08-13 12:49:01 +00001398 * - GIGABYTE GA-8PE667 Ultra 2: socket 478 + i845PE + ICH4
mkarcher0b183572010-07-24 11:03:48 +00001399 */
hailfinger531e79c2010-07-24 18:47:45 +00001400static int intel_ich_gpio32_raise(void)
mkarcher0b183572010-07-24 11:03:48 +00001401{
1402 return intel_ich_gpio_set(32, 1);
1403}
1404
uwee15beb92010-08-08 17:01:18 +00001405/*
1406 * Suited for:
1407 * - Acorp 6A815EPD: socket 370 + intel 815 + ICH2
libv5afe85c2009-11-28 18:07:51 +00001408 */
uweeb26b6e2010-06-07 19:06:26 +00001409static int board_acorp_6a815epd(void)
libv5afe85c2009-11-28 18:07:51 +00001410{
1411 int ret;
1412
1413 /* Lower Blocks Lock -- pin 7 of PLCC32 */
1414 ret = intel_ich_gpio_set(22, 1);
1415 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
1416 ret = intel_ich_gpio_set(23, 1);
1417
1418 return ret;
1419}
1420
uwee15beb92010-08-08 17:01:18 +00001421/*
1422 * Suited for:
1423 * - Kontron 986LCD-M: Socket478 + 915GM + ICH7R
libv5afe85c2009-11-28 18:07:51 +00001424 */
uweeb26b6e2010-06-07 19:06:26 +00001425static int board_kontron_986lcd_m(void)
stepanb8361b92008-03-17 22:59:40 +00001426{
libv5afe85c2009-11-28 18:07:51 +00001427 int ret;
stepanb8361b92008-03-17 22:59:40 +00001428
libv5afe85c2009-11-28 18:07:51 +00001429 ret = intel_ich_gpio_set(34, 1); /* #TBL */
1430 if (!ret)
1431 ret = intel_ich_gpio_set(35, 1); /* #WP */
stepanb8361b92008-03-17 22:59:40 +00001432
libv5afe85c2009-11-28 18:07:51 +00001433 return ret;
stepanb8361b92008-03-17 22:59:40 +00001434}
1435
uwee15beb92010-08-08 17:01:18 +00001436/*
1437 * Suited for:
1438 * - Soyo SY-7VCA: Pro133A + VT82C686
libv88cd3d22009-06-17 14:43:24 +00001439 */
snelsonef86df92010-03-19 22:49:09 +00001440static int via_apollo_gpo_set(int gpio, int raise)
libv88cd3d22009-06-17 14:43:24 +00001441{
snelsonef86df92010-03-19 22:49:09 +00001442 struct pci_dev *dev;
libv88cd3d22009-06-17 14:43:24 +00001443 uint32_t base;
snelsonef86df92010-03-19 22:49:09 +00001444 uint32_t tmp;
libv88cd3d22009-06-17 14:43:24 +00001445
1446 /* VT82C686 Power management */
1447 dev = pci_dev_find(0x1106, 0x3057);
1448 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001449 msg_perr("\nERROR: VT82C686 PM device not found.\n");
libv88cd3d22009-06-17 14:43:24 +00001450 return -1;
1451 }
1452
snelsone42c3802010-05-07 20:09:04 +00001453 msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
snelsonef86df92010-03-19 22:49:09 +00001454 raise ? "Rais" : "Dropp", gpio);
1455
1456 /* select GPO function on multiplexed pins */
libv88cd3d22009-06-17 14:43:24 +00001457 tmp = pci_read_byte(dev, 0x54);
snelsonef86df92010-03-19 22:49:09 +00001458 switch(gpio)
1459 {
1460 case 0:
1461 tmp &= ~0x03;
1462 break;
1463 case 1:
1464 tmp |= 0x04;
1465 break;
1466 case 2:
1467 tmp |= 0x08;
1468 break;
1469 case 3:
1470 tmp |= 0x10;
1471 break;
1472 }
libv88cd3d22009-06-17 14:43:24 +00001473 pci_write_byte(dev, 0x54, tmp);
1474
1475 /* PM IO base */
1476 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1477
1478 /* Drop GPO0 */
snelsonef86df92010-03-19 22:49:09 +00001479 tmp = INL(base + 0x4C);
1480 if (raise)
1481 tmp |= 1U << gpio;
1482 else
1483 tmp &= ~(1U << gpio);
1484 OUTL(tmp, base + 0x4C);
libv88cd3d22009-06-17 14:43:24 +00001485
1486 return 0;
1487}
1488
uwee15beb92010-08-08 17:01:18 +00001489/*
1490 * Suited for:
1491 * - abit VT6X4: Pro133x + VT82C686A
snelsone52df7d2010-03-19 22:30:49 +00001492 */
uweeb26b6e2010-06-07 19:06:26 +00001493static int via_apollo_gpo4_lower(void)
snelsone52df7d2010-03-19 22:30:49 +00001494{
1495 return via_apollo_gpo_set(4, 0);
1496}
1497
uwee15beb92010-08-08 17:01:18 +00001498/*
1499 * Suited for:
1500 * - Soyo SY-7VCA: Pro133A + VT82C686
snelsonef86df92010-03-19 22:49:09 +00001501 */
uweeb26b6e2010-06-07 19:06:26 +00001502static int via_apollo_gpo0_lower(void)
snelsonef86df92010-03-19 22:49:09 +00001503{
1504 return via_apollo_gpo_set(0, 0);
1505}
1506
uwee15beb92010-08-08 17:01:18 +00001507/*
mkarchercd460642010-01-09 17:36:06 +00001508 * Enable some GPIO pin on SiS southbridge.
uwee15beb92010-08-08 17:01:18 +00001509 *
1510 * Suited for:
1511 * - MSI 651M-L: SiS651 / SiS962
mkarchercd460642010-01-09 17:36:06 +00001512 */
uweeb26b6e2010-06-07 19:06:26 +00001513static int board_msi_651ml(void)
mkarchercd460642010-01-09 17:36:06 +00001514{
uwee15beb92010-08-08 17:01:18 +00001515 struct pci_dev *dev;
uwef6f94d42010-03-13 17:28:29 +00001516 uint16_t base, temp;
mkarchercd460642010-01-09 17:36:06 +00001517
1518 dev = pci_dev_find(0x1039, 0x0962);
1519 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001520 msg_perr("Expected south bridge not found\n");
mkarchercd460642010-01-09 17:36:06 +00001521 return 1;
1522 }
1523
uwee15beb92010-08-08 17:01:18 +00001524 /* Registers 68 and 64 seem like bitmaps. */
mkarchercd460642010-01-09 17:36:06 +00001525 base = pci_read_word(dev, 0x74);
1526 temp = INW(base + 0x68);
1527 temp &= ~(1 << 0); /* Make pin output? */
mkarcherc9602fb2010-01-09 23:31:13 +00001528 OUTW(temp, base + 0x68);
mkarchercd460642010-01-09 17:36:06 +00001529
1530 temp = INW(base + 0x64);
1531 temp |= (1 << 0); /* Raise output? */
1532 OUTW(temp, base + 0x64);
1533
1534 w836xx_memw_enable(0x2E);
1535
1536 return 0;
1537}
1538
uwee15beb92010-08-08 17:01:18 +00001539/*
libv5bcbdea2009-06-19 13:00:24 +00001540 * Find the runtime registers of an SMSC Super I/O, after verifying its
1541 * chip ID.
1542 *
1543 * Returns the base port of the runtime register block, or 0 on error.
1544 */
1545static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
1546 uint8_t logical_device)
1547{
1548 uint16_t rt_port = 0;
1549
1550 /* Verify the chip ID. */
uwe619a15a2009-06-28 23:26:37 +00001551 OUTB(0x55, sio_port); /* Enable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001552 if (sio_read(sio_port, 0x20) != chip_id) {
snelsone42c3802010-05-07 20:09:04 +00001553 msg_perr("\nERROR: SMSC Super I/O not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001554 goto out;
1555 }
1556
1557 /* If the runtime block is active, get its address. */
1558 sio_write(sio_port, 0x07, logical_device);
1559 if (sio_read(sio_port, 0x30) & 1) {
1560 rt_port = (sio_read(sio_port, 0x60) << 8)
1561 | sio_read(sio_port, 0x61);
1562 }
1563
1564 if (rt_port == 0) {
snelsone42c3802010-05-07 20:09:04 +00001565 msg_perr("\nERROR: "
libv5bcbdea2009-06-19 13:00:24 +00001566 "Super I/O runtime interface not available.\n");
1567 }
1568out:
uwe619a15a2009-06-28 23:26:37 +00001569 OUTB(0xaa, sio_port); /* Disable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001570 return rt_port;
1571}
1572
uwee15beb92010-08-08 17:01:18 +00001573/*
1574 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
libv5bcbdea2009-06-19 13:00:24 +00001575 * connected to GP30 on the Super I/O, and TBL# is always high.
1576 */
uweeb26b6e2010-06-07 19:06:26 +00001577static int board_mitac_6513wu(void)
libv5bcbdea2009-06-19 13:00:24 +00001578{
1579 struct pci_dev *dev;
1580 uint16_t rt_port;
1581 uint8_t val;
1582
1583 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1584 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001585 msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001586 return -1;
1587 }
1588
uwe619a15a2009-06-28 23:26:37 +00001589 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
libv5bcbdea2009-06-19 13:00:24 +00001590 if (rt_port == 0)
1591 return -1;
1592
1593 /* Configure the GPIO pin. */
1594 val = INB(rt_port + 0x33); /* GP30 config */
uwe619a15a2009-06-28 23:26:37 +00001595 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
libv5bcbdea2009-06-19 13:00:24 +00001596 OUTB(val, rt_port + 0x33);
1597
1598 /* Disable write protection. */
1599 val = INB(rt_port + 0x4d); /* GP3 values */
uwe619a15a2009-06-28 23:26:37 +00001600 val |= 0x01; /* Set GP30 high. */
libv5bcbdea2009-06-19 13:00:24 +00001601 OUTB(val, rt_port + 0x4d);
1602
1603 return 0;
1604}
1605
uwee15beb92010-08-08 17:01:18 +00001606/*
1607 * Suited for:
1608 * - ASUS A7V8X: VIA KT400 + VT8235 + IT8703F
libv1569a562009-07-13 12:40:17 +00001609 */
uweeb26b6e2010-06-07 19:06:26 +00001610static int board_asus_a7v8x(void)
libv1569a562009-07-13 12:40:17 +00001611{
1612 uint16_t id, base;
1613 uint8_t tmp;
1614
uwee15beb92010-08-08 17:01:18 +00001615 /* Find the IT8703F. */
libv1569a562009-07-13 12:40:17 +00001616 w836xx_ext_enter(0x2E);
1617 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1618 w836xx_ext_leave(0x2E);
1619
1620 if (id != 0x8701) {
snelsone42c3802010-05-07 20:09:04 +00001621 msg_perr("\nERROR: IT8703F Super I/O not found.\n");
libv1569a562009-07-13 12:40:17 +00001622 return -1;
1623 }
1624
uwee15beb92010-08-08 17:01:18 +00001625 /* Get the GP567 I/O base. */
libv1569a562009-07-13 12:40:17 +00001626 w836xx_ext_enter(0x2E);
1627 sio_write(0x2E, 0x07, 0x0C);
1628 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1629 w836xx_ext_leave(0x2E);
1630
1631 if (!base) {
snelsone42c3802010-05-07 20:09:04 +00001632 msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
libv1569a562009-07-13 12:40:17 +00001633 " Base.\n");
1634 return -1;
1635 }
1636
1637 /* Raise GP51. */
1638 tmp = INB(base);
1639 tmp |= 0x02;
1640 OUTB(tmp, base);
1641
1642 return 0;
1643}
1644
libv9c4d2b22009-09-01 21:22:23 +00001645/*
1646 * General routine for raising/dropping GPIO lines on the ITE IT8712F.
1647 * There is only some limited checking on the port numbers.
1648 */
uwef6f94d42010-03-13 17:28:29 +00001649static int it8712f_gpio_set(unsigned int line, int raise)
libv9c4d2b22009-09-01 21:22:23 +00001650{
1651 unsigned int port;
1652 uint16_t id, base;
1653 uint8_t tmp;
1654
1655 port = line / 10;
1656 port--;
1657 line %= 10;
1658
1659 /* Check line */
1660 if ((port > 4) || /* also catches unsigned -1 */
1661 ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) {
uwee15beb92010-08-08 17:01:18 +00001662 msg_perr("\nERROR: Unsupported IT8712F GPIO line %02d.\n", line);
libv9c4d2b22009-09-01 21:22:23 +00001663 return -1;
1664 }
1665
uwee15beb92010-08-08 17:01:18 +00001666 /* Find the IT8712F. */
libv9c4d2b22009-09-01 21:22:23 +00001667 enter_conf_mode_ite(0x2E);
1668 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1669 exit_conf_mode_ite(0x2E);
1670
1671 if (id != 0x8712) {
snelsone42c3802010-05-07 20:09:04 +00001672 msg_perr("\nERROR: IT8712F Super I/O not found.\n");
libv9c4d2b22009-09-01 21:22:23 +00001673 return -1;
1674 }
1675
1676 /* Get the GPIO base */
1677 enter_conf_mode_ite(0x2E);
1678 sio_write(0x2E, 0x07, 0x07);
1679 base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63);
1680 exit_conf_mode_ite(0x2E);
1681
1682 if (!base) {
snelsone42c3802010-05-07 20:09:04 +00001683 msg_perr("\nERROR: Failed to read IT8712F Super I/O GPIO"
libv9c4d2b22009-09-01 21:22:23 +00001684 " Base.\n");
1685 return -1;
1686 }
1687
1688 /* set GPIO. */
1689 tmp = INB(base + port);
1690 if (raise)
1691 tmp |= 1 << line;
1692 else
1693 tmp &= ~(1 << line);
1694 OUTB(tmp, base + port);
1695
1696 return 0;
1697}
1698
uwee15beb92010-08-08 17:01:18 +00001699/*
mkarchercccf1392010-03-09 16:57:06 +00001700 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001701 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
1702 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
libv9c4d2b22009-09-01 21:22:23 +00001703 */
uweeb26b6e2010-06-07 19:06:26 +00001704static int it8712f_gpio3_1_raise(void)
libv9c4d2b22009-09-01 21:22:23 +00001705{
1706 return it8712f_gpio_set(32, 1);
1707}
1708
hailfinger324a9cc2010-05-26 01:45:41 +00001709#endif
1710
uwee15beb92010-08-08 17:01:18 +00001711/*
uwec0751f42009-10-06 13:00:00 +00001712 * Below is the list of boards which need a special "board enable" code in
1713 * flashrom before their ROM chip can be accessed/written to.
1714 *
1715 * NOTE: Please add boards that _don't_ need such enables or don't work yet
1716 * to the respective tables in print.c. Thanks!
1717 *
uwebe4477b2007-08-23 16:08:21 +00001718 * We use 2 sets of IDs here, you're free to choose which is which. This
1719 * is to provide a very high degree of certainty when matching a board on
1720 * the basis of subsystem/card IDs. As not every vendor handles
1721 * subsystem/card IDs in a sane manner.
stepan927d4e22007-04-04 22:45:58 +00001722 *
stuge84659842009-04-20 12:38:17 +00001723 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
hailfinger7fcb5b72010-02-04 11:12:04 +00001724 * NULLed if they don't identify the board fully and if you can't use DMI.
1725 * But please take care to provide an as complete set of pci ids as possible;
1726 * autodetection is the preferred behaviour and we would like to make sure that
1727 * matches are unique.
stepanf778f522008-02-20 11:11:18 +00001728 *
mkarcher803b4042010-01-20 14:14:11 +00001729 * If PCI IDs are not sufficient for board matching, the match can be further
1730 * constrained by a string that has to be present in the DMI database for
uwe3a3ab2f2010-03-25 23:18:41 +00001731 * the baseboard or the system entry. The pattern is matched by case sensitive
mkarcher803b4042010-01-20 14:14:11 +00001732 * substring match, unless it is anchored to the beginning (with a ^ in front)
1733 * or the end (with a $ at the end). Both anchors may be specified at the
1734 * same time to match the full field.
1735 *
hailfinger7fcb5b72010-02-04 11:12:04 +00001736 * When a board is matched through DMI, the first and second main PCI IDs
1737 * and the first subsystem PCI ID have to match as well. If you specify the
1738 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
1739 * subsystem ID of that device is indeed zero.
1740 *
stuge84659842009-04-20 12:38:17 +00001741 * The coreboot ids are used two fold. When running with a coreboot firmware,
1742 * the ids uniquely matches the coreboot board identification string. When a
1743 * legacy bios is installed and when autodetection is not possible, these ids
1744 * can be used to identify the board through the -m command line argument.
1745 *
1746 * When a board is identified through its coreboot ids (in both cases), the
1747 * main pci ids are still required to match, as a safeguard.
stepan927d4e22007-04-04 22:45:58 +00001748 */
stepan927d4e22007-04-04 22:45:58 +00001749
uwec7f7eda2009-05-08 16:23:34 +00001750/* Please keep this list alphabetically ordered by vendor/board name. */
hailfinger1ff33dc2010-07-03 11:02:10 +00001751const struct board_pciid_enable board_pciid_enables[] = {
uwe869efa02009-06-21 20:50:22 +00001752
mkarcherf2620582010-02-28 01:33:48 +00001753 /* first pci-id set [4], second pci-id set [4], dmi identifier coreboot id [2], vendor name board name max_rom_... OK? flash enable */
hailfinger324a9cc2010-05-26 01:45:41 +00001754#if defined(__i386__) || defined(__x86_64__)
uwee15beb92010-08-08 17:01:18 +00001755 {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, "abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise},
1756 {0x8086, 0x24d3, 0x147b, 0x1014, 0x8086, 0x2578, 0x147b, 0x1014, NULL, NULL, NULL, "abit", "IC7", 0, NT, intel_ich_gpio23_raise},
1757 {0x8086, 0x2930, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, "abit", "IP35", 0, OK, intel_ich_gpio16_raise},
1758 {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, "abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
1759 {0x10de, 0x0050, 0x147b, 0x1c1a, 0, 0, 0, 0, NULL, NULL, NULL, "abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
1760 {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, "abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise},
1761 {0x10de, 0x02f0, 0x147b, 0x1c26, 0x10de, 0x0240, 0x10de, 0x0222, NULL, NULL, NULL, "abit", "NF-M2 nView", 0, NT, nvidia_mcp_gpio4_lower},
1762 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", "abit", "VT6X4", 0, OK, via_apollo_gpo4_lower},
mkarcherf2620582010-02-28 01:33:48 +00001763 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
mkarcherf2620582010-02-28 01:33:48 +00001764 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, NULL, "AGAMI", "ARUMA", "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
uwea161c972010-05-26 22:29:51 +00001765 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, "Albatron", "PM266A Pro", 0, OK, w836xx_memw_enable_2e},
mkarcherf2620582010-02-28 01:33:48 +00001766 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
1767 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
uwee6dc3012010-05-26 22:26:44 +00001768 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
uwe4cfef8b2010-08-08 16:05:23 +00001769 {0x8086, 0x2570, 0x1849, 0x2570, 0x8086, 0x24d3, 0x1849, 0x24d0, NULL, NULL, NULL, "ASRock", "775i65G", 0, OK, intel_ich_gpio23_raise},
mkarchercccf1392010-03-09 16:57:06 +00001770 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, "ASUS", "A7V600-X", 0, OK, it8712f_gpio3_1_raise},
uwee6dc3012010-05-26 22:26:44 +00001771 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
mkarcherf2620582010-02-28 01:33:48 +00001772 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, "ASUS", "A7V8X", 0, OK, board_asus_a7v8x},
mkarchercccf1392010-03-09 16:57:06 +00001773 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio3_1_raise},
uwe0b7a6ba2010-08-15 15:26:30 +00001774 {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, "ASUS", "A8Jm", 0, NT, intel_ich_gpio34_raise},
uwe75074aa2010-08-15 14:36:18 +00001775 {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI2L", NULL, NULL, "ASUS", "A8N-LA (Nagami-GL8E)", 0, OK, nvidia_mcp_gpio0_raise},
uwe0b7a6ba2010-08-15 15:26:30 +00001776 {0x10DE, 0x005E, 0x1043, 0x815A, 0x10DE, 0x0054, 0x1043, 0x815A, NULL, NULL, NULL, "ASUS", "A8N", 0, NT, board_shuttle_fn25}, /* TODO: This should probably be A8N-SLI Deluxe, see http://www.coreboot.org/pipermail/flashrom/2009-November/000878.html. */
mkarcher5b19f1a2010-07-08 09:32:18 +00001777 {0x10de, 0x0264, 0x1043, 0x81bc, 0x10de, 0x02f0, 0x1043, 0x81cd, NULL, NULL, NULL, "ASUS", "A8N-VM CSM", 0, NT, w83627ehf_gpio24_raise_2e},
mkarcher28d6c872010-03-07 16:42:55 +00001778 {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
mkarcherf2620582010-02-28 01:33:48 +00001779 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
mkarcherf2620582010-02-28 01:33:48 +00001780 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
uwee6dc3012010-05-26 22:26:44 +00001781 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
snelson933d4b02010-03-19 22:52:00 +00001782 {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
mkarcher4c718632010-03-17 06:19:23 +00001783 {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001784 {0x8086, 0x2570, 0x1043, 0x80F2, 0x105A, 0x3373, 0x1043, 0x80F5, NULL, NULL, NULL, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
mkarcher0b183572010-07-24 11:03:48 +00001785 {0x8086, 0x2570, 0x1043, 0x80A5, 0x105A, 0x24D3, 0x1043, 0x80A6, NULL, NULL, NULL, "ASUS", "P4SD-LA", 0, NT, intel_ich_gpio32_raise},
mkarcher20636ae2010-08-02 08:29:34 +00001786 {0x1039, 0x0661, 0x1043, 0x8113, 0x1039, 0x5513, 0x1043, 0x8087, NULL, NULL, NULL, "ASUS", "P4S800-MX", 512, OK, w836xx_memw_enable_2e},
mkarcherf2620582010-02-28 01:33:48 +00001787 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", "ASUS", "P5A", 0, OK, board_asus_p5a},
1788 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
mkarcherfaba2712010-07-24 10:41:42 +00001789 {0x8086, 0x24dd, 0x1043, 0x80a6, 0x8086, 0x2570, 0x1043, 0x8157, NULL, NULL, NULL, "ASUS", "P5PE-VM", 0, OK, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001790 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
hailfingerc73ce6e2010-07-10 16:56:32 +00001791 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, "Elitegroup", "K7VTA3", 256, OK, NULL},
mkarcherf2620582010-02-28 01:33:48 +00001792 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
1793 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
mkarcher6757a5e2010-08-15 22:35:31 +00001794 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", "EPoX", "EP-BX3", 0, NT, intel_piix4_gpo22_raise},
uwee6dc3012010-05-26 22:26:44 +00001795 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
uwee99b5422010-08-01 00:13:49 +00001796 {0x8086, 0x244b, 0x8086, 0x2442, 0x8086, 0x2445, 0x1458, 0xa002, NULL, NULL, NULL, "GIGABYTE", "GA-8IRML", 0, OK, intel_ich_gpio25_raise},
mkarcherf4016092010-08-13 12:49:01 +00001797 {0x8086, 0x24c3, 0x1458, 0x24c2, 0x8086, 0x24cd, 0x1458, 0x5004, NULL, NULL, NULL, "GIGABYTE", "GA-8PE667 Ultra 2", 0, OK, intel_ich_gpio32_raise},
mkarcherf2620582010-02-28 01:33:48 +00001798 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
uwe0b7a6ba2010-08-15 15:26:30 +00001799 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1678, 0x103c, 0x703e, NULL, "hp", "dl145_g3", "HP", "ProLiant DL145 G3", 0, OK, board_hp_dl145_g3_enable},
1800 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1648, 0x103c, 0x310f, NULL, "hp", "dl165_g6", "HP", "ProLiant DL165 G6", 0, OK, board_hp_dl165_g6_enable},
mkarcher5f3a7e12010-07-24 11:14:37 +00001801 {0x8086, 0x2580, 0x103c, 0x2a08, 0x8086, 0x2640, 0x103c, 0x2a0a, NULL, NULL, NULL, "HP", "Puffer2-UL8E", 0, OK, intel_ich_gpio18_raise},
mkarcherf2620582010-02-28 01:33:48 +00001802 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
uwe0b7a6ba2010-08-15 15:26:30 +00001803 {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, "HP", "Vectra VL420 SFF", 0, OK, intel_ich_gpio22_raise},
mkarcherbb421582010-06-01 16:09:06 +00001804 {0x10de, 0x0369, 0x103c, 0x12fe, 0x10de, 0x0364, 0x103c, 0x12fe, NULL, NULL, NULL, "HP", "xw9400", 0, OK, nvidia_mcp_gpio5_raise},
uwee15beb92010-08-08 17:01:18 +00001805 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", "IBASE", "MB899", 0, OK, intel_ich_gpio26_raise},
mkarcherf2620582010-02-28 01:33:48 +00001806 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, "IBM", "x3455", 0, OK, board_ibm_x3455},
1807 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
snelsonaa2f3d92010-03-19 22:35:21 +00001808 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
mkarcherf2620582010-02-28 01:33:48 +00001809 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, NULL, "iwill", "dk8_htx", "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
snelson0a9016e2010-03-19 22:39:24 +00001810 {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
mkarcherf2620582010-02-28 01:33:48 +00001811 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
uwe0b7a6ba2010-08-15 15:26:30 +00001812 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, "MSI", "K8N Neo4-F", 0, OK, nvidia_mcp_gpio2_raise}, /* TODO: Should probably be K8N Neo4 Platinum, see http://www.coreboot.org/pipermail/flashrom/2010-August/004362.html. */
1813 {0x8086, 0x2560, 0x1462, 0x5770, 0x8086, 0x2562, 0x1462, 0x5778, NULL, NULL, NULL, "MSI", "MS-6577 (Xenon)", 0, OK, w83627hf_gpio25_raise_2e},
mkarcherf2620582010-02-28 01:33:48 +00001814 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
mkarcher51455562010-06-27 15:07:49 +00001815 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, NULL, "MSI", "MS-6702E (K8T Neo2-F)", 0, OK, w83627thf_gpio44_raise_2e},
mkarcherf2620582010-02-28 01:33:48 +00001816 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
1817 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, "MSI", "MS-7005 (651M-L)", 0, OK, board_msi_651ml},
mkarcherd2189b42010-06-12 23:07:26 +00001818 {0x10DE, 0x00E0, 0x1462, 0x0250, 0x10DE, 0x00E1, 0x1462, 0x0250, NULL, NULL, NULL, "MSI", "MS-7025 (K8N Neo2 Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
mkarcherf2620582010-02-28 01:33:48 +00001819 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
mkarcher7ad3c252010-08-15 10:21:29 +00001820 {0x1106, 0x3149, 0x1462, 0x7061, 0x1106, 0x3227, 0, 0, NULL, NULL, NULL, "MSI", "MS-7061 (KM4M-V/KM4AM-V)", 0, OK, w836xx_memw_enable_2e},
mkarcher51455562010-06-27 15:07:49 +00001821 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio44_raise_4e},
uwe0b7a6ba2010-08-15 15:26:30 +00001822 {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, "MSI", "MS-7207 (K8NGM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
mkarcherb2505c02010-05-24 16:03:57 +00001823 {0x1011, 0x0019, 0xaa55, 0xaa55, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, "Nokia", "IP530", 0, OK, fdc37b787_gpio50_raise_3f0},
mkarcher7da6b542010-07-24 22:36:01 +00001824 {0x8086, 0x24d3, 0x144d, 0xb025, 0x8086, 0x1050, 0x144d, 0xb025, NULL, NULL, NULL, "Samsung", "Polaris 32", 0, OK, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001825 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
hailfingerc73ce6e2010-07-10 16:56:32 +00001826 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, "Shuttle", "AK38N", 256, OK, NULL},
mkarcherf2620582010-02-28 01:33:48 +00001827 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, NULL, "Shuttle", "FN25", 0, OK, board_shuttle_fn25},
snelsonef86df92010-03-19 22:49:09 +00001828 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
mkarcherf2620582010-02-28 01:33:48 +00001829 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, "Tekram", "P6Pro-A5", 256, OK, NULL},
mkarchered00ee62010-03-21 13:36:20 +00001830 {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e},
uwee6dc3012010-05-26 22:26:44 +00001831 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
mkarcher12e731f2010-06-12 17:27:44 +00001832 {0x1106, 0x0259, 0x1106, 0xAA07, 0x1106, 0x3227, 0x1106, 0xAA07, NULL, NULL, NULL, "VIA", "EPIA EK", 0, NT, via_vt823x_gpio9_raise},
mkarcherf2620582010-02-28 01:33:48 +00001833 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
1834 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
hailfinger324a9cc2010-05-26 01:45:41 +00001835#endif
mkarcherf2620582010-02-28 01:33:48 +00001836 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, NULL, NULL, 0, NT, NULL}, /* end marker */
stepan927d4e22007-04-04 22:45:58 +00001837};
1838
uwee15beb92010-08-08 17:01:18 +00001839/*
stepan1037f6f2008-01-18 15:33:10 +00001840 * Match boards on coreboot table gathered vendor and part name.
uwebe4477b2007-08-23 16:08:21 +00001841 * Require main PCI IDs to match too as extra safety.
stepan927d4e22007-04-04 22:45:58 +00001842 */
hailfinger1ff33dc2010-07-03 11:02:10 +00001843static const struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
uwefa98ca12008-10-18 21:14:13 +00001844 const char *part)
stepan927d4e22007-04-04 22:45:58 +00001845{
hailfinger1ff33dc2010-07-03 11:02:10 +00001846 const struct board_pciid_enable *board = board_pciid_enables;
1847 const struct board_pciid_enable *partmatch = NULL;
stepan927d4e22007-04-04 22:45:58 +00001848
uwe4b650af2009-05-09 00:47:04 +00001849 for (; board->vendor_name; board++) {
uwefa98ca12008-10-18 21:14:13 +00001850 if (vendor && (!board->lb_vendor
1851 || strcasecmp(board->lb_vendor, vendor)))
uwef6641642007-05-09 10:17:44 +00001852 continue;
stepan927d4e22007-04-04 22:45:58 +00001853
stuge0c1005b2008-07-02 00:47:30 +00001854 if (!board->lb_part || strcasecmp(board->lb_part, part))
uwef6641642007-05-09 10:17:44 +00001855 continue;
stepan927d4e22007-04-04 22:45:58 +00001856
uwef6641642007-05-09 10:17:44 +00001857 if (!pci_dev_find(board->first_vendor, board->first_device))
1858 continue;
stepan927d4e22007-04-04 22:45:58 +00001859
uwef6641642007-05-09 10:17:44 +00001860 if (board->second_vendor &&
uwefa98ca12008-10-18 21:14:13 +00001861 !pci_dev_find(board->second_vendor, board->second_device))
uwef6641642007-05-09 10:17:44 +00001862 continue;
stugeb9b411f2008-01-27 16:21:21 +00001863
1864 if (vendor)
1865 return board;
1866
1867 if (partmatch) {
1868 /* a second entry has a matching part name */
snelsone42c3802010-05-07 20:09:04 +00001869 msg_pinfo("AMBIGUOUS BOARD NAME: %s\n", part);
1870 msg_pinfo("At least vendors '%s' and '%s' match.\n",
uwefa98ca12008-10-18 21:14:13 +00001871 partmatch->lb_vendor, board->lb_vendor);
snelsone42c3802010-05-07 20:09:04 +00001872 msg_perr("Please use the full -m vendor:part syntax.\n");
stugeb9b411f2008-01-27 16:21:21 +00001873 return NULL;
1874 }
1875 partmatch = board;
uwef6641642007-05-09 10:17:44 +00001876 }
uwe6ed6d952007-12-04 21:49:06 +00001877
stugeb9b411f2008-01-27 16:21:21 +00001878 if (partmatch)
1879 return partmatch;
1880
stepan3370c892009-07-30 13:30:17 +00001881 if (!partvendor_from_cbtable) {
1882 /* Only warn if the mainboard type was not gathered from the
1883 * coreboot table. If it was, the coreboot implementor is
1884 * expected to fix flashrom, too.
1885 */
snelsone42c3802010-05-07 20:09:04 +00001886 msg_perr("\nUnknown vendor:board from -m option: %s:%s\n\n",
stepan3370c892009-07-30 13:30:17 +00001887 vendor, part);
1888 }
uwef6641642007-05-09 10:17:44 +00001889 return NULL;
stepan927d4e22007-04-04 22:45:58 +00001890}
1891
uwee15beb92010-08-08 17:01:18 +00001892/*
uwebe4477b2007-08-23 16:08:21 +00001893 * Match boards on PCI IDs and subsystem IDs.
1894 * Second set of IDs can be main only or missing completely.
stepan927d4e22007-04-04 22:45:58 +00001895 */
hailfinger1ff33dc2010-07-03 11:02:10 +00001896const static struct board_pciid_enable *board_match_pci_card_ids(void)
stepan927d4e22007-04-04 22:45:58 +00001897{
hailfinger1ff33dc2010-07-03 11:02:10 +00001898 const struct board_pciid_enable *board = board_pciid_enables;
stepan927d4e22007-04-04 22:45:58 +00001899
uwe4b650af2009-05-09 00:47:04 +00001900 for (; board->vendor_name; board++) {
mkarcher58fbded2010-02-04 10:58:50 +00001901 if ((!board->first_card_vendor || !board->first_card_device) &&
1902 !board->dmi_pattern)
uwef6641642007-05-09 10:17:44 +00001903 continue;
stepan927d4e22007-04-04 22:45:58 +00001904
uwef6641642007-05-09 10:17:44 +00001905 if (!pci_card_find(board->first_vendor, board->first_device,
uwefa98ca12008-10-18 21:14:13 +00001906 board->first_card_vendor,
1907 board->first_card_device))
uwef6641642007-05-09 10:17:44 +00001908 continue;
stepan927d4e22007-04-04 22:45:58 +00001909
uwef6641642007-05-09 10:17:44 +00001910 if (board->second_vendor) {
1911 if (board->second_card_vendor) {
1912 if (!pci_card_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00001913 board->second_device,
1914 board->second_card_vendor,
1915 board->second_card_device))
uwef6641642007-05-09 10:17:44 +00001916 continue;
1917 } else {
1918 if (!pci_dev_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00001919 board->second_device))
uwef6641642007-05-09 10:17:44 +00001920 continue;
1921 }
1922 }
stepan927d4e22007-04-04 22:45:58 +00001923
mkarcher803b4042010-01-20 14:14:11 +00001924 if (board->dmi_pattern) {
1925 if (!has_dmi_support) {
snelsone42c3802010-05-07 20:09:04 +00001926 msg_perr("WARNING: Can't autodetect %s %s,"
mkarcher803b4042010-01-20 14:14:11 +00001927 " DMI info unavailable.\n",
1928 board->vendor_name, board->board_name);
1929 continue;
1930 } else {
1931 if (!dmi_match(board->dmi_pattern))
1932 continue;
1933 }
1934 }
1935
uwef6641642007-05-09 10:17:44 +00001936 return board;
1937 }
stepan927d4e22007-04-04 22:45:58 +00001938
uwef6641642007-05-09 10:17:44 +00001939 return NULL;
stepan927d4e22007-04-04 22:45:58 +00001940}
1941
uwe6ed6d952007-12-04 21:49:06 +00001942int board_flash_enable(const char *vendor, const char *part)
stepan927d4e22007-04-04 22:45:58 +00001943{
hailfinger1ff33dc2010-07-03 11:02:10 +00001944 const struct board_pciid_enable *board = NULL;
uwef6641642007-05-09 10:17:44 +00001945 int ret = 0;
stepan927d4e22007-04-04 22:45:58 +00001946
stugeb9b411f2008-01-27 16:21:21 +00001947 if (part)
stepan1037f6f2008-01-18 15:33:10 +00001948 board = board_match_coreboot_name(vendor, part);
stepan927d4e22007-04-04 22:45:58 +00001949
uwef6641642007-05-09 10:17:44 +00001950 if (!board)
1951 board = board_match_pci_card_ids();
stepan927d4e22007-04-04 22:45:58 +00001952
uwee15beb92010-08-08 17:01:18 +00001953 if (board && board->status == NT) {
1954 if (!force_boardenable) {
1955 msg_pinfo("WARNING: Your mainboard is %s %s, but the mainboard-specific\n"
1956 "code has not been tested, and thus will not not be executed by default.\n"
1957 "Depending on your hardware environment, erasing, writing or even probing\n"
1958 "can fail without running the board specific code.\n\n"
1959 "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
1960 "\"internal programmer\") for details.\n",
1961 board->vendor_name, board->board_name);
1962 board = NULL;
1963 } else {
1964 msg_pinfo("NOTE: Running an untested board enable procedure.\n"
1965 "Please report success/failure to flashrom@flashrom.org.\n");
uwef6f94d42010-03-13 17:28:29 +00001966 }
mkarcher29a80852010-03-07 22:29:28 +00001967 }
1968
uwef6641642007-05-09 10:17:44 +00001969 if (board) {
libve9b336e2010-01-20 14:45:03 +00001970 if (board->max_rom_decode_parallel)
1971 max_rom_decode.parallel =
1972 board->max_rom_decode_parallel * 1024;
1973
uwe0ec24c22010-01-28 19:02:36 +00001974 if (board->enable != NULL) {
snelsone42c3802010-05-07 20:09:04 +00001975 msg_pinfo("Disabling flash write protection for "
uwee15beb92010-08-08 17:01:18 +00001976 "board \"%s %s\"... ", board->vendor_name,
1977 board->board_name);
stepan927d4e22007-04-04 22:45:58 +00001978
uweeb26b6e2010-06-07 19:06:26 +00001979 ret = board->enable();
uwe0ec24c22010-01-28 19:02:36 +00001980 if (ret)
snelsone42c3802010-05-07 20:09:04 +00001981 msg_pinfo("FAILED!\n");
uwe0ec24c22010-01-28 19:02:36 +00001982 else
snelsone42c3802010-05-07 20:09:04 +00001983 msg_pinfo("OK.\n");
uwe0ec24c22010-01-28 19:02:36 +00001984 }
uwef6641642007-05-09 10:17:44 +00001985 }
stepan927d4e22007-04-04 22:45:58 +00001986
uwef6641642007-05-09 10:17:44 +00001987 return ret;
stepan927d4e22007-04-04 22:45:58 +00001988}