blob: f1f795311e39e7e528221c4684a16e5470ec9fb6 [file] [log] [blame]
stepan927d4e22007-04-04 22:45:58 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
stepan927d4e22007-04-04 22:45:58 +00003 *
uweb25f1ea2007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
uwe6ab4b7b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
wardfbe9c652007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
stepan927d4e22007-04-04 22:45:58 +00008 *
uweb25f1ea2007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
stepan927d4e22007-04-04 22:45:58 +000012 *
uweb25f1ea2007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
stepan927d4e22007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
stepan927d4e22007-04-04 22:45:58 +000027#include <string.h>
stepanf778f522008-02-20 11:11:18 +000028#include <fcntl.h>
stepan927d4e22007-04-04 22:45:58 +000029#include "flash.h"
stepan927d4e22007-04-04 22:45:58 +000030
stuge04909772007-05-04 04:47:04 +000031/*
uwebe4477b2007-08-23 16:08:21 +000032 * Helper functions for many Winbond Super I/Os of the W836xx range.
stuge04909772007-05-04 04:47:04 +000033 */
stuge04909772007-05-04 04:47:04 +000034/* Enter extended functions */
stugeaa35d392009-01-26 02:34:51 +000035void w836xx_ext_enter(uint16_t port)
uwe23438a02007-05-03 10:09:23 +000036{
hailfingere1f062f2008-05-22 13:22:45 +000037 OUTB(0x87, port);
38 OUTB(0x87, port);
stuge04909772007-05-04 04:47:04 +000039}
uwe23438a02007-05-03 10:09:23 +000040
stuge04909772007-05-04 04:47:04 +000041/* Leave extended functions */
stugeaa35d392009-01-26 02:34:51 +000042void w836xx_ext_leave(uint16_t port)
stuge04909772007-05-04 04:47:04 +000043{
hailfingere1f062f2008-05-22 13:22:45 +000044 OUTB(0xAA, port);
stuge04909772007-05-04 04:47:04 +000045}
uwe23438a02007-05-03 10:09:23 +000046
hailfinger7bac0e52009-05-25 23:26:50 +000047/* Generic Super I/O helper functions */
48uint8_t sio_read(uint16_t port, uint8_t reg)
stuge04909772007-05-04 04:47:04 +000049{
hailfinger7bac0e52009-05-25 23:26:50 +000050 OUTB(reg, port);
51 return INB(port + 1);
stuge04909772007-05-04 04:47:04 +000052}
uwe23438a02007-05-03 10:09:23 +000053
hailfinger7bac0e52009-05-25 23:26:50 +000054void sio_write(uint16_t port, uint8_t reg, uint8_t data)
stuge04909772007-05-04 04:47:04 +000055{
hailfinger7bac0e52009-05-25 23:26:50 +000056 OUTB(reg, port);
57 OUTB(data, port + 1);
stuge04909772007-05-04 04:47:04 +000058}
uwe23438a02007-05-03 10:09:23 +000059
hailfinger7bac0e52009-05-25 23:26:50 +000060void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
stuge04909772007-05-04 04:47:04 +000061{
rminnich6079a1c2007-10-12 21:22:40 +000062 uint8_t tmp;
uwe23438a02007-05-03 10:09:23 +000063
hailfinger7bac0e52009-05-25 23:26:50 +000064 OUTB(reg, port);
65 tmp = INB(port + 1) & ~mask;
66 OUTB(tmp | (data & mask), port + 1);
uwe23438a02007-05-03 10:09:23 +000067}
68
hailfingerc236f9e2009-12-22 23:42:04 +000069/* Not used yet. */
70#if 0
71static int enable_flash_decode_superio(void)
72{
73 int ret;
74 uint8_t tmp;
75
76 switch (superio.vendor) {
77 case SUPERIO_VENDOR_NONE:
78 ret = -1;
79 break;
80 case SUPERIO_VENDOR_ITE:
81 enter_conf_mode_ite(superio.port);
uwef6f94d42010-03-13 17:28:29 +000082 /* Enable flash mapping. Works for most old ITE style Super I/O. */
hailfingerc236f9e2009-12-22 23:42:04 +000083 tmp = sio_read(superio.port, 0x24);
84 tmp |= 0xfc;
85 sio_write(superio.port, 0x24, tmp);
86 exit_conf_mode_ite(superio.port);
87 ret = 0;
88 break;
89 default:
uwef6f94d42010-03-13 17:28:29 +000090 printf_debug("Unhandled Super I/O type!\n");
hailfingerc236f9e2009-12-22 23:42:04 +000091 ret = -1;
92 break;
93 }
94 return ret;
95}
96#endif
97
uwebe4477b2007-08-23 16:08:21 +000098/**
99 * Winbond W83627HF: Raise GPIO24.
stuge04909772007-05-04 04:47:04 +0000100 *
101 * Suited for:
uwebe4477b2007-08-23 16:08:21 +0000102 * - Agami Aruma
103 * - IWILL DK8-HTX
stepan927d4e22007-04-04 22:45:58 +0000104 */
hailfinger7bac0e52009-05-25 23:26:50 +0000105static int w83627hf_gpio24_raise(uint16_t port, const char *name)
stepan927d4e22007-04-04 22:45:58 +0000106{
hailfinger7bac0e52009-05-25 23:26:50 +0000107 w836xx_ext_enter(port);
stepan927d4e22007-04-04 22:45:58 +0000108
uwe6ed6d952007-12-04 21:49:06 +0000109 /* Is this the W83627HF? */
hailfinger7bac0e52009-05-25 23:26:50 +0000110 if (sio_read(port, 0x20) != 0x52) { /* Super I/O device ID reg. */
stuge04909772007-05-04 04:47:04 +0000111 fprintf(stderr, "\nERROR: %s: W83627HF: Wrong ID: 0x%02X.\n",
hailfinger7bac0e52009-05-25 23:26:50 +0000112 name, sio_read(port, 0x20));
113 w836xx_ext_leave(port);
stepan927d4e22007-04-04 22:45:58 +0000114 return -1;
115 }
116
stuge04909772007-05-04 04:47:04 +0000117 /* PIN89S: WDTO/GP24 multiplex -> GPIO24 */
hailfinger7bac0e52009-05-25 23:26:50 +0000118 sio_mask(port, 0x2B, 0x10, 0x10);
stepan927d4e22007-04-04 22:45:58 +0000119
uwe6ed6d952007-12-04 21:49:06 +0000120 /* Select logical device 8: GPIO port 2 */
hailfinger7bac0e52009-05-25 23:26:50 +0000121 sio_write(port, 0x07, 0x08);
stepan927d4e22007-04-04 22:45:58 +0000122
hailfinger7bac0e52009-05-25 23:26:50 +0000123 sio_mask(port, 0x30, 0x01, 0x01); /* Activate logical device. */
124 sio_mask(port, 0xF0, 0x00, 0x10); /* GPIO24 -> output */
125 sio_mask(port, 0xF2, 0x00, 0x10); /* Clear GPIO24 inversion */
126 sio_mask(port, 0xF1, 0x10, 0x10); /* Raise GPIO24 */
stuge04909772007-05-04 04:47:04 +0000127
hailfinger7bac0e52009-05-25 23:26:50 +0000128 w836xx_ext_leave(port);
stepan927d4e22007-04-04 22:45:58 +0000129
130 return 0;
131}
132
rminnich6079a1c2007-10-12 21:22:40 +0000133static int w83627hf_gpio24_raise_2e(const char *name)
134{
rminnich618eb1a2009-04-09 14:28:36 +0000135 return w83627hf_gpio24_raise(0x2e, name);
rminnich6079a1c2007-10-12 21:22:40 +0000136}
137
138/**
139 * Winbond W83627THF: GPIO 4, bit 4
140 *
141 * Suited for:
stugea1efa0e2008-07-21 17:48:40 +0000142 * - MSI K8T Neo2-F
rminnich6079a1c2007-10-12 21:22:40 +0000143 * - MSI K8N-NEO3
144 */
hailfinger7bac0e52009-05-25 23:26:50 +0000145static int w83627thf_gpio4_4_raise(uint16_t port, const char *name)
rminnich6079a1c2007-10-12 21:22:40 +0000146{
hailfinger7bac0e52009-05-25 23:26:50 +0000147 w836xx_ext_enter(port);
uwe6ed6d952007-12-04 21:49:06 +0000148
149 /* Is this the W83627THF? */
hailfinger7bac0e52009-05-25 23:26:50 +0000150 if (sio_read(port, 0x20) != 0x82) { /* Super I/O device ID reg. */
rminnich6079a1c2007-10-12 21:22:40 +0000151 fprintf(stderr, "\nERROR: %s: W83627THF: Wrong ID: 0x%02X.\n",
hailfinger7bac0e52009-05-25 23:26:50 +0000152 name, sio_read(port, 0x20));
153 w836xx_ext_leave(port);
rminnich6079a1c2007-10-12 21:22:40 +0000154 return -1;
155 }
156
157 /* PINxxxxS: GPIO4/bit 4 multiplex -> GPIOXXX */
158
hailfinger7bac0e52009-05-25 23:26:50 +0000159 sio_write(port, 0x07, 0x09); /* Select LDN 9: GPIO port 4 */
160 sio_mask(port, 0x30, 0x02, 0x02); /* Activate logical device. */
161 sio_mask(port, 0xF4, 0x00, 0x10); /* GPIO4 bit 4 -> output */
162 sio_mask(port, 0xF6, 0x00, 0x10); /* Clear GPIO4 bit 4 inversion */
163 sio_mask(port, 0xF5, 0x10, 0x10); /* Raise GPIO4 bit 4 */
rminnich6079a1c2007-10-12 21:22:40 +0000164
hailfinger7bac0e52009-05-25 23:26:50 +0000165 w836xx_ext_leave(port);
rminnich6079a1c2007-10-12 21:22:40 +0000166
167 return 0;
168}
169
stugea1efa0e2008-07-21 17:48:40 +0000170static int w83627thf_gpio4_4_raise_2e(const char *name)
171{
172 return w83627thf_gpio4_4_raise(0x2e, name);
173}
174
rminnich6079a1c2007-10-12 21:22:40 +0000175static int w83627thf_gpio4_4_raise_4e(const char *name)
176{
uwe6ed6d952007-12-04 21:49:06 +0000177 return w83627thf_gpio4_4_raise(0x4e, name);
rminnich6079a1c2007-10-12 21:22:40 +0000178}
uwe6ed6d952007-12-04 21:49:06 +0000179
uwebe4477b2007-08-23 16:08:21 +0000180/**
uwe6ab4b7b2009-05-09 14:26:04 +0000181 * w83627: Enable MEMW# and set ROM size to max.
stepan927d4e22007-04-04 22:45:58 +0000182 */
hailfinger7bac0e52009-05-25 23:26:50 +0000183static void w836xx_memw_enable(uint16_t port)
stepan927d4e22007-04-04 22:45:58 +0000184{
hailfinger7bac0e52009-05-25 23:26:50 +0000185 w836xx_ext_enter(port);
186 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
uwe6ab4b7b2009-05-09 14:26:04 +0000187 /* Enable MEMW# and set ROM size select to max. (4M). */
hailfinger7bac0e52009-05-25 23:26:50 +0000188 sio_mask(port, 0x24, 0x28, 0x28);
uwe6ab4b7b2009-05-09 14:26:04 +0000189 }
hailfinger7bac0e52009-05-25 23:26:50 +0000190 w836xx_ext_leave(port);
uwe6ab4b7b2009-05-09 14:26:04 +0000191}
192
193/**
libv53f58142009-12-23 00:54:26 +0000194 * Suited for:
195 * - EPoX EP-8K5A2: VIA KT333 + VT8235.
196 * - Albatron PM266A Pro: VIA P4M266A + VT8235.
197 * - Shuttle AK31 (all versions): VIA KT266 + VT8233.
198 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
199 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237.
uwe6ab4b7b2009-05-09 14:26:04 +0000200 */
libv53f58142009-12-23 00:54:26 +0000201static int w836xx_memw_enable_2e(const char *name)
uwe6ab4b7b2009-05-09 14:26:04 +0000202{
libv53f58142009-12-23 00:54:26 +0000203 w836xx_memw_enable(0x2E);
stepan927d4e22007-04-04 22:45:58 +0000204
libv53f58142009-12-23 00:54:26 +0000205 return 0;
uwe6ab4b7b2009-05-09 14:26:04 +0000206}
207
libv71e95f52010-01-20 14:45:07 +0000208/**
mkarchered00ee62010-03-21 13:36:20 +0000209 * Suited for:
210 * - Termtek TK-3370 (rev. 2.5b)
211 */
212static int w836xx_memw_enable_4e(const char *name)
213{
214 w836xx_memw_enable(0x4E);
215
216 return 0;
217}
218
219/**
libv71e95f52010-01-20 14:45:07 +0000220 *
221 */
222static int it8705f_write_enable(uint8_t port, const char *name)
223{
224 enter_conf_mode_ite(port);
225 sio_mask(port, 0x24, 0x04, 0x04); /* Flash ROM I/F Writes Enable */
226 exit_conf_mode_ite(port);
227
228 return 0;
229}
230
231/**
232 * Suited for:
233 * - AOpen vKM400Am-S: VIA KM400 + VT8237 + IT8705F.
234 * - Biostar P4M80-M4: VIA P4M800 + VT8237 + IT8705AF
235 * - Elitegroup K7S6A: SiS745 + ITE IT8705F
236 * - Elitegroup K7VTA3: VIA Apollo KT266/A/333 + VIA VT8235 + ITE IT8705F
237 * - GIGABYTE GA-7VT600: VIA KT600 + VT8237 + IT8705
238 * - Shuttle AK38N: VIA KT333CF + VIA VT8235 + ITE IT8705F
239 *
uwef6f94d42010-03-13 17:28:29 +0000240 * The SIS950 Super I/O probably requires the same flash write enable.
libv71e95f52010-01-20 14:45:07 +0000241 */
242static int it8705f_write_enable_2e(const char *name)
243{
244 return it8705f_write_enable(0x2e, name);
245}
libv53f58142009-12-23 00:54:26 +0000246
mkarcherb507b7b2010-02-27 18:35:54 +0000247static int pc87360_gpio_set(uint8_t gpio, int raise)
248{
249 static const int bankbase[] = {0, 4, 8, 10, 12};
250 int gpio_bank = gpio / 8;
251 int gpio_pin = gpio % 8;
252 uint16_t baseport;
uwef6f94d42010-03-13 17:28:29 +0000253 uint8_t id, val;
mkarcherb507b7b2010-02-27 18:35:54 +0000254
uwef6f94d42010-03-13 17:28:29 +0000255 if (gpio_bank > 4) {
mkarcherb507b7b2010-02-27 18:35:54 +0000256 fprintf(stderr, "PC87360: Invalid GPIO %d\n", gpio);
257 return -1;
258 }
259
260 id = sio_read(0x2E, 0x20);
uwef6f94d42010-03-13 17:28:29 +0000261 if (id != 0xE1) {
mkarcherb507b7b2010-02-27 18:35:54 +0000262 fprintf(stderr, "PC87360: unexpected ID %02x\n", id);
263 return -1;
264 }
265
uwef6f94d42010-03-13 17:28:29 +0000266 sio_write(0x2E, 0x07, 0x07); /* Select GPIO device */
mkarcherb507b7b2010-02-27 18:35:54 +0000267 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
uwef6f94d42010-03-13 17:28:29 +0000268 if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
mkarcherb507b7b2010-02-27 18:35:54 +0000269 fprintf (stderr, "PC87360: invalid GPIO base address %04x\n",
270 baseport);
271 return -1;
272 }
273 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device */
uwef6f94d42010-03-13 17:28:29 +0000274 sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
mkarcherb507b7b2010-02-27 18:35:54 +0000275 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output */
276
277 val = INB(baseport + bankbase[gpio_bank]);
uwef6f94d42010-03-13 17:28:29 +0000278 if (raise)
mkarcherb507b7b2010-02-27 18:35:54 +0000279 val |= 1 << gpio_pin;
280 else
281 val &= ~(1 << gpio_pin);
282 OUTB(val, baseport + bankbase[gpio_bank]);
283
284 return 0;
285}
286
uwe6ab4b7b2009-05-09 14:26:04 +0000287/**
288 * VT823x: Set one of the GPIO pins.
289 */
libv53f58142009-12-23 00:54:26 +0000290static int via_vt823x_gpio_set(uint8_t gpio, int raise)
uwe6ab4b7b2009-05-09 14:26:04 +0000291{
libv53f58142009-12-23 00:54:26 +0000292 struct pci_dev *dev;
uwe6ab4b7b2009-05-09 14:26:04 +0000293 uint16_t base;
libvc89fddc2009-12-09 07:53:01 +0000294 uint8_t val, bit, offset;
uwe6ab4b7b2009-05-09 14:26:04 +0000295
libv53f58142009-12-23 00:54:26 +0000296 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
297 switch (dev->device_id) {
298 case 0x3177: /* VT8235 */
299 case 0x3227: /* VT8237R */
300 case 0x3337: /* VT8237A */
301 break;
302 default:
303 fprintf(stderr, "\nERROR: VT823x ISA bridge not found.\n");
304 return -1;
305 }
306
libv785ec422009-06-19 13:53:59 +0000307 if ((gpio >= 12) && (gpio <= 15)) {
308 /* GPIO12-15 -> output */
309 val = pci_read_byte(dev, 0xE4);
310 val |= 0x10;
311 pci_write_byte(dev, 0xE4, val);
312 } else if (gpio == 9) {
313 /* GPIO9 -> Output */
314 val = pci_read_byte(dev, 0xE4);
315 val |= 0x20;
316 pci_write_byte(dev, 0xE4, val);
libvc89fddc2009-12-09 07:53:01 +0000317 } else if (gpio == 5) {
318 val = pci_read_byte(dev, 0xE4);
319 val |= 0x01;
320 pci_write_byte(dev, 0xE4, val);
libv785ec422009-06-19 13:53:59 +0000321 } else {
uwe6ab4b7b2009-05-09 14:26:04 +0000322 fprintf(stderr, "\nERROR: "
323 "VT823x GPIO%02d is not implemented.\n", gpio);
libv53f58142009-12-23 00:54:26 +0000324 return -1;
uwef6641642007-05-09 10:17:44 +0000325 }
stepan927d4e22007-04-04 22:45:58 +0000326
uwe6ab4b7b2009-05-09 14:26:04 +0000327 /* We need the I/O Base Address for this board's flash enable. */
328 base = pci_read_word(dev, 0x88) & 0xff80;
329
libvc89fddc2009-12-09 07:53:01 +0000330 offset = 0x4C + gpio / 8;
331 bit = 0x01 << (gpio % 8);
332
333 val = INB(base + offset);
uwe6ab4b7b2009-05-09 14:26:04 +0000334 if (raise)
335 val |= bit;
336 else
337 val &= ~bit;
libvc89fddc2009-12-09 07:53:01 +0000338 OUTB(val, base + offset);
stepan927d4e22007-04-04 22:45:58 +0000339
uwef6641642007-05-09 10:17:44 +0000340 return 0;
stepan927d4e22007-04-04 22:45:58 +0000341}
342
uwebe4477b2007-08-23 16:08:21 +0000343/**
uwe3a3ab2f2010-03-25 23:18:41 +0000344 * Suited for ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
stepan927d4e22007-04-04 22:45:58 +0000345 */
libv53f58142009-12-23 00:54:26 +0000346static int via_vt823x_gpio5_raise(const char *name)
stepan927d4e22007-04-04 22:45:58 +0000347{
libv53f58142009-12-23 00:54:26 +0000348 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
349 return via_vt823x_gpio_set(5, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000350}
351
352/**
uwe3a3ab2f2010-03-25 23:18:41 +0000353 * Suited for VIA EPIA N & NL.
libv785ec422009-06-19 13:53:59 +0000354 */
libv53f58142009-12-23 00:54:26 +0000355static int via_vt823x_gpio9_raise(const char *name)
libv785ec422009-06-19 13:53:59 +0000356{
libv53f58142009-12-23 00:54:26 +0000357 return via_vt823x_gpio_set(9, 1);
libv785ec422009-06-19 13:53:59 +0000358}
359
360/**
uwe3a3ab2f2010-03-25 23:18:41 +0000361 * Suited for VIA EPIA M and MII, and maybe other CLE266 based EPIAs.
libv53f58142009-12-23 00:54:26 +0000362 *
363 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
364 * lowered there.
uwe6ab4b7b2009-05-09 14:26:04 +0000365 */
libv53f58142009-12-23 00:54:26 +0000366static int via_vt823x_gpio15_raise(const char *name)
uwe6ab4b7b2009-05-09 14:26:04 +0000367{
libv53f58142009-12-23 00:54:26 +0000368 return via_vt823x_gpio_set(15, 1);
369}
370
371/**
372 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
373 *
374 * Suited for:
375 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
376 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
377 */
378static int board_msi_kt4v(const char *name)
379{
380 int ret;
381
382 ret = via_vt823x_gpio_set(12, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000383 w836xx_memw_enable(0x2E);
hailfinger755073f2008-02-09 02:03:06 +0000384
libv53f58142009-12-23 00:54:26 +0000385 return ret;
hailfinger755073f2008-02-09 02:03:06 +0000386}
387
388/**
uwe691ddb62007-05-20 16:16:13 +0000389 * Suited for ASUS P5A.
390 *
391 * This is rather nasty code, but there's no way to do this cleanly.
392 * We're basically talking to some unknown device on SMBus, my guess
393 * is that it is the Winbond W83781D that lives near the DIP BIOS.
394 */
uwe691ddb62007-05-20 16:16:13 +0000395static int board_asus_p5a(const char *name)
396{
397 uint8_t tmp;
398 int i;
399
400#define ASUSP5A_LOOP 5000
401
hailfingere1f062f2008-05-22 13:22:45 +0000402 OUTB(0x00, 0xE807);
403 OUTB(0xEF, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000404
hailfingere1f062f2008-05-22 13:22:45 +0000405 OUTB(0xFF, 0xE800);
uwe691ddb62007-05-20 16:16:13 +0000406
407 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000408 OUTB(0xE1, 0xFF);
409 if (INB(0xE800) & 0x04)
uwe691ddb62007-05-20 16:16:13 +0000410 break;
411 }
412
413 if (i == ASUSP5A_LOOP) {
414 printf("%s: Unable to contact device.\n", name);
415 return -1;
416 }
417
hailfingere1f062f2008-05-22 13:22:45 +0000418 OUTB(0x20, 0xE801);
419 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000420
hailfingere1f062f2008-05-22 13:22:45 +0000421 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000422
423 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000424 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000425 if (tmp & 0x70)
426 break;
427 }
428
429 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
430 printf("%s: failed to read device.\n", name);
431 return -1;
432 }
433
hailfingere1f062f2008-05-22 13:22:45 +0000434 tmp = INB(0xE804);
uwe691ddb62007-05-20 16:16:13 +0000435 tmp &= ~0x02;
436
hailfingere1f062f2008-05-22 13:22:45 +0000437 OUTB(0x00, 0xE807);
438 OUTB(0xEE, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000439
hailfingere1f062f2008-05-22 13:22:45 +0000440 OUTB(tmp, 0xE804);
uwe691ddb62007-05-20 16:16:13 +0000441
hailfingere1f062f2008-05-22 13:22:45 +0000442 OUTB(0xFF, 0xE800);
443 OUTB(0xE1, 0xFF);
uwe691ddb62007-05-20 16:16:13 +0000444
hailfingere1f062f2008-05-22 13:22:45 +0000445 OUTB(0x20, 0xE801);
446 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000447
hailfingere1f062f2008-05-22 13:22:45 +0000448 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000449
450 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000451 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000452 if (tmp & 0x70)
453 break;
454 }
455
456 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
457 printf("%s: failed to write to device.\n", name);
458 return -1;
459 }
460
461 return 0;
462}
463
libv6a74dbe2009-12-09 11:39:02 +0000464/*
465 * Set GPIO lines in the Broadcom HT-1000 southbridge.
466 *
467 * It's not a Super I/O but it uses the same index/data port method.
468 */
469static int board_hp_dl145_g3_enable(const char *name)
470{
471 /* GPIO 0 reg from PM regs */
472 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
473 sio_mask(0xcd6, 0x44, 0x24, 0x24);
474
475 return 0;
476}
477
stepan60b4d872007-06-05 12:51:52 +0000478static int board_ibm_x3455(const char *name)
479{
libv6a74dbe2009-12-09 11:39:02 +0000480 /* raise gpio13 */
hailfinger9c47a702009-06-01 21:30:42 +0000481 sio_mask(0xcd6, 0x45, 0x20, 0x20);
stepan60b4d872007-06-05 12:51:52 +0000482
483 return 0;
484}
485
libv5736b072009-06-03 07:50:39 +0000486/**
uwe3a3ab2f2010-03-25 23:18:41 +0000487 * Suited for Shuttle FN25 (SN25P): AMD S939 + NVIDIA CK804 (nForce4).
libvb13ceec2009-10-21 12:05:50 +0000488 */
489static int board_shuttle_fn25(const char *name)
490{
491 struct pci_dev *dev;
492
493 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA Bridge. */
494 if (!dev) {
495 fprintf(stderr,
496 "\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
497 return -1;
498 }
499
500 /* one of those bits seems to be connected to TBL#, but -ENOINFO. */
501 pci_write_byte(dev, 0x92, 0);
502
503 return 0;
504}
505
506/**
libv6db37e62009-12-03 12:25:34 +0000507 * Very similar to AMD 8111 IO Hub.
libv5ac6e5c2009-10-05 16:07:00 +0000508 */
libv6db37e62009-12-03 12:25:34 +0000509static int nvidia_mcp_gpio_set(int gpio, int raise)
libv5ac6e5c2009-10-05 16:07:00 +0000510{
libv6db37e62009-12-03 12:25:34 +0000511 struct pci_dev *dev;
libv5ac6e5c2009-10-05 16:07:00 +0000512 uint16_t base;
513 uint8_t tmp;
514
libv8068cf92009-12-22 13:04:13 +0000515 if ((gpio < 0) || (gpio >= 0x40)) {
libv6db37e62009-12-03 12:25:34 +0000516 fprintf(stderr, "\nERROR: unsupported GPIO: %d.\n", gpio);
libv5736b072009-06-03 07:50:39 +0000517 return -1;
518 }
519
libv8068cf92009-12-22 13:04:13 +0000520 /* First, check the ISA Bridge */
521 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
libv6db37e62009-12-03 12:25:34 +0000522 switch (dev->device_id) {
523 case 0x0030: /* CK804 */
524 case 0x0050: /* MCP04 */
525 case 0x0060: /* MCP2 */
526 break;
527 default:
libv8068cf92009-12-22 13:04:13 +0000528 /* Newer MCPs use the SMBus Controller */
529 dev = pci_dev_find_vendorclass(0x10DE, 0x0C05);
530 switch (dev->device_id) {
531 case 0x0264: /* MCP51 */
532 break;
533 default:
534 fprintf(stderr,
uwe3a3ab2f2010-03-25 23:18:41 +0000535 "\nERROR: no NVIDIA LPC/SMBus controller found.\n");
libv6db37e62009-12-03 12:25:34 +0000536 return -1;
libv8068cf92009-12-22 13:04:13 +0000537 }
538 break;
libv6db37e62009-12-03 12:25:34 +0000539 }
540
541 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
542 base += 0xC0;
543
544 tmp = INB(base + gpio);
545 tmp &= ~0x0F; /* null lower nibble */
546 tmp |= 0x04; /* gpio -> output. */
547 if (raise)
548 tmp |= 0x01;
549 OUTB(tmp, base + gpio);
libv5736b072009-06-03 07:50:39 +0000550
551 return 0;
552}
553
libv5ac6e5c2009-10-05 16:07:00 +0000554/**
snelsonedf5a882010-03-19 22:58:15 +0000555 * Suited for ASUS A8N-LA: nVidia MCP51.
uwe3a3ab2f2010-03-25 23:18:41 +0000556 * Suited for ASUS M2NBP-VM CSM: NVIDIA MCP51.
mkarcher28d6c872010-03-07 16:42:55 +0000557 */
558static int nvidia_mcp_gpio0_raise(const char *name)
559{
560 return nvidia_mcp_gpio_set(0x00, 1);
561}
562
563/**
snelsone1eaba92010-03-19 22:37:29 +0000564 * Suited for Abit KN8 Ultra: nVidia CK804.
565 */
566static int nvidia_mcp_gpio2_lower(const char *name)
567{
568 return nvidia_mcp_gpio_set(0x02, 0);
569}
570
571/**
uwe3a3ab2f2010-03-25 23:18:41 +0000572 * Suited for MSI K8N Neo4: NVIDIA CK804.
573 * Suited for MSI K8N GM2-L: NVIDIA MCP51.
libv64ace522009-12-23 03:01:36 +0000574 */
575static int nvidia_mcp_gpio2_raise(const char *name)
576{
577 return nvidia_mcp_gpio_set(0x02, 1);
578}
579
580/**
mkarcher8b7b04a2010-04-11 21:01:06 +0000581 * Suited for Abit NF7-S: NVIDIA CK804.
582 */
583static int nvidia_mcp_gpio8_raise(const char *name)
584{
585 return nvidia_mcp_gpio_set(0x08, 1);
586}
587
588/**
libv5ac6e5c2009-10-05 16:07:00 +0000589 * Suited for ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04.
590 */
libv6db37e62009-12-03 12:25:34 +0000591static int nvidia_mcp_gpio10_raise(const char *name)
libv5ac6e5c2009-10-05 16:07:00 +0000592{
libv6db37e62009-12-03 12:25:34 +0000593 return nvidia_mcp_gpio_set(0x10, 1);
594}
libv5ac6e5c2009-10-05 16:07:00 +0000595
libv6db37e62009-12-03 12:25:34 +0000596/**
597 * Suited for the Gigabyte GA-K8N-SLI: CK804 southbridge.
598 */
599static int nvidia_mcp_gpio21_raise(const char *name)
600{
601 return nvidia_mcp_gpio_set(0x21, 0x01);
libv5ac6e5c2009-10-05 16:07:00 +0000602}
603
libvb8043812009-10-05 18:46:35 +0000604/**
605 * Suited for EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2.
606 */
libv6db37e62009-12-03 12:25:34 +0000607static int nvidia_mcp_gpio31_raise(const char *name)
libvb8043812009-10-05 18:46:35 +0000608{
libv6db37e62009-12-03 12:25:34 +0000609 return nvidia_mcp_gpio_set(0x31, 0x01);
libvb8043812009-10-05 18:46:35 +0000610}
libv5ac6e5c2009-10-05 16:07:00 +0000611
uwe0b88fc32007-08-11 16:59:11 +0000612/**
stepanf778f522008-02-20 11:11:18 +0000613 * Suited for Artec Group DBE61 and DBE62.
614 */
615static int board_artecgroup_dbe6x(const char *name)
616{
617#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
618#define DBE6x_PRI_BOOT_LOC_SHIFT (2)
619#define DBE6x_BOOT_OP_LATCHED_SHIFT (8)
620#define DBE6x_SEC_BOOT_LOC_SHIFT (10)
621#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
622#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
623#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
624#define DBE6x_BOOT_LOC_FLASH (2)
625#define DBE6x_BOOT_LOC_FWHUB (3)
626
stepanf251ff82009-08-12 18:25:24 +0000627 msr_t msr;
stepanf778f522008-02-20 11:11:18 +0000628 unsigned long boot_loc;
629
stepanf251ff82009-08-12 18:25:24 +0000630 /* Geode only has a single core */
631 if (setup_cpu_msr(0))
stepanf778f522008-02-20 11:11:18 +0000632 return -1;
stepanf778f522008-02-20 11:11:18 +0000633
stepanf251ff82009-08-12 18:25:24 +0000634 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
stepanf778f522008-02-20 11:11:18 +0000635
stepanf251ff82009-08-12 18:25:24 +0000636 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
stepanf778f522008-02-20 11:11:18 +0000637 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
638 boot_loc = DBE6x_BOOT_LOC_FWHUB;
639 else
640 boot_loc = DBE6x_BOOT_LOC_FLASH;
641
stepanf251ff82009-08-12 18:25:24 +0000642 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
643 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
uwefa98ca12008-10-18 21:14:13 +0000644 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
stepanf778f522008-02-20 11:11:18 +0000645
stepanf251ff82009-08-12 18:25:24 +0000646 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
stepanf778f522008-02-20 11:11:18 +0000647
stepanf251ff82009-08-12 18:25:24 +0000648 cleanup_cpu_msr();
stepanf778f522008-02-20 11:11:18 +0000649
stepanf778f522008-02-20 11:11:18 +0000650 return 0;
651}
652
uwecc6ecc52008-05-22 21:19:38 +0000653/**
uwe3a3ab2f2010-03-25 23:18:41 +0000654 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
libv8d908612009-12-14 10:41:58 +0000655 */
656static int intel_piix4_gpo_set(unsigned int gpo, int raise)
657{
mkarcher681bc022010-02-24 00:00:21 +0000658 unsigned int gpo_byte, gpo_bit;
libv8d908612009-12-14 10:41:58 +0000659 struct pci_dev *dev;
660 uint32_t tmp, base;
661
662 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
663 if (!dev) {
664 fprintf(stderr, "\nERROR: Intel PIIX4 ISA bridge not found.\n");
665 return -1;
666 }
667
668 /* sanity check */
669 if (gpo > 30) {
670 fprintf(stderr, "\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
671 return -1;
672 }
673
674 /* these are dual function pins which are most likely in use already */
675 if (((gpo >= 1) && (gpo <= 7)) ||
676 ((gpo >= 9) && (gpo <= 21)) || (gpo == 29)) {
677 fprintf(stderr, "\nERROR: Unsupported PIIX4 GPO%d.\n", gpo);
678 return -1;
679 }
680
681 /* dual function that need special enable. */
682 if ((gpo >= 22) && (gpo <= 26)) {
683 tmp = pci_read_long(dev, 0xB0); /* GENCFG */
684 switch (gpo) {
685 case 22: /* XBUS: XDIR#/GPO22 */
686 case 23: /* XBUS: XOE#/GPO23 */
687 tmp |= 1 << 28;
688 break;
689 case 24: /* RTCSS#/GPO24 */
690 tmp |= 1 << 29;
691 break;
692 case 25: /* RTCALE/GPO25 */
693 tmp |= 1 << 30;
694 break;
695 case 26: /* KBCSS#/GPO26 */
696 tmp |= 1 << 31;
697 break;
698 }
699 pci_write_long(dev, 0xB0, tmp);
700 }
701
702 /* GPO {0,8,27,28,30} are always available. */
703
704 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
705 if (!dev) {
706 fprintf(stderr, "\nERROR: Intel PIIX4 PM not found.\n");
707 return -1;
708 }
709
710 /* PM IO base */
711 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
712
mkarcher681bc022010-02-24 00:00:21 +0000713 gpo_byte = gpo >> 3;
714 gpo_bit = gpo & 7;
715 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
libv8d908612009-12-14 10:41:58 +0000716 if (raise)
mkarcher681bc022010-02-24 00:00:21 +0000717 tmp |= 0x01 << gpo_bit;
libv8d908612009-12-14 10:41:58 +0000718 else
mkarcher681bc022010-02-24 00:00:21 +0000719 tmp &= ~(0x01 << gpo_bit);
720 OUTB(tmp, base + 0x34 + gpo_byte);
libv8d908612009-12-14 10:41:58 +0000721
722 return 0;
723}
724
725/**
726 * Suited for EPoX EP-BX3, and maybe some other Intel 440BX based boards.
727 */
728static int board_epox_ep_bx3(const char *name)
729{
730 return intel_piix4_gpo_set(22, 1);
731}
732
733/**
snelsonaa2f3d92010-03-19 22:35:21 +0000734 * Suited for Intel SE440BX-2
735 */
736static int intel_piix4_gpo27_lower(const char *name)
737{
738 return intel_piix4_gpo_set(27, 0);
739}
740
741/**
uwe3a3ab2f2010-03-25 23:18:41 +0000742 * Set a GPIO line on a given Intel ICH LPC controller.
uwecc6ecc52008-05-22 21:19:38 +0000743 */
libv5afe85c2009-11-28 18:07:51 +0000744static int intel_ich_gpio_set(int gpio, int raise)
uwecc6ecc52008-05-22 21:19:38 +0000745{
uwe3a3ab2f2010-03-25 23:18:41 +0000746 /* Table mapping the different Intel ICH LPC chipsets. */
libv5afe85c2009-11-28 18:07:51 +0000747 static struct {
748 uint16_t id;
749 uint8_t base_reg;
750 uint32_t bank0;
751 uint32_t bank1;
752 uint32_t bank2;
753 } intel_ich_gpio_table[] = {
754 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
755 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
756 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
757 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
758 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
759 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
760 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
761 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
762 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
763 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
764 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
765 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
766 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
767 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
768 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
769 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
770 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
771 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
772 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
773 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
774 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
775 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
776 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
777 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
778 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
779 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
780 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
781 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
782 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
783 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
784 {0, 0, 0, 0, 0} /* end marker */
785 };
uwecc6ecc52008-05-22 21:19:38 +0000786
libv5afe85c2009-11-28 18:07:51 +0000787 struct pci_dev *dev;
788 uint16_t base;
789 uint32_t tmp;
790 int i, allowed;
791
792 /* First, look for a known LPC bridge */
hailfingerd9bfbe22009-12-14 04:24:42 +0000793 for (dev = pacc->devices; dev; dev = dev->next) {
794 pci_fill_info(dev, PCI_FILL_CLASS);
libv5afe85c2009-11-28 18:07:51 +0000795 if ((dev->vendor_id == 0x8086) &&
796 (dev->device_class == 0x0601)) { /* ISA Bridge */
797 /* Is this device in our list? */
798 for (i = 0; intel_ich_gpio_table[i].id; i++)
799 if (dev->device_id == intel_ich_gpio_table[i].id)
800 break;
801
802 if (intel_ich_gpio_table[i].id)
803 break;
804 }
hailfingerd9bfbe22009-12-14 04:24:42 +0000805 }
libv5afe85c2009-11-28 18:07:51 +0000806
uwecc6ecc52008-05-22 21:19:38 +0000807 if (!dev) {
libv5afe85c2009-11-28 18:07:51 +0000808 fprintf(stderr, "\nERROR: No Known Intel LPC Bridge found.\n");
uwecc6ecc52008-05-22 21:19:38 +0000809 return -1;
810 }
811
uwe3a3ab2f2010-03-25 23:18:41 +0000812 /* According to the datasheets, all Intel ICHs have the GPIO bar 5:1
813 strapped to zero. From some mobile ICH9 version on, this becomes
libv5afe85c2009-11-28 18:07:51 +0000814 6:1. The mask below catches all. */
815 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
uwecc6ecc52008-05-22 21:19:38 +0000816
libv5afe85c2009-11-28 18:07:51 +0000817 /* check whether the line is allowed */
818 if (gpio < 32)
819 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
820 else if (gpio < 64)
821 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
822 else
823 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
824
825 if (!allowed) {
826 fprintf(stderr, "\nERROR: This Intel LPC Bridge does not allow"
827 " setting GPIO%02d\n", gpio);
828 return -1;
829 }
830
831 printf("\nIntel ICH LPC Bridge: %sing GPIO%02d.\n",
832 raise ? "Rais" : "Dropp", gpio);
833
834 if (gpio < 32) {
835 /* Set line to GPIO */
836 tmp = INL(base);
837 /* ICH/ICH0 multiplexes 27/28 on the line set. */
838 if ((gpio == 28) &&
839 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
840 tmp |= 1 << 27;
841 else
842 tmp |= 1 << gpio;
843 OUTL(tmp, base);
844
845 /* As soon as we are talking to ICH8 and above, this register
846 decides whether we can set the gpio or not. */
847 if (dev->device_id > 0x2800) {
848 tmp = INL(base);
849 if (!(tmp & (1 << gpio))) {
850 fprintf(stderr, "\nERROR: This Intel LPC Bridge"
851 " does not allow setting GPIO%02d\n",
852 gpio);
853 return -1;
854 }
855 }
856
857 /* Set GPIO to OUTPUT */
858 tmp = INL(base + 0x04);
859 tmp &= ~(1 << gpio);
860 OUTL(tmp, base + 0x04);
861
862 /* Raise GPIO line */
863 tmp = INL(base + 0x0C);
864 if (raise)
865 tmp |= 1 << gpio;
866 else
867 tmp &= ~(1 << gpio);
868 OUTL(tmp, base + 0x0C);
869 } else if (gpio < 64) {
870 gpio -= 32;
871
872 /* Set line to GPIO */
873 tmp = INL(base + 0x30);
874 tmp |= 1 << gpio;
875 OUTL(tmp, base + 0x30);
876
877 /* As soon as we are talking to ICH8 and above, this register
878 decides whether we can set the gpio or not. */
879 if (dev->device_id > 0x2800) {
880 tmp = INL(base + 30);
881 if (!(tmp & (1 << gpio))) {
882 fprintf(stderr, "\nERROR: This Intel LPC Bridge"
883 " does not allow setting GPIO%02d\n",
884 gpio + 32);
885 return -1;
886 }
887 }
888
889 /* Set GPIO to OUTPUT */
890 tmp = INL(base + 0x34);
891 tmp &= ~(1 << gpio);
892 OUTL(tmp, base + 0x34);
893
894 /* Raise GPIO line */
895 tmp = INL(base + 0x38);
896 if (raise)
897 tmp |= 1 << gpio;
898 else
899 tmp &= ~(1 << gpio);
900 OUTL(tmp, base + 0x38);
901 } else {
902 gpio -= 64;
903
904 /* Set line to GPIO */
905 tmp = INL(base + 0x40);
906 tmp |= 1 << gpio;
907 OUTL(tmp, base + 0x40);
908
909 tmp = INL(base + 40);
910 if (!(tmp & (1 << gpio))) {
911 fprintf(stderr, "\nERROR: This Intel LPC Bridge does "
912 "not allow setting GPIO%02d\n", gpio + 64);
913 return -1;
914 }
915
916 /* Set GPIO to OUTPUT */
917 tmp = INL(base + 0x44);
918 tmp &= ~(1 << gpio);
919 OUTL(tmp, base + 0x44);
920
921 /* Raise GPIO line */
922 tmp = INL(base + 0x48);
923 if (raise)
924 tmp |= 1 << gpio;
925 else
926 tmp &= ~(1 << gpio);
927 OUTL(tmp, base + 0x48);
928 }
uwecc6ecc52008-05-22 21:19:38 +0000929
930 return 0;
931}
932
933/**
libv5afe85c2009-11-28 18:07:51 +0000934 * Suited for Abit IP35: Intel P35 + ICH9R.
mkarcherfa18d3a2010-03-03 16:15:12 +0000935 * Suited for Abit IP35 Pro: Intel P35 + ICH9R.
uwecc6ecc52008-05-22 21:19:38 +0000936 */
libv5afe85c2009-11-28 18:07:51 +0000937static int intel_ich_gpio16_raise(const char *name)
uwecc6ecc52008-05-22 21:19:38 +0000938{
libv5afe85c2009-11-28 18:07:51 +0000939 return intel_ich_gpio_set(16, 1);
uwecc6ecc52008-05-22 21:19:38 +0000940}
941
stuge81664dd2009-02-02 22:55:26 +0000942/**
snelson0a9016e2010-03-19 22:39:24 +0000943 * Suited for ASUS A8JM: Intel 945 + ICH7
944 */
945static int intel_ich_gpio34_raise(const char *name)
946{
947 return intel_ich_gpio_set(34, 1);
948}
949
950/**
libv5afe85c2009-11-28 18:07:51 +0000951 * Suited for MSI MS-7046: LGA775 + 915P + ICH6.
hailfinger3fa8d842009-09-23 02:05:12 +0000952 */
libv5afe85c2009-11-28 18:07:51 +0000953static int intel_ich_gpio19_raise(const char *name)
hailfinger3fa8d842009-09-23 02:05:12 +0000954{
libv5afe85c2009-11-28 18:07:51 +0000955 return intel_ich_gpio_set(19, 1);
hailfinger3fa8d842009-09-23 02:05:12 +0000956}
957
958/**
libvdc84fa32009-11-28 18:26:21 +0000959 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +0000960 * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2.
961 * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5.
962 * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R.
stuge81664dd2009-02-02 22:55:26 +0000963 */
libv5afe85c2009-11-28 18:07:51 +0000964static int intel_ich_gpio21_raise(const char *name)
stuge81664dd2009-02-02 22:55:26 +0000965{
libv5afe85c2009-11-28 18:07:51 +0000966 return intel_ich_gpio_set(21, 1);
stuge81664dd2009-02-02 22:55:26 +0000967}
968
libv5afe85c2009-11-28 18:07:51 +0000969/**
mkarcher11f8f3c2010-03-07 16:32:32 +0000970 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +0000971 * - ASUS P4B266: socket478 + Intel 845D + ICH2.
972 * - ASUS P4B533-E: socket478 + 845E + ICH4
973 * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
libv5afe85c2009-11-28 18:07:51 +0000974 */
975static int intel_ich_gpio22_raise(const char *name)
976{
977 return intel_ich_gpio_set(22, 1);
978}
979
980/**
mkarcherb507b7b2010-02-27 18:35:54 +0000981 * Suited for HP Vectra VL400: 815 + ICH + PC87360.
982 */
983
984static int board_hp_vl400(const char *name)
985{
986 int ret;
987 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
988 if (!ret)
989 ret = pc87360_gpio_set(0x09, 1); /* #WP ? */
990 if (!ret)
991 ret = pc87360_gpio_set(0x27, 1); /* #TBL */
992 return ret;
993}
994
995/**
libve42a7c62009-11-28 18:16:31 +0000996 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +0000997 * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R.
libve42a7c62009-11-28 18:16:31 +0000998 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R.
libv5afe85c2009-11-28 18:07:51 +0000999 */
1000static int intel_ich_gpio23_raise(const char *name)
1001{
1002 return intel_ich_gpio_set(23, 1);
1003}
1004
1005/**
snelson4e249922010-03-19 23:01:34 +00001006 * Suited for IBase MB899: i945GM + ICH7.
1007 */
1008static int intel_ich_gpio26_raise(const char *name)
1009{
1010 return intel_ich_gpio_set(26, 1);
1011}
1012
1013/**
libv5afe85c2009-11-28 18:07:51 +00001014 * Suited for Acorp 6A815EPD: socket 370 + intel 815 + ICH2.
1015 */
1016static int board_acorp_6a815epd(const char *name)
1017{
1018 int ret;
1019
1020 /* Lower Blocks Lock -- pin 7 of PLCC32 */
1021 ret = intel_ich_gpio_set(22, 1);
1022 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
1023 ret = intel_ich_gpio_set(23, 1);
1024
1025 return ret;
1026}
1027
1028/**
1029 * Suited for Kontron 986LCD-M: socket478 + 915GM + ICH7R.
1030 */
stepanb8361b92008-03-17 22:59:40 +00001031static int board_kontron_986lcd_m(const char *name)
1032{
libv5afe85c2009-11-28 18:07:51 +00001033 int ret;
stepanb8361b92008-03-17 22:59:40 +00001034
libv5afe85c2009-11-28 18:07:51 +00001035 ret = intel_ich_gpio_set(34, 1); /* #TBL */
1036 if (!ret)
1037 ret = intel_ich_gpio_set(35, 1); /* #WP */
stepanb8361b92008-03-17 22:59:40 +00001038
libv5afe85c2009-11-28 18:07:51 +00001039 return ret;
stepanb8361b92008-03-17 22:59:40 +00001040}
1041
stepanf778f522008-02-20 11:11:18 +00001042/**
libv88cd3d22009-06-17 14:43:24 +00001043 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
1044 */
snelsonef86df92010-03-19 22:49:09 +00001045static int via_apollo_gpo_set(int gpio, int raise)
libv88cd3d22009-06-17 14:43:24 +00001046{
snelsonef86df92010-03-19 22:49:09 +00001047 struct pci_dev *dev;
libv88cd3d22009-06-17 14:43:24 +00001048 uint32_t base;
snelsonef86df92010-03-19 22:49:09 +00001049 uint32_t tmp;
libv88cd3d22009-06-17 14:43:24 +00001050
1051 /* VT82C686 Power management */
1052 dev = pci_dev_find(0x1106, 0x3057);
1053 if (!dev) {
1054 fprintf(stderr, "\nERROR: VT82C686 PM device not found.\n");
1055 return -1;
1056 }
1057
snelsonef86df92010-03-19 22:49:09 +00001058 printf("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
1059 raise ? "Rais" : "Dropp", gpio);
1060
1061 /* select GPO function on multiplexed pins */
libv88cd3d22009-06-17 14:43:24 +00001062 tmp = pci_read_byte(dev, 0x54);
snelsonef86df92010-03-19 22:49:09 +00001063 switch(gpio)
1064 {
1065 case 0:
1066 tmp &= ~0x03;
1067 break;
1068 case 1:
1069 tmp |= 0x04;
1070 break;
1071 case 2:
1072 tmp |= 0x08;
1073 break;
1074 case 3:
1075 tmp |= 0x10;
1076 break;
1077 }
libv88cd3d22009-06-17 14:43:24 +00001078 pci_write_byte(dev, 0x54, tmp);
1079
1080 /* PM IO base */
1081 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1082
1083 /* Drop GPO0 */
snelsonef86df92010-03-19 22:49:09 +00001084 tmp = INL(base + 0x4C);
1085 if (raise)
1086 tmp |= 1U << gpio;
1087 else
1088 tmp &= ~(1U << gpio);
1089 OUTL(tmp, base + 0x4C);
libv88cd3d22009-06-17 14:43:24 +00001090
1091 return 0;
1092}
1093
mkarchercd460642010-01-09 17:36:06 +00001094/**
mkarchera95f8882010-03-24 22:55:56 +00001095 * Suited for Abit VT6X4: Pro133x + VT82C686A
snelsone52df7d2010-03-19 22:30:49 +00001096 */
1097static int via_apollo_gpo4_lower(const char *name)
1098{
1099 return via_apollo_gpo_set(4, 0);
1100}
1101
1102/**
snelsonef86df92010-03-19 22:49:09 +00001103 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
1104 */
1105static int via_apollo_gpo0_lower(const char *name)
1106{
1107 return via_apollo_gpo_set(0, 0);
1108}
1109
1110/**
mkarchercd460642010-01-09 17:36:06 +00001111 * Enable some GPIO pin on SiS southbridge.
1112 * Suited for MSI 651M-L: SiS651 / SiS962
1113 */
1114static int board_msi_651ml(const char *name)
1115{
1116 struct pci_dev *dev;
uwef6f94d42010-03-13 17:28:29 +00001117 uint16_t base, temp;
mkarchercd460642010-01-09 17:36:06 +00001118
1119 dev = pci_dev_find(0x1039, 0x0962);
1120 if (!dev) {
1121 fprintf(stderr, "Expected south bridge not found\n");
1122 return 1;
1123 }
1124
1125 /* Registers 68 and 64 seem like bitmaps */
1126 base = pci_read_word(dev, 0x74);
1127 temp = INW(base + 0x68);
1128 temp &= ~(1 << 0); /* Make pin output? */
mkarcherc9602fb2010-01-09 23:31:13 +00001129 OUTW(temp, base + 0x68);
mkarchercd460642010-01-09 17:36:06 +00001130
1131 temp = INW(base + 0x64);
1132 temp |= (1 << 0); /* Raise output? */
1133 OUTW(temp, base + 0x64);
1134
1135 w836xx_memw_enable(0x2E);
1136
1137 return 0;
1138}
1139
libv88cd3d22009-06-17 14:43:24 +00001140/**
libv5bcbdea2009-06-19 13:00:24 +00001141 * Find the runtime registers of an SMSC Super I/O, after verifying its
1142 * chip ID.
1143 *
1144 * Returns the base port of the runtime register block, or 0 on error.
1145 */
1146static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
1147 uint8_t logical_device)
1148{
1149 uint16_t rt_port = 0;
1150
1151 /* Verify the chip ID. */
uwe619a15a2009-06-28 23:26:37 +00001152 OUTB(0x55, sio_port); /* Enable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001153 if (sio_read(sio_port, 0x20) != chip_id) {
uwe619a15a2009-06-28 23:26:37 +00001154 fprintf(stderr, "\nERROR: SMSC Super I/O not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001155 goto out;
1156 }
1157
1158 /* If the runtime block is active, get its address. */
1159 sio_write(sio_port, 0x07, logical_device);
1160 if (sio_read(sio_port, 0x30) & 1) {
1161 rt_port = (sio_read(sio_port, 0x60) << 8)
1162 | sio_read(sio_port, 0x61);
1163 }
1164
1165 if (rt_port == 0) {
1166 fprintf(stderr, "\nERROR: "
1167 "Super I/O runtime interface not available.\n");
1168 }
1169out:
uwe619a15a2009-06-28 23:26:37 +00001170 OUTB(0xaa, sio_port); /* Disable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001171 return rt_port;
1172}
1173
1174/**
1175 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
1176 * connected to GP30 on the Super I/O, and TBL# is always high.
1177 */
1178static int board_mitac_6513wu(const char *name)
1179{
1180 struct pci_dev *dev;
1181 uint16_t rt_port;
1182 uint8_t val;
1183
1184 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1185 if (!dev) {
1186 fprintf(stderr, "\nERROR: Intel 82801AA ISA bridge not found.\n");
1187 return -1;
1188 }
1189
uwe619a15a2009-06-28 23:26:37 +00001190 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
libv5bcbdea2009-06-19 13:00:24 +00001191 if (rt_port == 0)
1192 return -1;
1193
1194 /* Configure the GPIO pin. */
1195 val = INB(rt_port + 0x33); /* GP30 config */
uwe619a15a2009-06-28 23:26:37 +00001196 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
libv5bcbdea2009-06-19 13:00:24 +00001197 OUTB(val, rt_port + 0x33);
1198
1199 /* Disable write protection. */
1200 val = INB(rt_port + 0x4d); /* GP3 values */
uwe619a15a2009-06-28 23:26:37 +00001201 val |= 0x01; /* Set GP30 high. */
libv5bcbdea2009-06-19 13:00:24 +00001202 OUTB(val, rt_port + 0x4d);
1203
1204 return 0;
1205}
1206
1207/**
uwe3a3ab2f2010-03-25 23:18:41 +00001208 * Suited for ASUS A7V8X: VIA KT400 + VT8235 + IT8703F-A
libv1569a562009-07-13 12:40:17 +00001209 */
1210static int board_asus_a7v8x(const char *name)
1211{
1212 uint16_t id, base;
1213 uint8_t tmp;
1214
1215 /* find the IT8703F */
1216 w836xx_ext_enter(0x2E);
1217 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1218 w836xx_ext_leave(0x2E);
1219
1220 if (id != 0x8701) {
uwef6f94d42010-03-13 17:28:29 +00001221 fprintf(stderr, "\nERROR: IT8703F Super I/O not found.\n");
libv1569a562009-07-13 12:40:17 +00001222 return -1;
1223 }
1224
1225 /* Get the GP567 IO base */
1226 w836xx_ext_enter(0x2E);
1227 sio_write(0x2E, 0x07, 0x0C);
1228 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1229 w836xx_ext_leave(0x2E);
1230
1231 if (!base) {
uwef6f94d42010-03-13 17:28:29 +00001232 fprintf(stderr, "\nERROR: Failed to read IT8703F Super I/O GPIO"
libv1569a562009-07-13 12:40:17 +00001233 " Base.\n");
1234 return -1;
1235 }
1236
1237 /* Raise GP51. */
1238 tmp = INB(base);
1239 tmp |= 0x02;
1240 OUTB(tmp, base);
1241
1242 return 0;
1243}
1244
libv9c4d2b22009-09-01 21:22:23 +00001245/*
1246 * General routine for raising/dropping GPIO lines on the ITE IT8712F.
1247 * There is only some limited checking on the port numbers.
1248 */
uwef6f94d42010-03-13 17:28:29 +00001249static int it8712f_gpio_set(unsigned int line, int raise)
libv9c4d2b22009-09-01 21:22:23 +00001250{
1251 unsigned int port;
1252 uint16_t id, base;
1253 uint8_t tmp;
1254
1255 port = line / 10;
1256 port--;
1257 line %= 10;
1258
1259 /* Check line */
1260 if ((port > 4) || /* also catches unsigned -1 */
1261 ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) {
1262 fprintf(stderr,
1263 "\nERROR: Unsupported IT8712F GPIO Line %02d.\n", line);
1264 return -1;
1265 }
1266
1267 /* find the IT8712F */
1268 enter_conf_mode_ite(0x2E);
1269 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1270 exit_conf_mode_ite(0x2E);
1271
1272 if (id != 0x8712) {
uwef6f94d42010-03-13 17:28:29 +00001273 fprintf(stderr, "\nERROR: IT8712F Super I/O not found.\n");
libv9c4d2b22009-09-01 21:22:23 +00001274 return -1;
1275 }
1276
1277 /* Get the GPIO base */
1278 enter_conf_mode_ite(0x2E);
1279 sio_write(0x2E, 0x07, 0x07);
1280 base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63);
1281 exit_conf_mode_ite(0x2E);
1282
1283 if (!base) {
uwef6f94d42010-03-13 17:28:29 +00001284 fprintf(stderr, "\nERROR: Failed to read IT8712F Super I/O GPIO"
libv9c4d2b22009-09-01 21:22:23 +00001285 " Base.\n");
1286 return -1;
1287 }
1288
1289 /* set GPIO. */
1290 tmp = INB(base + port);
1291 if (raise)
1292 tmp |= 1 << line;
1293 else
1294 tmp &= ~(1 << line);
1295 OUTB(tmp, base + port);
1296
1297 return 0;
1298}
1299
1300/**
mkarchercccf1392010-03-09 16:57:06 +00001301 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001302 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
1303 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
libv9c4d2b22009-09-01 21:22:23 +00001304 */
mkarchercccf1392010-03-09 16:57:06 +00001305static int it8712f_gpio3_1_raise(const char *name)
libv9c4d2b22009-09-01 21:22:23 +00001306{
1307 return it8712f_gpio_set(32, 1);
1308}
1309
libv1569a562009-07-13 12:40:17 +00001310/**
uwec0751f42009-10-06 13:00:00 +00001311 * Below is the list of boards which need a special "board enable" code in
1312 * flashrom before their ROM chip can be accessed/written to.
1313 *
1314 * NOTE: Please add boards that _don't_ need such enables or don't work yet
1315 * to the respective tables in print.c. Thanks!
1316 *
uwebe4477b2007-08-23 16:08:21 +00001317 * We use 2 sets of IDs here, you're free to choose which is which. This
1318 * is to provide a very high degree of certainty when matching a board on
1319 * the basis of subsystem/card IDs. As not every vendor handles
1320 * subsystem/card IDs in a sane manner.
stepan927d4e22007-04-04 22:45:58 +00001321 *
stuge84659842009-04-20 12:38:17 +00001322 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
hailfinger7fcb5b72010-02-04 11:12:04 +00001323 * NULLed if they don't identify the board fully and if you can't use DMI.
1324 * But please take care to provide an as complete set of pci ids as possible;
1325 * autodetection is the preferred behaviour and we would like to make sure that
1326 * matches are unique.
stepanf778f522008-02-20 11:11:18 +00001327 *
mkarcher803b4042010-01-20 14:14:11 +00001328 * If PCI IDs are not sufficient for board matching, the match can be further
1329 * constrained by a string that has to be present in the DMI database for
uwe3a3ab2f2010-03-25 23:18:41 +00001330 * the baseboard or the system entry. The pattern is matched by case sensitive
mkarcher803b4042010-01-20 14:14:11 +00001331 * substring match, unless it is anchored to the beginning (with a ^ in front)
1332 * or the end (with a $ at the end). Both anchors may be specified at the
1333 * same time to match the full field.
1334 *
hailfinger7fcb5b72010-02-04 11:12:04 +00001335 * When a board is matched through DMI, the first and second main PCI IDs
1336 * and the first subsystem PCI ID have to match as well. If you specify the
1337 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
1338 * subsystem ID of that device is indeed zero.
1339 *
stuge84659842009-04-20 12:38:17 +00001340 * The coreboot ids are used two fold. When running with a coreboot firmware,
1341 * the ids uniquely matches the coreboot board identification string. When a
1342 * legacy bios is installed and when autodetection is not possible, these ids
1343 * can be used to identify the board through the -m command line argument.
1344 *
1345 * When a board is identified through its coreboot ids (in both cases), the
1346 * main pci ids are still required to match, as a safeguard.
stepan927d4e22007-04-04 22:45:58 +00001347 */
stepan927d4e22007-04-04 22:45:58 +00001348
uwec7f7eda2009-05-08 16:23:34 +00001349/* Please keep this list alphabetically ordered by vendor/board name. */
stepan927d4e22007-04-04 22:45:58 +00001350struct board_pciid_enable board_pciid_enables[] = {
uwe869efa02009-06-21 20:50:22 +00001351
mkarcherf2620582010-02-28 01:33:48 +00001352 /* first pci-id set [4], second pci-id set [4], dmi identifier coreboot id [2], vendor name board name max_rom_... OK? flash enable */
snelsone1061102010-03-19 23:00:07 +00001353 {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, "Abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise},
mkarcherf2620582010-02-28 01:33:48 +00001354 {0x8086, 0x2926, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, "Abit", "IP35", 0, OK, intel_ich_gpio16_raise},
mkarcherfa18d3a2010-03-03 16:15:12 +00001355 {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, "Abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
snelsone1eaba92010-03-19 22:37:29 +00001356 {0x10de, 0x0050, 0x147b, 0x1c1a, 0, 0, 0, 0, NULL, NULL, NULL, "Abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
mkarcher8b7b04a2010-04-11 21:01:06 +00001357 {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, "Abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise},
mkarchera95f8882010-03-24 22:55:56 +00001358 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", "Abit", "VT6X4", 0, OK, via_apollo_gpo4_lower},
mkarcherf2620582010-02-28 01:33:48 +00001359 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
1360 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
1361 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, NULL, "AGAMI", "ARUMA", "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
1362 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, "Albatron", "PM266A", 0, OK, w836xx_memw_enable_2e},
1363 {0x1106, 0x3205, 0x1106, 0x3205, 0x10EC, 0x8139, 0xA0A0, 0x0477, NULL, NULL, NULL, "AOpen", "vKM400Am-S", 0, OK, it8705f_write_enable_2e},
1364 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
1365 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
mkarchercccf1392010-03-09 16:57:06 +00001366 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, "ASUS", "A7V600-X", 0, OK, it8712f_gpio3_1_raise},
mkarcherf2620582010-02-28 01:33:48 +00001367 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, "ASUS", "A7V8X", 0, OK, board_asus_a7v8x},
mkarchercccf1392010-03-09 16:57:06 +00001368 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio3_1_raise},
mkarcherf2620582010-02-28 01:33:48 +00001369 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
snelson0a9016e2010-03-19 22:39:24 +00001370 {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, "ASUS", "A8JM", 0, NT, intel_ich_gpio34_raise},
snelson2ca83d52010-03-19 22:26:44 +00001371 {0x10DE, 0x005E, 0x1043, 0x815A, 0x10DE, 0x0054, 0x1043, 0x815A, NULL, NULL, NULL, "ASUS", "A8N", 0, NT, board_shuttle_fn25},
snelsonedf5a882010-03-19 22:58:15 +00001372 {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI", NULL, NULL, "ASUS", "A8N-LA", 0, NT, nvidia_mcp_gpio0_raise},
mkarcher28d6c872010-03-07 16:42:55 +00001373 {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
mkarcherf2620582010-02-28 01:33:48 +00001374 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
1375 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
1376 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
snelson933d4b02010-03-19 22:52:00 +00001377 {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
mkarcher4c718632010-03-17 06:19:23 +00001378 {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001379 {0x8086, 0x2570, 0x1043, 0x80F2, 0x105A, 0x3373, 0x1043, 0x80F5, NULL, NULL, NULL, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
1380 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", "ASUS", "P5A", 0, OK, board_asus_p5a},
1381 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
1382 {0x1106, 0x3149, 0x1565, 0x3206, 0x1106, 0x3344, 0x1565, 0x1202, NULL, NULL, NULL, "Biostar", "P4M80-M4", 0, OK, it8705f_write_enable_2e},
1383 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
1384 {0x1039, 0x5513, 0x1019, 0x0A41, 0x1039, 0x0018, 0, 0, NULL, NULL, NULL, "Elitegroup", "K7S6A", 0, OK, it8705f_write_enable_2e},
1385 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, "Elitegroup", "K7VTA3", 256, OK, it8705f_write_enable_2e},
1386 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
1387 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
1388 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", "EPoX", "EP-BX3", 0, OK, board_epox_ep_bx3},
1389 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
mkarcherf2620582010-02-28 01:33:48 +00001390 {0x1106, 0x3227, 0x1458, 0x5001, 0x10ec, 0x8139, 0x1458, 0xe000, NULL, NULL, NULL, "GIGABYTE", "GA-7VT600", 0, OK, it8705f_write_enable_2e},
1391 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001392 {0x1166, 0x0223, 0x103c, 0x320d, 0x102b, 0x0522, 0x103c, 0x31fa, NULL, "hp", "dl145_g3", "HP", "DL145 G3", 0, OK, board_hp_dl145_g3_enable},
1393 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
mkarcher11f8f3c2010-03-07 16:32:32 +00001394 {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, "HP", "VL420 SFF", 0, OK, intel_ich_gpio22_raise},
snelson4e249922010-03-19 23:01:34 +00001395 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", "iBASE", "MB899", 0, NT, intel_ich_gpio26_raise},
mkarcherf2620582010-02-28 01:33:48 +00001396 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, "IBM", "x3455", 0, OK, board_ibm_x3455},
1397 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
snelsonaa2f3d92010-03-19 22:35:21 +00001398 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
mkarcherf2620582010-02-28 01:33:48 +00001399 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, NULL, "iwill", "dk8_htx", "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
snelson0a9016e2010-03-19 22:39:24 +00001400 {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
mkarcherf2620582010-02-28 01:33:48 +00001401 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
1402 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
1403 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, NULL, "MSI", "MS-6702E (K8T Neo2-F)", 0, OK, w83627thf_gpio4_4_raise_2e},
1404 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
1405 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, "MSI", "MS-7005 (651M-L)", 0, OK, board_msi_651ml},
1406 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
1407 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio4_4_raise_4e},
mkarcher5de1c772010-03-07 16:52:59 +00001408 {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, "MSI", "MS-7207 (K8N GM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
mkarcherf2620582010-02-28 01:33:48 +00001409 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, "MSI", "K8N Neo4-F", 0, OK, nvidia_mcp_gpio2_raise},
1410 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
1411 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, "Shuttle", "AK38N", 256, OK, it8705f_write_enable_2e},
1412 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, NULL, "Shuttle", "FN25", 0, OK, board_shuttle_fn25},
snelsonef86df92010-03-19 22:49:09 +00001413 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
mkarcherf2620582010-02-28 01:33:48 +00001414 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
1415 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, "Tekram", "P6Pro-A5", 256, OK, NULL},
mkarchered00ee62010-03-21 13:36:20 +00001416 {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e},
mkarcherf2620582010-02-28 01:33:48 +00001417 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
1418 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
libve9b336e2010-01-20 14:45:03 +00001419
mkarcherf2620582010-02-28 01:33:48 +00001420 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, NULL, NULL, 0, NT, NULL}, /* end marker */
stepan927d4e22007-04-04 22:45:58 +00001421};
1422
uwebe4477b2007-08-23 16:08:21 +00001423/**
stepan1037f6f2008-01-18 15:33:10 +00001424 * Match boards on coreboot table gathered vendor and part name.
uwebe4477b2007-08-23 16:08:21 +00001425 * Require main PCI IDs to match too as extra safety.
stepan927d4e22007-04-04 22:45:58 +00001426 */
uwefa98ca12008-10-18 21:14:13 +00001427static struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
1428 const char *part)
stepan927d4e22007-04-04 22:45:58 +00001429{
uwef6641642007-05-09 10:17:44 +00001430 struct board_pciid_enable *board = board_pciid_enables;
stugeb9b411f2008-01-27 16:21:21 +00001431 struct board_pciid_enable *partmatch = NULL;
stepan927d4e22007-04-04 22:45:58 +00001432
uwe4b650af2009-05-09 00:47:04 +00001433 for (; board->vendor_name; board++) {
uwefa98ca12008-10-18 21:14:13 +00001434 if (vendor && (!board->lb_vendor
1435 || strcasecmp(board->lb_vendor, vendor)))
uwef6641642007-05-09 10:17:44 +00001436 continue;
stepan927d4e22007-04-04 22:45:58 +00001437
stuge0c1005b2008-07-02 00:47:30 +00001438 if (!board->lb_part || strcasecmp(board->lb_part, part))
uwef6641642007-05-09 10:17:44 +00001439 continue;
stepan927d4e22007-04-04 22:45:58 +00001440
uwef6641642007-05-09 10:17:44 +00001441 if (!pci_dev_find(board->first_vendor, board->first_device))
1442 continue;
stepan927d4e22007-04-04 22:45:58 +00001443
uwef6641642007-05-09 10:17:44 +00001444 if (board->second_vendor &&
uwefa98ca12008-10-18 21:14:13 +00001445 !pci_dev_find(board->second_vendor, board->second_device))
uwef6641642007-05-09 10:17:44 +00001446 continue;
stugeb9b411f2008-01-27 16:21:21 +00001447
1448 if (vendor)
1449 return board;
1450
1451 if (partmatch) {
1452 /* a second entry has a matching part name */
1453 printf("AMBIGUOUS BOARD NAME: %s\n", part);
1454 printf("At least vendors '%s' and '%s' match.\n",
uwefa98ca12008-10-18 21:14:13 +00001455 partmatch->lb_vendor, board->lb_vendor);
stugeb9b411f2008-01-27 16:21:21 +00001456 printf("Please use the full -m vendor:part syntax.\n");
1457 return NULL;
1458 }
1459 partmatch = board;
uwef6641642007-05-09 10:17:44 +00001460 }
uwe6ed6d952007-12-04 21:49:06 +00001461
stugeb9b411f2008-01-27 16:21:21 +00001462 if (partmatch)
1463 return partmatch;
1464
stepan3370c892009-07-30 13:30:17 +00001465 if (!partvendor_from_cbtable) {
1466 /* Only warn if the mainboard type was not gathered from the
1467 * coreboot table. If it was, the coreboot implementor is
1468 * expected to fix flashrom, too.
1469 */
1470 printf("\nUnknown vendor:board from -m option: %s:%s\n\n",
1471 vendor, part);
1472 }
uwef6641642007-05-09 10:17:44 +00001473 return NULL;
stepan927d4e22007-04-04 22:45:58 +00001474}
1475
uwebe4477b2007-08-23 16:08:21 +00001476/**
1477 * Match boards on PCI IDs and subsystem IDs.
1478 * Second set of IDs can be main only or missing completely.
stepan927d4e22007-04-04 22:45:58 +00001479 */
1480static struct board_pciid_enable *board_match_pci_card_ids(void)
1481{
uwef6641642007-05-09 10:17:44 +00001482 struct board_pciid_enable *board = board_pciid_enables;
stepan927d4e22007-04-04 22:45:58 +00001483
uwe4b650af2009-05-09 00:47:04 +00001484 for (; board->vendor_name; board++) {
mkarcher58fbded2010-02-04 10:58:50 +00001485 if ((!board->first_card_vendor || !board->first_card_device) &&
1486 !board->dmi_pattern)
uwef6641642007-05-09 10:17:44 +00001487 continue;
stepan927d4e22007-04-04 22:45:58 +00001488
uwef6641642007-05-09 10:17:44 +00001489 if (!pci_card_find(board->first_vendor, board->first_device,
uwefa98ca12008-10-18 21:14:13 +00001490 board->first_card_vendor,
1491 board->first_card_device))
uwef6641642007-05-09 10:17:44 +00001492 continue;
stepan927d4e22007-04-04 22:45:58 +00001493
uwef6641642007-05-09 10:17:44 +00001494 if (board->second_vendor) {
1495 if (board->second_card_vendor) {
1496 if (!pci_card_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00001497 board->second_device,
1498 board->second_card_vendor,
1499 board->second_card_device))
uwef6641642007-05-09 10:17:44 +00001500 continue;
1501 } else {
1502 if (!pci_dev_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00001503 board->second_device))
uwef6641642007-05-09 10:17:44 +00001504 continue;
1505 }
1506 }
stepan927d4e22007-04-04 22:45:58 +00001507
mkarcher803b4042010-01-20 14:14:11 +00001508 if (board->dmi_pattern) {
1509 if (!has_dmi_support) {
1510 fprintf(stderr, "WARNING: Can't autodetect %s %s,"
1511 " DMI info unavailable.\n",
1512 board->vendor_name, board->board_name);
1513 continue;
1514 } else {
1515 if (!dmi_match(board->dmi_pattern))
1516 continue;
1517 }
1518 }
1519
uwef6641642007-05-09 10:17:44 +00001520 return board;
1521 }
stepan927d4e22007-04-04 22:45:58 +00001522
uwef6641642007-05-09 10:17:44 +00001523 return NULL;
stepan927d4e22007-04-04 22:45:58 +00001524}
1525
uwe6ed6d952007-12-04 21:49:06 +00001526int board_flash_enable(const char *vendor, const char *part)
stepan927d4e22007-04-04 22:45:58 +00001527{
uwef6641642007-05-09 10:17:44 +00001528 struct board_pciid_enable *board = NULL;
1529 int ret = 0;
stepan927d4e22007-04-04 22:45:58 +00001530
stugeb9b411f2008-01-27 16:21:21 +00001531 if (part)
stepan1037f6f2008-01-18 15:33:10 +00001532 board = board_match_coreboot_name(vendor, part);
stepan927d4e22007-04-04 22:45:58 +00001533
uwef6641642007-05-09 10:17:44 +00001534 if (!board)
1535 board = board_match_pci_card_ids();
stepan927d4e22007-04-04 22:45:58 +00001536
mkarchera0488b92010-03-11 23:04:16 +00001537 if (board && board->status == NT) {
uwef6f94d42010-03-13 17:28:29 +00001538 if (!force_boardenable) {
mkarcher29a80852010-03-07 22:29:28 +00001539 printf("WARNING: Your mainboard is %s %s, but the mainboard-specific\n"
1540 "code has not been tested, and thus will not not be executed by default.\n"
1541 "Depending on your hardware environment, erasing, writing or even probing\n"
1542 "can fail without running the board specific code.\n\n"
1543 "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
uwef6f94d42010-03-13 17:28:29 +00001544 "\"internal programmer\") for details.\n",
mkarcher29a80852010-03-07 22:29:28 +00001545 board->vendor_name, board->board_name);
1546 board = NULL;
uwef6f94d42010-03-13 17:28:29 +00001547 } else {
mkarcher29a80852010-03-07 22:29:28 +00001548 printf("NOTE: Running an untested board enable procedure.\n"
uwef6f94d42010-03-13 17:28:29 +00001549 "Please report success/failure to flashrom@flashrom.org.\n");
1550 }
mkarcher29a80852010-03-07 22:29:28 +00001551 }
1552
uwef6641642007-05-09 10:17:44 +00001553 if (board) {
libve9b336e2010-01-20 14:45:03 +00001554 if (board->max_rom_decode_parallel)
1555 max_rom_decode.parallel =
1556 board->max_rom_decode_parallel * 1024;
1557
uwe0ec24c22010-01-28 19:02:36 +00001558 if (board->enable != NULL) {
1559 printf("Disabling flash write protection for "
1560 "board \"%s %s\"... ", board->vendor_name,
1561 board->board_name);
stepan927d4e22007-04-04 22:45:58 +00001562
uwe0ec24c22010-01-28 19:02:36 +00001563 ret = board->enable(board->vendor_name);
1564 if (ret)
1565 printf("FAILED!\n");
1566 else
1567 printf("OK.\n");
1568 }
uwef6641642007-05-09 10:17:44 +00001569 }
stepan927d4e22007-04-04 22:45:58 +00001570
uwef6641642007-05-09 10:17:44 +00001571 return ret;
stepan927d4e22007-04-04 22:45:58 +00001572}