blob: ae8e248a0ed0dedb9a78a46e91ad4944667252fc [file] [log] [blame]
David Hendricksd1c55d72010-08-24 15:14:19 -07001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2010 Google Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
David Hendricksf7924d12010-06-10 21:26:44 -070021#include <stdlib.h>
22#include <string.h>
23
24#include "flash.h"
25#include "flashchips.h"
26#include "chipdrivers.h"
Louis Yung-Chieh Lo52aa9302010-09-06 10:45:02 +080027#include "spi.h"
David Hendricks23cd7782010-08-25 12:42:38 -070028#include "writeprotect.h"
David Hendricksf7924d12010-06-10 21:26:44 -070029
Louis Yung-Chieh Lo96222b12010-11-01 11:48:11 +080030/* When update flash's status register, it takes few time to erase register.
31 * After surveying some flash vendor specs, such as Winbond, MXIC, EON,
32 * all of their update time are less than 20ms. After refering the spi25.c,
33 * use 100ms delay.
34 */
35#define WRITE_STATUS_REGISTER_DELAY 100 * 1000 /* unit: us */
36
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +080037/* Mask to extract SRP0 and range bits in status register.
38 * SRP0: bit 7
39 * range(BP2-BP0): bit 4-2
40 */
41#define MASK_WP_AREA (0x9C)
42
David Hendricksf7924d12010-06-10 21:26:44 -070043/*
44 * The following procedures rely on look-up tables to match the user-specified
45 * range with the chip's supported ranges. This turned out to be the most
46 * elegant approach since diferent flash chips use different levels of
47 * granularity and methods to determine protected ranges. In other words,
48 * be stupid and simple since clever arithmetic will not for many chips.
49 */
50
51struct wp_range {
52 unsigned int start; /* starting address */
53 unsigned int len; /* len */
54};
55
56enum bit_state {
57 OFF = 0,
58 ON = 1,
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +080059 X = -1 /* don't care. Must be bigger than max # of bp. */
David Hendricksf7924d12010-06-10 21:26:44 -070060};
61
62struct w25q_range {
63 enum bit_state sec; /* if 1, bp[2:0] describe sectors */
64 enum bit_state tb; /* top/bottom select */
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +080065 int bp; /* block protect bitfield */
David Hendricksf7924d12010-06-10 21:26:44 -070066 struct wp_range range;
67};
68
David Hendricks57566ed2010-08-16 18:24:45 -070069struct w25q_range en25f40_ranges[] = {
70 { X, X, 0, {0, 0} }, /* none */
71 { 0, 0, 0x1, {0x000000, 504 * 1024} },
72 { 0, 0, 0x2, {0x000000, 496 * 1024} },
73 { 0, 0, 0x3, {0x000000, 480 * 1024} },
74 { 0, 0, 0x4, {0x000000, 448 * 1024} },
75 { 0, 0, 0x5, {0x000000, 384 * 1024} },
76 { 0, 0, 0x6, {0x000000, 256 * 1024} },
77 { 0, 0, 0x7, {0x000000, 512 * 1024} },
78};
79
David Hendrickse185bf22011-05-24 15:34:18 -070080struct w25q_range en25q40_ranges[] = {
81 { 0, 0, 0, {0, 0} }, /* none */
82 { 0, 0, 0x1, {0x000000, 504 * 1024} },
83 { 0, 0, 0x2, {0x000000, 496 * 1024} },
84 { 0, 0, 0x3, {0x000000, 480 * 1024} },
85
86 { 0, 1, 0x0, {0x000000, 448 * 1024} },
87 { 0, 1, 0x1, {0x000000, 384 * 1024} },
88 { 0, 1, 0x2, {0x000000, 256 * 1024} },
89 { 0, 1, 0x3, {0x000000, 512 * 1024} },
90};
91
92struct w25q_range en25q80_ranges[] = {
93 { 0, 0, 0, {0, 0} }, /* none */
94 { 0, 0, 0x1, {0x000000, 1016 * 1024} },
95 { 0, 0, 0x2, {0x000000, 1008 * 1024} },
96 { 0, 0, 0x3, {0x000000, 992 * 1024} },
97 { 0, 0, 0x4, {0x000000, 960 * 1024} },
98 { 0, 0, 0x5, {0x000000, 896 * 1024} },
99 { 0, 0, 0x6, {0x000000, 768 * 1024} },
100 { 0, 0, 0x7, {0x000000, 1024 * 1024} },
101};
102
103struct w25q_range en25q32_ranges[] = {
104 { 0, 0, 0, {0, 0} }, /* none */
105 { 0, 0, 0x1, {0x000000, 4032 * 1024} },
106 { 0, 0, 0x2, {0x000000, 3968 * 1024} },
107 { 0, 0, 0x3, {0x000000, 3840 * 1024} },
108 { 0, 0, 0x4, {0x000000, 3584 * 1024} },
109 { 0, 0, 0x5, {0x000000, 3072 * 1024} },
110 { 0, 0, 0x6, {0x000000, 2048 * 1024} },
111 { 0, 0, 0x7, {0x000000, 4096 * 1024} },
112
113 { 0, 1, 0, {0, 0} }, /* none */
114 { 0, 1, 0x1, {0x010000, 4032 * 1024} },
115 { 0, 1, 0x2, {0x020000, 3968 * 1024} },
116 { 0, 1, 0x3, {0x040000, 3840 * 1024} },
117 { 0, 1, 0x4, {0x080000, 3584 * 1024} },
118 { 0, 1, 0x5, {0x100000, 3072 * 1024} },
119 { 0, 1, 0x6, {0x200000, 2048 * 1024} },
120 { 0, 1, 0x7, {0x000000, 4096 * 1024} },
121};
122
123struct w25q_range en25q64_ranges[] = {
124 { 0, 0, 0, {0, 0} }, /* none */
125 { 0, 0, 0x1, {0x000000, 8128 * 1024} },
126 { 0, 0, 0x2, {0x000000, 8064 * 1024} },
127 { 0, 0, 0x3, {0x000000, 7936 * 1024} },
128 { 0, 0, 0x4, {0x000000, 7680 * 1024} },
129 { 0, 0, 0x5, {0x000000, 7168 * 1024} },
130 { 0, 0, 0x6, {0x000000, 6144 * 1024} },
131 { 0, 0, 0x7, {0x000000, 8192 * 1024} },
132
133 { 0, 1, 0, {0, 0} }, /* none */
134 { 0, 1, 0x1, {0x010000, 8128 * 1024} },
135 { 0, 1, 0x2, {0x020000, 8064 * 1024} },
136 { 0, 1, 0x3, {0x040000, 7936 * 1024} },
137 { 0, 1, 0x4, {0x080000, 7680 * 1024} },
138 { 0, 1, 0x5, {0x100000, 7168 * 1024} },
139 { 0, 1, 0x6, {0x200000, 6144 * 1024} },
140 { 0, 1, 0x7, {0x000000, 8192 * 1024} },
141};
142
143struct w25q_range en25q128_ranges[] = {
144 { 0, 0, 0, {0, 0} }, /* none */
145 { 0, 0, 0x1, {0x000000, 16320 * 1024} },
146 { 0, 0, 0x2, {0x000000, 16256 * 1024} },
147 { 0, 0, 0x3, {0x000000, 16128 * 1024} },
148 { 0, 0, 0x4, {0x000000, 15872 * 1024} },
149 { 0, 0, 0x5, {0x000000, 15360 * 1024} },
150 { 0, 0, 0x6, {0x000000, 14336 * 1024} },
151 { 0, 0, 0x7, {0x000000, 16384 * 1024} },
152
153 { 0, 1, 0, {0, 0} }, /* none */
154 { 0, 1, 0x1, {0x010000, 16320 * 1024} },
155 { 0, 1, 0x2, {0x020000, 16256 * 1024} },
156 { 0, 1, 0x3, {0x040000, 16128 * 1024} },
157 { 0, 1, 0x4, {0x080000, 15872 * 1024} },
158 { 0, 1, 0x5, {0x100000, 15360 * 1024} },
159 { 0, 1, 0x6, {0x200000, 14336 * 1024} },
160 { 0, 1, 0x7, {0x000000, 16384 * 1024} },
161};
162
David Hendricksf8f00c72011-02-01 12:39:46 -0800163/* mx25l1005 ranges also work for the mx25l1005c */
164static struct w25q_range mx25l1005_ranges[] = {
165 { X, X, 0, {0, 0} }, /* none */
166 { X, X, 0x1, {0x010000, 64 * 1024} },
167 { X, X, 0x2, {0x000000, 128 * 1024} },
168 { X, X, 0x3, {0x000000, 128 * 1024} },
169};
170
171static struct w25q_range mx25l2005_ranges[] = {
172 { X, X, 0, {0, 0} }, /* none */
173 { X, X, 0x1, {0x030000, 64 * 1024} },
174 { X, X, 0x2, {0x020000, 128 * 1024} },
175 { X, X, 0x3, {0x000000, 256 * 1024} },
176};
177
178static struct w25q_range mx25l4005_ranges[] = {
179 { X, X, 0, {0, 0} }, /* none */
180 { X, X, 0x1, {0x070000, 64 * 1 * 1024} }, /* block 7 */
181 { X, X, 0x2, {0x060000, 64 * 2 * 1024} }, /* blocks 6-7 */
182 { X, X, 0x3, {0x040000, 64 * 4 * 1024} }, /* blocks 4-7 */
183 { X, X, 0x4, {0x000000, 512 * 1024} },
184 { X, X, 0x5, {0x000000, 512 * 1024} },
185 { X, X, 0x6, {0x000000, 512 * 1024} },
186 { X, X, 0x7, {0x000000, 512 * 1024} },
187};
188
189static struct w25q_range mx25l8005_ranges[] = {
190 { X, X, 0, {0, 0} }, /* none */
191 { X, X, 0x1, {0x0f0000, 64 * 1 * 1024} }, /* block 15 */
192 { X, X, 0x2, {0x0e0000, 64 * 2 * 1024} }, /* blocks 14-15 */
193 { X, X, 0x3, {0x0c0000, 64 * 4 * 1024} }, /* blocks 12-15 */
194 { X, X, 0x4, {0x080000, 64 * 8 * 1024} }, /* blocks 8-15 */
195 { X, X, 0x5, {0x000000, 1024 * 1024} },
196 { X, X, 0x6, {0x000000, 1024 * 1024} },
197 { X, X, 0x7, {0x000000, 1024 * 1024} },
198};
199
200#if 0
201/* FIXME: mx25l1605 has the same IDs as the mx25l1605d */
202static struct w25q_range mx25l1605_ranges[] = {
203 { X, X, 0, {0, 0} }, /* none */
204 { X, X, 0x1, {0x1f0000, 64 * 1024} }, /* block 31 */
205 { X, X, 0x2, {0x1e0000, 128 * 1024} }, /* blocks 30-31 */
206 { X, X, 0x3, {0x1c0000, 256 * 1024} }, /* blocks 28-31 */
207 { X, X, 0x4, {0x180000, 512 * 1024} }, /* blocks 24-31 */
208 { X, X, 0x4, {0x100000, 1024 * 1024} }, /* blocks 16-31 */
209 { X, X, 0x6, {0x000000, 2048 * 1024} },
210 { X, X, 0x7, {0x000000, 2048 * 1024} },
211};
212#endif
213
214#if 0
215/* FIXME: mx25l6405 has the same IDs as the mx25l6405d */
216static struct w25q_range mx25l6405_ranges[] = {
217 { X, 0, 0, {0, 0} }, /* none */
218 { X, 0, 0x1, {0x7f0000, 64 * 1 * 1024} }, /* block 127 */
219 { X, 0, 0x2, {0x7e0000, 64 * 2 * 1024} }, /* blocks 126-127 */
220 { X, 0, 0x3, {0x7c0000, 64 * 4 * 1024} }, /* blocks 124-127 */
221 { X, 0, 0x4, {0x780000, 64 * 8 * 1024} }, /* blocks 120-127 */
222 { X, 0, 0x5, {0x700000, 64 * 16 * 1024} }, /* blocks 112-127 */
223 { X, 0, 0x6, {0x600000, 64 * 32 * 1024} }, /* blocks 96-127 */
224 { X, 0, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
225
226 { X, 1, 0x0, {0x000000, 8192 * 1024} },
227 { X, 1, 0x1, {0x000000, 8192 * 1024} },
228 { X, 1, 0x2, {0x000000, 8192 * 1024} },
229 { X, 1, 0x3, {0x000000, 8192 * 1024} },
230 { X, 1, 0x4, {0x000000, 8192 * 1024} },
231 { X, 1, 0x5, {0x000000, 8192 * 1024} },
232 { X, 1, 0x6, {0x000000, 8192 * 1024} },
233 { X, 1, 0x7, {0x000000, 8192 * 1024} },
234};
235#endif
236
237static struct w25q_range mx25l1605d_ranges[] = {
238 { X, 0, 0, {0, 0} }, /* none */
239 { X, 0, 0x1, {0x1f0000, 64 * 1 * 1024} }, /* block 31 */
240 { X, 0, 0x2, {0x1e0000, 64 * 2 * 1024} }, /* blocks 30-31 */
241 { X, 0, 0x3, {0x1c0000, 64 * 4 * 1024} }, /* blocks 28-31 */
242 { X, 0, 0x4, {0x180000, 64 * 8 * 1024} }, /* blocks 24-31 */
243 { X, 0, 0x5, {0x100000, 64 * 16 * 1024} }, /* blocks 16-31 */
244 { X, 0, 0x6, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
245 { X, 0, 0x7, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
246
247 { X, 1, 0x0, {0x000000, 2048 * 1024} },
248 { X, 1, 0x1, {0x000000, 2048 * 1024} },
249 { X, 1, 0x2, {0x000000, 64 * 16 * 1024} }, /* blocks 0-15 */
250 { X, 1, 0x3, {0x000000, 64 * 24 * 1024} }, /* blocks 0-23 */
251 { X, 1, 0x4, {0x000000, 64 * 28 * 1024} }, /* blocks 0-27 */
252 { X, 1, 0x5, {0x000000, 64 * 30 * 1024} }, /* blocks 0-29 */
253 { X, 1, 0x6, {0x000000, 64 * 31 * 1024} }, /* blocks 0-30 */
254 { X, 1, 0x7, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
255};
256
257/* FIXME: Is there an mx25l3205 (without a trailing letter)? */
David Hendricksac72e362010-08-16 18:20:03 -0700258static struct w25q_range mx25l3205d_ranges[] = {
259 { X, 0, 0, {0, 0} }, /* none */
260 { X, 0, 0x1, {0x3f0000, 64 * 1024} },
261 { X, 0, 0x2, {0x3e0000, 128 * 1024} },
262 { X, 0, 0x3, {0x3c0000, 256 * 1024} },
263 { X, 0, 0x4, {0x380000, 512 * 1024} },
264 { X, 0, 0x5, {0x300000, 1024 * 1024} },
265 { X, 0, 0x6, {0x200000, 2048 * 1024} },
266 { X, 0, 0x7, {0x000000, 4096 * 1024} },
267
268 { X, 1, 0x0, {0x000000, 4096 * 1024} },
269 { X, 1, 0x1, {0x000000, 2048 * 1024} },
270 { X, 1, 0x2, {0x000000, 3072 * 1024} },
271 { X, 1, 0x3, {0x000000, 3584 * 1024} },
272 { X, 1, 0x4, {0x000000, 3840 * 1024} },
273 { X, 1, 0x5, {0x000000, 3968 * 1024} },
274 { X, 1, 0x6, {0x000000, 4032 * 1024} },
275 { X, 1, 0x7, {0x000000, 4096 * 1024} },
276};
277
David Hendricks1c9bc9c2011-07-20 15:25:44 -0700278#if 0
279/* FIXME: MX25L6405D has same ID as MX25L6406 */
David Hendricksf8f00c72011-02-01 12:39:46 -0800280static struct w25q_range mx25l6405d_ranges[] = {
281 { X, 0, 0, {0, 0} }, /* none */
282 { X, 0, 0x1, {0x7e0000, 2 * 64 * 1024} }, /* blocks 126-127 */
283 { X, 0, 0x2, {0x7c0000, 4 * 64 * 1024} }, /* blocks 124-127 */
284 { X, 0, 0x3, {0x780000, 8 * 64 * 1024} }, /* blocks 120-127 */
285 { X, 0, 0x4, {0x700000, 16 * 64 * 1024} }, /* blocks 112-127 */
286 { X, 0, 0x5, {0x600000, 32 * 64 * 1024} }, /* blocks 96-127 */
287 { X, 0, 0x6, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
288 { X, 0, 0x7, {0x000000, 64 * 128 * 1024} }, /* blocks 0-127 */
289
290 { X, 1, 0x0, {0x000000, 8192 * 1024} },
291 { X, 1, 0x1, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
292 { X, 1, 0x2, {0x000000, 64 * 96 * 1024} }, /* blocks 0-95 */
293 { X, 1, 0x3, {0x000000, 64 * 112 * 1024} }, /* blocks 0-111 */
294 { X, 1, 0x4, {0x000000, 64 * 120 * 1024} }, /* blocks 0-119 */
295 { X, 1, 0x5, {0x000000, 64 * 124 * 1024} }, /* blocks 0-123 */
296 { X, 1, 0x6, {0x000000, 64 * 126 * 1024} }, /* blocks 0-125 */
297 { X, 1, 0x7, {0x000000, 64 * 128 * 1024} }, /* blocks 0-127 */
298};
David Hendricks1c9bc9c2011-07-20 15:25:44 -0700299#endif
300
301/* FIXME: MX25L6406 has same ID as MX25L6405D */
302static struct w25q_range mx25l6406e_ranges[] = {
303 { X, 0, 0, {0, 0} }, /* none */
304 { X, 0, 0x1, {0x7e0000, 64 * 2 * 1024} }, /* blocks 126-127 */
305 { X, 0, 0x2, {0x7c0000, 64 * 4 * 1024} }, /* blocks 124-127 */
306 { X, 0, 0x3, {0x7a0000, 64 * 8 * 1024} }, /* blocks 120-127 */
307 { X, 0, 0x4, {0x700000, 64 * 16 * 1024} }, /* blocks 112-127 */
308 { X, 0, 0x5, {0x600000, 64 * 32 * 1024} }, /* blocks 96-127 */
309 { X, 0, 0x6, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
310 { X, 0, 0x7, {0x000000, 64 * 128 * 1024} }, /* all */
311
312 { X, 1, 0x0, {0x000000, 64 * 128 * 1024} }, /* all */
313 { X, 1, 0x1, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
314 { X, 1, 0x2, {0x000000, 64 * 96 * 1024} }, /* blocks 0-95 */
315 { X, 1, 0x3, {0x000000, 64 * 112 * 1024} }, /* blocks 0-111 */
316 { X, 1, 0x4, {0x000000, 64 * 120 * 1024} }, /* blocks 0-119 */
317 { X, 1, 0x5, {0x000000, 64 * 124 * 1024} }, /* blocks 0-123 */
318 { X, 1, 0x6, {0x000000, 64 * 126 * 1024} }, /* blocks 0-125 */
319 { X, 1, 0x7, {0x000000, 64 * 128 * 1024} }, /* all */
320};
David Hendricksf8f00c72011-02-01 12:39:46 -0800321
David Hendricksbfa624b2012-07-24 12:47:59 -0700322static struct w25q_range n25q064_ranges[] = {
323 { X, 0, 0, {0, 0} }, /* none */
324
325 { 0, 0, 0x1, {0x7f0000, 64 * 1024} }, /* block 127 */
326 { 0, 0, 0x2, {0x7e0000, 2 * 64 * 1024} }, /* blocks 126-127 */
327 { 0, 0, 0x3, {0x7c0000, 4 * 64 * 1024} }, /* blocks 124-127 */
328 { 0, 0, 0x4, {0x780000, 8 * 64 * 1024} }, /* blocks 120-127 */
329 { 0, 0, 0x5, {0x700000, 16 * 64 * 1024} }, /* blocks 112-127 */
330 { 0, 0, 0x6, {0x600000, 32 * 64 * 1024} }, /* blocks 96-127 */
331 { 0, 0, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
332
333 { 1, 0, 0x1, {0x000000, 64 * 1024} }, /* block 0 */
334 { 1, 0, 0x2, {0x000000, 2 * 64 * 1024} }, /* blocks 0-1 */
335 { 1, 0, 0x3, {0x000000, 4 * 64 * 1024} }, /* blocks 0-3 */
336 { 1, 0, 0x4, {0x000000, 8 * 64 * 1024} }, /* blocks 0-7 */
337 { 1, 0, 0x5, {0x000000, 16 * 64 * 1024} }, /* blocks 0-15 */
338 { 1, 0, 0x6, {0x000000, 32 * 64 * 1024} }, /* blocks 0-31 */
339 { 1, 0, 0x7, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
340
341 { X, 1, 0x0, {0x000000, 128 * 64 * 1024} }, /* all */
342 { X, 1, 0x1, {0x000000, 128 * 64 * 1024} }, /* all */
343 { X, 1, 0x2, {0x000000, 128 * 64 * 1024} }, /* all */
344 { X, 1, 0x3, {0x000000, 128 * 64 * 1024} }, /* all */
345 { X, 1, 0x4, {0x000000, 128 * 64 * 1024} }, /* all */
346 { X, 1, 0x5, {0x000000, 128 * 64 * 1024} }, /* all */
347 { X, 1, 0x6, {0x000000, 128 * 64 * 1024} }, /* all */
348 { X, 1, 0x7, {0x000000, 128 * 64 * 1024} }, /* all */
349};
350
David Hendricksf7924d12010-06-10 21:26:44 -0700351static struct w25q_range w25q16_ranges[] = {
352 { X, X, 0, {0, 0} }, /* none */
353 { 0, 0, 0x1, {0x1f0000, 64 * 1024} },
354 { 0, 0, 0x2, {0x1e0000, 128 * 1024} },
355 { 0, 0, 0x3, {0x1c0000, 256 * 1024} },
356 { 0, 0, 0x4, {0x180000, 512 * 1024} },
357 { 0, 0, 0x5, {0x100000, 1024 * 1024} },
358
359 { 0, 1, 0x1, {0x000000, 64 * 1024} },
360 { 0, 1, 0x2, {0x000000, 128 * 1024} },
361 { 0, 1, 0x3, {0x000000, 256 * 1024} },
362 { 0, 1, 0x4, {0x000000, 512 * 1024} },
363 { 0, 1, 0x5, {0x000000, 1024 * 1024} },
364 { X, X, 0x6, {0x000000, 2048 * 1024} },
365 { X, X, 0x7, {0x000000, 2048 * 1024} },
366
367 { 1, 0, 0x1, {0x1ff000, 4 * 1024} },
368 { 1, 0, 0x2, {0x1fe000, 8 * 1024} },
369 { 1, 0, 0x3, {0x1fc000, 16 * 1024} },
370 { 1, 0, 0x4, {0x1f8000, 32 * 1024} },
371 { 1, 0, 0x5, {0x1f8000, 32 * 1024} },
372
373 { 1, 1, 0x1, {0x000000, 4 * 1024} },
374 { 1, 1, 0x2, {0x000000, 8 * 1024} },
375 { 1, 1, 0x3, {0x000000, 16 * 1024} },
376 { 1, 1, 0x4, {0x000000, 32 * 1024} },
377 { 1, 1, 0x5, {0x000000, 32 * 1024} },
378};
379
380static struct w25q_range w25q32_ranges[] = {
381 { X, X, 0, {0, 0} }, /* none */
382 { 0, 0, 0x1, {0x3f0000, 64 * 1024} },
383 { 0, 0, 0x2, {0x3e0000, 128 * 1024} },
384 { 0, 0, 0x3, {0x3c0000, 256 * 1024} },
385 { 0, 0, 0x4, {0x380000, 512 * 1024} },
386 { 0, 0, 0x5, {0x300000, 1024 * 1024} },
David Hendricks05653ff2010-06-15 16:05:12 -0700387 { 0, 0, 0x6, {0x200000, 2048 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700388
389 { 0, 1, 0x1, {0x000000, 64 * 1024} },
390 { 0, 1, 0x2, {0x000000, 128 * 1024} },
391 { 0, 1, 0x3, {0x000000, 256 * 1024} },
392 { 0, 1, 0x4, {0x000000, 512 * 1024} },
393 { 0, 1, 0x5, {0x000000, 1024 * 1024} },
394 { 0, 1, 0x6, {0x000000, 2048 * 1024} },
395 { X, X, 0x7, {0x000000, 4096 * 1024} },
396
397 { 1, 0, 0x1, {0x3ff000, 4 * 1024} },
398 { 1, 0, 0x2, {0x3fe000, 8 * 1024} },
399 { 1, 0, 0x3, {0x3fc000, 16 * 1024} },
400 { 1, 0, 0x4, {0x3f8000, 32 * 1024} },
401 { 1, 0, 0x5, {0x3f8000, 32 * 1024} },
402
403 { 1, 1, 0x1, {0x000000, 4 * 1024} },
404 { 1, 1, 0x2, {0x000000, 8 * 1024} },
405 { 1, 1, 0x3, {0x000000, 16 * 1024} },
406 { 1, 1, 0x4, {0x000000, 32 * 1024} },
407 { 1, 1, 0x5, {0x000000, 32 * 1024} },
408};
409
410static struct w25q_range w25q80_ranges[] = {
411 { X, X, 0, {0, 0} }, /* none */
412 { 0, 0, 0x1, {0x0f0000, 64 * 1024} },
413 { 0, 0, 0x2, {0x0e0000, 128 * 1024} },
414 { 0, 0, 0x3, {0x0c0000, 256 * 1024} },
415 { 0, 0, 0x4, {0x080000, 512 * 1024} },
416
417 { 0, 1, 0x1, {0x000000, 64 * 1024} },
418 { 0, 1, 0x2, {0x000000, 128 * 1024} },
419 { 0, 1, 0x3, {0x000000, 256 * 1024} },
420 { 0, 1, 0x4, {0x000000, 512 * 1024} },
David Hendricks05653ff2010-06-15 16:05:12 -0700421 { X, X, 0x6, {0x000000, 1024 * 1024} },
422 { X, X, 0x7, {0x000000, 1024 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700423
424 { 1, 0, 0x1, {0x1ff000, 4 * 1024} },
425 { 1, 0, 0x2, {0x1fe000, 8 * 1024} },
426 { 1, 0, 0x3, {0x1fc000, 16 * 1024} },
427 { 1, 0, 0x4, {0x1f8000, 32 * 1024} },
428 { 1, 0, 0x5, {0x1f8000, 32 * 1024} },
429
430 { 1, 1, 0x1, {0x000000, 4 * 1024} },
431 { 1, 1, 0x2, {0x000000, 8 * 1024} },
432 { 1, 1, 0x3, {0x000000, 16 * 1024} },
433 { 1, 1, 0x4, {0x000000, 32 * 1024} },
434 { 1, 1, 0x5, {0x000000, 32 * 1024} },
435};
436
David Hendricks2c4a76c2010-06-28 14:00:43 -0700437static struct w25q_range w25q64_ranges[] = {
438 { X, X, 0, {0, 0} }, /* none */
439
440 { 0, 0, 0x1, {0x7e0000, 128 * 1024} },
441 { 0, 0, 0x2, {0x7c0000, 256 * 1024} },
442 { 0, 0, 0x3, {0x780000, 512 * 1024} },
443 { 0, 0, 0x4, {0x700000, 1024 * 1024} },
444 { 0, 0, 0x5, {0x600000, 2048 * 1024} },
445 { 0, 0, 0x6, {0x400000, 4096 * 1024} },
446
447 { 0, 1, 0x1, {0x000000, 128 * 1024} },
448 { 0, 1, 0x2, {0x000000, 256 * 1024} },
449 { 0, 1, 0x3, {0x000000, 512 * 1024} },
450 { 0, 1, 0x4, {0x000000, 1024 * 1024} },
451 { 0, 1, 0x5, {0x000000, 2048 * 1024} },
452 { 0, 1, 0x6, {0x000000, 4096 * 1024} },
453 { X, X, 0x7, {0x000000, 8192 * 1024} },
454
455 { 1, 0, 0x1, {0x7ff000, 4 * 1024} },
456 { 1, 0, 0x2, {0x7fe000, 8 * 1024} },
457 { 1, 0, 0x3, {0x7fc000, 16 * 1024} },
458 { 1, 0, 0x4, {0x7f8000, 32 * 1024} },
459 { 1, 0, 0x5, {0x7f8000, 32 * 1024} },
460
461 { 1, 1, 0x1, {0x000000, 4 * 1024} },
462 { 1, 1, 0x2, {0x000000, 8 * 1024} },
463 { 1, 1, 0x3, {0x000000, 16 * 1024} },
464 { 1, 1, 0x4, {0x000000, 32 * 1024} },
465 { 1, 1, 0x5, {0x000000, 32 * 1024} },
466};
467
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800468struct w25q_range w25x10_ranges[] = {
469 { X, X, 0, {0, 0} }, /* none */
470 { 0, 0, 0x1, {0x010000, 64 * 1024} },
471 { 0, 1, 0x1, {0x000000, 64 * 1024} },
472 { X, X, 0x2, {0x000000, 128 * 1024} },
473 { X, X, 0x3, {0x000000, 128 * 1024} },
474};
475
476struct w25q_range w25x20_ranges[] = {
477 { X, X, 0, {0, 0} }, /* none */
478 { 0, 0, 0x1, {0x030000, 64 * 1024} },
479 { 0, 0, 0x2, {0x020000, 128 * 1024} },
480 { 0, 1, 0x1, {0x000000, 64 * 1024} },
481 { 0, 1, 0x2, {0x000000, 128 * 1024} },
482 { 0, X, 0x3, {0x000000, 256 * 1024} },
483};
484
David Hendricks470ca952010-08-13 14:01:53 -0700485struct w25q_range w25x40_ranges[] = {
486 { X, X, 0, {0, 0} }, /* none */
487 { 0, 0, 0x1, {0x070000, 64 * 1024} },
488 { 0, 0, 0x2, {0x060000, 128 * 1024} },
489 { 0, 0, 0x3, {0x040000, 256 * 1024} },
490 { 0, 1, 0x1, {0x000000, 64 * 1024} },
491 { 0, 1, 0x2, {0x000000, 128 * 1024} },
492 { 0, 1, 0x3, {0x000000, 256 * 1024} },
493 { 0, X, 0x4, {0x000000, 512 * 1024} },
494};
495
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800496struct w25q_range w25x80_ranges[] = {
497 { X, X, 0, {0, 0} }, /* none */
498 { 0, 0, 0x1, {0x0F0000, 64 * 1024} },
499 { 0, 0, 0x2, {0x0E0000, 128 * 1024} },
500 { 0, 0, 0x3, {0x0C0000, 256 * 1024} },
501 { 0, 0, 0x4, {0x080000, 512 * 1024} },
502 { 0, 1, 0x1, {0x000000, 64 * 1024} },
503 { 0, 1, 0x2, {0x000000, 128 * 1024} },
504 { 0, 1, 0x3, {0x000000, 256 * 1024} },
505 { 0, 1, 0x4, {0x000000, 512 * 1024} },
506 { 0, X, 0x5, {0x000000, 1024 * 1024} },
507 { 0, X, 0x6, {0x000000, 1024 * 1024} },
508 { 0, X, 0x7, {0x000000, 1024 * 1024} },
509};
510
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -0700511static struct w25q_range gd25q64_ranges[] = {
512 { X, X, 0, {0, 0} }, /* none */
513 { 0, 0, 0x1, {0x7e0000, 128 * 1024} },
514 { 0, 0, 0x2, {0x7c0000, 256 * 1024} },
515 { 0, 0, 0x3, {0x780000, 512 * 1024} },
516 { 0, 0, 0x4, {0x700000, 1024 * 1024} },
517 { 0, 0, 0x5, {0x600000, 2048 * 1024} },
518 { 0, 0, 0x6, {0x400000, 4096 * 1024} },
519
520 { 0, 1, 0x1, {0x000000, 128 * 1024} },
521 { 0, 1, 0x2, {0x000000, 256 * 1024} },
522 { 0, 1, 0x3, {0x000000, 512 * 1024} },
523 { 0, 1, 0x4, {0x000000, 1024 * 1024} },
524 { 0, 1, 0x5, {0x000000, 2048 * 1024} },
525 { 0, 1, 0x6, {0x000000, 4096 * 1024} },
526 { X, X, 0x7, {0x000000, 8192 * 1024} },
527
528 { 1, 0, 0x1, {0x7ff000, 4 * 1024} },
529 { 1, 0, 0x2, {0x7fe000, 8 * 1024} },
530 { 1, 0, 0x3, {0x7fc000, 16 * 1024} },
531 { 1, 0, 0x4, {0x7f8000, 32 * 1024} },
532 { 1, 0, 0x5, {0x7f8000, 32 * 1024} },
533 { 1, 0, 0x6, {0x7f8000, 32 * 1024} },
534
535 { 1, 1, 0x1, {0x000000, 4 * 1024} },
536 { 1, 1, 0x2, {0x000000, 8 * 1024} },
537 { 1, 1, 0x3, {0x000000, 16 * 1024} },
538 { 1, 1, 0x4, {0x000000, 32 * 1024} },
539 { 1, 1, 0x5, {0x000000, 32 * 1024} },
540 { 1, 1, 0x6, {0x000000, 32 * 1024} },
541};
542
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800543/* Given a flash chip, this function returns its range table. */
544static int w25_range_table(const struct flashchip *flash,
545 struct w25q_range **w25q_ranges,
546 int *num_entries)
David Hendricksf7924d12010-06-10 21:26:44 -0700547{
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800548 *w25q_ranges = 0;
549 *num_entries = 0;
David Hendricksf7924d12010-06-10 21:26:44 -0700550
David Hendricksd494b0a2010-08-16 16:28:50 -0700551 switch (flash->manufacture_id) {
552 case WINBOND_NEX_ID:
553 switch(flash->model_id) {
David Hendricksc801adb2010-12-09 16:58:56 -0800554 case WINBOND_NEX_W25X10:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800555 *w25q_ranges = w25x10_ranges;
556 *num_entries = ARRAY_SIZE(w25x10_ranges);
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800557 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800558 case WINBOND_NEX_W25X20:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800559 *w25q_ranges = w25x20_ranges;
560 *num_entries = ARRAY_SIZE(w25x20_ranges);
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800561 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800562 case WINBOND_NEX_W25X40:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800563 *w25q_ranges = w25x40_ranges;
564 *num_entries = ARRAY_SIZE(w25x40_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700565 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800566 case WINBOND_NEX_W25X80:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800567 *w25q_ranges = w25x80_ranges;
568 *num_entries = ARRAY_SIZE(w25x80_ranges);
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800569 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800570 case WINBOND_NEX_W25Q80:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800571 *w25q_ranges = w25q80_ranges;
572 *num_entries = ARRAY_SIZE(w25q80_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700573 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800574 case WINBOND_NEX_W25Q16:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800575 *w25q_ranges = w25q16_ranges;
576 *num_entries = ARRAY_SIZE(w25q16_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700577 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800578 case WINBOND_NEX_W25Q32:
Louis Yung-Chieh Lo469707f2012-05-18 16:38:37 +0800579 case WINBOND_NEX_W25Q32DW:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800580 *w25q_ranges = w25q32_ranges;
581 *num_entries = ARRAY_SIZE(w25q32_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700582 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800583 case WINBOND_NEX_W25Q64:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800584 *w25q_ranges = w25q64_ranges;
585 *num_entries = ARRAY_SIZE(w25q64_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700586 break;
587 default:
588 msg_cerr("%s() %d: WINBOND flash chip mismatch (0x%04x)"
589 ", aborting\n", __func__, __LINE__,
590 flash->model_id);
591 return -1;
592 }
David Hendricks2c4a76c2010-06-28 14:00:43 -0700593 break;
David Hendricks57566ed2010-08-16 18:24:45 -0700594 case EON_ID_NOPREFIX:
595 switch (flash->model_id) {
David Hendricksc801adb2010-12-09 16:58:56 -0800596 case EON_EN25F40:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800597 *w25q_ranges = en25f40_ranges;
598 *num_entries = ARRAY_SIZE(en25f40_ranges);
David Hendricks57566ed2010-08-16 18:24:45 -0700599 break;
David Hendrickse185bf22011-05-24 15:34:18 -0700600 case EON_EN25Q40:
601 *w25q_ranges = en25q40_ranges;
602 *num_entries = ARRAY_SIZE(en25q40_ranges);
603 break;
604 case EON_EN25Q80:
605 *w25q_ranges = en25q80_ranges;
606 *num_entries = ARRAY_SIZE(en25q80_ranges);
607 break;
608 case EON_EN25Q32:
609 *w25q_ranges = en25q32_ranges;
610 *num_entries = ARRAY_SIZE(en25q32_ranges);
611 break;
612 case EON_EN25Q64:
613 *w25q_ranges = en25q64_ranges;
614 *num_entries = ARRAY_SIZE(en25q64_ranges);
615 break;
616 case EON_EN25Q128:
617 *w25q_ranges = en25q128_ranges;
618 *num_entries = ARRAY_SIZE(en25q128_ranges);
619 break;
David Hendricks57566ed2010-08-16 18:24:45 -0700620 default:
621 msg_cerr("%s():%d: EON flash chip mismatch (0x%04x)"
622 ", aborting\n", __func__, __LINE__,
623 flash->model_id);
624 return -1;
625 }
626 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800627 case MACRONIX_ID:
David Hendricksac72e362010-08-16 18:20:03 -0700628 switch (flash->model_id) {
David Hendricksf8f00c72011-02-01 12:39:46 -0800629 case MACRONIX_MX25L1005:
630 *w25q_ranges = mx25l1005_ranges;
631 *num_entries = ARRAY_SIZE(mx25l1005_ranges);
632 break;
633 case MACRONIX_MX25L2005:
634 *w25q_ranges = mx25l2005_ranges;
635 *num_entries = ARRAY_SIZE(mx25l2005_ranges);
636 break;
637 case MACRONIX_MX25L4005:
638 *w25q_ranges = mx25l4005_ranges;
639 *num_entries = ARRAY_SIZE(mx25l4005_ranges);
640 break;
641 case MACRONIX_MX25L8005:
642 *w25q_ranges = mx25l8005_ranges;
643 *num_entries = ARRAY_SIZE(mx25l8005_ranges);
644 break;
645 case MACRONIX_MX25L1605:
646 /* FIXME: MX25L1605 and MX25L1605D have different write
647 * protection capabilities, but share IDs */
648 *w25q_ranges = mx25l1605d_ranges;
649 *num_entries = ARRAY_SIZE(mx25l1605d_ranges);
650 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800651 case MACRONIX_MX25L3205:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800652 *w25q_ranges = mx25l3205d_ranges;
653 *num_entries = ARRAY_SIZE(mx25l3205d_ranges);
David Hendricksac72e362010-08-16 18:20:03 -0700654 break;
David Hendricksf8f00c72011-02-01 12:39:46 -0800655 case MACRONIX_MX25L6405:
David Hendricks1c9bc9c2011-07-20 15:25:44 -0700656 /* FIXME: MX25L64* chips have mixed capabilities and
657 share IDs */
658 *w25q_ranges = mx25l6406e_ranges;
659 *num_entries = ARRAY_SIZE(mx25l6406e_ranges);
David Hendricksf8f00c72011-02-01 12:39:46 -0800660 break;
David Hendricksac72e362010-08-16 18:20:03 -0700661 default:
662 msg_cerr("%s():%d: MXIC flash chip mismatch (0x%04x)"
663 ", aborting\n", __func__, __LINE__,
664 flash->model_id);
665 return -1;
666 }
667 break;
David Hendricksbfa624b2012-07-24 12:47:59 -0700668 case ST_ID:
669 switch(flash->model_id) {
670 case ST_N25Q064__1E:
671 case ST_N25Q064__3E:
672 *w25q_ranges = n25q064_ranges;
673 *num_entries = ARRAY_SIZE(n25q064_ranges);
674 break;
675 default:
676 msg_cerr("%s() %d: Micron flash chip mismatch"
677 " (0x%04x), aborting\n", __func__, __LINE__,
678 flash->model_id);
679 return -1;
680 }
681 break;
Bryan Freed9a0051f2012-05-22 16:06:09 -0700682 case GIGADEVICE_ID:
683 switch(flash->model_id) {
684 case GIGADEVICE_GD25LQ32:
685 *w25q_ranges = w25q32_ranges;
686 *num_entries = ARRAY_SIZE(w25q32_ranges);
687 break;
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -0700688 case GIGADEVICE_GD25Q64:
689 *w25q_ranges = gd25q64_ranges;
690 *num_entries = ARRAY_SIZE(gd25q64_ranges);
691 break;
692 /* TODO(shawnn): add support for other GD parts */
Bryan Freed9a0051f2012-05-22 16:06:09 -0700693 default:
694 msg_cerr("%s() %d: GigaDevice flash chip mismatch"
695 " (0x%04x), aborting\n", __func__, __LINE__,
696 flash->model_id);
697 return -1;
698 }
699 break;
David Hendricksf7924d12010-06-10 21:26:44 -0700700 default:
David Hendricksd494b0a2010-08-16 16:28:50 -0700701 msg_cerr("%s: flash vendor (0x%x) not found, aborting\n",
702 __func__, flash->manufacture_id);
David Hendricksf7924d12010-06-10 21:26:44 -0700703 return -1;
704 }
705
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800706 return 0;
707}
708
709int w25_range_to_status(const struct flashchip *flash,
710 unsigned int start, unsigned int len,
711 struct w25q_status *status)
712{
713 struct w25q_range *w25q_ranges;
714 int i, range_found = 0;
715 int num_entries;
716
717 if (w25_range_table(flash, &w25q_ranges, &num_entries)) return -1;
David Hendricksf7924d12010-06-10 21:26:44 -0700718 for (i = 0; i < num_entries; i++) {
719 struct wp_range *r = &w25q_ranges[i].range;
720
721 msg_cspew("comparing range 0x%x 0x%x / 0x%x 0x%x\n",
722 start, len, r->start, r->len);
723 if ((start == r->start) && (len == r->len)) {
David Hendricksd494b0a2010-08-16 16:28:50 -0700724 status->bp0 = w25q_ranges[i].bp & 1;
725 status->bp1 = w25q_ranges[i].bp >> 1;
726 status->bp2 = w25q_ranges[i].bp >> 2;
727 status->tb = w25q_ranges[i].tb;
728 status->sec = w25q_ranges[i].sec;
David Hendricksf7924d12010-06-10 21:26:44 -0700729
730 range_found = 1;
731 break;
732 }
733 }
734
735 if (!range_found) {
736 msg_cerr("matching range not found\n");
737 return -1;
738 }
David Hendricksd494b0a2010-08-16 16:28:50 -0700739 return 0;
740}
741
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800742int w25_status_to_range(const struct flashchip *flash,
743 const struct w25q_status *status,
744 unsigned int *start, unsigned int *len)
745{
746 struct w25q_range *w25q_ranges;
747 int i, status_found = 0;
748 int num_entries;
749
750 if (w25_range_table(flash, &w25q_ranges, &num_entries)) return -1;
751 for (i = 0; i < num_entries; i++) {
752 int bp;
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +0800753 int table_bp, table_tb, table_sec;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800754
755 bp = status->bp0 | (status->bp1 << 1) | (status->bp2 << 2);
756 msg_cspew("comparing 0x%x 0x%x / 0x%x 0x%x / 0x%x 0x%x\n",
757 bp, w25q_ranges[i].bp,
758 status->tb, w25q_ranges[i].tb,
759 status->sec, w25q_ranges[i].sec);
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +0800760 table_bp = w25q_ranges[i].bp;
761 table_tb = w25q_ranges[i].tb;
762 table_sec = w25q_ranges[i].sec;
763 if ((bp == table_bp || table_bp == X) &&
764 (status->tb == table_tb || table_tb == X) &&
765 (status->sec == table_sec || table_sec == X)) {
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800766 *start = w25q_ranges[i].range.start;
767 *len = w25q_ranges[i].range.len;
768
769 status_found = 1;
770 break;
771 }
772 }
773
774 if (!status_found) {
775 msg_cerr("matching status not found\n");
776 return -1;
777 }
778 return 0;
779}
780
Louis Yung-Chieh Lo52aa9302010-09-06 10:45:02 +0800781/* Since most chips we use must be WREN-ed before WRSR,
782 * we copy a write status function here before we have a good solution. */
783static int spi_write_status_register_WREN(int status)
784{
785 int result;
786 struct spi_command cmds[] = {
787 {
788 /* FIXME: WRSR requires either EWSR or WREN depending on chip type. */
789 .writecnt = JEDEC_WREN_OUTSIZE,
790 .writearr = (const unsigned char[]){ JEDEC_WREN },
791 .readcnt = 0,
792 .readarr = NULL,
793 }, {
794 .writecnt = JEDEC_WRSR_OUTSIZE,
795 .writearr = (const unsigned char[]){ JEDEC_WRSR, (unsigned char) status },
796 .readcnt = 0,
797 .readarr = NULL,
798 }, {
799 .writecnt = 0,
800 .writearr = NULL,
801 .readcnt = 0,
802 .readarr = NULL,
803 }};
804
805 result = spi_send_multicommand(cmds);
806 if (result) {
807 msg_cerr("%s failed during command execution\n",
808 __func__);
809 }
Louis Yung-Chieh Lo96222b12010-11-01 11:48:11 +0800810
811 /* WRSR performs a self-timed erase before the changes take effect. */
812 programmer_delay(WRITE_STATUS_REGISTER_DELAY);
813
Louis Yung-Chieh Lo52aa9302010-09-06 10:45:02 +0800814 return result;
815}
816
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +0800817/* Given a [start, len], this function calls w25_range_to_status() to convert
818 * it to flash-chip-specific range bits, then sets into status register.
819 */
David Hendricks91040832011-07-08 20:01:09 -0700820static int w25_set_range(const struct flashchip *flash,
David Hendricksd494b0a2010-08-16 16:28:50 -0700821 unsigned int start, unsigned int len)
822{
823 struct w25q_status status;
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +0800824 int tmp = 0;
825 int expected = 0;
David Hendricksd494b0a2010-08-16 16:28:50 -0700826
827 memset(&status, 0, sizeof(status));
828 tmp = spi_read_status_register();
829 memcpy(&status, &tmp, 1);
830 msg_cdbg("%s: old status: 0x%02x\n", __func__, tmp);
831
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800832 if (w25_range_to_status(flash, start, len, &status)) return -1;
David Hendricksf7924d12010-06-10 21:26:44 -0700833
834 msg_cdbg("status.busy: %x\n", status.busy);
835 msg_cdbg("status.wel: %x\n", status.wel);
836 msg_cdbg("status.bp0: %x\n", status.bp0);
837 msg_cdbg("status.bp1: %x\n", status.bp1);
838 msg_cdbg("status.bp2: %x\n", status.bp2);
839 msg_cdbg("status.tb: %x\n", status.tb);
840 msg_cdbg("status.sec: %x\n", status.sec);
841 msg_cdbg("status.srp0: %x\n", status.srp0);
842
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +0800843 memcpy(&expected, &status, sizeof(status));
844 spi_write_status_register_WREN(expected);
David Hendricksf7924d12010-06-10 21:26:44 -0700845
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +0800846 tmp = spi_read_status_register();
847 msg_cdbg("%s: new status: 0x%02x\n", __func__, tmp);
848 if ((tmp & MASK_WP_AREA) == (expected & MASK_WP_AREA)) {
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +0800849 return 0;
850 } else {
David Hendricksc801adb2010-12-09 16:58:56 -0800851 msg_cerr("expected=0x%02x, but actual=0x%02x.\n",
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +0800852 expected, tmp);
853 return 1;
854 }
David Hendricksf7924d12010-06-10 21:26:44 -0700855}
856
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +0800857/* Print out the current status register value with human-readable text. */
David Hendricks91040832011-07-08 20:01:09 -0700858static int w25_wp_status(const struct flashchip *flash)
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800859{
860 struct w25q_status status;
861 int tmp;
David Hendricksce8ded32010-10-08 11:23:38 -0700862 unsigned int start, len;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800863 int ret = 0;
864
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +0800865 memset(&status, 0, sizeof(status));
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800866 tmp = spi_read_status_register();
867 /* FIXME: this is NOT endian-free copy. */
868 memcpy(&status, &tmp, 1);
869 msg_cinfo("WP: status: 0x%02x\n", tmp);
870 msg_cinfo("WP: status.srp0: %x\n", status.srp0);
871 msg_cinfo("WP: write protect is %s.\n",
872 status.srp0 ? "enabled" : "disabled");
873
874 msg_cinfo("WP: write protect range: ");
875 if (w25_status_to_range(flash, &status, &start, &len)) {
876 msg_cinfo("(cannot resolve the range)\n");
877 ret = -1;
878 } else {
879 msg_cinfo("start=0x%08x, len=0x%08x\n", start, len);
880 }
881
882 return ret;
883}
884
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +0800885/* Set/clear the SRP0 bit in the status register. */
David Hendricks91040832011-07-08 20:01:09 -0700886static int w25_set_srp0(const struct flashchip *flash, int enable)
David Hendricksf7924d12010-06-10 21:26:44 -0700887{
888 struct w25q_status status;
889 int tmp = 0;
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +0800890 int expected = 0;
David Hendricksf7924d12010-06-10 21:26:44 -0700891
892 memset(&status, 0, sizeof(status));
893 tmp = spi_read_status_register();
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +0800894 /* FIXME: this is NOT endian-free copy. */
David Hendricksf7924d12010-06-10 21:26:44 -0700895 memcpy(&status, &tmp, 1);
896 msg_cdbg("%s: old status: 0x%02x\n", __func__, tmp);
897
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +0800898 status.srp0 = enable ? 1 : 0;
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +0800899 memcpy(&expected, &status, sizeof(status));
900 spi_write_status_register_WREN(expected);
901
902 tmp = spi_read_status_register();
903 msg_cdbg("%s: new status: 0x%02x\n", __func__, tmp);
904 if ((tmp & MASK_WP_AREA) != (expected & MASK_WP_AREA))
905 return 1;
David Hendricksf7924d12010-06-10 21:26:44 -0700906
907 return 0;
908}
909
David Hendricks91040832011-07-08 20:01:09 -0700910static int w25_enable_writeprotect(const struct flashchip *flash)
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +0800911{
912 int ret;
913
914 ret = w25_set_srp0(flash, 1);
David Hendricksc801adb2010-12-09 16:58:56 -0800915 if (ret)
916 msg_cerr("%s(): error=%d.\n", __func__, ret);
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +0800917 return ret;
918}
919
David Hendricks91040832011-07-08 20:01:09 -0700920static int w25_disable_writeprotect(const struct flashchip *flash)
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +0800921{
922 int ret;
923
924 ret = w25_set_srp0(flash, 0);
David Hendricksc801adb2010-12-09 16:58:56 -0800925 if (ret)
926 msg_cerr("%s(): error=%d.\n", __func__, ret);
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +0800927 return ret;
928}
929
David Hendricks91040832011-07-08 20:01:09 -0700930static int w25_list_ranges(const struct flashchip *flash)
David Hendricks0f7f5382011-02-11 18:12:31 -0800931{
932 struct w25q_range *w25q_ranges;
933 int i, num_entries;
934
935 if (w25_range_table(flash, &w25q_ranges, &num_entries)) return -1;
936 for (i = 0; i < num_entries; i++) {
937 msg_cinfo("start: 0x%06x, length: 0x%06x\n",
938 w25q_ranges[i].range.start,
939 w25q_ranges[i].range.len);
940 }
941
942 return 0;
943}
944
David Hendricksf7924d12010-06-10 21:26:44 -0700945struct wp wp_w25 = {
David Hendricks0f7f5382011-02-11 18:12:31 -0800946 .list_ranges = w25_list_ranges,
David Hendricksf7924d12010-06-10 21:26:44 -0700947 .set_range = w25_set_range,
948 .enable = w25_enable_writeprotect,
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +0800949 .disable = w25_disable_writeprotect,
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800950 .wp_status = w25_wp_status,
David Hendricksf7924d12010-06-10 21:26:44 -0700951};