blob: 731171c77848b2a4e0c0d21e0385c63896e5702e [file] [log] [blame]
stepan927d4e22007-04-04 22:45:58 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
stepan927d4e22007-04-04 22:45:58 +00003 *
uweb25f1ea2007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
uwe6ab4b7b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
wardfbe9c652007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
stepan927d4e22007-04-04 22:45:58 +00008 *
uweb25f1ea2007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
stepan927d4e22007-04-04 22:45:58 +000012 *
uweb25f1ea2007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
stepan927d4e22007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
stepan927d4e22007-04-04 22:45:58 +000027#include <string.h>
stepanf778f522008-02-20 11:11:18 +000028#include <fcntl.h>
stepan927d4e22007-04-04 22:45:58 +000029#include "flash.h"
stepan927d4e22007-04-04 22:45:58 +000030
stuge04909772007-05-04 04:47:04 +000031/*
uwebe4477b2007-08-23 16:08:21 +000032 * Helper functions for many Winbond Super I/Os of the W836xx range.
stuge04909772007-05-04 04:47:04 +000033 */
stuge04909772007-05-04 04:47:04 +000034/* Enter extended functions */
stugeaa35d392009-01-26 02:34:51 +000035void w836xx_ext_enter(uint16_t port)
uwe23438a02007-05-03 10:09:23 +000036{
hailfingere1f062f2008-05-22 13:22:45 +000037 OUTB(0x87, port);
38 OUTB(0x87, port);
stuge04909772007-05-04 04:47:04 +000039}
uwe23438a02007-05-03 10:09:23 +000040
stuge04909772007-05-04 04:47:04 +000041/* Leave extended functions */
stugeaa35d392009-01-26 02:34:51 +000042void w836xx_ext_leave(uint16_t port)
stuge04909772007-05-04 04:47:04 +000043{
hailfingere1f062f2008-05-22 13:22:45 +000044 OUTB(0xAA, port);
stuge04909772007-05-04 04:47:04 +000045}
uwe23438a02007-05-03 10:09:23 +000046
hailfinger7bac0e52009-05-25 23:26:50 +000047/* Generic Super I/O helper functions */
48uint8_t sio_read(uint16_t port, uint8_t reg)
stuge04909772007-05-04 04:47:04 +000049{
hailfinger7bac0e52009-05-25 23:26:50 +000050 OUTB(reg, port);
51 return INB(port + 1);
stuge04909772007-05-04 04:47:04 +000052}
uwe23438a02007-05-03 10:09:23 +000053
hailfinger7bac0e52009-05-25 23:26:50 +000054void sio_write(uint16_t port, uint8_t reg, uint8_t data)
stuge04909772007-05-04 04:47:04 +000055{
hailfinger7bac0e52009-05-25 23:26:50 +000056 OUTB(reg, port);
57 OUTB(data, port + 1);
stuge04909772007-05-04 04:47:04 +000058}
uwe23438a02007-05-03 10:09:23 +000059
hailfinger7bac0e52009-05-25 23:26:50 +000060void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
stuge04909772007-05-04 04:47:04 +000061{
rminnich6079a1c2007-10-12 21:22:40 +000062 uint8_t tmp;
uwe23438a02007-05-03 10:09:23 +000063
hailfinger7bac0e52009-05-25 23:26:50 +000064 OUTB(reg, port);
65 tmp = INB(port + 1) & ~mask;
66 OUTB(tmp | (data & mask), port + 1);
uwe23438a02007-05-03 10:09:23 +000067}
68
hailfingerc236f9e2009-12-22 23:42:04 +000069/* Not used yet. */
70#if 0
71static int enable_flash_decode_superio(void)
72{
73 int ret;
74 uint8_t tmp;
75
76 switch (superio.vendor) {
77 case SUPERIO_VENDOR_NONE:
78 ret = -1;
79 break;
80 case SUPERIO_VENDOR_ITE:
81 enter_conf_mode_ite(superio.port);
uwef6f94d42010-03-13 17:28:29 +000082 /* Enable flash mapping. Works for most old ITE style Super I/O. */
hailfingerc236f9e2009-12-22 23:42:04 +000083 tmp = sio_read(superio.port, 0x24);
84 tmp |= 0xfc;
85 sio_write(superio.port, 0x24, tmp);
86 exit_conf_mode_ite(superio.port);
87 ret = 0;
88 break;
89 default:
uwef6f94d42010-03-13 17:28:29 +000090 printf_debug("Unhandled Super I/O type!\n");
hailfingerc236f9e2009-12-22 23:42:04 +000091 ret = -1;
92 break;
93 }
94 return ret;
95}
96#endif
97
uwebe4477b2007-08-23 16:08:21 +000098/**
99 * Winbond W83627HF: Raise GPIO24.
stuge04909772007-05-04 04:47:04 +0000100 *
101 * Suited for:
uwebe4477b2007-08-23 16:08:21 +0000102 * - Agami Aruma
103 * - IWILL DK8-HTX
stepan927d4e22007-04-04 22:45:58 +0000104 */
hailfinger7bac0e52009-05-25 23:26:50 +0000105static int w83627hf_gpio24_raise(uint16_t port, const char *name)
stepan927d4e22007-04-04 22:45:58 +0000106{
hailfinger7bac0e52009-05-25 23:26:50 +0000107 w836xx_ext_enter(port);
stepan927d4e22007-04-04 22:45:58 +0000108
uwe6ed6d952007-12-04 21:49:06 +0000109 /* Is this the W83627HF? */
hailfinger7bac0e52009-05-25 23:26:50 +0000110 if (sio_read(port, 0x20) != 0x52) { /* Super I/O device ID reg. */
stuge04909772007-05-04 04:47:04 +0000111 fprintf(stderr, "\nERROR: %s: W83627HF: Wrong ID: 0x%02X.\n",
hailfinger7bac0e52009-05-25 23:26:50 +0000112 name, sio_read(port, 0x20));
113 w836xx_ext_leave(port);
stepan927d4e22007-04-04 22:45:58 +0000114 return -1;
115 }
116
stuge04909772007-05-04 04:47:04 +0000117 /* PIN89S: WDTO/GP24 multiplex -> GPIO24 */
hailfinger7bac0e52009-05-25 23:26:50 +0000118 sio_mask(port, 0x2B, 0x10, 0x10);
stepan927d4e22007-04-04 22:45:58 +0000119
uwe6ed6d952007-12-04 21:49:06 +0000120 /* Select logical device 8: GPIO port 2 */
hailfinger7bac0e52009-05-25 23:26:50 +0000121 sio_write(port, 0x07, 0x08);
stepan927d4e22007-04-04 22:45:58 +0000122
hailfinger7bac0e52009-05-25 23:26:50 +0000123 sio_mask(port, 0x30, 0x01, 0x01); /* Activate logical device. */
124 sio_mask(port, 0xF0, 0x00, 0x10); /* GPIO24 -> output */
125 sio_mask(port, 0xF2, 0x00, 0x10); /* Clear GPIO24 inversion */
126 sio_mask(port, 0xF1, 0x10, 0x10); /* Raise GPIO24 */
stuge04909772007-05-04 04:47:04 +0000127
hailfinger7bac0e52009-05-25 23:26:50 +0000128 w836xx_ext_leave(port);
stepan927d4e22007-04-04 22:45:58 +0000129
130 return 0;
131}
132
rminnich6079a1c2007-10-12 21:22:40 +0000133static int w83627hf_gpio24_raise_2e(const char *name)
134{
rminnich618eb1a2009-04-09 14:28:36 +0000135 return w83627hf_gpio24_raise(0x2e, name);
rminnich6079a1c2007-10-12 21:22:40 +0000136}
137
138/**
139 * Winbond W83627THF: GPIO 4, bit 4
140 *
141 * Suited for:
stugea1efa0e2008-07-21 17:48:40 +0000142 * - MSI K8T Neo2-F
rminnich6079a1c2007-10-12 21:22:40 +0000143 * - MSI K8N-NEO3
144 */
hailfinger7bac0e52009-05-25 23:26:50 +0000145static int w83627thf_gpio4_4_raise(uint16_t port, const char *name)
rminnich6079a1c2007-10-12 21:22:40 +0000146{
hailfinger7bac0e52009-05-25 23:26:50 +0000147 w836xx_ext_enter(port);
uwe6ed6d952007-12-04 21:49:06 +0000148
149 /* Is this the W83627THF? */
hailfinger7bac0e52009-05-25 23:26:50 +0000150 if (sio_read(port, 0x20) != 0x82) { /* Super I/O device ID reg. */
rminnich6079a1c2007-10-12 21:22:40 +0000151 fprintf(stderr, "\nERROR: %s: W83627THF: Wrong ID: 0x%02X.\n",
hailfinger7bac0e52009-05-25 23:26:50 +0000152 name, sio_read(port, 0x20));
153 w836xx_ext_leave(port);
rminnich6079a1c2007-10-12 21:22:40 +0000154 return -1;
155 }
156
157 /* PINxxxxS: GPIO4/bit 4 multiplex -> GPIOXXX */
158
hailfinger7bac0e52009-05-25 23:26:50 +0000159 sio_write(port, 0x07, 0x09); /* Select LDN 9: GPIO port 4 */
160 sio_mask(port, 0x30, 0x02, 0x02); /* Activate logical device. */
161 sio_mask(port, 0xF4, 0x00, 0x10); /* GPIO4 bit 4 -> output */
162 sio_mask(port, 0xF6, 0x00, 0x10); /* Clear GPIO4 bit 4 inversion */
163 sio_mask(port, 0xF5, 0x10, 0x10); /* Raise GPIO4 bit 4 */
rminnich6079a1c2007-10-12 21:22:40 +0000164
hailfinger7bac0e52009-05-25 23:26:50 +0000165 w836xx_ext_leave(port);
rminnich6079a1c2007-10-12 21:22:40 +0000166
167 return 0;
168}
169
stugea1efa0e2008-07-21 17:48:40 +0000170static int w83627thf_gpio4_4_raise_2e(const char *name)
171{
172 return w83627thf_gpio4_4_raise(0x2e, name);
173}
174
rminnich6079a1c2007-10-12 21:22:40 +0000175static int w83627thf_gpio4_4_raise_4e(const char *name)
176{
uwe6ed6d952007-12-04 21:49:06 +0000177 return w83627thf_gpio4_4_raise(0x4e, name);
rminnich6079a1c2007-10-12 21:22:40 +0000178}
uwe6ed6d952007-12-04 21:49:06 +0000179
uwebe4477b2007-08-23 16:08:21 +0000180/**
uwe6ab4b7b2009-05-09 14:26:04 +0000181 * w83627: Enable MEMW# and set ROM size to max.
stepan927d4e22007-04-04 22:45:58 +0000182 */
hailfinger7bac0e52009-05-25 23:26:50 +0000183static void w836xx_memw_enable(uint16_t port)
stepan927d4e22007-04-04 22:45:58 +0000184{
hailfinger7bac0e52009-05-25 23:26:50 +0000185 w836xx_ext_enter(port);
186 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
uwe6ab4b7b2009-05-09 14:26:04 +0000187 /* Enable MEMW# and set ROM size select to max. (4M). */
hailfinger7bac0e52009-05-25 23:26:50 +0000188 sio_mask(port, 0x24, 0x28, 0x28);
uwe6ab4b7b2009-05-09 14:26:04 +0000189 }
hailfinger7bac0e52009-05-25 23:26:50 +0000190 w836xx_ext_leave(port);
uwe6ab4b7b2009-05-09 14:26:04 +0000191}
192
193/**
libv53f58142009-12-23 00:54:26 +0000194 * Suited for:
195 * - EPoX EP-8K5A2: VIA KT333 + VT8235.
196 * - Albatron PM266A Pro: VIA P4M266A + VT8235.
197 * - Shuttle AK31 (all versions): VIA KT266 + VT8233.
198 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
199 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237.
uwe6ab4b7b2009-05-09 14:26:04 +0000200 */
libv53f58142009-12-23 00:54:26 +0000201static int w836xx_memw_enable_2e(const char *name)
uwe6ab4b7b2009-05-09 14:26:04 +0000202{
libv53f58142009-12-23 00:54:26 +0000203 w836xx_memw_enable(0x2E);
stepan927d4e22007-04-04 22:45:58 +0000204
libv53f58142009-12-23 00:54:26 +0000205 return 0;
uwe6ab4b7b2009-05-09 14:26:04 +0000206}
207
libv71e95f52010-01-20 14:45:07 +0000208/**
209 *
210 */
211static int it8705f_write_enable(uint8_t port, const char *name)
212{
213 enter_conf_mode_ite(port);
214 sio_mask(port, 0x24, 0x04, 0x04); /* Flash ROM I/F Writes Enable */
215 exit_conf_mode_ite(port);
216
217 return 0;
218}
219
220/**
221 * Suited for:
222 * - AOpen vKM400Am-S: VIA KM400 + VT8237 + IT8705F.
223 * - Biostar P4M80-M4: VIA P4M800 + VT8237 + IT8705AF
224 * - Elitegroup K7S6A: SiS745 + ITE IT8705F
225 * - Elitegroup K7VTA3: VIA Apollo KT266/A/333 + VIA VT8235 + ITE IT8705F
226 * - GIGABYTE GA-7VT600: VIA KT600 + VT8237 + IT8705
227 * - Shuttle AK38N: VIA KT333CF + VIA VT8235 + ITE IT8705F
228 *
uwef6f94d42010-03-13 17:28:29 +0000229 * The SIS950 Super I/O probably requires the same flash write enable.
libv71e95f52010-01-20 14:45:07 +0000230 */
231static int it8705f_write_enable_2e(const char *name)
232{
233 return it8705f_write_enable(0x2e, name);
234}
libv53f58142009-12-23 00:54:26 +0000235
mkarcherb507b7b2010-02-27 18:35:54 +0000236static int pc87360_gpio_set(uint8_t gpio, int raise)
237{
238 static const int bankbase[] = {0, 4, 8, 10, 12};
239 int gpio_bank = gpio / 8;
240 int gpio_pin = gpio % 8;
241 uint16_t baseport;
uwef6f94d42010-03-13 17:28:29 +0000242 uint8_t id, val;
mkarcherb507b7b2010-02-27 18:35:54 +0000243
uwef6f94d42010-03-13 17:28:29 +0000244 if (gpio_bank > 4) {
mkarcherb507b7b2010-02-27 18:35:54 +0000245 fprintf(stderr, "PC87360: Invalid GPIO %d\n", gpio);
246 return -1;
247 }
248
249 id = sio_read(0x2E, 0x20);
uwef6f94d42010-03-13 17:28:29 +0000250 if (id != 0xE1) {
mkarcherb507b7b2010-02-27 18:35:54 +0000251 fprintf(stderr, "PC87360: unexpected ID %02x\n", id);
252 return -1;
253 }
254
uwef6f94d42010-03-13 17:28:29 +0000255 sio_write(0x2E, 0x07, 0x07); /* Select GPIO device */
mkarcherb507b7b2010-02-27 18:35:54 +0000256 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
uwef6f94d42010-03-13 17:28:29 +0000257 if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
mkarcherb507b7b2010-02-27 18:35:54 +0000258 fprintf (stderr, "PC87360: invalid GPIO base address %04x\n",
259 baseport);
260 return -1;
261 }
262 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device */
uwef6f94d42010-03-13 17:28:29 +0000263 sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
mkarcherb507b7b2010-02-27 18:35:54 +0000264 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output */
265
266 val = INB(baseport + bankbase[gpio_bank]);
uwef6f94d42010-03-13 17:28:29 +0000267 if (raise)
mkarcherb507b7b2010-02-27 18:35:54 +0000268 val |= 1 << gpio_pin;
269 else
270 val &= ~(1 << gpio_pin);
271 OUTB(val, baseport + bankbase[gpio_bank]);
272
273 return 0;
274}
275
uwe6ab4b7b2009-05-09 14:26:04 +0000276/**
277 * VT823x: Set one of the GPIO pins.
278 */
libv53f58142009-12-23 00:54:26 +0000279static int via_vt823x_gpio_set(uint8_t gpio, int raise)
uwe6ab4b7b2009-05-09 14:26:04 +0000280{
libv53f58142009-12-23 00:54:26 +0000281 struct pci_dev *dev;
uwe6ab4b7b2009-05-09 14:26:04 +0000282 uint16_t base;
libvc89fddc2009-12-09 07:53:01 +0000283 uint8_t val, bit, offset;
uwe6ab4b7b2009-05-09 14:26:04 +0000284
libv53f58142009-12-23 00:54:26 +0000285 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
286 switch (dev->device_id) {
287 case 0x3177: /* VT8235 */
288 case 0x3227: /* VT8237R */
289 case 0x3337: /* VT8237A */
290 break;
291 default:
292 fprintf(stderr, "\nERROR: VT823x ISA bridge not found.\n");
293 return -1;
294 }
295
libv785ec422009-06-19 13:53:59 +0000296 if ((gpio >= 12) && (gpio <= 15)) {
297 /* GPIO12-15 -> output */
298 val = pci_read_byte(dev, 0xE4);
299 val |= 0x10;
300 pci_write_byte(dev, 0xE4, val);
301 } else if (gpio == 9) {
302 /* GPIO9 -> Output */
303 val = pci_read_byte(dev, 0xE4);
304 val |= 0x20;
305 pci_write_byte(dev, 0xE4, val);
libvc89fddc2009-12-09 07:53:01 +0000306 } else if (gpio == 5) {
307 val = pci_read_byte(dev, 0xE4);
308 val |= 0x01;
309 pci_write_byte(dev, 0xE4, val);
libv785ec422009-06-19 13:53:59 +0000310 } else {
uwe6ab4b7b2009-05-09 14:26:04 +0000311 fprintf(stderr, "\nERROR: "
312 "VT823x GPIO%02d is not implemented.\n", gpio);
libv53f58142009-12-23 00:54:26 +0000313 return -1;
uwef6641642007-05-09 10:17:44 +0000314 }
stepan927d4e22007-04-04 22:45:58 +0000315
uwe6ab4b7b2009-05-09 14:26:04 +0000316 /* We need the I/O Base Address for this board's flash enable. */
317 base = pci_read_word(dev, 0x88) & 0xff80;
318
libvc89fddc2009-12-09 07:53:01 +0000319 offset = 0x4C + gpio / 8;
320 bit = 0x01 << (gpio % 8);
321
322 val = INB(base + offset);
uwe6ab4b7b2009-05-09 14:26:04 +0000323 if (raise)
324 val |= bit;
325 else
326 val &= ~bit;
libvc89fddc2009-12-09 07:53:01 +0000327 OUTB(val, base + offset);
stepan927d4e22007-04-04 22:45:58 +0000328
uwef6641642007-05-09 10:17:44 +0000329 return 0;
stepan927d4e22007-04-04 22:45:58 +0000330}
331
uwebe4477b2007-08-23 16:08:21 +0000332/**
libv53f58142009-12-23 00:54:26 +0000333 * Suited for Asus M2V-MX: VIA K8M890 + VT8237A + IT8716F
stepan927d4e22007-04-04 22:45:58 +0000334 */
libv53f58142009-12-23 00:54:26 +0000335static int via_vt823x_gpio5_raise(const char *name)
stepan927d4e22007-04-04 22:45:58 +0000336{
libv53f58142009-12-23 00:54:26 +0000337 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
338 return via_vt823x_gpio_set(5, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000339}
340
341/**
libv785ec422009-06-19 13:53:59 +0000342 * Suited for VIAs EPIA N & NL.
343 */
libv53f58142009-12-23 00:54:26 +0000344static int via_vt823x_gpio9_raise(const char *name)
libv785ec422009-06-19 13:53:59 +0000345{
libv53f58142009-12-23 00:54:26 +0000346 return via_vt823x_gpio_set(9, 1);
libv785ec422009-06-19 13:53:59 +0000347}
348
349/**
libv53f58142009-12-23 00:54:26 +0000350 * Suited for VIAs EPIA M and MII, and maybe other CLE266 based EPIAs.
351 *
352 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
353 * lowered there.
uwe6ab4b7b2009-05-09 14:26:04 +0000354 */
libv53f58142009-12-23 00:54:26 +0000355static int via_vt823x_gpio15_raise(const char *name)
uwe6ab4b7b2009-05-09 14:26:04 +0000356{
libv53f58142009-12-23 00:54:26 +0000357 return via_vt823x_gpio_set(15, 1);
358}
359
360/**
361 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
362 *
363 * Suited for:
364 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
365 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
366 */
367static int board_msi_kt4v(const char *name)
368{
369 int ret;
370
371 ret = via_vt823x_gpio_set(12, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000372 w836xx_memw_enable(0x2E);
hailfinger755073f2008-02-09 02:03:06 +0000373
libv53f58142009-12-23 00:54:26 +0000374 return ret;
hailfinger755073f2008-02-09 02:03:06 +0000375}
376
377/**
uwe691ddb62007-05-20 16:16:13 +0000378 * Suited for ASUS P5A.
379 *
380 * This is rather nasty code, but there's no way to do this cleanly.
381 * We're basically talking to some unknown device on SMBus, my guess
382 * is that it is the Winbond W83781D that lives near the DIP BIOS.
383 */
uwe691ddb62007-05-20 16:16:13 +0000384static int board_asus_p5a(const char *name)
385{
386 uint8_t tmp;
387 int i;
388
389#define ASUSP5A_LOOP 5000
390
hailfingere1f062f2008-05-22 13:22:45 +0000391 OUTB(0x00, 0xE807);
392 OUTB(0xEF, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000393
hailfingere1f062f2008-05-22 13:22:45 +0000394 OUTB(0xFF, 0xE800);
uwe691ddb62007-05-20 16:16:13 +0000395
396 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000397 OUTB(0xE1, 0xFF);
398 if (INB(0xE800) & 0x04)
uwe691ddb62007-05-20 16:16:13 +0000399 break;
400 }
401
402 if (i == ASUSP5A_LOOP) {
403 printf("%s: Unable to contact device.\n", name);
404 return -1;
405 }
406
hailfingere1f062f2008-05-22 13:22:45 +0000407 OUTB(0x20, 0xE801);
408 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000409
hailfingere1f062f2008-05-22 13:22:45 +0000410 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000411
412 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000413 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000414 if (tmp & 0x70)
415 break;
416 }
417
418 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
419 printf("%s: failed to read device.\n", name);
420 return -1;
421 }
422
hailfingere1f062f2008-05-22 13:22:45 +0000423 tmp = INB(0xE804);
uwe691ddb62007-05-20 16:16:13 +0000424 tmp &= ~0x02;
425
hailfingere1f062f2008-05-22 13:22:45 +0000426 OUTB(0x00, 0xE807);
427 OUTB(0xEE, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000428
hailfingere1f062f2008-05-22 13:22:45 +0000429 OUTB(tmp, 0xE804);
uwe691ddb62007-05-20 16:16:13 +0000430
hailfingere1f062f2008-05-22 13:22:45 +0000431 OUTB(0xFF, 0xE800);
432 OUTB(0xE1, 0xFF);
uwe691ddb62007-05-20 16:16:13 +0000433
hailfingere1f062f2008-05-22 13:22:45 +0000434 OUTB(0x20, 0xE801);
435 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000436
hailfingere1f062f2008-05-22 13:22:45 +0000437 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000438
439 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000440 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000441 if (tmp & 0x70)
442 break;
443 }
444
445 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
446 printf("%s: failed to write to device.\n", name);
447 return -1;
448 }
449
450 return 0;
451}
452
libv6a74dbe2009-12-09 11:39:02 +0000453/*
454 * Set GPIO lines in the Broadcom HT-1000 southbridge.
455 *
456 * It's not a Super I/O but it uses the same index/data port method.
457 */
458static int board_hp_dl145_g3_enable(const char *name)
459{
460 /* GPIO 0 reg from PM regs */
461 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
462 sio_mask(0xcd6, 0x44, 0x24, 0x24);
463
464 return 0;
465}
466
stepan60b4d872007-06-05 12:51:52 +0000467static int board_ibm_x3455(const char *name)
468{
libv6a74dbe2009-12-09 11:39:02 +0000469 /* raise gpio13 */
hailfinger9c47a702009-06-01 21:30:42 +0000470 sio_mask(0xcd6, 0x45, 0x20, 0x20);
stepan60b4d872007-06-05 12:51:52 +0000471
472 return 0;
473}
474
libv5736b072009-06-03 07:50:39 +0000475/**
libvb13ceec2009-10-21 12:05:50 +0000476 * Suited for Shuttle FN25 (SN25P): AMD S939 + Nvidia CK804 (nForce4).
477 */
478static int board_shuttle_fn25(const char *name)
479{
480 struct pci_dev *dev;
481
482 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA Bridge. */
483 if (!dev) {
484 fprintf(stderr,
485 "\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
486 return -1;
487 }
488
489 /* one of those bits seems to be connected to TBL#, but -ENOINFO. */
490 pci_write_byte(dev, 0x92, 0);
491
492 return 0;
493}
494
495/**
libv6db37e62009-12-03 12:25:34 +0000496 * Very similar to AMD 8111 IO Hub.
libv5ac6e5c2009-10-05 16:07:00 +0000497 */
libv6db37e62009-12-03 12:25:34 +0000498static int nvidia_mcp_gpio_set(int gpio, int raise)
libv5ac6e5c2009-10-05 16:07:00 +0000499{
libv6db37e62009-12-03 12:25:34 +0000500 struct pci_dev *dev;
libv5ac6e5c2009-10-05 16:07:00 +0000501 uint16_t base;
502 uint8_t tmp;
503
libv8068cf92009-12-22 13:04:13 +0000504 if ((gpio < 0) || (gpio >= 0x40)) {
libv6db37e62009-12-03 12:25:34 +0000505 fprintf(stderr, "\nERROR: unsupported GPIO: %d.\n", gpio);
libv5736b072009-06-03 07:50:39 +0000506 return -1;
507 }
508
libv8068cf92009-12-22 13:04:13 +0000509 /* First, check the ISA Bridge */
510 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
libv6db37e62009-12-03 12:25:34 +0000511 switch (dev->device_id) {
512 case 0x0030: /* CK804 */
513 case 0x0050: /* MCP04 */
514 case 0x0060: /* MCP2 */
515 break;
516 default:
libv8068cf92009-12-22 13:04:13 +0000517 /* Newer MCPs use the SMBus Controller */
518 dev = pci_dev_find_vendorclass(0x10DE, 0x0C05);
519 switch (dev->device_id) {
520 case 0x0264: /* MCP51 */
521 break;
522 default:
523 fprintf(stderr,
524 "\nERROR: no nVidia LPC/SMBus controller found.\n");
libv6db37e62009-12-03 12:25:34 +0000525 return -1;
libv8068cf92009-12-22 13:04:13 +0000526 }
527 break;
libv6db37e62009-12-03 12:25:34 +0000528 }
529
530 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
531 base += 0xC0;
532
533 tmp = INB(base + gpio);
534 tmp &= ~0x0F; /* null lower nibble */
535 tmp |= 0x04; /* gpio -> output. */
536 if (raise)
537 tmp |= 0x01;
538 OUTB(tmp, base + gpio);
libv5736b072009-06-03 07:50:39 +0000539
540 return 0;
541}
542
libv5ac6e5c2009-10-05 16:07:00 +0000543/**
mkarcher28d6c872010-03-07 16:42:55 +0000544 * Suited for ASUS M2NBP-VM CSM: nVidia MCP51.
545 */
546static int nvidia_mcp_gpio0_raise(const char *name)
547{
548 return nvidia_mcp_gpio_set(0x00, 1);
549}
550
551/**
snelsone1eaba92010-03-19 22:37:29 +0000552 * Suited for Abit KN8 Ultra: nVidia CK804.
553 */
554static int nvidia_mcp_gpio2_lower(const char *name)
555{
556 return nvidia_mcp_gpio_set(0x02, 0);
557}
558
559/**
libv64ace522009-12-23 03:01:36 +0000560 * Suited for MSI K8N Neo4: nVidia CK804.
mkarcher5de1c772010-03-07 16:52:59 +0000561 * Suited for MSI K8N GM2-L: nVidia MCP51.
libv64ace522009-12-23 03:01:36 +0000562 */
563static int nvidia_mcp_gpio2_raise(const char *name)
564{
565 return nvidia_mcp_gpio_set(0x02, 1);
566}
567
568/**
libv5ac6e5c2009-10-05 16:07:00 +0000569 * Suited for ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04.
570 */
libv6db37e62009-12-03 12:25:34 +0000571static int nvidia_mcp_gpio10_raise(const char *name)
libv5ac6e5c2009-10-05 16:07:00 +0000572{
libv6db37e62009-12-03 12:25:34 +0000573 return nvidia_mcp_gpio_set(0x10, 1);
574}
libv5ac6e5c2009-10-05 16:07:00 +0000575
libv6db37e62009-12-03 12:25:34 +0000576/**
577 * Suited for the Gigabyte GA-K8N-SLI: CK804 southbridge.
578 */
579static int nvidia_mcp_gpio21_raise(const char *name)
580{
581 return nvidia_mcp_gpio_set(0x21, 0x01);
libv5ac6e5c2009-10-05 16:07:00 +0000582}
583
libvb8043812009-10-05 18:46:35 +0000584/**
585 * Suited for EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2.
586 */
libv6db37e62009-12-03 12:25:34 +0000587static int nvidia_mcp_gpio31_raise(const char *name)
libvb8043812009-10-05 18:46:35 +0000588{
libv6db37e62009-12-03 12:25:34 +0000589 return nvidia_mcp_gpio_set(0x31, 0x01);
libvb8043812009-10-05 18:46:35 +0000590}
libv5ac6e5c2009-10-05 16:07:00 +0000591
uwe0b88fc32007-08-11 16:59:11 +0000592/**
stepanf778f522008-02-20 11:11:18 +0000593 * Suited for Artec Group DBE61 and DBE62.
594 */
595static int board_artecgroup_dbe6x(const char *name)
596{
597#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
598#define DBE6x_PRI_BOOT_LOC_SHIFT (2)
599#define DBE6x_BOOT_OP_LATCHED_SHIFT (8)
600#define DBE6x_SEC_BOOT_LOC_SHIFT (10)
601#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
602#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
603#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
604#define DBE6x_BOOT_LOC_FLASH (2)
605#define DBE6x_BOOT_LOC_FWHUB (3)
606
stepanf251ff82009-08-12 18:25:24 +0000607 msr_t msr;
stepanf778f522008-02-20 11:11:18 +0000608 unsigned long boot_loc;
609
stepanf251ff82009-08-12 18:25:24 +0000610 /* Geode only has a single core */
611 if (setup_cpu_msr(0))
stepanf778f522008-02-20 11:11:18 +0000612 return -1;
stepanf778f522008-02-20 11:11:18 +0000613
stepanf251ff82009-08-12 18:25:24 +0000614 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
stepanf778f522008-02-20 11:11:18 +0000615
stepanf251ff82009-08-12 18:25:24 +0000616 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
stepanf778f522008-02-20 11:11:18 +0000617 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
618 boot_loc = DBE6x_BOOT_LOC_FWHUB;
619 else
620 boot_loc = DBE6x_BOOT_LOC_FLASH;
621
stepanf251ff82009-08-12 18:25:24 +0000622 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
623 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
uwefa98ca12008-10-18 21:14:13 +0000624 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
stepanf778f522008-02-20 11:11:18 +0000625
stepanf251ff82009-08-12 18:25:24 +0000626 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
stepanf778f522008-02-20 11:11:18 +0000627
stepanf251ff82009-08-12 18:25:24 +0000628 cleanup_cpu_msr();
stepanf778f522008-02-20 11:11:18 +0000629
stepanf778f522008-02-20 11:11:18 +0000630 return 0;
631}
632
uwecc6ecc52008-05-22 21:19:38 +0000633/**
libv8d908612009-12-14 10:41:58 +0000634 * Helper function to raise/drop a given gpo line on intel PIIX4{,E,M}
635 */
636static int intel_piix4_gpo_set(unsigned int gpo, int raise)
637{
mkarcher681bc022010-02-24 00:00:21 +0000638 unsigned int gpo_byte, gpo_bit;
libv8d908612009-12-14 10:41:58 +0000639 struct pci_dev *dev;
640 uint32_t tmp, base;
641
642 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
643 if (!dev) {
644 fprintf(stderr, "\nERROR: Intel PIIX4 ISA bridge not found.\n");
645 return -1;
646 }
647
648 /* sanity check */
649 if (gpo > 30) {
650 fprintf(stderr, "\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
651 return -1;
652 }
653
654 /* these are dual function pins which are most likely in use already */
655 if (((gpo >= 1) && (gpo <= 7)) ||
656 ((gpo >= 9) && (gpo <= 21)) || (gpo == 29)) {
657 fprintf(stderr, "\nERROR: Unsupported PIIX4 GPO%d.\n", gpo);
658 return -1;
659 }
660
661 /* dual function that need special enable. */
662 if ((gpo >= 22) && (gpo <= 26)) {
663 tmp = pci_read_long(dev, 0xB0); /* GENCFG */
664 switch (gpo) {
665 case 22: /* XBUS: XDIR#/GPO22 */
666 case 23: /* XBUS: XOE#/GPO23 */
667 tmp |= 1 << 28;
668 break;
669 case 24: /* RTCSS#/GPO24 */
670 tmp |= 1 << 29;
671 break;
672 case 25: /* RTCALE/GPO25 */
673 tmp |= 1 << 30;
674 break;
675 case 26: /* KBCSS#/GPO26 */
676 tmp |= 1 << 31;
677 break;
678 }
679 pci_write_long(dev, 0xB0, tmp);
680 }
681
682 /* GPO {0,8,27,28,30} are always available. */
683
684 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
685 if (!dev) {
686 fprintf(stderr, "\nERROR: Intel PIIX4 PM not found.\n");
687 return -1;
688 }
689
690 /* PM IO base */
691 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
692
mkarcher681bc022010-02-24 00:00:21 +0000693 gpo_byte = gpo >> 3;
694 gpo_bit = gpo & 7;
695 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
libv8d908612009-12-14 10:41:58 +0000696 if (raise)
mkarcher681bc022010-02-24 00:00:21 +0000697 tmp |= 0x01 << gpo_bit;
libv8d908612009-12-14 10:41:58 +0000698 else
mkarcher681bc022010-02-24 00:00:21 +0000699 tmp &= ~(0x01 << gpo_bit);
700 OUTB(tmp, base + 0x34 + gpo_byte);
libv8d908612009-12-14 10:41:58 +0000701
702 return 0;
703}
704
705/**
706 * Suited for EPoX EP-BX3, and maybe some other Intel 440BX based boards.
707 */
708static int board_epox_ep_bx3(const char *name)
709{
710 return intel_piix4_gpo_set(22, 1);
711}
712
713/**
snelsonaa2f3d92010-03-19 22:35:21 +0000714 * Suited for Intel SE440BX-2
715 */
716static int intel_piix4_gpo27_lower(const char *name)
717{
718 return intel_piix4_gpo_set(27, 0);
719}
720
721/**
libv5afe85c2009-11-28 18:07:51 +0000722 * Set a GPIO line on a given intel ICH LPC controller.
uwecc6ecc52008-05-22 21:19:38 +0000723 */
libv5afe85c2009-11-28 18:07:51 +0000724static int intel_ich_gpio_set(int gpio, int raise)
uwecc6ecc52008-05-22 21:19:38 +0000725{
libv5afe85c2009-11-28 18:07:51 +0000726 /* table mapping the different intel ICH LPC chipsets. */
727 static struct {
728 uint16_t id;
729 uint8_t base_reg;
730 uint32_t bank0;
731 uint32_t bank1;
732 uint32_t bank2;
733 } intel_ich_gpio_table[] = {
734 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
735 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
736 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
737 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
738 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
739 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
740 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
741 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
742 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
743 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
744 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
745 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
746 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
747 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
748 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
749 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
750 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
751 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
752 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
753 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
754 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
755 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
756 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
757 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
758 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
759 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
760 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
761 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
762 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
763 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
764 {0, 0, 0, 0, 0} /* end marker */
765 };
uwecc6ecc52008-05-22 21:19:38 +0000766
libv5afe85c2009-11-28 18:07:51 +0000767 struct pci_dev *dev;
768 uint16_t base;
769 uint32_t tmp;
770 int i, allowed;
771
772 /* First, look for a known LPC bridge */
hailfingerd9bfbe22009-12-14 04:24:42 +0000773 for (dev = pacc->devices; dev; dev = dev->next) {
774 pci_fill_info(dev, PCI_FILL_CLASS);
libv5afe85c2009-11-28 18:07:51 +0000775 if ((dev->vendor_id == 0x8086) &&
776 (dev->device_class == 0x0601)) { /* ISA Bridge */
777 /* Is this device in our list? */
778 for (i = 0; intel_ich_gpio_table[i].id; i++)
779 if (dev->device_id == intel_ich_gpio_table[i].id)
780 break;
781
782 if (intel_ich_gpio_table[i].id)
783 break;
784 }
hailfingerd9bfbe22009-12-14 04:24:42 +0000785 }
libv5afe85c2009-11-28 18:07:51 +0000786
uwecc6ecc52008-05-22 21:19:38 +0000787 if (!dev) {
libv5afe85c2009-11-28 18:07:51 +0000788 fprintf(stderr, "\nERROR: No Known Intel LPC Bridge found.\n");
uwecc6ecc52008-05-22 21:19:38 +0000789 return -1;
790 }
791
libv5afe85c2009-11-28 18:07:51 +0000792 /* According to the datasheets, all intel ICHs have the gpio bar 5:1
793 strapped to zero. From some mobile ich9 version on, this becomes
794 6:1. The mask below catches all. */
795 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
uwecc6ecc52008-05-22 21:19:38 +0000796
libv5afe85c2009-11-28 18:07:51 +0000797 /* check whether the line is allowed */
798 if (gpio < 32)
799 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
800 else if (gpio < 64)
801 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
802 else
803 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
804
805 if (!allowed) {
806 fprintf(stderr, "\nERROR: This Intel LPC Bridge does not allow"
807 " setting GPIO%02d\n", gpio);
808 return -1;
809 }
810
811 printf("\nIntel ICH LPC Bridge: %sing GPIO%02d.\n",
812 raise ? "Rais" : "Dropp", gpio);
813
814 if (gpio < 32) {
815 /* Set line to GPIO */
816 tmp = INL(base);
817 /* ICH/ICH0 multiplexes 27/28 on the line set. */
818 if ((gpio == 28) &&
819 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
820 tmp |= 1 << 27;
821 else
822 tmp |= 1 << gpio;
823 OUTL(tmp, base);
824
825 /* As soon as we are talking to ICH8 and above, this register
826 decides whether we can set the gpio or not. */
827 if (dev->device_id > 0x2800) {
828 tmp = INL(base);
829 if (!(tmp & (1 << gpio))) {
830 fprintf(stderr, "\nERROR: This Intel LPC Bridge"
831 " does not allow setting GPIO%02d\n",
832 gpio);
833 return -1;
834 }
835 }
836
837 /* Set GPIO to OUTPUT */
838 tmp = INL(base + 0x04);
839 tmp &= ~(1 << gpio);
840 OUTL(tmp, base + 0x04);
841
842 /* Raise GPIO line */
843 tmp = INL(base + 0x0C);
844 if (raise)
845 tmp |= 1 << gpio;
846 else
847 tmp &= ~(1 << gpio);
848 OUTL(tmp, base + 0x0C);
849 } else if (gpio < 64) {
850 gpio -= 32;
851
852 /* Set line to GPIO */
853 tmp = INL(base + 0x30);
854 tmp |= 1 << gpio;
855 OUTL(tmp, base + 0x30);
856
857 /* As soon as we are talking to ICH8 and above, this register
858 decides whether we can set the gpio or not. */
859 if (dev->device_id > 0x2800) {
860 tmp = INL(base + 30);
861 if (!(tmp & (1 << gpio))) {
862 fprintf(stderr, "\nERROR: This Intel LPC Bridge"
863 " does not allow setting GPIO%02d\n",
864 gpio + 32);
865 return -1;
866 }
867 }
868
869 /* Set GPIO to OUTPUT */
870 tmp = INL(base + 0x34);
871 tmp &= ~(1 << gpio);
872 OUTL(tmp, base + 0x34);
873
874 /* Raise GPIO line */
875 tmp = INL(base + 0x38);
876 if (raise)
877 tmp |= 1 << gpio;
878 else
879 tmp &= ~(1 << gpio);
880 OUTL(tmp, base + 0x38);
881 } else {
882 gpio -= 64;
883
884 /* Set line to GPIO */
885 tmp = INL(base + 0x40);
886 tmp |= 1 << gpio;
887 OUTL(tmp, base + 0x40);
888
889 tmp = INL(base + 40);
890 if (!(tmp & (1 << gpio))) {
891 fprintf(stderr, "\nERROR: This Intel LPC Bridge does "
892 "not allow setting GPIO%02d\n", gpio + 64);
893 return -1;
894 }
895
896 /* Set GPIO to OUTPUT */
897 tmp = INL(base + 0x44);
898 tmp &= ~(1 << gpio);
899 OUTL(tmp, base + 0x44);
900
901 /* Raise GPIO line */
902 tmp = INL(base + 0x48);
903 if (raise)
904 tmp |= 1 << gpio;
905 else
906 tmp &= ~(1 << gpio);
907 OUTL(tmp, base + 0x48);
908 }
uwecc6ecc52008-05-22 21:19:38 +0000909
910 return 0;
911}
912
913/**
libv5afe85c2009-11-28 18:07:51 +0000914 * Suited for Abit IP35: Intel P35 + ICH9R.
mkarcherfa18d3a2010-03-03 16:15:12 +0000915 * Suited for Abit IP35 Pro: Intel P35 + ICH9R.
uwecc6ecc52008-05-22 21:19:38 +0000916 */
libv5afe85c2009-11-28 18:07:51 +0000917static int intel_ich_gpio16_raise(const char *name)
uwecc6ecc52008-05-22 21:19:38 +0000918{
libv5afe85c2009-11-28 18:07:51 +0000919 return intel_ich_gpio_set(16, 1);
uwecc6ecc52008-05-22 21:19:38 +0000920}
921
stuge81664dd2009-02-02 22:55:26 +0000922/**
snelson0a9016e2010-03-19 22:39:24 +0000923 * Suited for ASUS A8JM: Intel 945 + ICH7
924 */
925static int intel_ich_gpio34_raise(const char *name)
926{
927 return intel_ich_gpio_set(34, 1);
928}
929
930/**
libv5afe85c2009-11-28 18:07:51 +0000931 * Suited for MSI MS-7046: LGA775 + 915P + ICH6.
hailfinger3fa8d842009-09-23 02:05:12 +0000932 */
libv5afe85c2009-11-28 18:07:51 +0000933static int intel_ich_gpio19_raise(const char *name)
hailfinger3fa8d842009-09-23 02:05:12 +0000934{
libv5afe85c2009-11-28 18:07:51 +0000935 return intel_ich_gpio_set(19, 1);
hailfinger3fa8d842009-09-23 02:05:12 +0000936}
937
938/**
libvdc84fa32009-11-28 18:26:21 +0000939 * Suited for:
940 * - Asus P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2.
mkarcher4c718632010-03-17 06:19:23 +0000941 * - Asus P4C800-E Deluxe: socket478 + 875P + ICH5.
libvdc84fa32009-11-28 18:26:21 +0000942 * - Asus P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R.
stuge81664dd2009-02-02 22:55:26 +0000943 */
libv5afe85c2009-11-28 18:07:51 +0000944static int intel_ich_gpio21_raise(const char *name)
stuge81664dd2009-02-02 22:55:26 +0000945{
libv5afe85c2009-11-28 18:07:51 +0000946 return intel_ich_gpio_set(21, 1);
stuge81664dd2009-02-02 22:55:26 +0000947}
948
libv5afe85c2009-11-28 18:07:51 +0000949/**
mkarcher11f8f3c2010-03-07 16:32:32 +0000950 * Suited for:
951 * - Asus P4B266: socket478 + intel 845D + ICH2.
snelson933d4b02010-03-19 22:52:00 +0000952 * - Asus P4B533-E: socket478 + 845E + ICH4
mkarcher11f8f3c2010-03-07 16:32:32 +0000953 * - Asus P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
libv5afe85c2009-11-28 18:07:51 +0000954 */
955static int intel_ich_gpio22_raise(const char *name)
956{
957 return intel_ich_gpio_set(22, 1);
958}
959
960/**
mkarcherb507b7b2010-02-27 18:35:54 +0000961 * Suited for HP Vectra VL400: 815 + ICH + PC87360.
962 */
963
964static int board_hp_vl400(const char *name)
965{
966 int ret;
967 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
968 if (!ret)
969 ret = pc87360_gpio_set(0x09, 1); /* #WP ? */
970 if (!ret)
971 ret = pc87360_gpio_set(0x27, 1); /* #TBL */
972 return ret;
973}
974
975/**
libve42a7c62009-11-28 18:16:31 +0000976 * Suited for:
977 * - Dell Poweredge 1850: Intel PPGA604 + E7520 + ICH5R.
978 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R.
libv5afe85c2009-11-28 18:07:51 +0000979 */
980static int intel_ich_gpio23_raise(const char *name)
981{
982 return intel_ich_gpio_set(23, 1);
983}
984
985/**
986 * Suited for Acorp 6A815EPD: socket 370 + intel 815 + ICH2.
987 */
988static int board_acorp_6a815epd(const char *name)
989{
990 int ret;
991
992 /* Lower Blocks Lock -- pin 7 of PLCC32 */
993 ret = intel_ich_gpio_set(22, 1);
994 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
995 ret = intel_ich_gpio_set(23, 1);
996
997 return ret;
998}
999
1000/**
1001 * Suited for Kontron 986LCD-M: socket478 + 915GM + ICH7R.
1002 */
stepanb8361b92008-03-17 22:59:40 +00001003static int board_kontron_986lcd_m(const char *name)
1004{
libv5afe85c2009-11-28 18:07:51 +00001005 int ret;
stepanb8361b92008-03-17 22:59:40 +00001006
libv5afe85c2009-11-28 18:07:51 +00001007 ret = intel_ich_gpio_set(34, 1); /* #TBL */
1008 if (!ret)
1009 ret = intel_ich_gpio_set(35, 1); /* #WP */
stepanb8361b92008-03-17 22:59:40 +00001010
libv5afe85c2009-11-28 18:07:51 +00001011 return ret;
stepanb8361b92008-03-17 22:59:40 +00001012}
1013
stepanf778f522008-02-20 11:11:18 +00001014/**
libv88cd3d22009-06-17 14:43:24 +00001015 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
1016 */
snelsonef86df92010-03-19 22:49:09 +00001017static int via_apollo_gpo_set(int gpio, int raise)
libv88cd3d22009-06-17 14:43:24 +00001018{
snelsonef86df92010-03-19 22:49:09 +00001019 struct pci_dev *dev;
libv88cd3d22009-06-17 14:43:24 +00001020 uint32_t base;
snelsonef86df92010-03-19 22:49:09 +00001021 uint32_t tmp;
libv88cd3d22009-06-17 14:43:24 +00001022
1023 /* VT82C686 Power management */
1024 dev = pci_dev_find(0x1106, 0x3057);
1025 if (!dev) {
1026 fprintf(stderr, "\nERROR: VT82C686 PM device not found.\n");
1027 return -1;
1028 }
1029
snelsonef86df92010-03-19 22:49:09 +00001030 printf("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
1031 raise ? "Rais" : "Dropp", gpio);
1032
1033 /* select GPO function on multiplexed pins */
libv88cd3d22009-06-17 14:43:24 +00001034 tmp = pci_read_byte(dev, 0x54);
snelsonef86df92010-03-19 22:49:09 +00001035 switch(gpio)
1036 {
1037 case 0:
1038 tmp &= ~0x03;
1039 break;
1040 case 1:
1041 tmp |= 0x04;
1042 break;
1043 case 2:
1044 tmp |= 0x08;
1045 break;
1046 case 3:
1047 tmp |= 0x10;
1048 break;
1049 }
libv88cd3d22009-06-17 14:43:24 +00001050 pci_write_byte(dev, 0x54, tmp);
1051
1052 /* PM IO base */
1053 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1054
1055 /* Drop GPO0 */
snelsonef86df92010-03-19 22:49:09 +00001056 tmp = INL(base + 0x4C);
1057 if (raise)
1058 tmp |= 1U << gpio;
1059 else
1060 tmp &= ~(1U << gpio);
1061 OUTL(tmp, base + 0x4C);
libv88cd3d22009-06-17 14:43:24 +00001062
1063 return 0;
1064}
1065
mkarchercd460642010-01-09 17:36:06 +00001066/**
snelsone52df7d2010-03-19 22:30:49 +00001067 * Suited for Abit VT6X5: Pro133x + VT82C686A
1068 */
1069static int via_apollo_gpo4_lower(const char *name)
1070{
1071 return via_apollo_gpo_set(4, 0);
1072}
1073
1074/**
snelsonef86df92010-03-19 22:49:09 +00001075 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
1076 */
1077static int via_apollo_gpo0_lower(const char *name)
1078{
1079 return via_apollo_gpo_set(0, 0);
1080}
1081
1082/**
mkarchercd460642010-01-09 17:36:06 +00001083 * Enable some GPIO pin on SiS southbridge.
1084 * Suited for MSI 651M-L: SiS651 / SiS962
1085 */
1086static int board_msi_651ml(const char *name)
1087{
1088 struct pci_dev *dev;
uwef6f94d42010-03-13 17:28:29 +00001089 uint16_t base, temp;
mkarchercd460642010-01-09 17:36:06 +00001090
1091 dev = pci_dev_find(0x1039, 0x0962);
1092 if (!dev) {
1093 fprintf(stderr, "Expected south bridge not found\n");
1094 return 1;
1095 }
1096
1097 /* Registers 68 and 64 seem like bitmaps */
1098 base = pci_read_word(dev, 0x74);
1099 temp = INW(base + 0x68);
1100 temp &= ~(1 << 0); /* Make pin output? */
mkarcherc9602fb2010-01-09 23:31:13 +00001101 OUTW(temp, base + 0x68);
mkarchercd460642010-01-09 17:36:06 +00001102
1103 temp = INW(base + 0x64);
1104 temp |= (1 << 0); /* Raise output? */
1105 OUTW(temp, base + 0x64);
1106
1107 w836xx_memw_enable(0x2E);
1108
1109 return 0;
1110}
1111
libv88cd3d22009-06-17 14:43:24 +00001112/**
libv5bcbdea2009-06-19 13:00:24 +00001113 * Find the runtime registers of an SMSC Super I/O, after verifying its
1114 * chip ID.
1115 *
1116 * Returns the base port of the runtime register block, or 0 on error.
1117 */
1118static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
1119 uint8_t logical_device)
1120{
1121 uint16_t rt_port = 0;
1122
1123 /* Verify the chip ID. */
uwe619a15a2009-06-28 23:26:37 +00001124 OUTB(0x55, sio_port); /* Enable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001125 if (sio_read(sio_port, 0x20) != chip_id) {
uwe619a15a2009-06-28 23:26:37 +00001126 fprintf(stderr, "\nERROR: SMSC Super I/O not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001127 goto out;
1128 }
1129
1130 /* If the runtime block is active, get its address. */
1131 sio_write(sio_port, 0x07, logical_device);
1132 if (sio_read(sio_port, 0x30) & 1) {
1133 rt_port = (sio_read(sio_port, 0x60) << 8)
1134 | sio_read(sio_port, 0x61);
1135 }
1136
1137 if (rt_port == 0) {
1138 fprintf(stderr, "\nERROR: "
1139 "Super I/O runtime interface not available.\n");
1140 }
1141out:
uwe619a15a2009-06-28 23:26:37 +00001142 OUTB(0xaa, sio_port); /* Disable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001143 return rt_port;
1144}
1145
1146/**
1147 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
1148 * connected to GP30 on the Super I/O, and TBL# is always high.
1149 */
1150static int board_mitac_6513wu(const char *name)
1151{
1152 struct pci_dev *dev;
1153 uint16_t rt_port;
1154 uint8_t val;
1155
1156 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1157 if (!dev) {
1158 fprintf(stderr, "\nERROR: Intel 82801AA ISA bridge not found.\n");
1159 return -1;
1160 }
1161
uwe619a15a2009-06-28 23:26:37 +00001162 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
libv5bcbdea2009-06-19 13:00:24 +00001163 if (rt_port == 0)
1164 return -1;
1165
1166 /* Configure the GPIO pin. */
1167 val = INB(rt_port + 0x33); /* GP30 config */
uwe619a15a2009-06-28 23:26:37 +00001168 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
libv5bcbdea2009-06-19 13:00:24 +00001169 OUTB(val, rt_port + 0x33);
1170
1171 /* Disable write protection. */
1172 val = INB(rt_port + 0x4d); /* GP3 values */
uwe619a15a2009-06-28 23:26:37 +00001173 val |= 0x01; /* Set GP30 high. */
libv5bcbdea2009-06-19 13:00:24 +00001174 OUTB(val, rt_port + 0x4d);
1175
1176 return 0;
1177}
1178
1179/**
libv1569a562009-07-13 12:40:17 +00001180 * Suited for Asus A7V8X: VIA KT400 + VT8235 + IT8703F-A
1181 */
1182static int board_asus_a7v8x(const char *name)
1183{
1184 uint16_t id, base;
1185 uint8_t tmp;
1186
1187 /* find the IT8703F */
1188 w836xx_ext_enter(0x2E);
1189 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1190 w836xx_ext_leave(0x2E);
1191
1192 if (id != 0x8701) {
uwef6f94d42010-03-13 17:28:29 +00001193 fprintf(stderr, "\nERROR: IT8703F Super I/O not found.\n");
libv1569a562009-07-13 12:40:17 +00001194 return -1;
1195 }
1196
1197 /* Get the GP567 IO base */
1198 w836xx_ext_enter(0x2E);
1199 sio_write(0x2E, 0x07, 0x0C);
1200 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1201 w836xx_ext_leave(0x2E);
1202
1203 if (!base) {
uwef6f94d42010-03-13 17:28:29 +00001204 fprintf(stderr, "\nERROR: Failed to read IT8703F Super I/O GPIO"
libv1569a562009-07-13 12:40:17 +00001205 " Base.\n");
1206 return -1;
1207 }
1208
1209 /* Raise GP51. */
1210 tmp = INB(base);
1211 tmp |= 0x02;
1212 OUTB(tmp, base);
1213
1214 return 0;
1215}
1216
libv9c4d2b22009-09-01 21:22:23 +00001217/*
1218 * General routine for raising/dropping GPIO lines on the ITE IT8712F.
1219 * There is only some limited checking on the port numbers.
1220 */
uwef6f94d42010-03-13 17:28:29 +00001221static int it8712f_gpio_set(unsigned int line, int raise)
libv9c4d2b22009-09-01 21:22:23 +00001222{
1223 unsigned int port;
1224 uint16_t id, base;
1225 uint8_t tmp;
1226
1227 port = line / 10;
1228 port--;
1229 line %= 10;
1230
1231 /* Check line */
1232 if ((port > 4) || /* also catches unsigned -1 */
1233 ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) {
1234 fprintf(stderr,
1235 "\nERROR: Unsupported IT8712F GPIO Line %02d.\n", line);
1236 return -1;
1237 }
1238
1239 /* find the IT8712F */
1240 enter_conf_mode_ite(0x2E);
1241 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1242 exit_conf_mode_ite(0x2E);
1243
1244 if (id != 0x8712) {
uwef6f94d42010-03-13 17:28:29 +00001245 fprintf(stderr, "\nERROR: IT8712F Super I/O not found.\n");
libv9c4d2b22009-09-01 21:22:23 +00001246 return -1;
1247 }
1248
1249 /* Get the GPIO base */
1250 enter_conf_mode_ite(0x2E);
1251 sio_write(0x2E, 0x07, 0x07);
1252 base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63);
1253 exit_conf_mode_ite(0x2E);
1254
1255 if (!base) {
uwef6f94d42010-03-13 17:28:29 +00001256 fprintf(stderr, "\nERROR: Failed to read IT8712F Super I/O GPIO"
libv9c4d2b22009-09-01 21:22:23 +00001257 " Base.\n");
1258 return -1;
1259 }
1260
1261 /* set GPIO. */
1262 tmp = INB(base + port);
1263 if (raise)
1264 tmp |= 1 << line;
1265 else
1266 tmp &= ~(1 << line);
1267 OUTB(tmp, base + port);
1268
1269 return 0;
1270}
1271
1272/**
mkarchercccf1392010-03-09 16:57:06 +00001273 * Suited for:
1274 * - Asus A7V600-X: VIA KT600 + VT8237 + IT8712F
1275 * - Asus A7V8X-X: VIA KT400 + VT8235 + IT8712F
libv9c4d2b22009-09-01 21:22:23 +00001276 */
mkarchercccf1392010-03-09 16:57:06 +00001277static int it8712f_gpio3_1_raise(const char *name)
libv9c4d2b22009-09-01 21:22:23 +00001278{
1279 return it8712f_gpio_set(32, 1);
1280}
1281
libv1569a562009-07-13 12:40:17 +00001282/**
uwec0751f42009-10-06 13:00:00 +00001283 * Below is the list of boards which need a special "board enable" code in
1284 * flashrom before their ROM chip can be accessed/written to.
1285 *
1286 * NOTE: Please add boards that _don't_ need such enables or don't work yet
1287 * to the respective tables in print.c. Thanks!
1288 *
uwebe4477b2007-08-23 16:08:21 +00001289 * We use 2 sets of IDs here, you're free to choose which is which. This
1290 * is to provide a very high degree of certainty when matching a board on
1291 * the basis of subsystem/card IDs. As not every vendor handles
1292 * subsystem/card IDs in a sane manner.
stepan927d4e22007-04-04 22:45:58 +00001293 *
stuge84659842009-04-20 12:38:17 +00001294 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
hailfinger7fcb5b72010-02-04 11:12:04 +00001295 * NULLed if they don't identify the board fully and if you can't use DMI.
1296 * But please take care to provide an as complete set of pci ids as possible;
1297 * autodetection is the preferred behaviour and we would like to make sure that
1298 * matches are unique.
stepanf778f522008-02-20 11:11:18 +00001299 *
mkarcher803b4042010-01-20 14:14:11 +00001300 * If PCI IDs are not sufficient for board matching, the match can be further
1301 * constrained by a string that has to be present in the DMI database for
1302 * the baseboard or the system entry. The pattern is matched by case sensitve
1303 * substring match, unless it is anchored to the beginning (with a ^ in front)
1304 * or the end (with a $ at the end). Both anchors may be specified at the
1305 * same time to match the full field.
1306 *
hailfinger7fcb5b72010-02-04 11:12:04 +00001307 * When a board is matched through DMI, the first and second main PCI IDs
1308 * and the first subsystem PCI ID have to match as well. If you specify the
1309 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
1310 * subsystem ID of that device is indeed zero.
1311 *
stuge84659842009-04-20 12:38:17 +00001312 * The coreboot ids are used two fold. When running with a coreboot firmware,
1313 * the ids uniquely matches the coreboot board identification string. When a
1314 * legacy bios is installed and when autodetection is not possible, these ids
1315 * can be used to identify the board through the -m command line argument.
1316 *
1317 * When a board is identified through its coreboot ids (in both cases), the
1318 * main pci ids are still required to match, as a safeguard.
stepan927d4e22007-04-04 22:45:58 +00001319 */
stepan927d4e22007-04-04 22:45:58 +00001320
uwec7f7eda2009-05-08 16:23:34 +00001321/* Please keep this list alphabetically ordered by vendor/board name. */
stepan927d4e22007-04-04 22:45:58 +00001322struct board_pciid_enable board_pciid_enables[] = {
uwe869efa02009-06-21 20:50:22 +00001323
mkarcherf2620582010-02-28 01:33:48 +00001324 /* first pci-id set [4], second pci-id set [4], dmi identifier coreboot id [2], vendor name board name max_rom_... OK? flash enable */
1325 {0x8086, 0x2926, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, "Abit", "IP35", 0, OK, intel_ich_gpio16_raise},
mkarcherfa18d3a2010-03-03 16:15:12 +00001326 {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, "Abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
snelsone1eaba92010-03-19 22:37:29 +00001327 {0x10de, 0x0050, 0x147b, 0x1c1a, 0, 0, 0, 0, NULL, NULL, NULL, "Abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
snelsone52df7d2010-03-19 22:30:49 +00001328 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", "Abit", "VT6X4", 0, NT, via_apollo_gpo4_lower},
mkarcherf2620582010-02-28 01:33:48 +00001329 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
1330 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
1331 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, NULL, "AGAMI", "ARUMA", "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
1332 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, "Albatron", "PM266A", 0, OK, w836xx_memw_enable_2e},
1333 {0x1106, 0x3205, 0x1106, 0x3205, 0x10EC, 0x8139, 0xA0A0, 0x0477, NULL, NULL, NULL, "AOpen", "vKM400Am-S", 0, OK, it8705f_write_enable_2e},
1334 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
1335 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
mkarchercccf1392010-03-09 16:57:06 +00001336 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, "ASUS", "A7V600-X", 0, OK, it8712f_gpio3_1_raise},
mkarcherf2620582010-02-28 01:33:48 +00001337 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, "ASUS", "A7V8X", 0, OK, board_asus_a7v8x},
mkarchercccf1392010-03-09 16:57:06 +00001338 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio3_1_raise},
mkarcherf2620582010-02-28 01:33:48 +00001339 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
snelson0a9016e2010-03-19 22:39:24 +00001340 {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, "ASUS", "A8JM", 0, NT, intel_ich_gpio34_raise},
snelson2ca83d52010-03-19 22:26:44 +00001341 {0x10DE, 0x005E, 0x1043, 0x815A, 0x10DE, 0x0054, 0x1043, 0x815A, NULL, NULL, NULL, "ASUS", "A8N", 0, NT, board_shuttle_fn25},
mkarcher28d6c872010-03-07 16:42:55 +00001342 {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
mkarcherf2620582010-02-28 01:33:48 +00001343 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
1344 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
1345 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
snelson933d4b02010-03-19 22:52:00 +00001346 {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
mkarcher4c718632010-03-17 06:19:23 +00001347 {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001348 {0x8086, 0x2570, 0x1043, 0x80F2, 0x105A, 0x3373, 0x1043, 0x80F5, NULL, NULL, NULL, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
1349 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", "ASUS", "P5A", 0, OK, board_asus_p5a},
1350 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
1351 {0x1106, 0x3149, 0x1565, 0x3206, 0x1106, 0x3344, 0x1565, 0x1202, NULL, NULL, NULL, "Biostar", "P4M80-M4", 0, OK, it8705f_write_enable_2e},
1352 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
1353 {0x1039, 0x5513, 0x1019, 0x0A41, 0x1039, 0x0018, 0, 0, NULL, NULL, NULL, "Elitegroup", "K7S6A", 0, OK, it8705f_write_enable_2e},
1354 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, "Elitegroup", "K7VTA3", 256, OK, it8705f_write_enable_2e},
1355 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
1356 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
1357 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", "EPoX", "EP-BX3", 0, OK, board_epox_ep_bx3},
1358 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
1359 {0x1039, 0x0761, 0, 0, 0x10EC, 0x8168, 0, 0, NULL, "gigabyte", "2761gxdk", "GIGABYTE", "GA-2761GXDK", 0, OK, it87xx_probe_spi_flash},
1360 {0x1106, 0x3227, 0x1458, 0x5001, 0x10ec, 0x8139, 0x1458, 0xe000, NULL, NULL, NULL, "GIGABYTE", "GA-7VT600", 0, OK, it8705f_write_enable_2e},
1361 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
1362 {0x10DE, 0x0360, 0x1458, 0x0C11, 0x10DE, 0x0369, 0x1458, 0x5001, NULL, "gigabyte", "m57sli", "GIGABYTE", "GA-M57SLI-S4", 0, OK, it87xx_probe_spi_flash},
1363 {0x10de, 0x03e0, 0, 0, 0x10DE, 0x03D0, 0, 0, NULL, NULL, NULL, "GIGABYTE", "GA-M61P-S3", 0, OK, it87xx_probe_spi_flash},
mkarcher873f3872010-03-14 00:00:14 +00001364 {0x1002, 0x7910, 0x1458, 0x5000, 0x1002, 0x438D, 0x1458, 0x5001, NULL, NULL, NULL, "GIGABYTE", "GA-MA69VM-S2", 0, OK, it87xx_probe_spi_flash},
mkarcherf2620582010-02-28 01:33:48 +00001365 {0x1002, 0x4398, 0x1458, 0x5004, 0x1002, 0x4391, 0x1458, 0xb000, NULL, NULL, NULL, "GIGABYTE", "GA-MA78G-DS3H", 0, OK, it87xx_probe_spi_flash},
1366 {0x1002, 0x4398, 0x1458, 0x5004, 0x1002, 0x4391, 0x1458, 0xb002, NULL, NULL, NULL, "GIGABYTE", "GA-MA78GM-S2H", 0, OK, it87xx_probe_spi_flash},
1367 {0x1002, 0x438d, 0x1458, 0x5001, 0x1002, 0x5956, 0x1002, 0x5956, NULL, NULL, NULL, "GIGABYTE", "GA-MA790FX-DQ6", 0, OK, it87xx_probe_spi_flash},
1368 {0x1166, 0x0223, 0x103c, 0x320d, 0x102b, 0x0522, 0x103c, 0x31fa, NULL, "hp", "dl145_g3", "HP", "DL145 G3", 0, OK, board_hp_dl145_g3_enable},
1369 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
mkarcher11f8f3c2010-03-07 16:32:32 +00001370 {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, "HP", "VL420 SFF", 0, OK, intel_ich_gpio22_raise},
mkarcherf2620582010-02-28 01:33:48 +00001371 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, "IBM", "x3455", 0, OK, board_ibm_x3455},
1372 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
snelsonaa2f3d92010-03-19 22:35:21 +00001373 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
mkarcherf2620582010-02-28 01:33:48 +00001374 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, NULL, "iwill", "dk8_htx", "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
snelson0a9016e2010-03-19 22:39:24 +00001375 {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
mkarcherf2620582010-02-28 01:33:48 +00001376 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
1377 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
1378 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, NULL, "MSI", "MS-6702E (K8T Neo2-F)", 0, OK, w83627thf_gpio4_4_raise_2e},
1379 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
1380 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, "MSI", "MS-7005 (651M-L)", 0, OK, board_msi_651ml},
1381 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
1382 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio4_4_raise_4e},
mkarcher5de1c772010-03-07 16:52:59 +00001383 {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, "MSI", "MS-7207 (K8N GM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
mkarcherf2620582010-02-28 01:33:48 +00001384 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, "MSI", "K8N Neo4-F", 0, OK, nvidia_mcp_gpio2_raise},
1385 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
1386 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, "Shuttle", "AK38N", 256, OK, it8705f_write_enable_2e},
1387 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, NULL, "Shuttle", "FN25", 0, OK, board_shuttle_fn25},
snelsonef86df92010-03-19 22:49:09 +00001388 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
mkarcherf2620582010-02-28 01:33:48 +00001389 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
1390 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, "Tekram", "P6Pro-A5", 256, OK, NULL},
1391 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
1392 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
1393 {0x1106, 0x5337, 0x1458, 0xb003, 0x1106, 0x287e, 0x1106, 0x337e, NULL, NULL, NULL, "VIA", "PC3500G", 0, OK, it87xx_probe_spi_flash},
libve9b336e2010-01-20 14:45:03 +00001394
mkarcherf2620582010-02-28 01:33:48 +00001395 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, NULL, NULL, 0, NT, NULL}, /* end marker */
stepan927d4e22007-04-04 22:45:58 +00001396};
1397
uwebe4477b2007-08-23 16:08:21 +00001398/**
stepan1037f6f2008-01-18 15:33:10 +00001399 * Match boards on coreboot table gathered vendor and part name.
uwebe4477b2007-08-23 16:08:21 +00001400 * Require main PCI IDs to match too as extra safety.
stepan927d4e22007-04-04 22:45:58 +00001401 */
uwefa98ca12008-10-18 21:14:13 +00001402static struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
1403 const char *part)
stepan927d4e22007-04-04 22:45:58 +00001404{
uwef6641642007-05-09 10:17:44 +00001405 struct board_pciid_enable *board = board_pciid_enables;
stugeb9b411f2008-01-27 16:21:21 +00001406 struct board_pciid_enable *partmatch = NULL;
stepan927d4e22007-04-04 22:45:58 +00001407
uwe4b650af2009-05-09 00:47:04 +00001408 for (; board->vendor_name; board++) {
uwefa98ca12008-10-18 21:14:13 +00001409 if (vendor && (!board->lb_vendor
1410 || strcasecmp(board->lb_vendor, vendor)))
uwef6641642007-05-09 10:17:44 +00001411 continue;
stepan927d4e22007-04-04 22:45:58 +00001412
stuge0c1005b2008-07-02 00:47:30 +00001413 if (!board->lb_part || strcasecmp(board->lb_part, part))
uwef6641642007-05-09 10:17:44 +00001414 continue;
stepan927d4e22007-04-04 22:45:58 +00001415
uwef6641642007-05-09 10:17:44 +00001416 if (!pci_dev_find(board->first_vendor, board->first_device))
1417 continue;
stepan927d4e22007-04-04 22:45:58 +00001418
uwef6641642007-05-09 10:17:44 +00001419 if (board->second_vendor &&
uwefa98ca12008-10-18 21:14:13 +00001420 !pci_dev_find(board->second_vendor, board->second_device))
uwef6641642007-05-09 10:17:44 +00001421 continue;
stugeb9b411f2008-01-27 16:21:21 +00001422
1423 if (vendor)
1424 return board;
1425
1426 if (partmatch) {
1427 /* a second entry has a matching part name */
1428 printf("AMBIGUOUS BOARD NAME: %s\n", part);
1429 printf("At least vendors '%s' and '%s' match.\n",
uwefa98ca12008-10-18 21:14:13 +00001430 partmatch->lb_vendor, board->lb_vendor);
stugeb9b411f2008-01-27 16:21:21 +00001431 printf("Please use the full -m vendor:part syntax.\n");
1432 return NULL;
1433 }
1434 partmatch = board;
uwef6641642007-05-09 10:17:44 +00001435 }
uwe6ed6d952007-12-04 21:49:06 +00001436
stugeb9b411f2008-01-27 16:21:21 +00001437 if (partmatch)
1438 return partmatch;
1439
stepan3370c892009-07-30 13:30:17 +00001440 if (!partvendor_from_cbtable) {
1441 /* Only warn if the mainboard type was not gathered from the
1442 * coreboot table. If it was, the coreboot implementor is
1443 * expected to fix flashrom, too.
1444 */
1445 printf("\nUnknown vendor:board from -m option: %s:%s\n\n",
1446 vendor, part);
1447 }
uwef6641642007-05-09 10:17:44 +00001448 return NULL;
stepan927d4e22007-04-04 22:45:58 +00001449}
1450
uwebe4477b2007-08-23 16:08:21 +00001451/**
1452 * Match boards on PCI IDs and subsystem IDs.
1453 * Second set of IDs can be main only or missing completely.
stepan927d4e22007-04-04 22:45:58 +00001454 */
1455static struct board_pciid_enable *board_match_pci_card_ids(void)
1456{
uwef6641642007-05-09 10:17:44 +00001457 struct board_pciid_enable *board = board_pciid_enables;
stepan927d4e22007-04-04 22:45:58 +00001458
uwe4b650af2009-05-09 00:47:04 +00001459 for (; board->vendor_name; board++) {
mkarcher58fbded2010-02-04 10:58:50 +00001460 if ((!board->first_card_vendor || !board->first_card_device) &&
1461 !board->dmi_pattern)
uwef6641642007-05-09 10:17:44 +00001462 continue;
stepan927d4e22007-04-04 22:45:58 +00001463
uwef6641642007-05-09 10:17:44 +00001464 if (!pci_card_find(board->first_vendor, board->first_device,
uwefa98ca12008-10-18 21:14:13 +00001465 board->first_card_vendor,
1466 board->first_card_device))
uwef6641642007-05-09 10:17:44 +00001467 continue;
stepan927d4e22007-04-04 22:45:58 +00001468
uwef6641642007-05-09 10:17:44 +00001469 if (board->second_vendor) {
1470 if (board->second_card_vendor) {
1471 if (!pci_card_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00001472 board->second_device,
1473 board->second_card_vendor,
1474 board->second_card_device))
uwef6641642007-05-09 10:17:44 +00001475 continue;
1476 } else {
1477 if (!pci_dev_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00001478 board->second_device))
uwef6641642007-05-09 10:17:44 +00001479 continue;
1480 }
1481 }
stepan927d4e22007-04-04 22:45:58 +00001482
mkarcher803b4042010-01-20 14:14:11 +00001483 if (board->dmi_pattern) {
1484 if (!has_dmi_support) {
1485 fprintf(stderr, "WARNING: Can't autodetect %s %s,"
1486 " DMI info unavailable.\n",
1487 board->vendor_name, board->board_name);
1488 continue;
1489 } else {
1490 if (!dmi_match(board->dmi_pattern))
1491 continue;
1492 }
1493 }
1494
uwef6641642007-05-09 10:17:44 +00001495 return board;
1496 }
stepan927d4e22007-04-04 22:45:58 +00001497
uwef6641642007-05-09 10:17:44 +00001498 return NULL;
stepan927d4e22007-04-04 22:45:58 +00001499}
1500
uwe6ed6d952007-12-04 21:49:06 +00001501int board_flash_enable(const char *vendor, const char *part)
stepan927d4e22007-04-04 22:45:58 +00001502{
uwef6641642007-05-09 10:17:44 +00001503 struct board_pciid_enable *board = NULL;
1504 int ret = 0;
stepan927d4e22007-04-04 22:45:58 +00001505
stugeb9b411f2008-01-27 16:21:21 +00001506 if (part)
stepan1037f6f2008-01-18 15:33:10 +00001507 board = board_match_coreboot_name(vendor, part);
stepan927d4e22007-04-04 22:45:58 +00001508
uwef6641642007-05-09 10:17:44 +00001509 if (!board)
1510 board = board_match_pci_card_ids();
stepan927d4e22007-04-04 22:45:58 +00001511
mkarchera0488b92010-03-11 23:04:16 +00001512 if (board && board->status == NT) {
uwef6f94d42010-03-13 17:28:29 +00001513 if (!force_boardenable) {
mkarcher29a80852010-03-07 22:29:28 +00001514 printf("WARNING: Your mainboard is %s %s, but the mainboard-specific\n"
1515 "code has not been tested, and thus will not not be executed by default.\n"
1516 "Depending on your hardware environment, erasing, writing or even probing\n"
1517 "can fail without running the board specific code.\n\n"
1518 "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
uwef6f94d42010-03-13 17:28:29 +00001519 "\"internal programmer\") for details.\n",
mkarcher29a80852010-03-07 22:29:28 +00001520 board->vendor_name, board->board_name);
1521 board = NULL;
uwef6f94d42010-03-13 17:28:29 +00001522 } else {
mkarcher29a80852010-03-07 22:29:28 +00001523 printf("NOTE: Running an untested board enable procedure.\n"
uwef6f94d42010-03-13 17:28:29 +00001524 "Please report success/failure to flashrom@flashrom.org.\n");
1525 }
mkarcher29a80852010-03-07 22:29:28 +00001526 }
1527
uwef6641642007-05-09 10:17:44 +00001528 if (board) {
libve9b336e2010-01-20 14:45:03 +00001529 if (board->max_rom_decode_parallel)
1530 max_rom_decode.parallel =
1531 board->max_rom_decode_parallel * 1024;
1532
uwe0ec24c22010-01-28 19:02:36 +00001533 if (board->enable != NULL) {
1534 printf("Disabling flash write protection for "
1535 "board \"%s %s\"... ", board->vendor_name,
1536 board->board_name);
stepan927d4e22007-04-04 22:45:58 +00001537
uwe0ec24c22010-01-28 19:02:36 +00001538 ret = board->enable(board->vendor_name);
1539 if (ret)
1540 printf("FAILED!\n");
1541 else
1542 printf("OK.\n");
1543 }
uwef6641642007-05-09 10:17:44 +00001544 }
stepan927d4e22007-04-04 22:45:58 +00001545
uwef6641642007-05-09 10:17:44 +00001546 return ret;
stepan927d4e22007-04-04 22:45:58 +00001547}