blob: dc0daef51828fb8717b8c4c209760ae035e985e8 [file] [log] [blame]
stepan5c3f1382007-02-06 19:47:50 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
stepan5c3f1382007-02-06 19:47:50 +00003 *
uwe555dd972007-09-09 20:21:05 +00004 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
stepan6d42c0f2009-08-12 09:27:45 +00006 * Copyright (C) 2005-2009 coresystems GmbH
hailfinger77c5d932009-06-15 12:10:57 +00007 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
stepan5c3f1382007-02-06 19:47:50 +00008 *
uweb25f1ea2007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
stepan5c3f1382007-02-06 19:47:50 +000013 *
uweb25f1ea2007-08-29 17:52:32 +000014 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
stepan5c3f1382007-02-06 19:47:50 +000018 *
uweb25f1ea2007-08-29 17:52:32 +000019 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
stepan5c3f1382007-02-06 19:47:50 +000022 */
23
rminnich8d3ff912003-10-25 17:01:29 +000024#ifndef __FLASH_H__
25#define __FLASH_H__ 1
26
stepan5c3f1382007-02-06 19:47:50 +000027#if defined(__GLIBC__)
rminnich8d3ff912003-10-25 17:01:29 +000028#include <sys/io.h>
stepan5c3f1382007-02-06 19:47:50 +000029#endif
rminnich8d3ff912003-10-25 17:01:29 +000030#include <unistd.h>
ollie6a600992005-11-26 21:55:36 +000031#include <stdint.h>
uwe4529d202007-08-23 13:34:59 +000032#include <stdio.h>
uwe6934c4a2009-05-14 18:57:26 +000033#include <pci/pci.h>
rminnich8d3ff912003-10-25 17:01:29 +000034
hailfinger6f84e472009-05-01 16:34:32 +000035/* for iopl and outb under Solaris */
36#if defined (__sun) && (defined(__i386) || defined(__amd64))
37#include <strings.h>
38#include <sys/sysi86.h>
39#include <sys/psw.h>
40#include <asm/sunddi.h>
41#endif
42
stuge96960832009-01-26 01:23:31 +000043#if (defined(__MACH__) && defined(__APPLE__))
44#define __DARWIN__
45#endif
46
hailfinger0ddb3eb2009-04-28 12:56:04 +000047#if defined(__FreeBSD__) || defined(__DragonFly__)
hailfingere1f062f2008-05-22 13:22:45 +000048 #include <machine/cpufunc.h>
49 #define off64_t off_t
50 #define lseek64 lseek
51 #define OUTB(x, y) do { u_int tmp = (y); outb(tmp, (x)); } while (0)
52 #define OUTW(x, y) do { u_int tmp = (y); outw(tmp, (x)); } while (0)
53 #define OUTL(x, y) do { u_int tmp = (y); outl(tmp, (x)); } while (0)
54 #define INB(x) __extension__ ({ u_int tmp = (x); inb(tmp); })
55 #define INW(x) __extension__ ({ u_int tmp = (x); inw(tmp); })
56 #define INL(x) __extension__ ({ u_int tmp = (x); inl(tmp); })
57#else
stuge96960832009-01-26 01:23:31 +000058#if defined(__DARWIN__)
59 #include <DirectIO/darwinio.h>
60 #define off64_t off_t
61 #define lseek64 lseek
62#endif
hailfinger6f84e472009-05-01 16:34:32 +000063#if defined (__sun) && (defined(__i386) || defined(__amd64))
64 /* Note different order for outb */
65 #define OUTB(x,y) outb(y, x)
66 #define OUTW(x,y) outw(y, x)
67 #define OUTL(x,y) outl(y, x)
68 #define INB inb
69 #define INW inw
70 #define INL inl
71#else
hailfingere1f062f2008-05-22 13:22:45 +000072 #define OUTB outb
73 #define OUTW outw
74 #define OUTL outl
75 #define INB inb
76 #define INW inw
77 #define INL inl
78#endif
hailfinger6f84e472009-05-01 16:34:32 +000079#endif
hailfingere1f062f2008-05-22 13:22:45 +000080
hailfinger82719632009-05-16 21:22:56 +000081typedef unsigned long chipaddr;
82
hailfinger6fe23d62009-08-12 11:39:29 +000083enum programmer {
84 PROGRAMMER_INTERNAL,
85 PROGRAMMER_DUMMY,
86 PROGRAMMER_NIC3COM,
87 PROGRAMMER_SATASII,
88 PROGRAMMER_IT87SPI,
89 PROGRAMMER_FT2232SPI,
90 PROGRAMMER_SERPROG,
hailfinger3548a9a2009-08-12 14:34:35 +000091 PROGRAMMER_INVALID /* This must always be the last entry. */
hailfinger6fe23d62009-08-12 11:39:29 +000092};
93
94extern enum programmer programmer;
hailfingerabe249e2009-05-08 17:43:22 +000095
96struct programmer_entry {
97 const char *vendor;
98 const char *name;
99
100 int (*init) (void);
101 int (*shutdown) (void);
102
uwe4e204a22009-05-28 15:07:42 +0000103 void * (*map_flash_region) (const char *descr, unsigned long phys_addr,
104 size_t len);
hailfinger11ae3c42009-05-11 14:13:25 +0000105 void (*unmap_flash_region) (void *virt_addr, size_t len);
106
hailfinger82719632009-05-16 21:22:56 +0000107 void (*chip_writeb) (uint8_t val, chipaddr addr);
108 void (*chip_writew) (uint16_t val, chipaddr addr);
109 void (*chip_writel) (uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000110 void (*chip_writen) (uint8_t *buf, chipaddr addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000111 uint8_t (*chip_readb) (const chipaddr addr);
112 uint16_t (*chip_readw) (const chipaddr addr);
113 uint32_t (*chip_readl) (const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000114 void (*chip_readn) (uint8_t *buf, const chipaddr addr, size_t len);
hailfingere5829f62009-06-05 17:48:08 +0000115 void (*delay) (int usecs);
hailfingerabe249e2009-05-08 17:43:22 +0000116};
117
118extern const struct programmer_entry programmer_table[];
119
uweabe92a52009-05-16 22:36:00 +0000120int programmer_init(void);
121int programmer_shutdown(void);
122void *programmer_map_flash_region(const char *descr, unsigned long phys_addr,
123 size_t len);
124void programmer_unmap_flash_region(void *virt_addr, size_t len);
125void chip_writeb(uint8_t val, chipaddr addr);
126void chip_writew(uint16_t val, chipaddr addr);
127void chip_writel(uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000128void chip_writen(uint8_t *buf, chipaddr addr, size_t len);
uweabe92a52009-05-16 22:36:00 +0000129uint8_t chip_readb(const chipaddr addr);
130uint16_t chip_readw(const chipaddr addr);
131uint32_t chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000132void chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfingere5829f62009-06-05 17:48:08 +0000133void programmer_delay(int usecs);
hailfingerba3761a2009-03-05 19:24:22 +0000134
uwe16f99092008-03-12 11:54:51 +0000135#define ARRAY_SIZE(a) (sizeof(a) / sizeof((a)[0]))
136
hailfinger40167462009-05-31 17:57:34 +0000137enum chipbustype {
hailfinger668f3502009-06-01 00:02:11 +0000138 CHIP_BUSTYPE_NONE = 0,
hailfinger40167462009-05-31 17:57:34 +0000139 CHIP_BUSTYPE_PARALLEL = 1 << 0,
140 CHIP_BUSTYPE_LPC = 1 << 1,
141 CHIP_BUSTYPE_FWH = 1 << 2,
142 CHIP_BUSTYPE_SPI = 1 << 3,
143 CHIP_BUSTYPE_NONSPI = CHIP_BUSTYPE_PARALLEL | CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH,
144 CHIP_BUSTYPE_UNKNOWN = CHIP_BUSTYPE_PARALLEL | CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH | CHIP_BUSTYPE_SPI,
145};
146
rminnich8d3ff912003-10-25 17:01:29 +0000147struct flashchip {
uwedfcd15f2008-03-14 23:55:58 +0000148 const char *vendor;
uwe6ed6d952007-12-04 21:49:06 +0000149 const char *name;
hailfinger40167462009-05-31 17:57:34 +0000150
151 enum chipbustype bustype;
152
uwefa98ca12008-10-18 21:14:13 +0000153 /*
154 * With 32bit manufacture_id and model_id we can cover IDs up to
hailfinger428f2012007-12-31 01:49:00 +0000155 * (including) the 4th bank of JEDEC JEP106W Standard Manufacturer's
156 * Identification code.
157 */
158 uint32_t manufacture_id;
159 uint32_t model_id;
rminnich8d3ff912003-10-25 17:01:29 +0000160
rminnich8d3ff912003-10-25 17:01:29 +0000161 int total_size;
162 int page_size;
163
uwefa98ca12008-10-18 21:14:13 +0000164 /*
165 * Indicate if flashrom has been tested with this flash chip and if
stuge9cd64bd2008-05-03 04:34:37 +0000166 * everything worked correctly.
167 */
168 uint32_t tested;
169
uwe8e1a2ba2007-04-01 19:44:21 +0000170 int (*probe) (struct flashchip *flash);
hailfingerd5b35922009-06-03 14:46:22 +0000171
172 /* Delay after "enter/exit ID mode" commands in microseconds. */
173 int probe_timing;
uwe8e1a2ba2007-04-01 19:44:21 +0000174 int (*erase) (struct flashchip *flash);
175 int (*write) (struct flashchip *flash, uint8_t *buf);
hailfinger0f08b7a2009-06-16 08:55:44 +0000176 int (*read) (struct flashchip *flash, uint8_t *buf, int start, int len);
rminnich8d3ff912003-10-25 17:01:29 +0000177
uwe6ed6d952007-12-04 21:49:06 +0000178 /* Some flash devices have an additional register space. */
hailfinger82719632009-05-16 21:22:56 +0000179 chipaddr virtual_memory;
180 chipaddr virtual_registers;
rminnich8d3ff912003-10-25 17:01:29 +0000181};
182
stuge9cd64bd2008-05-03 04:34:37 +0000183#define TEST_UNTESTED 0
184
uwe4e204a22009-05-28 15:07:42 +0000185#define TEST_OK_PROBE (1 << 0)
186#define TEST_OK_READ (1 << 1)
187#define TEST_OK_ERASE (1 << 2)
188#define TEST_OK_WRITE (1 << 3)
189#define TEST_OK_PR (TEST_OK_PROBE | TEST_OK_READ)
190#define TEST_OK_PRE (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_ERASE)
191#define TEST_OK_PREW (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_ERASE | TEST_OK_WRITE)
stuge9cd64bd2008-05-03 04:34:37 +0000192#define TEST_OK_MASK 0x0f
193
uwe4e204a22009-05-28 15:07:42 +0000194#define TEST_BAD_PROBE (1 << 4)
195#define TEST_BAD_READ (1 << 5)
196#define TEST_BAD_ERASE (1 << 6)
197#define TEST_BAD_WRITE (1 << 7)
198#define TEST_BAD_PREW (TEST_BAD_PROBE | TEST_BAD_READ | TEST_BAD_ERASE | TEST_BAD_WRITE)
stuge9cd64bd2008-05-03 04:34:37 +0000199#define TEST_BAD_MASK 0xf0
200
hailfingerd5b35922009-06-03 14:46:22 +0000201/* Timing used in probe routines. ZERO is -2 to differentiate between an unset
202 * field and zero delay.
203 *
204 * SPI devices will always have zero delay and ignore this field.
205 */
206#define TIMING_FIXME -1
207/* this is intentionally same value as fixme */
208#define TIMING_IGNORED -1
209#define TIMING_ZERO -2
210
ollie6a600992005-11-26 21:55:36 +0000211extern struct flashchip flashchips[];
212
uwe5f612c82009-05-16 23:42:17 +0000213struct penable {
214 uint16_t vendor_id;
215 uint16_t device_id;
216 int status;
217 const char *vendor_name;
218 const char *device_name;
219 int (*doit) (struct pci_dev *dev, const char *name);
220};
221
222extern const struct penable chipset_enables[];
223
224struct board_pciid_enable {
225 /* Any device, but make it sensible, like the ISA bridge. */
226 uint16_t first_vendor;
227 uint16_t first_device;
228 uint16_t first_card_vendor;
229 uint16_t first_card_device;
230
231 /* Any device, but make it sensible, like
232 * the host bridge. May be NULL.
233 */
234 uint16_t second_vendor;
235 uint16_t second_device;
236 uint16_t second_card_vendor;
237 uint16_t second_card_device;
238
239 /* The vendor / part name from the coreboot table. */
240 const char *lb_vendor;
241 const char *lb_part;
242
243 const char *vendor_name;
244 const char *board_name;
245
246 int (*enable) (const char *name);
247};
248
249extern struct board_pciid_enable board_pciid_enables[];
250
251struct board_info {
252 const char *vendor;
253 const char *name;
254};
255
256extern const struct board_info boards_ok[];
257extern const struct board_info boards_bad[];
uwefef723f2009-06-18 14:04:44 +0000258extern const struct board_info laptops_ok[];
259extern const struct board_info laptops_bad[];
uwe5f612c82009-05-16 23:42:17 +0000260
uwe6ed6d952007-12-04 21:49:06 +0000261/* udelay.c */
hailfingere5829f62009-06-05 17:48:08 +0000262void myusec_delay(int usecs);
hailfinger3d77bc12009-05-01 12:22:17 +0000263void myusec_calibrate_delay(void);
stepan927d4e22007-04-04 22:45:58 +0000264
uwea3a82c92009-05-15 17:02:34 +0000265/* pcidev.c */
266#define PCI_OK 0
267#define PCI_NT 1 /* Not tested */
ruikda922a12009-05-17 19:39:27 +0000268
uwea3a82c92009-05-15 17:02:34 +0000269extern uint32_t io_base_addr;
270extern struct pci_access *pacc;
271extern struct pci_filter filter;
uweb3a82ef2009-05-16 21:39:19 +0000272extern struct pci_dev *pcidev_dev;
uwea3a82c92009-05-15 17:02:34 +0000273struct pcidev_status {
274 uint16_t vendor_id;
275 uint16_t device_id;
276 int status;
277 const char *vendor_name;
278 const char *device_name;
279};
280uint32_t pcidev_validate(struct pci_dev *dev, struct pcidev_status *devs);
hailfinger4f45a4f2009-08-12 13:32:56 +0000281uint32_t pcidev_init(uint16_t vendor_id, struct pcidev_status *devs, char *pcidev_bdf);
uwe884cc8b2009-06-17 12:07:12 +0000282
283/* print.c */
284char *flashbuses_to_text(enum chipbustype bustype);
285void print_supported_chips(void);
286void print_supported_chipsets(void);
287void print_supported_boards(void);
uwea3a82c92009-05-15 17:02:34 +0000288void print_supported_pcidevs(struct pcidev_status *devs);
uwe488f0842009-06-20 01:21:38 +0000289void print_wiki_tables(void);
uwea3a82c92009-05-15 17:02:34 +0000290
uwe6ed6d952007-12-04 21:49:06 +0000291/* board_enable.c */
stugeaa35d392009-01-26 02:34:51 +0000292void w836xx_ext_enter(uint16_t port);
293void w836xx_ext_leave(uint16_t port);
hailfinger7bac0e52009-05-25 23:26:50 +0000294uint8_t sio_read(uint16_t port, uint8_t reg);
295void sio_write(uint16_t port, uint8_t reg, uint8_t data);
296void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
uwe6ed6d952007-12-04 21:49:06 +0000297int board_flash_enable(const char *vendor, const char *part);
stepan5c3f1382007-02-06 19:47:50 +0000298
uwe6ed6d952007-12-04 21:49:06 +0000299/* chipset_enable.c */
hailfinger40167462009-05-31 17:57:34 +0000300extern enum chipbustype buses_supported;
uwe6ed6d952007-12-04 21:49:06 +0000301int chipset_flash_enable(void);
stepan3bdf6182008-06-30 23:45:22 +0000302
stuge12ac08f2008-12-03 21:24:40 +0000303extern unsigned long flashbase;
304
stuge7c943ee2009-01-26 01:10:48 +0000305/* physmap.c */
306void *physmap(const char *descr, unsigned long phys_addr, size_t len);
307void physunmap(void *virt_addr, size_t len);
stepan6d42c0f2009-08-12 09:27:45 +0000308int setup_cpu_msr(int cpu);
309void cleanup_cpu_msr(void);
310#ifndef __DARWIN__
311typedef struct { uint32_t hi, lo; } msr_t;
312msr_t rdmsr(int addr);
313int wrmsr(int addr, msr_t msr);
314#endif
stuge7c943ee2009-01-26 01:10:48 +0000315
hailfingerabe249e2009-05-08 17:43:22 +0000316/* internal.c */
uwe57195ba2009-05-16 22:05:42 +0000317struct pci_dev *pci_dev_find_filter(struct pci_filter filter);
318struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
319struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
320 uint16_t card_vendor, uint16_t card_device);
hailfinger0668eba2009-05-14 21:41:10 +0000321void get_io_perms(void);
hailfinger7828d092009-08-09 21:50:24 +0000322void release_io_perms(void);
hailfingerabe249e2009-05-08 17:43:22 +0000323int internal_init(void);
324int internal_shutdown(void);
hailfinger82719632009-05-16 21:22:56 +0000325void internal_chip_writeb(uint8_t val, chipaddr addr);
326void internal_chip_writew(uint16_t val, chipaddr addr);
327void internal_chip_writel(uint32_t val, chipaddr addr);
328uint8_t internal_chip_readb(const chipaddr addr);
329uint16_t internal_chip_readw(const chipaddr addr);
330uint32_t internal_chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000331void internal_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfinger38da6812009-05-17 15:49:24 +0000332void mmio_writeb(uint8_t val, void *addr);
333void mmio_writew(uint16_t val, void *addr);
334void mmio_writel(uint32_t val, void *addr);
335uint8_t mmio_readb(void *addr);
336uint16_t mmio_readw(void *addr);
337uint32_t mmio_readl(void *addr);
hailfingere5829f62009-06-05 17:48:08 +0000338void internal_delay(int usecs);
hailfinger6fe23d62009-08-12 11:39:29 +0000339int fallback_shutdown(void);
uwe3e656bd2009-05-17 23:12:17 +0000340void *fallback_map(const char *descr, unsigned long phys_addr, size_t len);
341void fallback_unmap(void *virt_addr, size_t len);
hailfinger6fe23d62009-08-12 11:39:29 +0000342void fallback_chip_writeb(uint8_t val, chipaddr addr);
hailfinger82719632009-05-16 21:22:56 +0000343void fallback_chip_writew(uint16_t val, chipaddr addr);
344void fallback_chip_writel(uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000345void fallback_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000346uint16_t fallback_chip_readw(const chipaddr addr);
347uint32_t fallback_chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000348void fallback_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
uwebc526c82009-05-14 20:41:57 +0000349#if defined(__FreeBSD__) || defined(__DragonFly__)
350extern int io_fd;
351#endif
hailfingerabe249e2009-05-08 17:43:22 +0000352
hailfingera9df33c2009-05-09 00:54:55 +0000353/* dummyflasher.c */
354int dummy_init(void);
355int dummy_shutdown(void);
hailfinger11ae3c42009-05-11 14:13:25 +0000356void *dummy_map(const char *descr, unsigned long phys_addr, size_t len);
357void dummy_unmap(void *virt_addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000358void dummy_chip_writeb(uint8_t val, chipaddr addr);
359void dummy_chip_writew(uint16_t val, chipaddr addr);
360void dummy_chip_writel(uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000361void dummy_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000362uint8_t dummy_chip_readb(const chipaddr addr);
363uint16_t dummy_chip_readw(const chipaddr addr);
364uint32_t dummy_chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000365void dummy_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfinger68002c22009-07-10 21:08:55 +0000366int dummy_spi_send_command(unsigned int writecnt, unsigned int readcnt,
hailfingerf91e3b52009-05-14 12:59:36 +0000367 const unsigned char *writearr, unsigned char *readarr);
hailfingera9df33c2009-05-09 00:54:55 +0000368
uwe0f5a3a22009-05-13 11:36:06 +0000369/* nic3com.c */
370int nic3com_init(void);
371int nic3com_shutdown(void);
hailfinger82719632009-05-16 21:22:56 +0000372void nic3com_chip_writeb(uint8_t val, chipaddr addr);
373uint8_t nic3com_chip_readb(const chipaddr addr);
uwea3a82c92009-05-15 17:02:34 +0000374extern struct pcidev_status nics_3com[];
uwe0f5a3a22009-05-13 11:36:06 +0000375
ruikda922a12009-05-17 19:39:27 +0000376/* satasii.c */
377int satasii_init(void);
378int satasii_shutdown(void);
ruikda922a12009-05-17 19:39:27 +0000379void satasii_chip_writeb(uint8_t val, chipaddr addr);
380uint8_t satasii_chip_readb(const chipaddr addr);
381extern struct pcidev_status satas_sii[];
382
hailfingerf31da3d2009-06-16 21:08:06 +0000383/* ft2232_spi.c */
hailfingere98628b2009-07-01 00:02:23 +0000384#define FTDI_FT2232H 0x6010
385#define FTDI_FT4232H 0x6011
hailfingerf31da3d2009-06-16 21:08:06 +0000386int ft2232_spi_init(void);
hailfinger68002c22009-07-10 21:08:55 +0000387int ft2232_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
hailfingerf31da3d2009-06-16 21:08:06 +0000388int ft2232_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingerf31da3d2009-06-16 21:08:06 +0000389int ft2232_spi_write_256(struct flashchip *flash, uint8_t *buf);
390
uwe4529d202007-08-23 13:34:59 +0000391/* flashrom.c */
hailfinger4f45a4f2009-08-12 13:32:56 +0000392extern char *programmer_param;
uwee06bcf82009-04-24 16:17:41 +0000393extern int verbose;
hailfinger2d83b5b2009-07-22 20:13:00 +0000394extern const char *flashrom_version;
uwee06bcf82009-04-24 16:17:41 +0000395#define printf_debug(x...) { if (verbose) printf(x); }
stuge5ff0e6c2009-01-26 00:39:57 +0000396void map_flash_registers(struct flashchip *flash);
hailfinger0f08b7a2009-06-16 08:55:44 +0000397int read_memmapped(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfinger7b414742009-06-13 12:04:03 +0000398int min(int a, int b);
hailfinger7af83692009-06-15 17:23:36 +0000399int max(int a, int b);
400int check_erased_range(struct flashchip *flash, int start, int len);
401int verify_range(struct flashchip *flash, uint8_t *cmpbuf, int start, int len, char *message);
uwe884cc8b2009-06-17 12:07:12 +0000402char *strcat_realloc(char *dest, const char *src);
403
404#define OK 0
405#define NT 1 /* Not tested */
uwe4529d202007-08-23 13:34:59 +0000406
407/* layout.c */
stuge98c09aa2008-06-18 02:08:40 +0000408int show_id(uint8_t *bios, int size, int force);
uwe4529d202007-08-23 13:34:59 +0000409int read_romlayout(char *name);
410int find_romentry(char *name);
411int handle_romentries(uint8_t *buffer, uint8_t *content);
412
uwee06bcf82009-04-24 16:17:41 +0000413/* cbtable.c */
stepan1037f6f2008-01-18 15:33:10 +0000414int coreboot_init(void);
uwe4529d202007-08-23 13:34:59 +0000415extern char *lb_part, *lb_vendor;
stepan3370c892009-07-30 13:30:17 +0000416extern int partvendor_from_cbtable;
uwe4529d202007-08-23 13:34:59 +0000417
stepan745615e2007-10-15 21:44:47 +0000418/* spi.c */
hailfinger40167462009-05-31 17:57:34 +0000419enum spi_controller {
420 SPI_CONTROLLER_NONE,
421 SPI_CONTROLLER_ICH7,
422 SPI_CONTROLLER_ICH9,
423 SPI_CONTROLLER_IT87XX,
424 SPI_CONTROLLER_SB600,
425 SPI_CONTROLLER_VIA,
426 SPI_CONTROLLER_WBSIO,
hailfingerf31da3d2009-06-16 21:08:06 +0000427 SPI_CONTROLLER_FT2232,
hailfinger40167462009-05-31 17:57:34 +0000428 SPI_CONTROLLER_DUMMY,
429};
hailfinger68002c22009-07-10 21:08:55 +0000430struct spi_command {
431 unsigned int writecnt;
432 unsigned int readcnt;
433 const unsigned char *writearr;
434 unsigned char *readarr;
435};
hailfinger948b81f2009-07-22 15:36:50 +0000436struct spi_programmer {
437 int (*command)(unsigned int writecnt, unsigned int readcnt,
438 const unsigned char *writearr, unsigned char *readarr);
439 int (*multicommand)(struct spi_command *spicommands);
440
441 /* Optimized functions for this programmer */
442 int (*read)(struct flashchip *flash, uint8_t *buf, int start, int len);
443 int (*write_256)(struct flashchip *flash, uint8_t *buf);
444};
hailfinger68002c22009-07-10 21:08:55 +0000445
hailfinger40167462009-05-31 17:57:34 +0000446extern enum spi_controller spi_controller;
hailfinger948b81f2009-07-22 15:36:50 +0000447extern const struct spi_programmer spi_programmer[];
hailfinger40167462009-05-31 17:57:34 +0000448extern void *spibar;
hailfinger82893122008-05-15 03:19:49 +0000449int probe_spi_rdid(struct flashchip *flash);
ruikdbe18ee2008-06-30 21:45:17 +0000450int probe_spi_rdid4(struct flashchip *flash);
hailfinger3dd0c3e2008-11-28 01:25:00 +0000451int probe_spi_rems(struct flashchip *flash);
hailfinger82893122008-05-15 03:19:49 +0000452int probe_spi_res(struct flashchip *flash);
hailfinger68002c22009-07-10 21:08:55 +0000453int spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwefa98ca12008-10-18 21:14:13 +0000454 const unsigned char *writearr, unsigned char *readarr);
hailfinger68002c22009-07-10 21:08:55 +0000455int spi_send_multicommand(struct spi_command *spicommands);
hailfinger3d77bc12009-05-01 12:22:17 +0000456int spi_write_enable(void);
457int spi_write_disable(void);
hailfingerffcf81a2008-11-03 00:02:11 +0000458int spi_chip_erase_60(struct flashchip *flash);
stuge2bb6ab32008-05-10 23:07:52 +0000459int spi_chip_erase_c7(struct flashchip *flash);
hailfingerc1b2e912008-11-18 00:41:02 +0000460int spi_chip_erase_60_c7(struct flashchip *flash);
stepan0f7bff02008-10-29 22:13:20 +0000461int spi_chip_erase_d8(struct flashchip *flash);
hailfingera1289042009-06-24 08:28:39 +0000462int spi_block_erase_20(struct flashchip *flash, unsigned int addr, unsigned int blocklen);
463int spi_block_erase_52(struct flashchip *flash, unsigned int addr, unsigned int blocklen);
464int spi_block_erase_d8(struct flashchip *flash, unsigned int addr, unsigned int blocklen);
465int spi_block_erase_60(struct flashchip *flash, unsigned int addr, unsigned int blocklen);
466int spi_block_erase_c7(struct flashchip *flash, unsigned int addr, unsigned int blocklen);
hailfingered063f52009-05-09 02:30:21 +0000467int spi_chip_write_1(struct flashchip *flash, uint8_t *buf);
hailfinger87c05482009-05-09 02:34:18 +0000468int spi_chip_write_256(struct flashchip *flash, uint8_t *buf);
hailfinger0f08b7a2009-06-16 08:55:44 +0000469int spi_chip_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfinger3d77bc12009-05-01 12:22:17 +0000470uint8_t spi_read_status_register(void);
hailfingerc1b2e912008-11-18 00:41:02 +0000471int spi_disable_blockprotect(void);
hailfingerec9334b2009-07-12 12:06:18 +0000472int spi_byte_program(int addr, uint8_t byte);
473int spi_nbyte_program(int addr, uint8_t *bytes, int len);
474int spi_nbyte_read(int addr, uint8_t *bytes, int len);
hailfinger0f08b7a2009-06-16 08:55:44 +0000475int spi_read_chunked(struct flashchip *flash, uint8_t *buf, int start, int len, int chunksize);
stuge712ce862009-01-26 03:37:40 +0000476int spi_aai_write(struct flashchip *flash, uint8_t *buf);
hailfinger54c14662009-05-13 11:40:08 +0000477uint32_t spi_get_valid_read_addr(void);
hailfinger948b81f2009-07-22 15:36:50 +0000478int default_spi_send_command(unsigned int writecnt, unsigned int readcnt,
479 const unsigned char *writearr, unsigned char *readarr);
480int default_spi_send_multicommand(struct spi_command *spicommands);
ward11844452007-10-02 15:49:25 +0000481
uwe4529d202007-08-23 13:34:59 +0000482/* 82802ab.c */
uwe719e3ca2007-09-09 20:24:29 +0000483int probe_82802ab(struct flashchip *flash);
484int erase_82802ab(struct flashchip *flash);
485int write_82802ab(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000486
487/* am29f040b.c */
uwe719e3ca2007-09-09 20:24:29 +0000488int probe_29f040b(struct flashchip *flash);
489int erase_29f040b(struct flashchip *flash);
490int write_29f040b(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000491
uwe7a083f82009-06-14 21:53:26 +0000492/* pm29f002.c */
493int write_pm29f002(struct flashchip *flash, uint8_t *buf);
494
uweaf9b4df2008-09-26 13:19:02 +0000495/* en29f002a.c */
496int probe_en29f002a(struct flashchip *flash);
497int erase_en29f002a(struct flashchip *flash);
498int write_en29f002a(struct flashchip *flash, uint8_t *buf);
499
hailfinger82e7ddb2008-05-16 12:55:55 +0000500/* ichspi.c */
hailfinger3d77bc12009-05-01 12:22:17 +0000501int ich_init_opcodes(void);
hailfinger68002c22009-07-10 21:08:55 +0000502int ich_spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwefa98ca12008-10-18 21:14:13 +0000503 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000504int ich_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingered063f52009-05-09 02:30:21 +0000505int ich_spi_write_256(struct flashchip *flash, uint8_t * buf);
hailfinger948b81f2009-07-22 15:36:50 +0000506int ich_spi_send_multicommand(struct spi_command *spicommands);
hailfinger82e7ddb2008-05-16 12:55:55 +0000507
hailfinger2c361e42008-05-13 23:03:12 +0000508/* it87spi.c */
509extern uint16_t it8716f_flashport;
hailfinger7bac0e52009-05-25 23:26:50 +0000510void enter_conf_mode_ite(uint16_t port);
511void exit_conf_mode_ite(uint16_t port);
hailfinger26e212b2009-05-31 18:00:57 +0000512int it87spi_init(void);
hailfinger82e7ddb2008-05-16 12:55:55 +0000513int it87xx_probe_spi_flash(const char *name);
hailfinger68002c22009-07-10 21:08:55 +0000514int it8716f_spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwefa98ca12008-10-18 21:14:13 +0000515 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000516int it8716f_spi_chip_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingered063f52009-05-09 02:30:21 +0000517int it8716f_spi_chip_write_256(struct flashchip *flash, uint8_t *buf);
hailfinger2c361e42008-05-13 23:03:12 +0000518
uwe17efbed2008-11-28 21:36:51 +0000519/* sb600spi.c */
hailfinger68002c22009-07-10 21:08:55 +0000520int sb600_spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwe17efbed2008-11-28 21:36:51 +0000521 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000522int sb600_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingered063f52009-05-09 02:30:21 +0000523int sb600_spi_write_1(struct flashchip *flash, uint8_t *buf);
hailfinger38da6812009-05-17 15:49:24 +0000524extern uint8_t *sb600_spibar;
uwe17efbed2008-11-28 21:36:51 +0000525
uwe4529d202007-08-23 13:34:59 +0000526/* jedec.c */
hailfinger79cf3672008-05-14 12:03:06 +0000527uint8_t oddparity(uint8_t val);
hailfinger82719632009-05-16 21:22:56 +0000528void toggle_ready_jedec(chipaddr dst);
529void data_polling_jedec(chipaddr dst, uint8_t data);
530void unprotect_jedec(chipaddr bios);
531void protect_jedec(chipaddr bios);
532int write_byte_program_jedec(chipaddr bios, uint8_t *src,
533 chipaddr dst);
uwe719e3ca2007-09-09 20:24:29 +0000534int probe_jedec(struct flashchip *flash);
535int erase_chip_jedec(struct flashchip *flash);
536int write_jedec(struct flashchip *flash, uint8_t *buf);
hailfinger7af83692009-06-15 17:23:36 +0000537int erase_sector_jedec(struct flashchip *flash, unsigned int page, int pagesize);
538int erase_block_jedec(struct flashchip *flash, unsigned int page, int blocksize);
hailfinger82719632009-05-16 21:22:56 +0000539int write_sector_jedec(chipaddr bios, uint8_t *src,
540 chipaddr dst, unsigned int page_size);
uwe4529d202007-08-23 13:34:59 +0000541
stugea0e346b2009-01-26 06:42:02 +0000542/* m29f002.c */
543int erase_m29f002(struct flashchip *flash);
544int write_m29f002t(struct flashchip *flash, uint8_t *buf);
545int write_m29f002b(struct flashchip *flash, uint8_t *buf);
546
uwe4529d202007-08-23 13:34:59 +0000547/* m29f400bt.c */
uwe719e3ca2007-09-09 20:24:29 +0000548int probe_m29f400bt(struct flashchip *flash);
549int erase_m29f400bt(struct flashchip *flash);
hailfinger7af83692009-06-15 17:23:36 +0000550int block_erase_m29f400bt(struct flashchip *flash, int start, int len);
uwe719e3ca2007-09-09 20:24:29 +0000551int write_m29f400bt(struct flashchip *flash, uint8_t *buf);
stepan1037f6f2008-01-18 15:33:10 +0000552int write_coreboot_m29f400bt(struct flashchip *flash, uint8_t *buf);
hailfinger82719632009-05-16 21:22:56 +0000553void toggle_ready_m29f400bt(chipaddr dst);
554void data_polling_m29f400bt(chipaddr dst, uint8_t data);
555void protect_m29f400bt(chipaddr bios);
556void write_page_m29f400bt(chipaddr bios, uint8_t *src,
557 chipaddr dst, int page_size);
uwe4529d202007-08-23 13:34:59 +0000558
559/* mx29f002.c */
uwe719e3ca2007-09-09 20:24:29 +0000560int probe_29f002(struct flashchip *flash);
561int erase_29f002(struct flashchip *flash);
562int write_29f002(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000563
stuge54ca40a2008-05-17 01:08:58 +0000564/* pm49fl00x.c */
565int probe_49fl00x(struct flashchip *flash);
566int erase_49fl00x(struct flashchip *flash);
567int write_49fl00x(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000568
569/* sharplhf00l04.c */
uwe719e3ca2007-09-09 20:24:29 +0000570int probe_lhf00l04(struct flashchip *flash);
571int erase_lhf00l04(struct flashchip *flash);
572int write_lhf00l04(struct flashchip *flash, uint8_t *buf);
hailfinger82719632009-05-16 21:22:56 +0000573void toggle_ready_lhf00l04(chipaddr dst);
574void data_polling_lhf00l04(chipaddr dst, uint8_t data);
575void protect_lhf00l04(chipaddr bios);
uwe4529d202007-08-23 13:34:59 +0000576
577/* sst28sf040.c */
uwe719e3ca2007-09-09 20:24:29 +0000578int probe_28sf040(struct flashchip *flash);
579int erase_28sf040(struct flashchip *flash);
580int write_28sf040(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000581
582/* sst39sf020.c */
uwe719e3ca2007-09-09 20:24:29 +0000583int probe_39sf020(struct flashchip *flash);
584int write_39sf020(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000585
586/* sst49lf040.c */
uwe719e3ca2007-09-09 20:24:29 +0000587int erase_49lf040(struct flashchip *flash);
588int write_49lf040(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000589
590/* sst49lfxxxc.c */
uwe719e3ca2007-09-09 20:24:29 +0000591int probe_49lfxxxc(struct flashchip *flash);
592int erase_49lfxxxc(struct flashchip *flash);
593int write_49lfxxxc(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000594
595/* sst_fwhub.c */
uwe719e3ca2007-09-09 20:24:29 +0000596int probe_sst_fwhub(struct flashchip *flash);
597int erase_sst_fwhub(struct flashchip *flash);
598int write_sst_fwhub(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000599
stugea1efa0e2008-07-21 17:48:40 +0000600/* w39v040c.c */
601int probe_w39v040c(struct flashchip *flash);
602int erase_w39v040c(struct flashchip *flash);
603int write_w39v040c(struct flashchip *flash, uint8_t *buf);
604
stepanb8361b92008-03-17 22:59:40 +0000605/* w39V080fa.c */
606int probe_winbond_fwhub(struct flashchip *flash);
607int erase_winbond_fwhub(struct flashchip *flash);
608int write_winbond_fwhub(struct flashchip *flash, uint8_t *buf);
609
uwe2d828942007-08-30 10:17:50 +0000610/* w29ee011.c */
uwe719e3ca2007-09-09 20:24:29 +0000611int probe_w29ee011(struct flashchip *flash);
uwe2d828942007-08-30 10:17:50 +0000612
uwe4529d202007-08-23 13:34:59 +0000613/* w49f002u.c */
uwe719e3ca2007-09-09 20:24:29 +0000614int write_49f002(struct flashchip *flash, uint8_t *buf);
stepan15e64bc2007-05-24 08:48:10 +0000615
stugea564bcf2009-01-26 03:08:45 +0000616/* wbsio_spi.c */
617int wbsio_check_for_spi(const char *name);
hailfinger68002c22009-07-10 21:08:55 +0000618int wbsio_spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwe4e204a22009-05-28 15:07:42 +0000619 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000620int wbsio_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingered063f52009-05-09 02:30:21 +0000621int wbsio_spi_write_1(struct flashchip *flash, uint8_t *buf);
stugea564bcf2009-01-26 03:08:45 +0000622
stepan92251692008-04-28 17:51:09 +0000623/* stm50flw0x0x.c */
624int probe_stm50flw0x0x(struct flashchip *flash);
625int erase_stm50flw0x0x(struct flashchip *flash);
626int write_stm50flw0x0x(struct flashchip *flash, uint8_t *buf);
hailfinger82e7ddb2008-05-16 12:55:55 +0000627
hailfinger37b4fbf2009-06-23 11:33:43 +0000628/* serprog.c */
hailfinger37b4fbf2009-06-23 11:33:43 +0000629int serprog_init(void);
630int serprog_shutdown(void);
631void serprog_chip_writeb(uint8_t val, chipaddr addr);
632uint8_t serprog_chip_readb(const chipaddr addr);
633void serprog_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
634void serprog_delay(int delay);
uwe619a15a2009-06-28 23:26:37 +0000635
ollie5b621572004-03-20 16:46:10 +0000636#endif /* !__FLASH_H__ */