blob: 74534633ed37c77c06e3f4971ba32d4b1f3615e8 [file] [log] [blame]
David Hendricksd1c55d72010-08-24 15:14:19 -07001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2010 Google Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
David Hendricksf7924d12010-06-10 21:26:44 -070021#include <stdlib.h>
22#include <string.h>
23
24#include "flash.h"
25#include "flashchips.h"
26#include "chipdrivers.h"
Louis Yung-Chieh Lo52aa9302010-09-06 10:45:02 +080027#include "spi.h"
David Hendricks23cd7782010-08-25 12:42:38 -070028#include "writeprotect.h"
David Hendricksf7924d12010-06-10 21:26:44 -070029
David Hendricks1c09f802012-10-03 11:03:48 -070030/*
David Hendricksf7924d12010-06-10 21:26:44 -070031 * The following procedures rely on look-up tables to match the user-specified
32 * range with the chip's supported ranges. This turned out to be the most
33 * elegant approach since diferent flash chips use different levels of
34 * granularity and methods to determine protected ranges. In other words,
David Hendrickse0512a72014-07-15 20:30:47 -070035 * be stupid and simple since clever arithmetic will not work for many chips.
David Hendricksf7924d12010-06-10 21:26:44 -070036 */
37
38struct wp_range {
39 unsigned int start; /* starting address */
40 unsigned int len; /* len */
41};
42
43enum bit_state {
44 OFF = 0,
45 ON = 1,
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +080046 X = -1 /* don't care. Must be bigger than max # of bp. */
David Hendricksf7924d12010-06-10 21:26:44 -070047};
48
David Hendrickse0512a72014-07-15 20:30:47 -070049/*
50 * Generic write-protection schema for 25-series SPI flash chips. This assumes
51 * there is a status register that contains one or more consecutive bits which
52 * determine which address range is protected.
53 */
54
55struct status_register_layout {
56 int bp0_pos; /* position of BP0 */
57 int bp_bits; /* number of block protect bits */
58 int srp_pos; /* position of status register protect enable bit */
59};
60
61struct generic_range {
David Hendricks148a4bf2015-03-13 21:02:42 -070062 struct generic_modifier_bits m;
David Hendrickse0512a72014-07-15 20:30:47 -070063 unsigned int bp; /* block protect bitfield */
64 struct wp_range range;
65};
66
67struct generic_wp {
68 struct status_register_layout sr1; /* status register 1 */
69 struct generic_range *ranges;
David Hendricks148a4bf2015-03-13 21:02:42 -070070
71 /*
72 * Some chips store modifier bits in one or more special control
73 * registers instead of the status register like many older SPI NOR
74 * flash chips did. get_modifier_bits() and set_modifier_bits() will do
75 * any chip-specific operations necessary to get/set these bit values.
76 */
77 int (*get_modifier_bits)(const struct flashchip *flash,
78 struct generic_modifier_bits *m);
79 int (*set_modifier_bits)(const struct flashchip *flash,
80 struct generic_modifier_bits *m);
David Hendrickse0512a72014-07-15 20:30:47 -070081};
82
83/*
84 * The following ranges and functions are useful for representing Winbond-
85 * style writeprotect schema in which there are typically 5 bits of
86 * relevant information stored in status register 1:
87 * sec: This bit indicates the units (sectors vs. blocks)
88 * tb: The top-bottom bit indicates if the affected range is at the top of
89 * the flash memory's address space or at the bottom.
90 * bp[2:0]: The number of affected sectors/blocks.
91 */
David Hendricksf7924d12010-06-10 21:26:44 -070092struct w25q_range {
93 enum bit_state sec; /* if 1, bp[2:0] describe sectors */
94 enum bit_state tb; /* top/bottom select */
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +080095 int bp; /* block protect bitfield */
David Hendricksf7924d12010-06-10 21:26:44 -070096 struct wp_range range;
97};
98
David Hendrickse0512a72014-07-15 20:30:47 -070099/*
100 * Mask to extract write-protect enable and range bits
101 * Status register 1:
102 * SRP0: bit 7
103 * range(BP2-BP0): bit 4-2
104 * Status register 2:
105 * SRP1: bit 1
106 */
107#define MASK_WP_AREA (0x9C)
108#define MASK_WP2_AREA (0x01)
109
David Hendricks57566ed2010-08-16 18:24:45 -0700110struct w25q_range en25f40_ranges[] = {
111 { X, X, 0, {0, 0} }, /* none */
112 { 0, 0, 0x1, {0x000000, 504 * 1024} },
113 { 0, 0, 0x2, {0x000000, 496 * 1024} },
114 { 0, 0, 0x3, {0x000000, 480 * 1024} },
115 { 0, 0, 0x4, {0x000000, 448 * 1024} },
116 { 0, 0, 0x5, {0x000000, 384 * 1024} },
117 { 0, 0, 0x6, {0x000000, 256 * 1024} },
118 { 0, 0, 0x7, {0x000000, 512 * 1024} },
119};
120
David Hendrickse185bf22011-05-24 15:34:18 -0700121struct w25q_range en25q40_ranges[] = {
122 { 0, 0, 0, {0, 0} }, /* none */
123 { 0, 0, 0x1, {0x000000, 504 * 1024} },
124 { 0, 0, 0x2, {0x000000, 496 * 1024} },
125 { 0, 0, 0x3, {0x000000, 480 * 1024} },
126
127 { 0, 1, 0x0, {0x000000, 448 * 1024} },
128 { 0, 1, 0x1, {0x000000, 384 * 1024} },
129 { 0, 1, 0x2, {0x000000, 256 * 1024} },
130 { 0, 1, 0x3, {0x000000, 512 * 1024} },
131};
132
133struct w25q_range en25q80_ranges[] = {
134 { 0, 0, 0, {0, 0} }, /* none */
135 { 0, 0, 0x1, {0x000000, 1016 * 1024} },
136 { 0, 0, 0x2, {0x000000, 1008 * 1024} },
137 { 0, 0, 0x3, {0x000000, 992 * 1024} },
138 { 0, 0, 0x4, {0x000000, 960 * 1024} },
139 { 0, 0, 0x5, {0x000000, 896 * 1024} },
140 { 0, 0, 0x6, {0x000000, 768 * 1024} },
141 { 0, 0, 0x7, {0x000000, 1024 * 1024} },
142};
143
144struct w25q_range en25q32_ranges[] = {
145 { 0, 0, 0, {0, 0} }, /* none */
146 { 0, 0, 0x1, {0x000000, 4032 * 1024} },
147 { 0, 0, 0x2, {0x000000, 3968 * 1024} },
148 { 0, 0, 0x3, {0x000000, 3840 * 1024} },
149 { 0, 0, 0x4, {0x000000, 3584 * 1024} },
150 { 0, 0, 0x5, {0x000000, 3072 * 1024} },
151 { 0, 0, 0x6, {0x000000, 2048 * 1024} },
152 { 0, 0, 0x7, {0x000000, 4096 * 1024} },
153
154 { 0, 1, 0, {0, 0} }, /* none */
155 { 0, 1, 0x1, {0x010000, 4032 * 1024} },
156 { 0, 1, 0x2, {0x020000, 3968 * 1024} },
157 { 0, 1, 0x3, {0x040000, 3840 * 1024} },
158 { 0, 1, 0x4, {0x080000, 3584 * 1024} },
159 { 0, 1, 0x5, {0x100000, 3072 * 1024} },
160 { 0, 1, 0x6, {0x200000, 2048 * 1024} },
161 { 0, 1, 0x7, {0x000000, 4096 * 1024} },
162};
163
164struct w25q_range en25q64_ranges[] = {
165 { 0, 0, 0, {0, 0} }, /* none */
166 { 0, 0, 0x1, {0x000000, 8128 * 1024} },
167 { 0, 0, 0x2, {0x000000, 8064 * 1024} },
168 { 0, 0, 0x3, {0x000000, 7936 * 1024} },
169 { 0, 0, 0x4, {0x000000, 7680 * 1024} },
170 { 0, 0, 0x5, {0x000000, 7168 * 1024} },
171 { 0, 0, 0x6, {0x000000, 6144 * 1024} },
172 { 0, 0, 0x7, {0x000000, 8192 * 1024} },
173
174 { 0, 1, 0, {0, 0} }, /* none */
175 { 0, 1, 0x1, {0x010000, 8128 * 1024} },
176 { 0, 1, 0x2, {0x020000, 8064 * 1024} },
177 { 0, 1, 0x3, {0x040000, 7936 * 1024} },
178 { 0, 1, 0x4, {0x080000, 7680 * 1024} },
179 { 0, 1, 0x5, {0x100000, 7168 * 1024} },
180 { 0, 1, 0x6, {0x200000, 6144 * 1024} },
181 { 0, 1, 0x7, {0x000000, 8192 * 1024} },
182};
183
184struct w25q_range en25q128_ranges[] = {
185 { 0, 0, 0, {0, 0} }, /* none */
186 { 0, 0, 0x1, {0x000000, 16320 * 1024} },
187 { 0, 0, 0x2, {0x000000, 16256 * 1024} },
188 { 0, 0, 0x3, {0x000000, 16128 * 1024} },
189 { 0, 0, 0x4, {0x000000, 15872 * 1024} },
190 { 0, 0, 0x5, {0x000000, 15360 * 1024} },
191 { 0, 0, 0x6, {0x000000, 14336 * 1024} },
192 { 0, 0, 0x7, {0x000000, 16384 * 1024} },
193
194 { 0, 1, 0, {0, 0} }, /* none */
195 { 0, 1, 0x1, {0x010000, 16320 * 1024} },
196 { 0, 1, 0x2, {0x020000, 16256 * 1024} },
197 { 0, 1, 0x3, {0x040000, 16128 * 1024} },
198 { 0, 1, 0x4, {0x080000, 15872 * 1024} },
199 { 0, 1, 0x5, {0x100000, 15360 * 1024} },
200 { 0, 1, 0x6, {0x200000, 14336 * 1024} },
201 { 0, 1, 0x7, {0x000000, 16384 * 1024} },
202};
203
Marc Jonesb2f90022014-04-29 17:37:23 -0600204struct w25q_range en25s64_ranges[] = {
205 { 0, 0, 0, {0, 0} }, /* none */
206 { 0, 0, 0x1, {0x000000, 8064 * 1024} },
207 { 0, 0, 0x2, {0x000000, 7936 * 1024} },
208 { 0, 0, 0x3, {0x000000, 7680 * 1024} },
209 { 0, 0, 0x4, {0x000000, 7168 * 1024} },
210 { 0, 0, 0x5, {0x000000, 6144 * 1024} },
211 { 0, 0, 0x6, {0x000000, 4096 * 1024} },
212 { 0, 0, 0x7, {0x000000, 8192 * 1024} },
213
214 { 0, 1, 0, {0, 0} }, /* none */
215 { 0, 1, 0x1, {0x7e0000, 128 * 1024} },
216 { 0, 1, 0x2, {0x7c0000, 256 * 1024} },
217 { 0, 1, 0x3, {0x780000, 512 * 1024} },
218 { 0, 1, 0x4, {0x700000, 1024 * 1024} },
219 { 0, 1, 0x5, {0x600000, 2048 * 1024} },
220 { 0, 1, 0x6, {0x400000, 4096 * 1024} },
221 { 0, 1, 0x7, {0x000000, 8192 * 1024} },
222};
223
David Hendricksf8f00c72011-02-01 12:39:46 -0800224/* mx25l1005 ranges also work for the mx25l1005c */
225static struct w25q_range mx25l1005_ranges[] = {
226 { X, X, 0, {0, 0} }, /* none */
227 { X, X, 0x1, {0x010000, 64 * 1024} },
228 { X, X, 0x2, {0x000000, 128 * 1024} },
229 { X, X, 0x3, {0x000000, 128 * 1024} },
230};
231
232static struct w25q_range mx25l2005_ranges[] = {
233 { X, X, 0, {0, 0} }, /* none */
234 { X, X, 0x1, {0x030000, 64 * 1024} },
235 { X, X, 0x2, {0x020000, 128 * 1024} },
236 { X, X, 0x3, {0x000000, 256 * 1024} },
237};
238
239static struct w25q_range mx25l4005_ranges[] = {
240 { X, X, 0, {0, 0} }, /* none */
241 { X, X, 0x1, {0x070000, 64 * 1 * 1024} }, /* block 7 */
242 { X, X, 0x2, {0x060000, 64 * 2 * 1024} }, /* blocks 6-7 */
243 { X, X, 0x3, {0x040000, 64 * 4 * 1024} }, /* blocks 4-7 */
244 { X, X, 0x4, {0x000000, 512 * 1024} },
245 { X, X, 0x5, {0x000000, 512 * 1024} },
246 { X, X, 0x6, {0x000000, 512 * 1024} },
247 { X, X, 0x7, {0x000000, 512 * 1024} },
248};
249
250static struct w25q_range mx25l8005_ranges[] = {
251 { X, X, 0, {0, 0} }, /* none */
252 { X, X, 0x1, {0x0f0000, 64 * 1 * 1024} }, /* block 15 */
253 { X, X, 0x2, {0x0e0000, 64 * 2 * 1024} }, /* blocks 14-15 */
254 { X, X, 0x3, {0x0c0000, 64 * 4 * 1024} }, /* blocks 12-15 */
255 { X, X, 0x4, {0x080000, 64 * 8 * 1024} }, /* blocks 8-15 */
256 { X, X, 0x5, {0x000000, 1024 * 1024} },
257 { X, X, 0x6, {0x000000, 1024 * 1024} },
258 { X, X, 0x7, {0x000000, 1024 * 1024} },
259};
260
261#if 0
262/* FIXME: mx25l1605 has the same IDs as the mx25l1605d */
263static struct w25q_range mx25l1605_ranges[] = {
264 { X, X, 0, {0, 0} }, /* none */
265 { X, X, 0x1, {0x1f0000, 64 * 1024} }, /* block 31 */
266 { X, X, 0x2, {0x1e0000, 128 * 1024} }, /* blocks 30-31 */
267 { X, X, 0x3, {0x1c0000, 256 * 1024} }, /* blocks 28-31 */
268 { X, X, 0x4, {0x180000, 512 * 1024} }, /* blocks 24-31 */
269 { X, X, 0x4, {0x100000, 1024 * 1024} }, /* blocks 16-31 */
270 { X, X, 0x6, {0x000000, 2048 * 1024} },
271 { X, X, 0x7, {0x000000, 2048 * 1024} },
272};
273#endif
274
275#if 0
276/* FIXME: mx25l6405 has the same IDs as the mx25l6405d */
277static struct w25q_range mx25l6405_ranges[] = {
278 { X, 0, 0, {0, 0} }, /* none */
279 { X, 0, 0x1, {0x7f0000, 64 * 1 * 1024} }, /* block 127 */
280 { X, 0, 0x2, {0x7e0000, 64 * 2 * 1024} }, /* blocks 126-127 */
281 { X, 0, 0x3, {0x7c0000, 64 * 4 * 1024} }, /* blocks 124-127 */
282 { X, 0, 0x4, {0x780000, 64 * 8 * 1024} }, /* blocks 120-127 */
283 { X, 0, 0x5, {0x700000, 64 * 16 * 1024} }, /* blocks 112-127 */
284 { X, 0, 0x6, {0x600000, 64 * 32 * 1024} }, /* blocks 96-127 */
285 { X, 0, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
286
287 { X, 1, 0x0, {0x000000, 8192 * 1024} },
288 { X, 1, 0x1, {0x000000, 8192 * 1024} },
289 { X, 1, 0x2, {0x000000, 8192 * 1024} },
290 { X, 1, 0x3, {0x000000, 8192 * 1024} },
291 { X, 1, 0x4, {0x000000, 8192 * 1024} },
292 { X, 1, 0x5, {0x000000, 8192 * 1024} },
293 { X, 1, 0x6, {0x000000, 8192 * 1024} },
294 { X, 1, 0x7, {0x000000, 8192 * 1024} },
295};
296#endif
297
298static struct w25q_range mx25l1605d_ranges[] = {
299 { X, 0, 0, {0, 0} }, /* none */
300 { X, 0, 0x1, {0x1f0000, 64 * 1 * 1024} }, /* block 31 */
301 { X, 0, 0x2, {0x1e0000, 64 * 2 * 1024} }, /* blocks 30-31 */
302 { X, 0, 0x3, {0x1c0000, 64 * 4 * 1024} }, /* blocks 28-31 */
303 { X, 0, 0x4, {0x180000, 64 * 8 * 1024} }, /* blocks 24-31 */
304 { X, 0, 0x5, {0x100000, 64 * 16 * 1024} }, /* blocks 16-31 */
305 { X, 0, 0x6, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
306 { X, 0, 0x7, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
307
308 { X, 1, 0x0, {0x000000, 2048 * 1024} },
309 { X, 1, 0x1, {0x000000, 2048 * 1024} },
310 { X, 1, 0x2, {0x000000, 64 * 16 * 1024} }, /* blocks 0-15 */
311 { X, 1, 0x3, {0x000000, 64 * 24 * 1024} }, /* blocks 0-23 */
312 { X, 1, 0x4, {0x000000, 64 * 28 * 1024} }, /* blocks 0-27 */
313 { X, 1, 0x5, {0x000000, 64 * 30 * 1024} }, /* blocks 0-29 */
314 { X, 1, 0x6, {0x000000, 64 * 31 * 1024} }, /* blocks 0-30 */
315 { X, 1, 0x7, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
316};
317
318/* FIXME: Is there an mx25l3205 (without a trailing letter)? */
David Hendricksac72e362010-08-16 18:20:03 -0700319static struct w25q_range mx25l3205d_ranges[] = {
320 { X, 0, 0, {0, 0} }, /* none */
321 { X, 0, 0x1, {0x3f0000, 64 * 1024} },
322 { X, 0, 0x2, {0x3e0000, 128 * 1024} },
323 { X, 0, 0x3, {0x3c0000, 256 * 1024} },
324 { X, 0, 0x4, {0x380000, 512 * 1024} },
325 { X, 0, 0x5, {0x300000, 1024 * 1024} },
326 { X, 0, 0x6, {0x200000, 2048 * 1024} },
327 { X, 0, 0x7, {0x000000, 4096 * 1024} },
328
329 { X, 1, 0x0, {0x000000, 4096 * 1024} },
330 { X, 1, 0x1, {0x000000, 2048 * 1024} },
331 { X, 1, 0x2, {0x000000, 3072 * 1024} },
332 { X, 1, 0x3, {0x000000, 3584 * 1024} },
333 { X, 1, 0x4, {0x000000, 3840 * 1024} },
334 { X, 1, 0x5, {0x000000, 3968 * 1024} },
335 { X, 1, 0x6, {0x000000, 4032 * 1024} },
336 { X, 1, 0x7, {0x000000, 4096 * 1024} },
337};
338
Vincent Palatin87e092a2013-02-28 15:46:14 -0800339static struct w25q_range mx25u3235e_ranges[] = {
340 { X, 0, 0, {0, 0} }, /* none */
341 { 0, 0, 0x1, {0x3f0000, 64 * 1024} },
342 { 0, 0, 0x2, {0x3e0000, 128 * 1024} },
343 { 0, 0, 0x3, {0x3c0000, 256 * 1024} },
344 { 0, 0, 0x4, {0x380000, 512 * 1024} },
345 { 0, 0, 0x5, {0x300000, 1024 * 1024} },
346 { 0, 0, 0x6, {0x200000, 2048 * 1024} },
347 { 0, 0, 0x7, {0x000000, 4096 * 1024} },
348
349 { 0, 1, 0x0, {0x000000, 4096 * 1024} },
350 { 0, 1, 0x1, {0x000000, 2048 * 1024} },
351 { 0, 1, 0x2, {0x000000, 3072 * 1024} },
352 { 0, 1, 0x3, {0x000000, 3584 * 1024} },
353 { 0, 1, 0x4, {0x000000, 3840 * 1024} },
354 { 0, 1, 0x5, {0x000000, 3968 * 1024} },
355 { 0, 1, 0x6, {0x000000, 4032 * 1024} },
356 { 0, 1, 0x7, {0x000000, 4096 * 1024} },
357};
358
Jongpil66a96492014-08-14 17:59:06 +0900359static struct w25q_range mx25u6435e_ranges[] = {
360 { X, 0, 0, {0, 0} }, /* none */
361 { 0, 0, 0x1, {0x7f0000, 1 * 64 * 1024} }, /* block 127 */
362 { 0, 0, 0x2, {0x7e0000, 2 * 64 * 1024} }, /* blocks 126-127 */
363 { 0, 0, 0x3, {0x7c0000, 4 * 64 * 1024} }, /* blocks 124-127 */
364 { 0, 0, 0x4, {0x780000, 8 * 64 * 1024} }, /* blocks 120-127 */
365 { 0, 0, 0x5, {0x700000, 16 * 64 * 1024} }, /* blocks 112-127 */
366 { 0, 0, 0x6, {0x600000, 32 * 64 * 1024} }, /* blocks 96-127 */
367 { 0, 0, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
368
369 { 0, 1, 0x0, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
370 { 0, 1, 0x1, {0x000000, 96 * 64 * 1024} }, /* blocks 0-95 */
371 { 0, 1, 0x2, {0x000000, 112 * 64 * 1024} }, /* blocks 0-111 */
372 { 0, 1, 0x3, {0x000000, 120 * 64 * 1024} }, /* blocks 0-119 */
373 { 0, 1, 0x4, {0x000000, 124 * 64 * 1024} }, /* blocks 0-123 */
374 { 0, 1, 0x5, {0x000000, 126 * 64 * 1024} }, /* blocks 0-125 */
375 { 0, 1, 0x6, {0x000000, 127 * 64 * 1024} }, /* blocks 0-126 */
376 { 0, 1, 0x7, {0x000000, 128 * 64 * 1024} }, /* blocks 0-127 */
377};
378
David Hendricksbfa624b2012-07-24 12:47:59 -0700379static struct w25q_range n25q064_ranges[] = {
David Hendricksfe9123b2015-04-21 13:18:31 -0700380 /*
381 * Note: For N25Q064, sec (usually in bit position 6) is called BP3
382 * (block protect bit 3). It is only useful when all blocks are to
383 * be write-protected.
384 */
David Hendricks42a549a2015-04-22 11:25:07 -0700385 { 0, 0, 0, {0, 0} }, /* none */
David Hendricksbfa624b2012-07-24 12:47:59 -0700386
387 { 0, 0, 0x1, {0x7f0000, 64 * 1024} }, /* block 127 */
388 { 0, 0, 0x2, {0x7e0000, 2 * 64 * 1024} }, /* blocks 126-127 */
389 { 0, 0, 0x3, {0x7c0000, 4 * 64 * 1024} }, /* blocks 124-127 */
390 { 0, 0, 0x4, {0x780000, 8 * 64 * 1024} }, /* blocks 120-127 */
391 { 0, 0, 0x5, {0x700000, 16 * 64 * 1024} }, /* blocks 112-127 */
392 { 0, 0, 0x6, {0x600000, 32 * 64 * 1024} }, /* blocks 96-127 */
393 { 0, 0, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
394
David Hendricksfe9123b2015-04-21 13:18:31 -0700395 { 0, 1, 0x1, {0x000000, 64 * 1024} }, /* block 0 */
396 { 0, 1, 0x2, {0x000000, 2 * 64 * 1024} }, /* blocks 0-1 */
397 { 0, 1, 0x3, {0x000000, 4 * 64 * 1024} }, /* blocks 0-3 */
398 { 0, 1, 0x4, {0x000000, 8 * 64 * 1024} }, /* blocks 0-7 */
399 { 0, 1, 0x5, {0x000000, 16 * 64 * 1024} }, /* blocks 0-15 */
400 { 0, 1, 0x6, {0x000000, 32 * 64 * 1024} }, /* blocks 0-31 */
401 { 0, 1, 0x7, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
David Hendricksbfa624b2012-07-24 12:47:59 -0700402
403 { X, 1, 0x0, {0x000000, 128 * 64 * 1024} }, /* all */
404 { X, 1, 0x1, {0x000000, 128 * 64 * 1024} }, /* all */
405 { X, 1, 0x2, {0x000000, 128 * 64 * 1024} }, /* all */
406 { X, 1, 0x3, {0x000000, 128 * 64 * 1024} }, /* all */
407 { X, 1, 0x4, {0x000000, 128 * 64 * 1024} }, /* all */
408 { X, 1, 0x5, {0x000000, 128 * 64 * 1024} }, /* all */
409 { X, 1, 0x6, {0x000000, 128 * 64 * 1024} }, /* all */
410 { X, 1, 0x7, {0x000000, 128 * 64 * 1024} }, /* all */
411};
412
David Hendricksf7924d12010-06-10 21:26:44 -0700413static struct w25q_range w25q16_ranges[] = {
414 { X, X, 0, {0, 0} }, /* none */
415 { 0, 0, 0x1, {0x1f0000, 64 * 1024} },
416 { 0, 0, 0x2, {0x1e0000, 128 * 1024} },
417 { 0, 0, 0x3, {0x1c0000, 256 * 1024} },
418 { 0, 0, 0x4, {0x180000, 512 * 1024} },
419 { 0, 0, 0x5, {0x100000, 1024 * 1024} },
420
421 { 0, 1, 0x1, {0x000000, 64 * 1024} },
422 { 0, 1, 0x2, {0x000000, 128 * 1024} },
423 { 0, 1, 0x3, {0x000000, 256 * 1024} },
424 { 0, 1, 0x4, {0x000000, 512 * 1024} },
425 { 0, 1, 0x5, {0x000000, 1024 * 1024} },
426 { X, X, 0x6, {0x000000, 2048 * 1024} },
427 { X, X, 0x7, {0x000000, 2048 * 1024} },
428
429 { 1, 0, 0x1, {0x1ff000, 4 * 1024} },
430 { 1, 0, 0x2, {0x1fe000, 8 * 1024} },
431 { 1, 0, 0x3, {0x1fc000, 16 * 1024} },
432 { 1, 0, 0x4, {0x1f8000, 32 * 1024} },
433 { 1, 0, 0x5, {0x1f8000, 32 * 1024} },
434
435 { 1, 1, 0x1, {0x000000, 4 * 1024} },
436 { 1, 1, 0x2, {0x000000, 8 * 1024} },
437 { 1, 1, 0x3, {0x000000, 16 * 1024} },
438 { 1, 1, 0x4, {0x000000, 32 * 1024} },
439 { 1, 1, 0x5, {0x000000, 32 * 1024} },
440};
441
442static struct w25q_range w25q32_ranges[] = {
443 { X, X, 0, {0, 0} }, /* none */
444 { 0, 0, 0x1, {0x3f0000, 64 * 1024} },
445 { 0, 0, 0x2, {0x3e0000, 128 * 1024} },
446 { 0, 0, 0x3, {0x3c0000, 256 * 1024} },
447 { 0, 0, 0x4, {0x380000, 512 * 1024} },
448 { 0, 0, 0x5, {0x300000, 1024 * 1024} },
David Hendricks05653ff2010-06-15 16:05:12 -0700449 { 0, 0, 0x6, {0x200000, 2048 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700450
451 { 0, 1, 0x1, {0x000000, 64 * 1024} },
452 { 0, 1, 0x2, {0x000000, 128 * 1024} },
453 { 0, 1, 0x3, {0x000000, 256 * 1024} },
454 { 0, 1, 0x4, {0x000000, 512 * 1024} },
455 { 0, 1, 0x5, {0x000000, 1024 * 1024} },
456 { 0, 1, 0x6, {0x000000, 2048 * 1024} },
457 { X, X, 0x7, {0x000000, 4096 * 1024} },
458
459 { 1, 0, 0x1, {0x3ff000, 4 * 1024} },
460 { 1, 0, 0x2, {0x3fe000, 8 * 1024} },
461 { 1, 0, 0x3, {0x3fc000, 16 * 1024} },
462 { 1, 0, 0x4, {0x3f8000, 32 * 1024} },
463 { 1, 0, 0x5, {0x3f8000, 32 * 1024} },
464
465 { 1, 1, 0x1, {0x000000, 4 * 1024} },
466 { 1, 1, 0x2, {0x000000, 8 * 1024} },
467 { 1, 1, 0x3, {0x000000, 16 * 1024} },
468 { 1, 1, 0x4, {0x000000, 32 * 1024} },
469 { 1, 1, 0x5, {0x000000, 32 * 1024} },
470};
471
472static struct w25q_range w25q80_ranges[] = {
473 { X, X, 0, {0, 0} }, /* none */
474 { 0, 0, 0x1, {0x0f0000, 64 * 1024} },
475 { 0, 0, 0x2, {0x0e0000, 128 * 1024} },
476 { 0, 0, 0x3, {0x0c0000, 256 * 1024} },
477 { 0, 0, 0x4, {0x080000, 512 * 1024} },
478
479 { 0, 1, 0x1, {0x000000, 64 * 1024} },
480 { 0, 1, 0x2, {0x000000, 128 * 1024} },
481 { 0, 1, 0x3, {0x000000, 256 * 1024} },
482 { 0, 1, 0x4, {0x000000, 512 * 1024} },
David Hendricks05653ff2010-06-15 16:05:12 -0700483 { X, X, 0x6, {0x000000, 1024 * 1024} },
484 { X, X, 0x7, {0x000000, 1024 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700485
486 { 1, 0, 0x1, {0x1ff000, 4 * 1024} },
487 { 1, 0, 0x2, {0x1fe000, 8 * 1024} },
488 { 1, 0, 0x3, {0x1fc000, 16 * 1024} },
489 { 1, 0, 0x4, {0x1f8000, 32 * 1024} },
490 { 1, 0, 0x5, {0x1f8000, 32 * 1024} },
491
492 { 1, 1, 0x1, {0x000000, 4 * 1024} },
493 { 1, 1, 0x2, {0x000000, 8 * 1024} },
494 { 1, 1, 0x3, {0x000000, 16 * 1024} },
495 { 1, 1, 0x4, {0x000000, 32 * 1024} },
496 { 1, 1, 0x5, {0x000000, 32 * 1024} },
497};
498
David Hendricks2c4a76c2010-06-28 14:00:43 -0700499static struct w25q_range w25q64_ranges[] = {
500 { X, X, 0, {0, 0} }, /* none */
501
502 { 0, 0, 0x1, {0x7e0000, 128 * 1024} },
503 { 0, 0, 0x2, {0x7c0000, 256 * 1024} },
504 { 0, 0, 0x3, {0x780000, 512 * 1024} },
505 { 0, 0, 0x4, {0x700000, 1024 * 1024} },
506 { 0, 0, 0x5, {0x600000, 2048 * 1024} },
507 { 0, 0, 0x6, {0x400000, 4096 * 1024} },
508
509 { 0, 1, 0x1, {0x000000, 128 * 1024} },
510 { 0, 1, 0x2, {0x000000, 256 * 1024} },
511 { 0, 1, 0x3, {0x000000, 512 * 1024} },
512 { 0, 1, 0x4, {0x000000, 1024 * 1024} },
513 { 0, 1, 0x5, {0x000000, 2048 * 1024} },
514 { 0, 1, 0x6, {0x000000, 4096 * 1024} },
515 { X, X, 0x7, {0x000000, 8192 * 1024} },
516
517 { 1, 0, 0x1, {0x7ff000, 4 * 1024} },
518 { 1, 0, 0x2, {0x7fe000, 8 * 1024} },
519 { 1, 0, 0x3, {0x7fc000, 16 * 1024} },
520 { 1, 0, 0x4, {0x7f8000, 32 * 1024} },
521 { 1, 0, 0x5, {0x7f8000, 32 * 1024} },
522
523 { 1, 1, 0x1, {0x000000, 4 * 1024} },
524 { 1, 1, 0x2, {0x000000, 8 * 1024} },
525 { 1, 1, 0x3, {0x000000, 16 * 1024} },
526 { 1, 1, 0x4, {0x000000, 32 * 1024} },
527 { 1, 1, 0x5, {0x000000, 32 * 1024} },
528};
529
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700530static struct w25q_range w25rq128_cmp0_ranges[] = {
531 { X, X, 0, {0, 0} }, /* NONE */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530532
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700533 { 0, 0, 0x1, {0xfc0000, 256 * 1024} }, /* Upper 1/64 */
534 { 0, 0, 0x2, {0xf80000, 512 * 1024} }, /* Upper 1/32 */
535 { 0, 0, 0x3, {0xf00000, 1024 * 1024} }, /* Upper 1/16 */
536 { 0, 0, 0x4, {0xe00000, 2048 * 1024} }, /* Upper 1/8 */
537 { 0, 0, 0x5, {0xc00000, 4096 * 1024} }, /* Upper 1/4 */
538 { 0, 0, 0x6, {0x800000, 8192 * 1024} }, /* Upper 1/2 */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530539
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700540 { 0, 1, 0x1, {0x000000, 256 * 1024} }, /* Lower 1/64 */
541 { 0, 1, 0x2, {0x000000, 512 * 1024} }, /* Lower 1/32 */
542 { 0, 1, 0x3, {0x000000, 1024 * 1024} }, /* Lower 1/16 */
543 { 0, 1, 0x4, {0x000000, 2048 * 1024} }, /* Lower 1/8 */
544 { 0, 1, 0x5, {0x000000, 4096 * 1024} }, /* Lower 1/4 */
545 { 0, 1, 0x6, {0x000000, 8192 * 1024} }, /* Lower 1/2 */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530546
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700547 { X, X, 0x7, {0x000000, 16384 * 1024} }, /* ALL */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530548
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700549 { 1, 0, 0x1, {0xfff000, 4 * 1024} }, /* Upper 1/4096 */
550 { 1, 0, 0x2, {0xffe000, 8 * 1024} }, /* Upper 1/2048 */
551 { 1, 0, 0x3, {0xffc000, 16 * 1024} }, /* Upper 1/1024 */
552 { 1, 0, 0x4, {0xff8000, 32 * 1024} }, /* Upper 1/512 */
553 { 1, 0, 0x5, {0xff8000, 32 * 1024} }, /* Upper 1/512 */
554
555 { 1, 1, 0x1, {0x000000, 4 * 1024} }, /* Lower 1/4096 */
556 { 1, 1, 0x2, {0x000000, 8 * 1024} }, /* Lower 1/2048 */
557 { 1, 1, 0x3, {0x000000, 16 * 1024} }, /* Lower 1/1024 */
558 { 1, 1, 0x4, {0x000000, 32 * 1024} }, /* Lower 1/512 */
559 { 1, 1, 0x5, {0x000000, 32 * 1024} }, /* Lower 1/512 */
560};
561
562static struct w25q_range w25rq128_cmp1_ranges[] = {
563 { X, X, 0x0, {0x000000, 16 * 1024 * 1024} }, /* ALL */
564
565 { 0, 0, 0x1, {0x000000, 16128 * 1024} }, /* Lower 63/64 */
566 { 0, 0, 0x2, {0x000000, 15872 * 1024} }, /* Lower 31/32 */
567 { 0, 0, 0x3, {0x000000, 15 * 1024 * 1024} }, /* Lower 15/16 */
568 { 0, 0, 0x4, {0x000000, 14 * 1024 * 1024} }, /* Lower 7/8 */
569 { 0, 0, 0x5, {0x000000, 12 * 1024 * 1024} }, /* Lower 3/4 */
570 { 0, 0, 0x6, {0x000000, 8 * 1024 * 1024} }, /* Lower 1/2 */
571
572 { 0, 1, 0x1, {0x040000, 16128 * 1024} }, /* Upper 63/64 */
573 { 0, 1, 0x2, {0x080000, 15872 * 1024} }, /* Upper 31/32 */
574 { 0, 1, 0x3, {0x100000, 15 * 1024 * 1024} }, /* Upper 15/16 */
575 { 0, 1, 0x4, {0x200000, 14 * 1024 * 1024} }, /* Upper 7/8 */
576 { 0, 1, 0x5, {0x400000, 12 * 1024 * 1024} }, /* Upper 3/4 */
577 { 0, 1, 0x6, {0x800000, 8 * 1024 * 1024} }, /* Upper 1/2 */
578
579 { X, X, 0x7, {0x000000, 0} }, /* NONE */
580
581 { 1, 0, 0x1, {0x000000, 16380 * 1024} }, /* Lower 4095/4096 */
582 { 1, 0, 0x2, {0x000000, 16376 * 1024} }, /* Lower 2048/2048 */
583 { 1, 0, 0x3, {0x000000, 16368 * 1024} }, /* Lower 1023/1024 */
584 { 1, 0, 0x4, {0x000000, 16352 * 1024} }, /* Lower 511/512 */
585 { 1, 0, 0x5, {0x000000, 16352 * 1024} }, /* Lower 511/512 */
586
587 { 1, 1, 0x1, {0x001000, 16380 * 1024} }, /* Upper 4095/4096 */
588 { 1, 1, 0x2, {0x002000, 16376 * 1024} }, /* Upper 2047/2048 */
589 { 1, 1, 0x3, {0x004000, 16368 * 1024} }, /* Upper 1023/1024 */
590 { 1, 1, 0x4, {0x008000, 16352 * 1024} }, /* Upper 511/512 */
591 { 1, 1, 0x5, {0x008000, 16352 * 1024} }, /* Upper 511/512 */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530592};
593
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800594struct w25q_range w25x10_ranges[] = {
595 { X, X, 0, {0, 0} }, /* none */
596 { 0, 0, 0x1, {0x010000, 64 * 1024} },
597 { 0, 1, 0x1, {0x000000, 64 * 1024} },
598 { X, X, 0x2, {0x000000, 128 * 1024} },
599 { X, X, 0x3, {0x000000, 128 * 1024} },
600};
601
602struct w25q_range w25x20_ranges[] = {
603 { X, X, 0, {0, 0} }, /* none */
604 { 0, 0, 0x1, {0x030000, 64 * 1024} },
605 { 0, 0, 0x2, {0x020000, 128 * 1024} },
606 { 0, 1, 0x1, {0x000000, 64 * 1024} },
607 { 0, 1, 0x2, {0x000000, 128 * 1024} },
608 { 0, X, 0x3, {0x000000, 256 * 1024} },
609};
610
David Hendricks470ca952010-08-13 14:01:53 -0700611struct w25q_range w25x40_ranges[] = {
612 { X, X, 0, {0, 0} }, /* none */
613 { 0, 0, 0x1, {0x070000, 64 * 1024} },
614 { 0, 0, 0x2, {0x060000, 128 * 1024} },
615 { 0, 0, 0x3, {0x040000, 256 * 1024} },
616 { 0, 1, 0x1, {0x000000, 64 * 1024} },
617 { 0, 1, 0x2, {0x000000, 128 * 1024} },
618 { 0, 1, 0x3, {0x000000, 256 * 1024} },
619 { 0, X, 0x4, {0x000000, 512 * 1024} },
620};
621
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800622struct w25q_range w25x80_ranges[] = {
623 { X, X, 0, {0, 0} }, /* none */
624 { 0, 0, 0x1, {0x0F0000, 64 * 1024} },
625 { 0, 0, 0x2, {0x0E0000, 128 * 1024} },
626 { 0, 0, 0x3, {0x0C0000, 256 * 1024} },
627 { 0, 0, 0x4, {0x080000, 512 * 1024} },
628 { 0, 1, 0x1, {0x000000, 64 * 1024} },
629 { 0, 1, 0x2, {0x000000, 128 * 1024} },
630 { 0, 1, 0x3, {0x000000, 256 * 1024} },
631 { 0, 1, 0x4, {0x000000, 512 * 1024} },
632 { 0, X, 0x5, {0x000000, 1024 * 1024} },
633 { 0, X, 0x6, {0x000000, 1024 * 1024} },
634 { 0, X, 0x7, {0x000000, 1024 * 1024} },
635};
636
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -0700637static struct w25q_range gd25q64_ranges[] = {
638 { X, X, 0, {0, 0} }, /* none */
639 { 0, 0, 0x1, {0x7e0000, 128 * 1024} },
640 { 0, 0, 0x2, {0x7c0000, 256 * 1024} },
641 { 0, 0, 0x3, {0x780000, 512 * 1024} },
642 { 0, 0, 0x4, {0x700000, 1024 * 1024} },
643 { 0, 0, 0x5, {0x600000, 2048 * 1024} },
644 { 0, 0, 0x6, {0x400000, 4096 * 1024} },
645
646 { 0, 1, 0x1, {0x000000, 128 * 1024} },
647 { 0, 1, 0x2, {0x000000, 256 * 1024} },
648 { 0, 1, 0x3, {0x000000, 512 * 1024} },
649 { 0, 1, 0x4, {0x000000, 1024 * 1024} },
650 { 0, 1, 0x5, {0x000000, 2048 * 1024} },
651 { 0, 1, 0x6, {0x000000, 4096 * 1024} },
652 { X, X, 0x7, {0x000000, 8192 * 1024} },
653
654 { 1, 0, 0x1, {0x7ff000, 4 * 1024} },
655 { 1, 0, 0x2, {0x7fe000, 8 * 1024} },
656 { 1, 0, 0x3, {0x7fc000, 16 * 1024} },
657 { 1, 0, 0x4, {0x7f8000, 32 * 1024} },
658 { 1, 0, 0x5, {0x7f8000, 32 * 1024} },
659 { 1, 0, 0x6, {0x7f8000, 32 * 1024} },
660
661 { 1, 1, 0x1, {0x000000, 4 * 1024} },
662 { 1, 1, 0x2, {0x000000, 8 * 1024} },
663 { 1, 1, 0x3, {0x000000, 16 * 1024} },
664 { 1, 1, 0x4, {0x000000, 32 * 1024} },
665 { 1, 1, 0x5, {0x000000, 32 * 1024} },
666 { 1, 1, 0x6, {0x000000, 32 * 1024} },
667};
668
Louis Yung-Chieh Loc8ec7152012-09-17 17:38:35 +0800669static struct w25q_range a25l040_ranges[] = {
670 { X, X, 0x0, {0, 0} }, /* none */
671 { X, X, 0x1, {0x70000, 64 * 1024} },
672 { X, X, 0x2, {0x60000, 128 * 1024} },
673 { X, X, 0x3, {0x40000, 256 * 1024} },
674 { X, X, 0x4, {0x00000, 512 * 1024} },
675 { X, X, 0x5, {0x00000, 512 * 1024} },
676 { X, X, 0x6, {0x00000, 512 * 1024} },
677 { X, X, 0x7, {0x00000, 512 * 1024} },
678};
679
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700680/* FIXME: Move to spi25.c if it's a JEDEC standard opcode */
681static uint8_t w25q_read_status_register_2(void)
682{
683 static const unsigned char cmd[JEDEC_RDSR_OUTSIZE] = { 0x35 };
684 unsigned char readarr[2];
685 int ret;
686
687 /* Read Status Register */
688 ret = spi_send_command(sizeof(cmd), sizeof(readarr), cmd, readarr);
689 if (ret) {
690 /*
691 * FIXME: make this a benign failure for now in case we are
692 * unable to execute the opcode
693 */
694 msg_cdbg("RDSR2 failed!\n");
695 readarr[0] = 0x00;
696 }
697
698 return readarr[0];
699}
700
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800701/* Given a flash chip, this function returns its range table. */
702static int w25_range_table(const struct flashchip *flash,
703 struct w25q_range **w25q_ranges,
704 int *num_entries)
David Hendricksf7924d12010-06-10 21:26:44 -0700705{
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800706 *w25q_ranges = 0;
707 *num_entries = 0;
David Hendricksf7924d12010-06-10 21:26:44 -0700708
David Hendricksd494b0a2010-08-16 16:28:50 -0700709 switch (flash->manufacture_id) {
710 case WINBOND_NEX_ID:
711 switch(flash->model_id) {
David Hendricksc801adb2010-12-09 16:58:56 -0800712 case WINBOND_NEX_W25X10:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800713 *w25q_ranges = w25x10_ranges;
714 *num_entries = ARRAY_SIZE(w25x10_ranges);
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800715 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800716 case WINBOND_NEX_W25X20:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800717 *w25q_ranges = w25x20_ranges;
718 *num_entries = ARRAY_SIZE(w25x20_ranges);
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800719 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800720 case WINBOND_NEX_W25X40:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800721 *w25q_ranges = w25x40_ranges;
722 *num_entries = ARRAY_SIZE(w25x40_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700723 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800724 case WINBOND_NEX_W25X80:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800725 *w25q_ranges = w25x80_ranges;
726 *num_entries = ARRAY_SIZE(w25x80_ranges);
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800727 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800728 case WINBOND_NEX_W25Q80:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800729 *w25q_ranges = w25q80_ranges;
730 *num_entries = ARRAY_SIZE(w25q80_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700731 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800732 case WINBOND_NEX_W25Q16:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800733 *w25q_ranges = w25q16_ranges;
734 *num_entries = ARRAY_SIZE(w25q16_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700735 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800736 case WINBOND_NEX_W25Q32:
Louis Yung-Chieh Lo469707f2012-05-18 16:38:37 +0800737 case WINBOND_NEX_W25Q32DW:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800738 *w25q_ranges = w25q32_ranges;
739 *num_entries = ARRAY_SIZE(w25q32_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700740 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800741 case WINBOND_NEX_W25Q64:
AdamTsai141a2622013-12-31 14:07:15 +0800742 case WINBOND_NEX_W25Q64DW:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800743 *w25q_ranges = w25q64_ranges;
744 *num_entries = ARRAY_SIZE(w25q64_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700745 break;
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700746 case WINBOND_NEX_W25Q128:
747 if (w25q_read_status_register_2() & (1 << 6)) {
748 /* CMP == 1 */
749 *w25q_ranges = w25rq128_cmp1_ranges;
750 *num_entries = ARRAY_SIZE(w25rq128_cmp1_ranges);
751 } else {
752 /* CMP == 0 */
753 *w25q_ranges = w25rq128_cmp0_ranges;
754 *num_entries = ARRAY_SIZE(w25rq128_cmp0_ranges);
755 }
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530756 break;
David Hendricksd494b0a2010-08-16 16:28:50 -0700757 default:
758 msg_cerr("%s() %d: WINBOND flash chip mismatch (0x%04x)"
759 ", aborting\n", __func__, __LINE__,
760 flash->model_id);
761 return -1;
762 }
David Hendricks2c4a76c2010-06-28 14:00:43 -0700763 break;
David Hendricks57566ed2010-08-16 18:24:45 -0700764 case EON_ID_NOPREFIX:
765 switch (flash->model_id) {
David Hendricksc801adb2010-12-09 16:58:56 -0800766 case EON_EN25F40:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800767 *w25q_ranges = en25f40_ranges;
768 *num_entries = ARRAY_SIZE(en25f40_ranges);
David Hendricks57566ed2010-08-16 18:24:45 -0700769 break;
David Hendrickse185bf22011-05-24 15:34:18 -0700770 case EON_EN25Q40:
771 *w25q_ranges = en25q40_ranges;
772 *num_entries = ARRAY_SIZE(en25q40_ranges);
773 break;
774 case EON_EN25Q80:
775 *w25q_ranges = en25q80_ranges;
776 *num_entries = ARRAY_SIZE(en25q80_ranges);
777 break;
778 case EON_EN25Q32:
779 *w25q_ranges = en25q32_ranges;
780 *num_entries = ARRAY_SIZE(en25q32_ranges);
781 break;
782 case EON_EN25Q64:
783 *w25q_ranges = en25q64_ranges;
784 *num_entries = ARRAY_SIZE(en25q64_ranges);
785 break;
786 case EON_EN25Q128:
787 *w25q_ranges = en25q128_ranges;
788 *num_entries = ARRAY_SIZE(en25q128_ranges);
789 break;
Marc Jonesb2f90022014-04-29 17:37:23 -0600790 case EON_EN25S64:
791 *w25q_ranges = en25s64_ranges;
792 *num_entries = ARRAY_SIZE(en25s64_ranges);
793 break;
David Hendricks57566ed2010-08-16 18:24:45 -0700794 default:
795 msg_cerr("%s():%d: EON flash chip mismatch (0x%04x)"
796 ", aborting\n", __func__, __LINE__,
797 flash->model_id);
798 return -1;
799 }
800 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800801 case MACRONIX_ID:
David Hendricksac72e362010-08-16 18:20:03 -0700802 switch (flash->model_id) {
David Hendricksf8f00c72011-02-01 12:39:46 -0800803 case MACRONIX_MX25L1005:
804 *w25q_ranges = mx25l1005_ranges;
805 *num_entries = ARRAY_SIZE(mx25l1005_ranges);
806 break;
807 case MACRONIX_MX25L2005:
808 *w25q_ranges = mx25l2005_ranges;
809 *num_entries = ARRAY_SIZE(mx25l2005_ranges);
810 break;
811 case MACRONIX_MX25L4005:
812 *w25q_ranges = mx25l4005_ranges;
813 *num_entries = ARRAY_SIZE(mx25l4005_ranges);
814 break;
815 case MACRONIX_MX25L8005:
816 *w25q_ranges = mx25l8005_ranges;
817 *num_entries = ARRAY_SIZE(mx25l8005_ranges);
818 break;
819 case MACRONIX_MX25L1605:
820 /* FIXME: MX25L1605 and MX25L1605D have different write
821 * protection capabilities, but share IDs */
822 *w25q_ranges = mx25l1605d_ranges;
823 *num_entries = ARRAY_SIZE(mx25l1605d_ranges);
824 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800825 case MACRONIX_MX25L3205:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800826 *w25q_ranges = mx25l3205d_ranges;
827 *num_entries = ARRAY_SIZE(mx25l3205d_ranges);
David Hendricksac72e362010-08-16 18:20:03 -0700828 break;
Vincent Palatin87e092a2013-02-28 15:46:14 -0800829 case MACRONIX_MX25U3235E:
830 *w25q_ranges = mx25u3235e_ranges;
831 *num_entries = ARRAY_SIZE(mx25u3235e_ranges);
832 break;
Jongpil66a96492014-08-14 17:59:06 +0900833 case MACRONIX_MX25U6435E:
834 *w25q_ranges = mx25u6435e_ranges;
835 *num_entries = ARRAY_SIZE(mx25u6435e_ranges);
836 break;
David Hendricksac72e362010-08-16 18:20:03 -0700837 default:
838 msg_cerr("%s():%d: MXIC flash chip mismatch (0x%04x)"
839 ", aborting\n", __func__, __LINE__,
840 flash->model_id);
841 return -1;
842 }
843 break;
David Hendricksbfa624b2012-07-24 12:47:59 -0700844 case ST_ID:
845 switch(flash->model_id) {
846 case ST_N25Q064__1E:
847 case ST_N25Q064__3E:
848 *w25q_ranges = n25q064_ranges;
849 *num_entries = ARRAY_SIZE(n25q064_ranges);
850 break;
851 default:
852 msg_cerr("%s() %d: Micron flash chip mismatch"
853 " (0x%04x), aborting\n", __func__, __LINE__,
854 flash->model_id);
855 return -1;
856 }
857 break;
Bryan Freed9a0051f2012-05-22 16:06:09 -0700858 case GIGADEVICE_ID:
859 switch(flash->model_id) {
860 case GIGADEVICE_GD25LQ32:
861 *w25q_ranges = w25q32_ranges;
862 *num_entries = ARRAY_SIZE(w25q32_ranges);
863 break;
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -0700864 case GIGADEVICE_GD25Q64:
Marc Jonesb18734f2014-04-03 16:19:47 -0600865 case GIGADEVICE_GD25LQ64:
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -0700866 *w25q_ranges = gd25q64_ranges;
867 *num_entries = ARRAY_SIZE(gd25q64_ranges);
868 break;
869 /* TODO(shawnn): add support for other GD parts */
Bryan Freed9a0051f2012-05-22 16:06:09 -0700870 default:
871 msg_cerr("%s() %d: GigaDevice flash chip mismatch"
872 " (0x%04x), aborting\n", __func__, __LINE__,
873 flash->model_id);
874 return -1;
875 }
876 break;
Louis Yung-Chieh Loc8ec7152012-09-17 17:38:35 +0800877 case AMIC_ID_NOPREFIX:
878 switch(flash->model_id) {
879 case AMIC_A25L040:
880 *w25q_ranges = a25l040_ranges;
881 *num_entries = ARRAY_SIZE(a25l040_ranges);
882 break;
883 default:
884 msg_cerr("%s() %d: AMIC flash chip mismatch"
885 " (0x%04x), aborting\n", __func__, __LINE__,
886 flash->model_id);
887 return -1;
888 }
889 break;
David Hendricksf7924d12010-06-10 21:26:44 -0700890 default:
David Hendricksd494b0a2010-08-16 16:28:50 -0700891 msg_cerr("%s: flash vendor (0x%x) not found, aborting\n",
892 __func__, flash->manufacture_id);
David Hendricksf7924d12010-06-10 21:26:44 -0700893 return -1;
894 }
895
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800896 return 0;
897}
898
899int w25_range_to_status(const struct flashchip *flash,
900 unsigned int start, unsigned int len,
901 struct w25q_status *status)
902{
903 struct w25q_range *w25q_ranges;
904 int i, range_found = 0;
905 int num_entries;
906
907 if (w25_range_table(flash, &w25q_ranges, &num_entries)) return -1;
David Hendricksf7924d12010-06-10 21:26:44 -0700908 for (i = 0; i < num_entries; i++) {
909 struct wp_range *r = &w25q_ranges[i].range;
910
911 msg_cspew("comparing range 0x%x 0x%x / 0x%x 0x%x\n",
912 start, len, r->start, r->len);
913 if ((start == r->start) && (len == r->len)) {
David Hendricksd494b0a2010-08-16 16:28:50 -0700914 status->bp0 = w25q_ranges[i].bp & 1;
915 status->bp1 = w25q_ranges[i].bp >> 1;
916 status->bp2 = w25q_ranges[i].bp >> 2;
917 status->tb = w25q_ranges[i].tb;
918 status->sec = w25q_ranges[i].sec;
David Hendricksf7924d12010-06-10 21:26:44 -0700919
920 range_found = 1;
921 break;
922 }
923 }
924
925 if (!range_found) {
926 msg_cerr("matching range not found\n");
927 return -1;
928 }
David Hendricksd494b0a2010-08-16 16:28:50 -0700929 return 0;
930}
931
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800932int w25_status_to_range(const struct flashchip *flash,
933 const struct w25q_status *status,
934 unsigned int *start, unsigned int *len)
935{
936 struct w25q_range *w25q_ranges;
937 int i, status_found = 0;
938 int num_entries;
939
940 if (w25_range_table(flash, &w25q_ranges, &num_entries)) return -1;
941 for (i = 0; i < num_entries; i++) {
942 int bp;
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +0800943 int table_bp, table_tb, table_sec;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800944
945 bp = status->bp0 | (status->bp1 << 1) | (status->bp2 << 2);
946 msg_cspew("comparing 0x%x 0x%x / 0x%x 0x%x / 0x%x 0x%x\n",
947 bp, w25q_ranges[i].bp,
948 status->tb, w25q_ranges[i].tb,
949 status->sec, w25q_ranges[i].sec);
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +0800950 table_bp = w25q_ranges[i].bp;
951 table_tb = w25q_ranges[i].tb;
952 table_sec = w25q_ranges[i].sec;
953 if ((bp == table_bp || table_bp == X) &&
954 (status->tb == table_tb || table_tb == X) &&
955 (status->sec == table_sec || table_sec == X)) {
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800956 *start = w25q_ranges[i].range.start;
957 *len = w25q_ranges[i].range.len;
958
959 status_found = 1;
960 break;
961 }
962 }
963
964 if (!status_found) {
965 msg_cerr("matching status not found\n");
966 return -1;
967 }
968 return 0;
969}
970
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +0800971/* Given a [start, len], this function calls w25_range_to_status() to convert
972 * it to flash-chip-specific range bits, then sets into status register.
973 */
David Hendricks91040832011-07-08 20:01:09 -0700974static int w25_set_range(const struct flashchip *flash,
David Hendricksd494b0a2010-08-16 16:28:50 -0700975 unsigned int start, unsigned int len)
976{
977 struct w25q_status status;
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +0800978 int tmp = 0;
979 int expected = 0;
David Hendricksd494b0a2010-08-16 16:28:50 -0700980
981 memset(&status, 0, sizeof(status));
982 tmp = spi_read_status_register();
983 memcpy(&status, &tmp, 1);
984 msg_cdbg("%s: old status: 0x%02x\n", __func__, tmp);
985
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800986 if (w25_range_to_status(flash, start, len, &status)) return -1;
David Hendricksf7924d12010-06-10 21:26:44 -0700987
988 msg_cdbg("status.busy: %x\n", status.busy);
989 msg_cdbg("status.wel: %x\n", status.wel);
990 msg_cdbg("status.bp0: %x\n", status.bp0);
991 msg_cdbg("status.bp1: %x\n", status.bp1);
992 msg_cdbg("status.bp2: %x\n", status.bp2);
993 msg_cdbg("status.tb: %x\n", status.tb);
994 msg_cdbg("status.sec: %x\n", status.sec);
995 msg_cdbg("status.srp0: %x\n", status.srp0);
996
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +0800997 memcpy(&expected, &status, sizeof(status));
David Hendricks60824042014-12-11 17:22:06 -0800998 spi_write_status_register(flash, expected);
David Hendricksf7924d12010-06-10 21:26:44 -0700999
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001000 tmp = spi_read_status_register();
1001 msg_cdbg("%s: new status: 0x%02x\n", __func__, tmp);
1002 if ((tmp & MASK_WP_AREA) == (expected & MASK_WP_AREA)) {
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001003 return 0;
1004 } else {
David Hendricksc801adb2010-12-09 16:58:56 -08001005 msg_cerr("expected=0x%02x, but actual=0x%02x.\n",
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001006 expected, tmp);
1007 return 1;
1008 }
David Hendricksf7924d12010-06-10 21:26:44 -07001009}
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +05301010static int w25r_set_range(const struct flashchip *flash,
1011 unsigned int start, unsigned int len)
1012{
1013 struct w25q_status status;
1014 struct flashchip chip;
1015 uint8_t arr, expected;
1016 int ret;
1017
1018 memset(&status, 0, sizeof(status));
1019 memset(&chip, 0, sizeof(chip));
1020 memcpy(&chip, flash, sizeof(chip));
1021
1022 /* passing a copy of flash since it is read only */
1023 ret = flash->read(&chip, &arr, 0, 1);
1024 if (ret) {
1025 msg_cerr("Read status register failed.\n");
1026 return ret;
1027 }
1028 memcpy(&status, &arr, 1);
1029 msg_cdbg("%s: old status: 0x%02x\n", __func__, arr);
1030
1031 if (w25_range_to_status(flash, start, len, &status))
1032 return -1;
1033
1034 msg_cdbg("status.busy: %x\n", status.busy);
1035 msg_cdbg("status.wel: %x\n", status.wel);
1036 msg_cdbg("status.bp0: %x\n", status.bp0);
1037 msg_cdbg("status.bp1: %x\n", status.bp1);
1038 msg_cdbg("status.bp2: %x\n", status.bp2);
1039 msg_cdbg("status.tb: %x\n", status.tb);
1040 msg_cdbg("status.sec: %x\n", status.sec);
1041 msg_cdbg("status.srp0: %x\n", status.srp0);
1042
1043 memcpy(&expected, &status, sizeof(status));
1044 ret = flash->write(&chip, &expected, 0, 1);
1045 if (ret) {
1046 msg_cerr("Write status register failed.\n");
1047 return ret;
1048 }
1049 ret = flash->read(&chip, &arr, 0, 1);
1050 if (ret) {
1051 msg_cerr("Read status register failed.\n");
1052 return ret;
1053 }
1054 msg_cdbg("%s: new status: 0x%02x\n", __func__, arr);
1055
1056 if ((arr & MASK_WP_AREA) == (expected & MASK_WP_AREA)) {
1057 return 0;
1058 } else {
1059 msg_cerr("expected=0x%02x, but actual=0x%02x.\n",
1060 expected, arr);
1061 return 1;
1062 }
1063}
1064
1065static int w25r_wp_status(const struct flashchip *flash)
1066{
1067 struct w25q_status sr;
1068 struct flashchip chip;
1069 uint8_t tmp;
1070 unsigned int start, len;
1071 int ret = 0;
1072
1073 memset(&sr, 0, sizeof(sr));
1074 memset(&chip, 0, sizeof(chip));
1075 memcpy(&chip, flash, sizeof(chip));
1076
1077 ret = flash->read(&chip, &tmp, 0, 1);
1078 if (ret) {
1079 msg_cerr("Read status register failed.\n");
1080 return ret;
1081 }
1082 memcpy(&sr, &tmp, 1);
1083 msg_cinfo("WP: status: 0x%02x\n", tmp);
1084 msg_cinfo("WP: status.srp0: %x\n", sr.srp0);
1085 msg_cinfo("WP: write protect is %s.\n",
1086 (sr.srp0) ? "enabled" : "disabled");
1087 msg_cinfo("WP: write protect range: ");
1088 if (w25_status_to_range(flash, &sr, &start, &len)) {
1089 msg_cinfo("(cannot resolve the range)\n");
1090 ret = -1;
1091 } else {
1092 msg_cinfo("start=0x%08x, len=0x%08x\n", start, len);
1093 }
1094 return ret;
1095}
1096
David Hendricksf7924d12010-06-10 21:26:44 -07001097
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001098/* Print out the current status register value with human-readable text. */
David Hendricks91040832011-07-08 20:01:09 -07001099static int w25_wp_status(const struct flashchip *flash)
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001100{
1101 struct w25q_status status;
1102 int tmp;
David Hendricksce8ded32010-10-08 11:23:38 -07001103 unsigned int start, len;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001104 int ret = 0;
1105
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001106 memset(&status, 0, sizeof(status));
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001107 tmp = spi_read_status_register();
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001108 memcpy(&status, &tmp, 1);
1109 msg_cinfo("WP: status: 0x%02x\n", tmp);
1110 msg_cinfo("WP: status.srp0: %x\n", status.srp0);
1111 msg_cinfo("WP: write protect is %s.\n",
1112 status.srp0 ? "enabled" : "disabled");
1113
1114 msg_cinfo("WP: write protect range: ");
1115 if (w25_status_to_range(flash, &status, &start, &len)) {
1116 msg_cinfo("(cannot resolve the range)\n");
1117 ret = -1;
1118 } else {
1119 msg_cinfo("start=0x%08x, len=0x%08x\n", start, len);
1120 }
1121
1122 return ret;
1123}
1124
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001125/* Set/clear the SRP0 bit in the status register. */
David Hendricks91040832011-07-08 20:01:09 -07001126static int w25_set_srp0(const struct flashchip *flash, int enable)
David Hendricksf7924d12010-06-10 21:26:44 -07001127{
1128 struct w25q_status status;
1129 int tmp = 0;
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001130 int expected = 0;
David Hendricksf7924d12010-06-10 21:26:44 -07001131
1132 memset(&status, 0, sizeof(status));
1133 tmp = spi_read_status_register();
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001134 /* FIXME: this is NOT endian-free copy. */
David Hendricksf7924d12010-06-10 21:26:44 -07001135 memcpy(&status, &tmp, 1);
1136 msg_cdbg("%s: old status: 0x%02x\n", __func__, tmp);
1137
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001138 status.srp0 = enable ? 1 : 0;
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001139 memcpy(&expected, &status, sizeof(status));
David Hendricks60824042014-12-11 17:22:06 -08001140 spi_write_status_register(flash, expected);
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001141
1142 tmp = spi_read_status_register();
1143 msg_cdbg("%s: new status: 0x%02x\n", __func__, tmp);
1144 if ((tmp & MASK_WP_AREA) != (expected & MASK_WP_AREA))
1145 return 1;
David Hendricksf7924d12010-06-10 21:26:44 -07001146
1147 return 0;
1148}
1149
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +05301150static int w25_set_srp(const struct flashchip *flash, int enable)
1151{
1152 struct w25q_status status;
1153 struct flashchip chip;
1154 int tmp = 0;
1155 uint8_t arr, expected;
1156
1157 memset(&status, 0, sizeof(status));
1158 memset(&chip, 0, sizeof(chip));
1159 memcpy(&chip, flash, sizeof(chip));
1160
1161 tmp = flash->read(&chip, &arr, 0, 1);
1162 if (tmp) {
1163 msg_cerr("Read status register failed.\n");
1164 return tmp;
1165 }
1166 memcpy(&status, &arr, 1);
1167 msg_cdbg("%s: old status: 0x%02x\n", __func__, tmp);
1168
1169 status.srp0 = enable ? 1 : 0;
1170 memcpy(&expected, &status, sizeof(status));
1171 tmp = flash->write(&chip, &expected, 0, 1);
1172 if (tmp) {
1173 msg_cerr("Write status register failed.\n");
1174 return tmp;
1175 }
1176 tmp = flash->read(&chip, &arr, 0, 1);
1177 if (tmp) {
1178 msg_cerr("Read status register failed.\n");
1179 return tmp;
1180 }
1181 msg_cdbg("%s: new status: 0x%02x\n", __func__, arr);
1182 if ((arr & MASK_WP_AREA) != (expected & MASK_WP_AREA))
1183 return 1;
1184
1185 return 0;
1186}
1187
David Hendricks1c09f802012-10-03 11:03:48 -07001188static int w25_enable_writeprotect(const struct flashchip *flash,
1189 enum wp_mode wp_mode)
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001190{
1191 int ret;
1192
David Hendricks1c09f802012-10-03 11:03:48 -07001193 switch (wp_mode) {
1194 case WP_MODE_HARDWARE:
1195 ret = w25_set_srp0(flash, 1);
1196 break;
1197 default:
1198 msg_cerr("%s(): unsupported write-protect mode\n", __func__);
1199 return 1;
1200 }
1201
David Hendricksc801adb2010-12-09 16:58:56 -08001202 if (ret)
1203 msg_cerr("%s(): error=%d.\n", __func__, ret);
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001204 return ret;
1205}
1206
David Hendricks91040832011-07-08 20:01:09 -07001207static int w25_disable_writeprotect(const struct flashchip *flash)
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001208{
1209 int ret;
1210
1211 ret = w25_set_srp0(flash, 0);
David Hendricksc801adb2010-12-09 16:58:56 -08001212 if (ret)
1213 msg_cerr("%s(): error=%d.\n", __func__, ret);
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001214 return ret;
1215}
1216
David Hendricks91040832011-07-08 20:01:09 -07001217static int w25_list_ranges(const struct flashchip *flash)
David Hendricks0f7f5382011-02-11 18:12:31 -08001218{
1219 struct w25q_range *w25q_ranges;
1220 int i, num_entries;
1221
1222 if (w25_range_table(flash, &w25q_ranges, &num_entries)) return -1;
1223 for (i = 0; i < num_entries; i++) {
1224 msg_cinfo("start: 0x%06x, length: 0x%06x\n",
1225 w25q_ranges[i].range.start,
1226 w25q_ranges[i].range.len);
1227 }
1228
1229 return 0;
1230}
1231
David Hendricks1c09f802012-10-03 11:03:48 -07001232static int w25q_wp_status(const struct flashchip *flash)
1233{
1234 struct w25q_status sr1;
1235 struct w25q_status_2 sr2;
David Hendricksf1bd8802012-10-30 11:37:57 -07001236 uint8_t tmp[2];
David Hendricks1c09f802012-10-03 11:03:48 -07001237 unsigned int start, len;
1238 int ret = 0;
1239
1240 memset(&sr1, 0, sizeof(sr1));
David Hendricksf1bd8802012-10-30 11:37:57 -07001241 tmp[0] = spi_read_status_register();
1242 memcpy(&sr1, &tmp[0], 1);
David Hendricks1c09f802012-10-03 11:03:48 -07001243
David Hendricksf1bd8802012-10-30 11:37:57 -07001244 memset(&sr2, 0, sizeof(sr2));
1245 tmp[1] = w25q_read_status_register_2();
1246 memcpy(&sr2, &tmp[1], 1);
1247
1248 msg_cinfo("WP: status: 0x%02x%02x\n", tmp[1], tmp[0]);
David Hendricks1c09f802012-10-03 11:03:48 -07001249 msg_cinfo("WP: status.srp0: %x\n", sr1.srp0);
1250 msg_cinfo("WP: status.srp1: %x\n", sr2.srp1);
1251 msg_cinfo("WP: write protect is %s.\n",
1252 (sr1.srp0 || sr2.srp1) ? "enabled" : "disabled");
1253
1254 msg_cinfo("WP: write protect range: ");
1255 if (w25_status_to_range(flash, &sr1, &start, &len)) {
1256 msg_cinfo("(cannot resolve the range)\n");
1257 ret = -1;
1258 } else {
1259 msg_cinfo("start=0x%08x, len=0x%08x\n", start, len);
1260 }
1261
1262 return ret;
1263}
1264
1265/*
1266 * W25Q adds an optional byte to the standard WRSR opcode. If /CS is
1267 * de-asserted after the first byte, then it acts like a JEDEC-standard
1268 * WRSR command. if /CS is asserted, then the next data byte is written
1269 * into status register 2.
1270 */
1271#define W25Q_WRSR_OUTSIZE 0x03
1272static int w25q_write_status_register_WREN(uint8_t s1, uint8_t s2)
1273{
1274 int result;
1275 struct spi_command cmds[] = {
1276 {
1277 /* FIXME: WRSR requires either EWSR or WREN depending on chip type. */
1278 .writecnt = JEDEC_WREN_OUTSIZE,
1279 .writearr = (const unsigned char[]){ JEDEC_WREN },
1280 .readcnt = 0,
1281 .readarr = NULL,
1282 }, {
1283 .writecnt = W25Q_WRSR_OUTSIZE,
1284 .writearr = (const unsigned char[]){ JEDEC_WRSR, s1, s2 },
1285 .readcnt = 0,
1286 .readarr = NULL,
1287 }, {
1288 .writecnt = 0,
1289 .writearr = NULL,
1290 .readcnt = 0,
1291 .readarr = NULL,
1292 }};
1293
1294 result = spi_send_multicommand(cmds);
1295 if (result) {
1296 msg_cerr("%s failed during command execution\n",
1297 __func__);
1298 }
1299
1300 /* WRSR performs a self-timed erase before the changes take effect. */
David Hendricks60824042014-12-11 17:22:06 -08001301 programmer_delay(100 * 1000);
David Hendricks1c09f802012-10-03 11:03:48 -07001302
1303 return result;
1304}
1305
1306/*
1307 * Set/clear the SRP1 bit in status register 2.
1308 * FIXME: make this more generic if other chips use the same SR2 layout
1309 */
1310static int w25q_set_srp1(const struct flashchip *flash, int enable)
1311{
1312 struct w25q_status sr1;
1313 struct w25q_status_2 sr2;
1314 uint8_t tmp, expected;
1315
1316 tmp = spi_read_status_register();
1317 memcpy(&sr1, &tmp, 1);
1318 tmp = w25q_read_status_register_2();
1319 memcpy(&sr2, &tmp, 1);
1320
1321 msg_cdbg("%s: old status 2: 0x%02x\n", __func__, tmp);
1322
1323 sr2.srp1 = enable ? 1 : 0;
1324
1325 memcpy(&expected, &sr2, 1);
1326 w25q_write_status_register_WREN(*((uint8_t *)&sr1), *((uint8_t *)&sr2));
1327
1328 tmp = w25q_read_status_register_2();
1329 msg_cdbg("%s: new status 2: 0x%02x\n", __func__, tmp);
1330 if ((tmp & MASK_WP2_AREA) != (expected & MASK_WP2_AREA))
1331 return 1;
1332
1333 return 0;
1334}
1335
1336enum wp_mode get_wp_mode(const char *mode_str)
1337{
1338 enum wp_mode wp_mode = WP_MODE_UNKNOWN;
1339
1340 if (!strcasecmp(mode_str, "hardware"))
1341 wp_mode = WP_MODE_HARDWARE;
1342 else if (!strcasecmp(mode_str, "power_cycle"))
1343 wp_mode = WP_MODE_POWER_CYCLE;
1344 else if (!strcasecmp(mode_str, "permanent"))
1345 wp_mode = WP_MODE_PERMANENT;
1346
1347 return wp_mode;
1348}
1349
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +05301350static int w25r_disable_writeprotect(const struct flashchip *flash)
1351{
1352 int ret;
1353
1354 ret = w25_set_srp(flash, 0);
1355 if (ret)
1356 msg_cerr("%s(): error=%d.\n", __func__, ret);
1357
1358 return ret;
1359}
1360
David Hendricks1c09f802012-10-03 11:03:48 -07001361static int w25q_disable_writeprotect(const struct flashchip *flash,
1362 enum wp_mode wp_mode)
1363{
1364 int ret = 1;
David Hendricks1c09f802012-10-03 11:03:48 -07001365 struct w25q_status_2 sr2;
1366 uint8_t tmp;
1367
1368 switch (wp_mode) {
1369 case WP_MODE_HARDWARE:
1370 ret = w25_set_srp0(flash, 0);
1371 break;
1372 case WP_MODE_POWER_CYCLE:
1373 tmp = w25q_read_status_register_2();
1374 memcpy(&sr2, &tmp, 1);
1375 if (sr2.srp1) {
1376 msg_cerr("%s(): must disconnect power to disable "
1377 "write-protection\n", __func__);
1378 } else {
1379 ret = 0;
1380 }
1381 break;
1382 case WP_MODE_PERMANENT:
1383 msg_cerr("%s(): cannot disable permanent write-protection\n",
1384 __func__);
1385 break;
1386 default:
1387 msg_cerr("%s(): invalid mode specified\n", __func__);
1388 break;
1389 }
1390
1391 if (ret)
1392 msg_cerr("%s(): error=%d.\n", __func__, ret);
1393 return ret;
1394}
1395
1396static int w25q_disable_writeprotect_default(const struct flashchip *flash)
1397{
1398 return w25q_disable_writeprotect(flash, WP_MODE_HARDWARE);
1399}
1400
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +05301401static int w25r_enable_writeprotect(const struct flashchip *flash,
1402 enum wp_mode wp_mode)
1403{
1404 int ret;
1405
1406 switch (wp_mode) {
1407 case WP_MODE_HARDWARE:
1408 ret = w25_set_srp(flash, 1);
1409 break;
1410 default:
1411 msg_perr("%s(): invalid mode for Sunrise Point %d\n",
1412 __func__, wp_mode);
David Hendricks0c93af02015-08-15 16:50:10 -07001413 ret = -1;
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +05301414 break;
1415 }
1416 if (ret)
1417 msg_cerr("%s(): error=%d.\n", __func__, ret);
1418
1419 return ret;
1420}
1421
David Hendricks1c09f802012-10-03 11:03:48 -07001422static int w25q_enable_writeprotect(const struct flashchip *flash,
1423 enum wp_mode wp_mode)
1424{
1425 int ret = 1;
1426 struct w25q_status sr1;
1427 struct w25q_status_2 sr2;
1428 uint8_t tmp;
1429
1430 switch (wp_mode) {
1431 case WP_MODE_HARDWARE:
1432 if (w25q_disable_writeprotect(flash, WP_MODE_POWER_CYCLE)) {
1433 msg_cerr("%s(): cannot disable power cycle WP mode\n",
1434 __func__);
1435 break;
1436 }
1437
1438 tmp = spi_read_status_register();
1439 memcpy(&sr1, &tmp, 1);
1440 if (sr1.srp0)
1441 ret = 0;
1442 else
1443 ret = w25_set_srp0(flash, 1);
1444
1445 break;
1446 case WP_MODE_POWER_CYCLE:
1447 if (w25q_disable_writeprotect(flash, WP_MODE_HARDWARE)) {
1448 msg_cerr("%s(): cannot disable hardware WP mode\n",
1449 __func__);
1450 break;
1451 }
1452
1453 tmp = w25q_read_status_register_2();
1454 memcpy(&sr2, &tmp, 1);
1455 if (sr2.srp1)
1456 ret = 0;
1457 else
1458 ret = w25q_set_srp1(flash, 1);
1459
1460 break;
1461 case WP_MODE_PERMANENT:
1462 tmp = spi_read_status_register();
1463 memcpy(&sr1, &tmp, 1);
1464 if (sr1.srp0 == 0) {
1465 ret = w25_set_srp0(flash, 1);
1466 if (ret) {
David Hendricksf1bd8802012-10-30 11:37:57 -07001467 msg_perr("%s(): cannot enable SRP0 for "
David Hendricks1c09f802012-10-03 11:03:48 -07001468 "permanent WP\n", __func__);
1469 break;
1470 }
1471 }
1472
1473 tmp = w25q_read_status_register_2();
1474 memcpy(&sr2, &tmp, 1);
1475 if (sr2.srp1 == 0) {
1476 ret = w25q_set_srp1(flash, 1);
1477 if (ret) {
David Hendricksf1bd8802012-10-30 11:37:57 -07001478 msg_perr("%s(): cannot enable SRP1 for "
David Hendricks1c09f802012-10-03 11:03:48 -07001479 "permanent WP\n", __func__);
1480 break;
1481 }
1482 }
1483
1484 break;
David Hendricksf1bd8802012-10-30 11:37:57 -07001485 default:
1486 msg_perr("%s(): invalid mode %d\n", __func__, wp_mode);
1487 break;
David Hendricks1c09f802012-10-03 11:03:48 -07001488 }
1489
1490 if (ret)
1491 msg_cerr("%s(): error=%d.\n", __func__, ret);
1492 return ret;
1493}
1494
David Hendricksc3496092014-11-13 17:20:55 -08001495/* FIXME: Move to spi25.c if it's a JEDEC standard opcode */
1496uint8_t mx25l_read_config_register(void)
1497{
1498 static const unsigned char cmd[JEDEC_RDSR_OUTSIZE] = { 0x15 };
1499 unsigned char readarr[2]; /* leave room for dummy byte */
1500 int ret;
1501
1502 ret = spi_send_command(sizeof(cmd), sizeof(readarr), cmd, readarr);
1503 if (ret) {
1504 msg_cerr("RDCR failed!\n");
1505 readarr[0] = 0x00;
1506 }
1507
1508 return readarr[0];
1509}
David Hendricks1c09f802012-10-03 11:03:48 -07001510/* W25P, W25X, and many flash chips from various vendors */
David Hendricksf7924d12010-06-10 21:26:44 -07001511struct wp wp_w25 = {
David Hendricks0f7f5382011-02-11 18:12:31 -08001512 .list_ranges = w25_list_ranges,
David Hendricksf7924d12010-06-10 21:26:44 -07001513 .set_range = w25_set_range,
1514 .enable = w25_enable_writeprotect,
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001515 .disable = w25_disable_writeprotect,
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001516 .wp_status = w25_wp_status,
David Hendricks1c09f802012-10-03 11:03:48 -07001517
1518};
1519
1520/* W25Q series has features such as a second status register and SFDP */
1521struct wp wp_w25q = {
1522 .list_ranges = w25_list_ranges,
1523 .set_range = w25_set_range,
1524 .enable = w25q_enable_writeprotect,
1525 /*
1526 * By default, disable hardware write-protection. We may change
1527 * this later if we want to add fine-grained write-protect disable
1528 * as a command-line option.
1529 */
1530 .disable = w25q_disable_writeprotect_default,
1531 .wp_status = w25q_wp_status,
David Hendricksf7924d12010-06-10 21:26:44 -07001532};
David Hendrickse0512a72014-07-15 20:30:47 -07001533
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +05301534/* W25R Series */
1535struct wp wp_w25r = {
1536 .list_ranges = w25_list_ranges,
1537 .set_range = w25r_set_range,
1538 .enable = w25r_enable_writeprotect,
1539 .disable = w25r_disable_writeprotect,
1540 .wp_status = w25r_wp_status,
1541};
1542
David Hendricksaf3944a2014-07-28 18:37:40 -07001543struct generic_range gd25q32_cmp0_ranges[] = {
1544 /* none, bp4 and bp3 => don't care */
David Hendricks148a4bf2015-03-13 21:02:42 -07001545 { { }, 0x00, {0, 0} },
1546 { { }, 0x08, {0, 0} },
1547 { { }, 0x10, {0, 0} },
1548 { { }, 0x18, {0, 0} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001549
David Hendricks148a4bf2015-03-13 21:02:42 -07001550 { { }, 0x01, {0x3f0000, 64 * 1024} },
1551 { { }, 0x02, {0x3e0000, 128 * 1024} },
1552 { { }, 0x03, {0x3c0000, 256 * 1024} },
1553 { { }, 0x04, {0x380000, 512 * 1024} },
1554 { { }, 0x05, {0x300000, 1024 * 1024} },
1555 { { }, 0x06, {0x200000, 2048 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001556
David Hendricks148a4bf2015-03-13 21:02:42 -07001557 { { }, 0x09, {0x000000, 64 * 1024} },
1558 { { }, 0x0a, {0x000000, 128 * 1024} },
1559 { { }, 0x0b, {0x000000, 256 * 1024} },
1560 { { }, 0x0c, {0x000000, 512 * 1024} },
1561 { { }, 0x0d, {0x000000, 1024 * 1024} },
1562 { { }, 0x0e, {0x000000, 2048 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001563
1564 /* all, bp4 and bp3 => don't care */
David Hendricks148a4bf2015-03-13 21:02:42 -07001565 { { }, 0x07, {0x000000, 4096 * 1024} },
1566 { { }, 0x0f, {0x000000, 4096 * 1024} },
1567 { { }, 0x17, {0x000000, 4096 * 1024} },
1568 { { }, 0x1f, {0x000000, 4096 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001569
David Hendricks148a4bf2015-03-13 21:02:42 -07001570 { { }, 0x11, {0x3ff000, 4 * 1024} },
1571 { { }, 0x12, {0x3fe000, 8 * 1024} },
1572 { { }, 0x13, {0x3fc000, 16 * 1024} },
1573 { { }, 0x14, {0x3f8000, 32 * 1024} }, /* bp0 => don't care */
1574 { { }, 0x15, {0x3f8000, 32 * 1024} }, /* bp0 => don't care */
1575 { { }, 0x16, {0x3f8000, 32 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001576
David Hendricks148a4bf2015-03-13 21:02:42 -07001577 { { }, 0x19, {0x000000, 4 * 1024} },
1578 { { }, 0x1a, {0x000000, 8 * 1024} },
1579 { { }, 0x1b, {0x000000, 16 * 1024} },
1580 { { }, 0x1c, {0x000000, 32 * 1024} }, /* bp0 => don't care */
1581 { { }, 0x1d, {0x000000, 32 * 1024} }, /* bp0 => don't care */
1582 { { }, 0x1e, {0x000000, 32 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001583};
1584
1585struct generic_range gd25q32_cmp1_ranges[] = {
1586 /* none, bp4 and bp3 => don't care */
David Hendricks148a4bf2015-03-13 21:02:42 -07001587 { { }, 0x00, {0, 0} },
1588 { { }, 0x08, {0, 0} },
1589 { { }, 0x10, {0, 0} },
1590 { { }, 0x18, {0, 0} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001591
David Hendricks148a4bf2015-03-13 21:02:42 -07001592 { { }, 0x01, {0x000000, 4032 * 1024} },
1593 { { }, 0x02, {0x000000, 3968 * 1024} },
1594 { { }, 0x03, {0x000000, 3840 * 1024} },
1595 { { }, 0x04, {0x000000, 3584 * 1024} },
1596 { { }, 0x05, {0x000000, 3 * 1024 * 1024} },
1597 { { }, 0x06, {0x000000, 2 * 1024 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001598
David Hendricks148a4bf2015-03-13 21:02:42 -07001599 { { }, 0x09, {0x010000, 4032 * 1024} },
1600 { { }, 0x0a, {0x020000, 3968 * 1024} },
1601 { { }, 0x0b, {0x040000, 3840 * 1024} },
1602 { { }, 0x0c, {0x080000, 3584 * 1024} },
1603 { { }, 0x0d, {0x100000, 3 * 1024 * 1024} },
1604 { { }, 0x0e, {0x200000, 2 * 1024 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001605
1606 /* all, bp4 and bp3 => don't care */
David Hendricks148a4bf2015-03-13 21:02:42 -07001607 { { }, 0x07, {0x000000, 4096 * 1024} },
1608 { { }, 0x0f, {0x000000, 4096 * 1024} },
1609 { { }, 0x17, {0x000000, 4096 * 1024} },
1610 { { }, 0x1f, {0x000000, 4096 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001611
David Hendricks148a4bf2015-03-13 21:02:42 -07001612 { { }, 0x11, {0x000000, 4092 * 1024} },
1613 { { }, 0x12, {0x000000, 4088 * 1024} },
1614 { { }, 0x13, {0x000000, 4080 * 1024} },
1615 { { }, 0x14, {0x000000, 4064 * 1024} }, /* bp0 => don't care */
1616 { { }, 0x15, {0x000000, 4064 * 1024} }, /* bp0 => don't care */
1617 { { }, 0x16, {0x000000, 4064 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001618
David Hendricks148a4bf2015-03-13 21:02:42 -07001619 { { }, 0x19, {0x001000, 4092 * 1024} },
1620 { { }, 0x1a, {0x002000, 4088 * 1024} },
1621 { { }, 0x1b, {0x040000, 4080 * 1024} },
1622 { { }, 0x1c, {0x080000, 4064 * 1024} }, /* bp0 => don't care */
1623 { { }, 0x1d, {0x080000, 4064 * 1024} }, /* bp0 => don't care */
1624 { { }, 0x1e, {0x080000, 4064 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001625};
1626
1627static struct generic_wp gd25q32_wp = {
1628 /* TODO: map second status register */
1629 .sr1 = { .bp0_pos = 2, .bp_bits = 5, .srp_pos = 7 },
1630};
1631
David Hendricks83541d32014-07-15 20:58:21 -07001632#if 0
1633/* FIXME: MX25L6405D has same ID as MX25L6406 */
1634static struct w25q_range mx25l6405d_ranges[] = {
1635 { X, 0, 0, {0, 0} }, /* none */
1636 { X, 0, 0x1, {0x7e0000, 2 * 64 * 1024} }, /* blocks 126-127 */
1637 { X, 0, 0x2, {0x7c0000, 4 * 64 * 1024} }, /* blocks 124-127 */
1638 { X, 0, 0x3, {0x780000, 8 * 64 * 1024} }, /* blocks 120-127 */
1639 { X, 0, 0x4, {0x700000, 16 * 64 * 1024} }, /* blocks 112-127 */
1640 { X, 0, 0x5, {0x600000, 32 * 64 * 1024} }, /* blocks 96-127 */
1641 { X, 0, 0x6, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
1642 { X, 0, 0x7, {0x000000, 64 * 128 * 1024} }, /* blocks 0-127 */
1643
1644 { X, 1, 0x0, {0x000000, 8192 * 1024} },
1645 { X, 1, 0x1, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
1646 { X, 1, 0x2, {0x000000, 64 * 96 * 1024} }, /* blocks 0-95 */
1647 { X, 1, 0x3, {0x000000, 64 * 112 * 1024} }, /* blocks 0-111 */
1648 { X, 1, 0x4, {0x000000, 64 * 120 * 1024} }, /* blocks 0-119 */
1649 { X, 1, 0x5, {0x000000, 64 * 124 * 1024} }, /* blocks 0-123 */
1650 { X, 1, 0x6, {0x000000, 64 * 126 * 1024} }, /* blocks 0-125 */
1651 { X, 1, 0x7, {0x000000, 64 * 128 * 1024} }, /* blocks 0-127 */
1652};
1653#endif
1654
1655/* FIXME: MX25L6406 has same ID as MX25L6405D */
1656struct generic_range mx25l6406e_ranges[] = {
David Hendricks148a4bf2015-03-13 21:02:42 -07001657 { { }, 0, {0, 0} }, /* none */
1658 { { }, 0x1, {0x7e0000, 64 * 2 * 1024} }, /* blocks 126-127 */
1659 { { }, 0x2, {0x7c0000, 64 * 4 * 1024} }, /* blocks 124-127 */
1660 { { }, 0x3, {0x7a0000, 64 * 8 * 1024} }, /* blocks 120-127 */
1661 { { }, 0x4, {0x700000, 64 * 16 * 1024} }, /* blocks 112-127 */
1662 { { }, 0x5, {0x600000, 64 * 32 * 1024} }, /* blocks 96-127 */
1663 { { }, 0x6, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
David Hendricks83541d32014-07-15 20:58:21 -07001664
David Hendricks148a4bf2015-03-13 21:02:42 -07001665 { { }, 0x7, {0x000000, 64 * 128 * 1024} }, /* all */
1666 { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* all */
1667 { { }, 0x9, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
1668 { { }, 0xa, {0x000000, 64 * 96 * 1024} }, /* blocks 0-95 */
1669 { { }, 0xb, {0x000000, 64 * 112 * 1024} }, /* blocks 0-111 */
1670 { { }, 0xc, {0x000000, 64 * 120 * 1024} }, /* blocks 0-119 */
1671 { { }, 0xd, {0x000000, 64 * 124 * 1024} }, /* blocks 0-123 */
1672 { { }, 0xe, {0x000000, 64 * 126 * 1024} }, /* blocks 0-125 */
1673 { { }, 0xf, {0x000000, 64 * 128 * 1024} }, /* all */
David Hendricks83541d32014-07-15 20:58:21 -07001674};
1675
1676static struct generic_wp mx25l6406e_wp = {
1677 .sr1 = { .bp0_pos = 2, .bp_bits = 4, .srp_pos = 7 },
1678 .ranges = &mx25l6406e_ranges[0],
1679};
David Hendrickse0512a72014-07-15 20:30:47 -07001680
David Hendricksc3496092014-11-13 17:20:55 -08001681struct generic_range mx25l6495f_tb0_ranges[] = {
David Hendricks148a4bf2015-03-13 21:02:42 -07001682 { { }, 0, {0, 0} }, /* none */
1683 { { }, 0x1, {0x7f0000, 64 * 1 * 1024} }, /* block 127 */
1684 { { }, 0x2, {0x7e0000, 64 * 2 * 1024} }, /* blocks 126-127 */
1685 { { }, 0x3, {0x7c0000, 64 * 4 * 1024} }, /* blocks 124-127 */
David Hendricksc3496092014-11-13 17:20:55 -08001686
David Hendricks148a4bf2015-03-13 21:02:42 -07001687 { { }, 0x4, {0x780000, 64 * 8 * 1024} }, /* blocks 120-127 */
1688 { { }, 0x5, {0x700000, 64 * 16 * 1024} }, /* blocks 112-127 */
1689 { { }, 0x6, {0x600000, 64 * 32 * 1024} }, /* blocks 96-127 */
1690 { { }, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
1691 { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* all */
1692 { { }, 0x9, {0x000000, 64 * 128 * 1024} }, /* all */
1693 { { }, 0xa, {0x000000, 64 * 128 * 1024} }, /* all */
1694 { { }, 0xb, {0x000000, 64 * 128 * 1024} }, /* all */
1695 { { }, 0xc, {0x000000, 64 * 128 * 1024} }, /* all */
1696 { { }, 0xd, {0x000000, 64 * 128 * 1024} }, /* all */
1697 { { }, 0xe, {0x000000, 64 * 128 * 1024} }, /* all */
1698 { { }, 0xf, {0x000000, 64 * 128 * 1024} }, /* all */
David Hendricksc3496092014-11-13 17:20:55 -08001699};
1700
1701struct generic_range mx25l6495f_tb1_ranges[] = {
David Hendricks148a4bf2015-03-13 21:02:42 -07001702 { { }, 0, {0, 0} }, /* none */
1703 { { }, 0x1, {0x000000, 64 * 1 * 1024} }, /* block 0 */
1704 { { }, 0x2, {0x000000, 64 * 2 * 1024} }, /* blocks 0-1 */
1705 { { }, 0x3, {0x000000, 64 * 4 * 1024} }, /* blocks 0-3 */
1706 { { }, 0x4, {0x000000, 64 * 8 * 1024} }, /* blocks 0-7 */
1707 { { }, 0x5, {0x000000, 64 * 16 * 1024} }, /* blocks 0-15 */
1708 { { }, 0x6, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
1709 { { }, 0x7, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
1710 { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* all */
1711 { { }, 0x9, {0x000000, 64 * 128 * 1024} }, /* all */
1712 { { }, 0xa, {0x000000, 64 * 128 * 1024} }, /* all */
1713 { { }, 0xb, {0x000000, 64 * 128 * 1024} }, /* all */
1714 { { }, 0xc, {0x000000, 64 * 128 * 1024} }, /* all */
1715 { { }, 0xd, {0x000000, 64 * 128 * 1024} }, /* all */
1716 { { }, 0xe, {0x000000, 64 * 128 * 1024} }, /* all */
1717 { { }, 0xf, {0x000000, 64 * 128 * 1024} }, /* all */
David Hendricksc3496092014-11-13 17:20:55 -08001718};
1719
1720static struct generic_wp mx25l6495f_wp = {
1721 .sr1 = { .bp0_pos = 2, .bp_bits = 4, .srp_pos = 7 },
1722};
1723
David Hendricks148a4bf2015-03-13 21:02:42 -07001724struct generic_range s25fs128s_ranges[] = {
1725 { { .tb = 1 }, 0, {0, 0} }, /* none */
1726 { { .tb = 1 }, 0x1, {0x000000, 256 * 1024} }, /* lower 64th */
1727 { { .tb = 1 }, 0x2, {0x000000, 512 * 1024} }, /* lower 32nd */
1728 { { .tb = 1 }, 0x3, {0x000000, 1024 * 1024} }, /* lower 16th */
1729 { { .tb = 1 }, 0x4, {0x000000, 2048 * 1024} }, /* lower 8th */
1730 { { .tb = 1 }, 0x5, {0x000000, 4096 * 1024} }, /* lower 4th */
1731 { { .tb = 1 }, 0x6, {0x000000, 8192 * 1024} }, /* lower half */
1732 { { .tb = 1 }, 0x7, {0x000000, 16384 * 1024} }, /* all */
David Hendricksa9884852014-12-11 15:31:12 -08001733
David Hendricks148a4bf2015-03-13 21:02:42 -07001734 { { .tb = 0 }, 0, {0, 0} }, /* none */
1735 { { .tb = 0 }, 0x1, {0xfc0000, 256 * 1024} }, /* upper 64th */
1736 { { .tb = 0 }, 0x2, {0xf80000, 512 * 1024} }, /* upper 32nd */
1737 { { .tb = 0 }, 0x3, {0xf00000, 1024 * 1024} }, /* upper 16th */
1738 { { .tb = 0 }, 0x4, {0xe00000, 2048 * 1024} }, /* upper 8th */
1739 { { .tb = 0 }, 0x5, {0xc00000, 4096 * 1024} }, /* upper 4th */
1740 { { .tb = 0 }, 0x6, {0x800000, 8192 * 1024} }, /* upper half */
1741 { { .tb = 0 }, 0x7, {0x000000, 16384 * 1024} }, /* all */
David Hendricksa9884852014-12-11 15:31:12 -08001742};
1743
1744static struct generic_wp s25fs128s_wp = {
1745 .sr1 = { .bp0_pos = 2, .bp_bits = 3, .srp_pos = 7 },
David Hendricks148a4bf2015-03-13 21:02:42 -07001746 .get_modifier_bits = s25f_get_modifier_bits,
1747 .set_modifier_bits = s25f_set_modifier_bits,
David Hendricksa9884852014-12-11 15:31:12 -08001748};
1749
David Hendricksc694bb82015-02-25 14:52:17 -08001750
David Hendricks148a4bf2015-03-13 21:02:42 -07001751struct generic_range s25fl256s_ranges[] = {
1752 { { .tb = 1 }, 0, {0, 0} }, /* none */
1753 { { .tb = 1 }, 0x1, {0x000000, 512 * 1024} }, /* lower 64th */
1754 { { .tb = 1 }, 0x2, {0x000000, 1024 * 1024} }, /* lower 32nd */
1755 { { .tb = 1 }, 0x3, {0x000000, 2048 * 1024} }, /* lower 16th */
1756 { { .tb = 1 }, 0x4, {0x000000, 4096 * 1024} }, /* lower 8th */
1757 { { .tb = 1 }, 0x5, {0x000000, 8192 * 1024} }, /* lower 4th */
1758 { { .tb = 1 }, 0x6, {0x000000, 16384 * 1024} }, /* lower half */
1759 { { .tb = 1 }, 0x7, {0x000000, 32768 * 1024} }, /* all */
1760
1761 { { .tb = 0 }, 0, {0, 0} }, /* none */
1762 { { .tb = 0 }, 0x1, {0x1f80000, 512 * 1024} }, /* upper 64th */
1763 { { .tb = 0 }, 0x2, {0x1f00000, 1024 * 1024} }, /* upper 32nd */
1764 { { .tb = 0 }, 0x3, {0x1e00000, 2048 * 1024} }, /* upper 16th */
1765 { { .tb = 0 }, 0x4, {0x1c00000, 4096 * 1024} }, /* upper 8th */
1766 { { .tb = 0 }, 0x5, {0x1800000, 8192 * 1024} }, /* upper 4th */
1767 { { .tb = 0 }, 0x6, {0x1000000, 16384 * 1024} }, /* upper half */
1768 { { .tb = 0 }, 0x7, {0x000000, 32768 * 1024} }, /* all */
David Hendricksc694bb82015-02-25 14:52:17 -08001769};
1770
1771static struct generic_wp s25fl256s_wp = {
1772 .sr1 = { .bp0_pos = 2, .bp_bits = 3, .srp_pos = 7 },
David Hendricks148a4bf2015-03-13 21:02:42 -07001773 .get_modifier_bits = s25f_get_modifier_bits,
1774 .set_modifier_bits = s25f_set_modifier_bits,
David Hendricksc694bb82015-02-25 14:52:17 -08001775};
1776
David Hendrickse0512a72014-07-15 20:30:47 -07001777/* Given a flash chip, this function returns its writeprotect info. */
1778static int generic_range_table(const struct flashchip *flash,
1779 struct generic_wp **wp,
1780 int *num_entries)
1781{
1782 *wp = NULL;
1783 *num_entries = 0;
1784
1785 switch (flash->manufacture_id) {
David Hendricksaf3944a2014-07-28 18:37:40 -07001786 case GIGADEVICE_ID:
1787 switch(flash->model_id) {
1788 case GIGADEVICE_GD25Q32: {
1789 uint8_t sr1 = w25q_read_status_register_2();
1790
1791 *wp = &gd25q32_wp;
1792 if (!(sr1 & (1 << 6))) { /* CMP == 0 */
1793 (*wp)->ranges = &gd25q32_cmp0_ranges[0];
1794 *num_entries = ARRAY_SIZE(gd25q32_cmp0_ranges);
1795 } else { /* CMP == 1 */
1796 (*wp)->ranges = &gd25q32_cmp1_ranges[0];
1797 *num_entries = ARRAY_SIZE(gd25q32_cmp1_ranges);
1798 }
1799
1800 break;
1801 /* TODO(shawnn): add support for other GD parts */
1802 }
1803 default:
1804 msg_cerr("%s() %d: GigaDevice flash chip mismatch"
1805 " (0x%04x), aborting\n", __func__, __LINE__,
1806 flash->model_id);
1807 return -1;
1808 }
1809 break;
David Hendricks83541d32014-07-15 20:58:21 -07001810 case MACRONIX_ID:
1811 switch (flash->model_id) {
1812 case MACRONIX_MX25L6405:
1813 /* FIXME: MX25L64* chips have mixed capabilities and
1814 share IDs */
1815 *wp = &mx25l6406e_wp;
1816 *num_entries = ARRAY_SIZE(mx25l6406e_ranges);
1817 break;
David Hendricksc3496092014-11-13 17:20:55 -08001818 case MACRONIX_MX25L6495F: {
1819 uint8_t cr = mx25l_read_config_register();
1820
1821 *wp = &mx25l6495f_wp;
1822 if (!(cr & (1 << 3))) { /* T/B == 0 */
1823 (*wp)->ranges = &mx25l6495f_tb0_ranges[0];
1824 *num_entries = ARRAY_SIZE(mx25l6495f_tb0_ranges);
1825 } else { /* T/B == 1 */
1826 (*wp)->ranges = &mx25l6495f_tb1_ranges[0];
1827 *num_entries = ARRAY_SIZE(mx25l6495f_tb1_ranges);
1828 }
1829 break;
1830 }
David Hendricks83541d32014-07-15 20:58:21 -07001831 default:
1832 msg_cerr("%s():%d: MXIC flash chip mismatch (0x%04x)"
1833 ", aborting\n", __func__, __LINE__,
1834 flash->model_id);
1835 return -1;
1836 }
1837 break;
David Hendricksa9884852014-12-11 15:31:12 -08001838 case SPANSION_ID:
1839 switch (flash->model_id) {
1840 case SPANSION_S25FS128S_L:
1841 case SPANSION_S25FS128S_S: {
David Hendricksa9884852014-12-11 15:31:12 -08001842 *wp = &s25fs128s_wp;
David Hendricks148a4bf2015-03-13 21:02:42 -07001843 (*wp)->ranges = s25fs128s_ranges;
1844 *num_entries = ARRAY_SIZE(s25fs128s_ranges);
David Hendricksa9884852014-12-11 15:31:12 -08001845 break;
1846 }
David Hendricksc694bb82015-02-25 14:52:17 -08001847 case SPANSION_S25FL256S_UL:
1848 case SPANSION_S25FL256S_US: {
David Hendricksc694bb82015-02-25 14:52:17 -08001849 *wp = &s25fl256s_wp;
David Hendricks148a4bf2015-03-13 21:02:42 -07001850 (*wp)->ranges = s25fl256s_ranges;
1851 *num_entries = ARRAY_SIZE(s25fl256s_ranges);
David Hendricksc694bb82015-02-25 14:52:17 -08001852 break;
1853 }
David Hendricksa9884852014-12-11 15:31:12 -08001854 default:
1855 msg_cerr("%s():%d Spansion flash chip mismatch (0x%04x)"
1856 ", aborting\n", __func__, __LINE__, flash->model_id);
1857 return -1;
1858 }
1859 break;
David Hendrickse0512a72014-07-15 20:30:47 -07001860 default:
1861 msg_cerr("%s: flash vendor (0x%x) not found, aborting\n",
1862 __func__, flash->manufacture_id);
1863 return -1;
1864 }
1865
1866 return 0;
1867}
1868
1869/* Given a [start, len], this function finds a block protect bit combination
1870 * (if possible) and sets the corresponding bits in "status". Remaining bits
1871 * are preserved. */
1872static int generic_range_to_status(const struct flashchip *flash,
1873 unsigned int start, unsigned int len,
1874 uint8_t *status)
1875{
1876 struct generic_wp *wp;
1877 struct generic_range *r;
1878 int i, range_found = 0, num_entries;
1879 uint8_t bp_mask;
1880
1881 if (generic_range_table(flash, &wp, &num_entries))
1882 return -1;
1883
1884 bp_mask = ((1 << (wp->sr1.bp0_pos + wp->sr1.bp_bits)) - 1) - \
1885 ((1 << wp->sr1.bp0_pos) - 1);
1886
1887 for (i = 0, r = &wp->ranges[0]; i < num_entries; i++, r++) {
1888 msg_cspew("comparing range 0x%x 0x%x / 0x%x 0x%x\n",
1889 start, len, r->range.start, r->range.len);
1890 if ((start == r->range.start) && (len == r->range.len)) {
1891 *status &= ~(bp_mask);
1892 *status |= r->bp << (wp->sr1.bp0_pos);
David Hendricks148a4bf2015-03-13 21:02:42 -07001893
1894 if (wp->set_modifier_bits) {
1895 if (wp->set_modifier_bits(flash, &r->m) < 0) {
1896 msg_cerr("error setting modifier "
1897 "bits for range.\n");
1898 return -1;
1899 }
1900 }
1901
David Hendrickse0512a72014-07-15 20:30:47 -07001902 range_found = 1;
1903 break;
1904 }
1905 }
1906
1907 if (!range_found) {
1908 msg_cerr("matching range not found\n");
1909 return -1;
1910 }
1911 return 0;
1912}
1913
1914static int generic_status_to_range(const struct flashchip *flash,
1915 const uint8_t sr1, unsigned int *start, unsigned int *len)
1916{
1917 struct generic_wp *wp;
1918 struct generic_range *r;
Duncan Laurie04ca1172015-03-12 09:25:34 -07001919 int num_entries, i, status_found = 0;
David Hendrickse0512a72014-07-15 20:30:47 -07001920 uint8_t sr1_bp;
David Hendricks148a4bf2015-03-13 21:02:42 -07001921 struct generic_modifier_bits m;
David Hendrickse0512a72014-07-15 20:30:47 -07001922
1923 if (generic_range_table(flash, &wp, &num_entries))
1924 return -1;
1925
David Hendricks148a4bf2015-03-13 21:02:42 -07001926 /* modifier bits may be compared more than once, so get them here */
1927 if (wp->get_modifier_bits) {
1928 if (wp->get_modifier_bits(flash, &m) < 0)
1929 return -1;
1930 }
1931
David Hendrickse0512a72014-07-15 20:30:47 -07001932 sr1_bp = (sr1 >> wp->sr1.bp0_pos) & ((1 << wp->sr1.bp_bits) - 1);
1933
1934 for (i = 0, r = &wp->ranges[0]; i < num_entries; i++, r++) {
David Hendricks148a4bf2015-03-13 21:02:42 -07001935 if (wp->get_modifier_bits) {
1936 if (memcmp(&m, &r->m, sizeof(m)))
1937 continue;
1938 }
David Hendrickse0512a72014-07-15 20:30:47 -07001939 msg_cspew("comparing 0x%02x 0x%02x\n", sr1_bp, r->bp);
1940 if (sr1_bp == r->bp) {
1941 *start = r->range.start;
1942 *len = r->range.len;
1943 status_found = 1;
1944 break;
1945 }
1946 }
1947
1948 if (!status_found) {
1949 msg_cerr("matching status not found\n");
1950 return -1;
1951 }
1952 return 0;
1953}
1954
1955/* Given a [start, len], this function calls generic_range_to_status() to
1956 * convert it to flash-chip-specific range bits, then sets into status register.
1957 */
1958static int generic_set_range(const struct flashchip *flash,
1959 unsigned int start, unsigned int len)
1960{
1961 uint8_t status, expected;
1962
1963 status = spi_read_status_register();
1964 msg_cdbg("%s: old status: 0x%02x\n", __func__, status);
1965
1966 expected = status; /* preserve non-bp bits */
1967 if (generic_range_to_status(flash, start, len, &expected))
1968 return -1;
1969
David Hendricks60824042014-12-11 17:22:06 -08001970 spi_write_status_register(flash, expected);
David Hendrickse0512a72014-07-15 20:30:47 -07001971
1972 status = spi_read_status_register();
1973 msg_cdbg("%s: new status: 0x%02x\n", __func__, status);
1974 if (status != expected) {
1975 msg_cerr("expected=0x%02x, but actual=0x%02x.\n",
1976 expected, status);
1977 return 1;
1978 }
1979
1980 return 0;
1981}
1982
1983/* Set/clear the status regsiter write protect bit in SR1. */
1984static int generic_set_srp0(const struct flashchip *flash, int enable)
1985{
1986 uint8_t status, expected;
1987 struct generic_wp *wp;
1988 int num_entries;
1989
1990 if (generic_range_table(flash, &wp, &num_entries))
1991 return -1;
1992
1993 expected = spi_read_status_register();
1994 msg_cdbg("%s: old status: 0x%02x\n", __func__, expected);
1995
1996 if (enable)
1997 expected |= 1 << wp->sr1.srp_pos;
1998 else
1999 expected &= ~(1 << wp->sr1.srp_pos);
2000
David Hendricks60824042014-12-11 17:22:06 -08002001 spi_write_status_register(flash, expected);
David Hendrickse0512a72014-07-15 20:30:47 -07002002
2003 status = spi_read_status_register();
2004 msg_cdbg("%s: new status: 0x%02x\n", __func__, status);
2005 if (status != expected)
2006 return -1;
2007
2008 return 0;
2009}
2010
2011static int generic_enable_writeprotect(const struct flashchip *flash,
2012 enum wp_mode wp_mode)
2013{
2014 int ret;
2015
2016 switch (wp_mode) {
2017 case WP_MODE_HARDWARE:
2018 ret = generic_set_srp0(flash, 1);
2019 break;
2020 default:
2021 msg_cerr("%s(): unsupported write-protect mode\n", __func__);
2022 return 1;
2023 }
2024
2025 if (ret)
2026 msg_cerr("%s(): error=%d.\n", __func__, ret);
2027 return ret;
2028}
2029
2030static int generic_disable_writeprotect(const struct flashchip *flash)
2031{
2032 int ret;
2033
2034 ret = generic_set_srp0(flash, 0);
2035 if (ret)
2036 msg_cerr("%s(): error=%d.\n", __func__, ret);
2037 return ret;
2038}
2039
2040static int generic_list_ranges(const struct flashchip *flash)
2041{
2042 struct generic_wp *wp;
2043 struct generic_range *r;
2044 int i, num_entries;
2045
2046 if (generic_range_table(flash, &wp, &num_entries))
2047 return -1;
2048
2049 r = &wp->ranges[0];
2050 for (i = 0; i < num_entries; i++) {
2051 msg_cinfo("start: 0x%06x, length: 0x%06x\n",
2052 r->range.start, r->range.len);
2053 r++;
2054 }
2055
2056 return 0;
2057}
2058
2059static int generic_wp_status(const struct flashchip *flash)
2060{
2061 uint8_t sr1;
2062 unsigned int start, len;
2063 int ret = 0;
2064 struct generic_wp *wp;
David Hendrickse0512a72014-07-15 20:30:47 -07002065 int num_entries, wp_en;
2066
2067 if (generic_range_table(flash, &wp, &num_entries))
2068 return -1;
2069
2070 sr1 = spi_read_status_register();
2071 wp_en = (sr1 >> wp->sr1.srp_pos) & 1;
2072
2073 msg_cinfo("WP: status: 0x%04x\n", sr1);
2074 msg_cinfo("WP: status.srp0: %x\n", wp_en);
2075 /* FIXME: SRP1 is not really generic, but we probably should print
2076 * it anyway to have consistent output. #legacycruft */
2077 msg_cinfo("WP: status.srp1: %x\n", 0);
2078 msg_cinfo("WP: write protect is %s.\n",
2079 wp_en ? "enabled" : "disabled");
2080
2081 msg_cinfo("WP: write protect range: ");
2082 if (generic_status_to_range(flash, sr1, &start, &len)) {
2083 msg_cinfo("(cannot resolve the range)\n");
2084 ret = -1;
2085 } else {
2086 msg_cinfo("start=0x%08x, len=0x%08x\n", start, len);
2087 }
2088
2089 return ret;
2090}
2091
2092struct wp wp_generic = {
2093 .list_ranges = generic_list_ranges,
2094 .set_range = generic_set_range,
2095 .enable = generic_enable_writeprotect,
2096 .disable = generic_disable_writeprotect,
2097 .wp_status = generic_wp_status,
2098};