blob: b2ed2e43479737f53edf67d13f460d6454e59e3a [file] [log] [blame]
ollie6a600992005-11-26 21:55:36 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
ollie6a600992005-11-26 21:55:36 +00003 *
uweb25f1ea2007-08-29 17:52:32 +00004 * Copyright (C) 2000 Silicon Integrated System Corporation
stepan6d42c0f2009-08-12 09:27:45 +00005 * Copyright (C) 2005-2009 coresystems GmbH
uweb25f1ea2007-08-29 17:52:32 +00006 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
hailfingere76cfaf2009-12-17 15:20:01 +00007 * Copyright (C) 2007,2008,2009 Carl-Daniel Hailfinger
libva6245f02009-12-21 15:30:46 +00008 * Copyright (C) 2009 Kontron Modular Computers GmbH
ollie6a600992005-11-26 21:55:36 +00009 *
uweb25f1ea2007-08-29 17:52:32 +000010 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; version 2 of the License.
ollie6a600992005-11-26 21:55:36 +000013 *
uweb25f1ea2007-08-29 17:52:32 +000014 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 */
23
24/*
25 * Contains the chipset specific flash enables.
ollie6a600992005-11-26 21:55:36 +000026 */
27
jcrouse5915fea2007-11-13 16:45:22 +000028#define _LARGEFILE64_SOURCE
29
ollie5672ac62004-03-17 22:22:08 +000030#include <stdlib.h>
oxygene4a497262009-05-22 11:37:27 +000031#include <string.h>
jcrouse5915fea2007-11-13 16:45:22 +000032#include <sys/types.h>
hailfinger6c391102010-06-21 23:20:15 +000033#include <unistd.h>
stepan927d4e22007-04-04 22:45:58 +000034#include "flash.h"
David Hendricks82fd8ae2010-08-04 14:34:54 -070035#include "programmer.h"
hailfinger324a9cc2010-05-26 01:45:41 +000036
mkarcherf5f203f2010-06-13 10:16:12 +000037#define NOT_DONE_YET 1
38
David Hendricks82fd8ae2010-08-04 14:34:54 -070039#if defined(__i386__) || defined(__x86_64__)
40
uwe6ed6d952007-12-04 21:49:06 +000041static int enable_flash_ali_m1533(struct pci_dev *dev, const char *name)
uwe691ddb62007-05-20 16:16:13 +000042{
43 uint8_t tmp;
44
uwe6ed6d952007-12-04 21:49:06 +000045 /*
46 * ROM Write enable, 0xFFFC0000-0xFFFDFFFF and
47 * 0xFFFE0000-0xFFFFFFFF ROM select enable.
48 */
uwe691ddb62007-05-20 16:16:13 +000049 tmp = pci_read_byte(dev, 0x47);
50 tmp |= 0x46;
51 pci_write_byte(dev, 0x47, tmp);
52
53 return 0;
54}
55
hailfinger07e3ce02009-11-15 17:13:29 +000056static int enable_flash_sis85c496(struct pci_dev *dev, const char *name)
57{
58 uint8_t tmp;
59
60 tmp = pci_read_byte(dev, 0xd0);
61 tmp |= 0xf8;
62 pci_write_byte(dev, 0xd0, tmp);
63
64 return 0;
65}
66
67static int enable_flash_sis_mapping(struct pci_dev *dev, const char *name)
68{
69 uint8_t new, newer;
70
71 /* Extended BIOS enable = 1, Lower BIOS Enable = 1 */
72 /* This is 0xFFF8000~0xFFFF0000 decoding on SiS 540/630. */
73 new = pci_read_byte(dev, 0x40);
74 new &= (~0x04); /* No idea why we clear bit 2. */
75 new |= 0xb; /* 0x3 for some chipsets, bit 7 seems to be don't care. */
76 pci_write_byte(dev, 0x40, new);
77 newer = pci_read_byte(dev, 0x40);
78 if (newer != new) {
Louis Yung-Chieh Loc13054a2010-11-05 10:10:34 +080079 msg_perr("tried to set register 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x40, new, name);
80 msg_perr("Stuck at 0x%x\n", newer);
hailfinger07e3ce02009-11-15 17:13:29 +000081 return -1;
82 }
83 return 0;
84}
85
86static struct pci_dev *find_southbridge(uint16_t vendor, const char *name)
87{
88 struct pci_dev *sbdev;
89
90 sbdev = pci_dev_find_vendorclass(vendor, 0x0601);
91 if (!sbdev)
92 sbdev = pci_dev_find_vendorclass(vendor, 0x0680);
93 if (!sbdev)
94 sbdev = pci_dev_find_vendorclass(vendor, 0x0000);
95 if (!sbdev)
snelsone42c3802010-05-07 20:09:04 +000096 msg_perr("No southbridge found for %s!\n", name);
hailfinger07e3ce02009-11-15 17:13:29 +000097 if (sbdev)
snelsone42c3802010-05-07 20:09:04 +000098 msg_pdbg("Found southbridge %04x:%04x at %02x:%02x:%01x\n",
hailfinger07e3ce02009-11-15 17:13:29 +000099 sbdev->vendor_id, sbdev->device_id,
100 sbdev->bus, sbdev->dev, sbdev->func);
101 return sbdev;
102}
103
104static int enable_flash_sis501(struct pci_dev *dev, const char *name)
105{
106 uint8_t tmp;
107 int ret = 0;
108 struct pci_dev *sbdev;
109
110 sbdev = find_southbridge(dev->vendor_id, name);
111 if (!sbdev)
112 return -1;
113
114 ret = enable_flash_sis_mapping(sbdev, name);
115
116 tmp = sio_read(0x22, 0x80);
117 tmp &= (~0x20);
118 tmp |= 0x4;
119 sio_write(0x22, 0x80, tmp);
120
121 tmp = sio_read(0x22, 0x70);
122 tmp &= (~0x20);
123 tmp |= 0x4;
124 sio_write(0x22, 0x70, tmp);
125
126 return ret;
127}
128
129static int enable_flash_sis5511(struct pci_dev *dev, const char *name)
130{
131 uint8_t tmp;
132 int ret = 0;
133 struct pci_dev *sbdev;
134
135 sbdev = find_southbridge(dev->vendor_id, name);
136 if (!sbdev)
137 return -1;
138
139 ret = enable_flash_sis_mapping(sbdev, name);
140
141 tmp = sio_read(0x22, 0x50);
142 tmp &= (~0x20);
143 tmp |= 0x4;
144 sio_write(0x22, 0x50, tmp);
145
146 return ret;
147}
148
hailfinger07e3ce02009-11-15 17:13:29 +0000149static int enable_flash_sis530(struct pci_dev *dev, const char *name)
150{
151 uint8_t new, newer;
152 int ret = 0;
153 struct pci_dev *sbdev;
154
155 sbdev = find_southbridge(dev->vendor_id, name);
156 if (!sbdev)
157 return -1;
158
159 ret = enable_flash_sis_mapping(sbdev, name);
160
161 new = pci_read_byte(sbdev, 0x45);
162 new &= (~0x20);
163 new |= 0x4;
164 pci_write_byte(sbdev, 0x45, new);
libv1a4a7132010-01-10 15:01:08 +0000165 newer = pci_read_byte(sbdev, 0x45);
hailfinger07e3ce02009-11-15 17:13:29 +0000166 if (newer != new) {
Louis Yung-Chieh Loc13054a2010-11-05 10:10:34 +0800167 msg_perr("tried to set register 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x45, new, name);
168 msg_perr("Stuck at 0x%x\n", newer);
hailfinger07e3ce02009-11-15 17:13:29 +0000169 ret = -1;
170 }
171
172 return ret;
173}
174
175static int enable_flash_sis540(struct pci_dev *dev, const char *name)
176{
177 uint8_t new, newer;
178 int ret = 0;
179 struct pci_dev *sbdev;
180
181 sbdev = find_southbridge(dev->vendor_id, name);
182 if (!sbdev)
183 return -1;
184
185 ret = enable_flash_sis_mapping(sbdev, name);
186
187 new = pci_read_byte(sbdev, 0x45);
188 new &= (~0x80);
189 new |= 0x40;
190 pci_write_byte(sbdev, 0x45, new);
libv1a4a7132010-01-10 15:01:08 +0000191 newer = pci_read_byte(sbdev, 0x45);
hailfinger07e3ce02009-11-15 17:13:29 +0000192 if (newer != new) {
Louis Yung-Chieh Loc13054a2010-11-05 10:10:34 +0800193 msg_perr("tried to set register 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x45, new, name);
194 msg_perr("Stuck at 0x%x\n", newer);
hailfinger07e3ce02009-11-15 17:13:29 +0000195 ret = -1;
196 }
197
198 return ret;
199}
200
uwe877ca432006-11-07 11:16:21 +0000201/* Datasheet:
202 * - Name: 82371AB PCI-TO-ISA / IDE XCELERATOR (PIIX4)
203 * - URL: http://www.intel.com/design/intarch/datashts/290562.htm
204 * - PDF: http://www.intel.com/design/intarch/datashts/29056201.pdf
205 * - Order Number: 290562-001
206 */
uwe6ed6d952007-12-04 21:49:06 +0000207static int enable_flash_piix4(struct pci_dev *dev, const char *name)
uwe12b38692006-11-05 18:26:08 +0000208{
209 uint16_t old, new;
uwef6641642007-05-09 10:17:44 +0000210 uint16_t xbcs = 0x4e; /* X-Bus Chip Select register. */
uwe12b38692006-11-05 18:26:08 +0000211
uwe56243f52009-12-08 17:26:24 +0000212 buses_supported = CHIP_BUSTYPE_PARALLEL;
213
uwe12b38692006-11-05 18:26:08 +0000214 old = pci_read_word(dev, xbcs);
215
216 /* Set bit 9: 1-Meg Extended BIOS Enable (PCI master accesses to
uwef6641642007-05-09 10:17:44 +0000217 * FFF00000-FFF7FFFF are forwarded to ISA).
uweb4e76662008-10-28 11:50:05 +0000218 * Note: This bit is reserved on PIIX/PIIX3/MPIIX.
uwef6641642007-05-09 10:17:44 +0000219 * Set bit 7: Extended BIOS Enable (PCI master accesses to
220 * FFF80000-FFFDFFFF are forwarded to ISA).
221 * Set bit 6: Lower BIOS Enable (PCI master, or ISA master accesses to
222 * the lower 64-Kbyte BIOS block (E0000-EFFFF) at the top
223 * of 1 Mbyte, or the aliases at the top of 4 Gbyte
224 * (FFFE0000-FFFEFFFF) result in the generation of BIOSCS#.
225 * Note: Accesses to FFFF0000-FFFFFFFF are always forwarded to ISA.
226 * Set bit 2: BIOSCS# Write Enable (1=enable, 0=disable).
227 */
uweb4e76662008-10-28 11:50:05 +0000228 if (dev->device_id == 0x122e || dev->device_id == 0x7000
229 || dev->device_id == 0x1234)
230 new = old | 0x00c4; /* PIIX/PIIX3/MPIIX: Bit 9 is reserved. */
uwe885bc822008-10-26 18:40:42 +0000231 else
232 new = old | 0x02c4;
uwe12b38692006-11-05 18:26:08 +0000233
234 if (new == old)
235 return 0;
236
237 pci_write_word(dev, xbcs, new);
238
239 if (pci_read_word(dev, xbcs) != new) {
Louis Yung-Chieh Loc13054a2010-11-05 10:10:34 +0800240 msg_perr("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", xbcs, new, name);
uwe12b38692006-11-05 18:26:08 +0000241 return -1;
242 }
uwebe4477b2007-08-23 16:08:21 +0000243
uwe12b38692006-11-05 18:26:08 +0000244 return 0;
245}
246
uwe6ed6d952007-12-04 21:49:06 +0000247/*
hailfinger7acfc8c2008-03-14 17:20:59 +0000248 * See ie. page 375 of "Intel I/O Controller Hub 7 (ICH7) Family Datasheet"
249 * http://download.intel.com/design/chipsets/datashts/30701303.pdf
uwe6ed6d952007-12-04 21:49:06 +0000250 */
251static int enable_flash_ich(struct pci_dev *dev, const char *name,
252 int bios_cntl)
rminnich1bcc2b22004-09-28 20:09:06 +0000253{
ollie6a600992005-11-26 21:55:36 +0000254 uint8_t old, new;
stepanca42a0b2006-09-06 15:48:48 +0000255
uwe6ed6d952007-12-04 21:49:06 +0000256 /*
257 * Note: the ICH0-ICH5 BIOS_CNTL register is actually 16 bit wide, but
uwef6641642007-05-09 10:17:44 +0000258 * just treating it as 8 bit wide seems to work fine in practice.
stepanca42a0b2006-09-06 15:48:48 +0000259 */
stepancb140092006-03-31 11:26:55 +0000260 old = pci_read_byte(dev, bios_cntl);
rminnich1bcc2b22004-09-28 20:09:06 +0000261
snelsone42c3802010-05-07 20:09:04 +0000262 msg_pdbg("\nBIOS Lock Enable: %sabled, ",
hailfinger7acfc8c2008-03-14 17:20:59 +0000263 (old & (1 << 1)) ? "en" : "dis");
snelsone42c3802010-05-07 20:09:04 +0000264 msg_pdbg("BIOS Write Enable: %sabled, ",
hailfinger7acfc8c2008-03-14 17:20:59 +0000265 (old & (1 << 0)) ? "en" : "dis");
snelsone42c3802010-05-07 20:09:04 +0000266 msg_pdbg("BIOS_CNTL is 0x%x\n", old);
hailfinger7acfc8c2008-03-14 17:20:59 +0000267
rminnich1bcc2b22004-09-28 20:09:06 +0000268 new = old | 1;
269
270 if (new == old)
271 return 0;
272
stepancb140092006-03-31 11:26:55 +0000273 pci_write_byte(dev, bios_cntl, new);
rminnich1bcc2b22004-09-28 20:09:06 +0000274
stepancb140092006-03-31 11:26:55 +0000275 if (pci_read_byte(dev, bios_cntl) != new) {
Louis Yung-Chieh Loc13054a2010-11-05 10:10:34 +0800276 msg_perr("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", bios_cntl, new, name);
rminnich1bcc2b22004-09-28 20:09:06 +0000277 return -1;
278 }
uwebe4477b2007-08-23 16:08:21 +0000279
rminnich1bcc2b22004-09-28 20:09:06 +0000280 return 0;
281}
282
uwe6ed6d952007-12-04 21:49:06 +0000283static int enable_flash_ich_4e(struct pci_dev *dev, const char *name)
stepancb140092006-03-31 11:26:55 +0000284{
hailfingerb301e652009-08-10 23:30:45 +0000285 /*
286 * Note: ICH5 has registers similar to FWH_SEL1, FWH_SEL2 and
287 * FWH_DEC_EN1, but they are called FB_SEL1, FB_SEL2, FB_DEC_EN1 and
288 * FB_DEC_EN2.
289 */
hailfinger1bf524e2010-06-20 11:04:26 +0000290 buses_supported = CHIP_BUSTYPE_FWH;
stepanca42a0b2006-09-06 15:48:48 +0000291 return enable_flash_ich(dev, name, 0x4e);
stepancb140092006-03-31 11:26:55 +0000292}
293
uwe6ed6d952007-12-04 21:49:06 +0000294static int enable_flash_ich_dc(struct pci_dev *dev, const char *name)
stepancb140092006-03-31 11:26:55 +0000295{
hailfingerb301e652009-08-10 23:30:45 +0000296 uint32_t fwh_conf;
297 int i;
hailfinger3553ccf2009-08-13 23:23:37 +0000298 char *idsel = NULL;
hailfingere76cfaf2009-12-17 15:20:01 +0000299 int tmp;
300 int max_decode_fwh_idsel = 0;
301 int max_decode_fwh_decode = 0;
302 int contiguous = 1;
hailfingerb301e652009-08-10 23:30:45 +0000303
David Hendricks82fd8ae2010-08-04 14:34:54 -0700304 idsel = extract_programmer_param("fwh_idsel");
305 if (idsel && strlen(idsel)) {
hailfinger3553ccf2009-08-13 23:23:37 +0000306 fwh_conf = (uint32_t)strtoul(idsel, NULL, 0);
307
308 /* FIXME: Need to undo this on shutdown. */
snelsone42c3802010-05-07 20:09:04 +0000309 msg_pinfo("\nSetting IDSEL=0x%x for top 16 MB", fwh_conf);
hailfinger3553ccf2009-08-13 23:23:37 +0000310 pci_write_long(dev, 0xd0, fwh_conf);
311 pci_write_word(dev, 0xd4, fwh_conf);
hailfingere76cfaf2009-12-17 15:20:01 +0000312 /* FIXME: Decode settings are not changed. */
David Hendricks82fd8ae2010-08-04 14:34:54 -0700313 } else if (idsel) {
314 msg_perr("Error: idsel= specified, but no number given.\n");
315 free(idsel);
316 /* FIXME: Return failure here once internal_init() starts
317 * to care about the return value of the chipset enable.
318 */
319 exit(1);
hailfinger3553ccf2009-08-13 23:23:37 +0000320 }
David Hendricks82fd8ae2010-08-04 14:34:54 -0700321 free(idsel);
hailfinger3553ccf2009-08-13 23:23:37 +0000322
hailfingere76cfaf2009-12-17 15:20:01 +0000323 /* Ignore all legacy ranges below 1 MB.
324 * We currently only support flashing the chip which responds to
325 * IDSEL=0. To support IDSEL!=0, flashbase and decode size calculations
326 * have to be adjusted.
327 */
328 /* FWH_SEL1 */
329 fwh_conf = pci_read_long(dev, 0xd0);
330 for (i = 7; i >= 0; i--) {
331 tmp = (fwh_conf >> (i * 4)) & 0xf;
snelsone42c3802010-05-07 20:09:04 +0000332 msg_pdbg("\n0x%08x/0x%08x FWH IDSEL: 0x%x",
hailfingere76cfaf2009-12-17 15:20:01 +0000333 (0x1ff8 + i) * 0x80000,
334 (0x1ff0 + i) * 0x80000,
335 tmp);
336 if ((tmp == 0) && contiguous) {
337 max_decode_fwh_idsel = (8 - i) * 0x80000;
338 } else {
339 contiguous = 0;
340 }
341 }
342 /* FWH_SEL2 */
343 fwh_conf = pci_read_word(dev, 0xd4);
344 for (i = 3; i >= 0; i--) {
345 tmp = (fwh_conf >> (i * 4)) & 0xf;
snelsone42c3802010-05-07 20:09:04 +0000346 msg_pdbg("\n0x%08x/0x%08x FWH IDSEL: 0x%x",
hailfingere76cfaf2009-12-17 15:20:01 +0000347 (0xff4 + i) * 0x100000,
348 (0xff0 + i) * 0x100000,
349 tmp);
350 if ((tmp == 0) && contiguous) {
351 max_decode_fwh_idsel = (8 - i) * 0x100000;
352 } else {
353 contiguous = 0;
354 }
355 }
356 contiguous = 1;
357 /* FWH_DEC_EN1 */
358 fwh_conf = pci_read_word(dev, 0xd8);
359 for (i = 7; i >= 0; i--) {
360 tmp = (fwh_conf >> (i + 0x8)) & 0x1;
snelsone42c3802010-05-07 20:09:04 +0000361 msg_pdbg("\n0x%08x/0x%08x FWH decode %sabled",
hailfingere76cfaf2009-12-17 15:20:01 +0000362 (0x1ff8 + i) * 0x80000,
363 (0x1ff0 + i) * 0x80000,
364 tmp ? "en" : "dis");
mkarcher3d945082010-01-03 15:09:17 +0000365 if ((tmp == 1) && contiguous) {
hailfingere76cfaf2009-12-17 15:20:01 +0000366 max_decode_fwh_decode = (8 - i) * 0x80000;
367 } else {
368 contiguous = 0;
369 }
370 }
371 for (i = 3; i >= 0; i--) {
372 tmp = (fwh_conf >> i) & 0x1;
snelsone42c3802010-05-07 20:09:04 +0000373 msg_pdbg("\n0x%08x/0x%08x FWH decode %sabled",
hailfingere76cfaf2009-12-17 15:20:01 +0000374 (0xff4 + i) * 0x100000,
375 (0xff0 + i) * 0x100000,
376 tmp ? "en" : "dis");
mkarcher3d945082010-01-03 15:09:17 +0000377 if ((tmp == 1) && contiguous) {
hailfingere76cfaf2009-12-17 15:20:01 +0000378 max_decode_fwh_decode = (8 - i) * 0x100000;
379 } else {
380 contiguous = 0;
381 }
382 }
383 max_rom_decode.fwh = min(max_decode_fwh_idsel, max_decode_fwh_decode);
snelsone42c3802010-05-07 20:09:04 +0000384 msg_pdbg("\nMaximum FWH chip size: 0x%x bytes", max_rom_decode.fwh);
hailfingere76cfaf2009-12-17 15:20:01 +0000385
386 /* If we're called by enable_flash_ich_dc_spi, it will override
387 * buses_supported anyway.
388 */
389 buses_supported = CHIP_BUSTYPE_FWH;
stepanca42a0b2006-09-06 15:48:48 +0000390 return enable_flash_ich(dev, name, 0xdc);
stepancb140092006-03-31 11:26:55 +0000391}
392
libva6245f02009-12-21 15:30:46 +0000393static int enable_flash_poulsbo(struct pci_dev *dev, const char *name)
394{
395 uint16_t old, new;
396 int err;
397
398 if ((err = enable_flash_ich(dev, name, 0xd8)) != 0)
399 return err;
400
401 old = pci_read_byte(dev, 0xd9);
snelsone42c3802010-05-07 20:09:04 +0000402 msg_pdbg("BIOS Prefetch Enable: %sabled, ",
libva6245f02009-12-21 15:30:46 +0000403 (old & 1) ? "en" : "dis");
404 new = old & ~1;
405
406 if (new != old)
407 pci_write_byte(dev, 0xd9, new);
408
hailfinger1bf524e2010-06-20 11:04:26 +0000409 buses_supported = CHIP_BUSTYPE_FWH;
libva6245f02009-12-21 15:30:46 +0000410 return 0;
411}
412
413
stepan3bdf6182008-06-30 23:45:22 +0000414#define ICH_STRAP_RSVD 0x00
415#define ICH_STRAP_SPI 0x01
416#define ICH_STRAP_PCI 0x02
417#define ICH_STRAP_LPC 0x03
hailfinger62b38622008-05-14 14:51:22 +0000418
uwefa98ca12008-10-18 21:14:13 +0000419static int enable_flash_vt8237s_spi(struct pci_dev *dev, const char *name)
420{
hailfingere76cfaf2009-12-17 15:20:01 +0000421 /* Do we really need no write enable? */
David Hendricks82fd8ae2010-08-04 14:34:54 -0700422 return via_init_spi(dev);
ruik9bc51c02008-06-30 21:38:30 +0000423}
424
uwefa98ca12008-10-18 21:14:13 +0000425static int enable_flash_ich_dc_spi(struct pci_dev *dev, const char *name,
426 int ich_generation)
hailfinger7acfc8c2008-03-14 17:20:59 +0000427{
David Hendricks82fd8ae2010-08-04 14:34:54 -0700428 int ret;
429 uint8_t bbs, buc;
hailfinger7acfc8c2008-03-14 17:20:59 +0000430 uint32_t tmp, gcs;
hailfinger62b38622008-05-14 14:51:22 +0000431 void *rcrb;
hailfingerbe0950f2008-11-03 00:20:22 +0000432 //TODO: These names are incorrect for EP80579. For that, the solution would look like the commented line
433 //static const char *straps_names[] = {"SPI", "reserved", "reserved", "LPC" };
stepan3bdf6182008-06-30 23:45:22 +0000434 static const char *straps_names[] = { "reserved", "SPI", "PCI", "LPC" };
uwefa98ca12008-10-18 21:14:13 +0000435
stepan3bdf6182008-06-30 23:45:22 +0000436 /* Enable Flash Writes */
437 ret = enable_flash_ich_dc(dev, name);
hailfinger7acfc8c2008-03-14 17:20:59 +0000438
stepan3bdf6182008-06-30 23:45:22 +0000439 /* Get physical address of Root Complex Register Block */
440 tmp = pci_read_long(dev, 0xf0) & 0xffffc000;
snelsone42c3802010-05-07 20:09:04 +0000441 msg_pdbg("\nRoot Complex Register Block address = 0x%x\n", tmp);
stepan3bdf6182008-06-30 23:45:22 +0000442
443 /* Map RCBA to virtual memory */
stuge7c943ee2009-01-26 01:10:48 +0000444 rcrb = physmap("ICH RCRB", tmp, 0x4000);
stepan3bdf6182008-06-30 23:45:22 +0000445
David Hendricks6c1c5692010-10-08 11:13:50 -0700446 /* Set BBS (Boot BIOS Straps) field of GCS register. */
hailfinger38da6812009-05-17 15:49:24 +0000447 gcs = mmio_readl(rcrb + 0x3410);
David Hendricks6c1c5692010-10-08 11:13:50 -0700448 if (target_bus == CHIP_BUSTYPE_LPC) {
449 msg_pdbg("Setting BBS to LPC\n");
450 gcs = (gcs & ~0xc00) | (0x3 << 10);
451 mmio_writel(gcs, rcrb + 0x3410);
452 } else if (target_bus == CHIP_BUSTYPE_SPI) {
453 msg_pdbg("Setting BBS to SPI\n");
454 gcs = (gcs & ~0xc00) | (0x1 << 10);
455 mmio_writel(gcs, rcrb + 0x3410);
456 }
457
snelsone42c3802010-05-07 20:09:04 +0000458 msg_pdbg("GCS = 0x%x: ", gcs);
459 msg_pdbg("BIOS Interface Lock-Down: %sabled, ",
hailfinger7acfc8c2008-03-14 17:20:59 +0000460 (gcs & 0x1) ? "en" : "dis");
461 bbs = (gcs >> 10) & 0x3;
snelsone42c3802010-05-07 20:09:04 +0000462 msg_pdbg("BOOT BIOS Straps: 0x%x (%s)\n", bbs, straps_names[bbs]);
hailfinger62b38622008-05-14 14:51:22 +0000463
hailfinger38da6812009-05-17 15:49:24 +0000464 buc = mmio_readb(rcrb + 0x3414);
snelsone42c3802010-05-07 20:09:04 +0000465 msg_pdbg("Top Swap : %s\n",
uwefa98ca12008-10-18 21:14:13 +0000466 (buc & 1) ? "enabled (A16 inverted)" : "not enabled");
stepandbd3af12008-06-27 16:28:34 +0000467
stepan3bdf6182008-06-30 23:45:22 +0000468 /* It seems the ICH7 does not support SPI and LPC chips at the same
469 * time. At least not with our current code. So we prevent searching
470 * on ICH7 when the southbridge is strapped to LPC
471 */
472
David Hendricks82fd8ae2010-08-04 14:34:54 -0700473 buses_supported = CHIP_BUSTYPE_FWH;
474 if (ich_generation == 7) {
475 if(bbs == ICH_STRAP_LPC) {
476 /* No further SPI initialization required */
477 return ret;
478 }
479 else
480 /* Disable LPC/FWH if strapped to PCI or SPI */
481 buses_supported = 0;
stepan3bdf6182008-06-30 23:45:22 +0000482 }
483
David Hendricks82fd8ae2010-08-04 14:34:54 -0700484 /* this adds CHIP_BUSTYPE_SPI */
485 if (ich_init_spi(dev, tmp, rcrb, ich_generation) != 0) {
486 if (!ret)
487 ret = ERROR_NONFATAL;
488 }
hailfinger7acfc8c2008-03-14 17:20:59 +0000489
stepan3bdf6182008-06-30 23:45:22 +0000490 return ret;
491}
stepandbd3af12008-06-27 16:28:34 +0000492
hailfinger030d3142008-05-16 14:39:39 +0000493static int enable_flash_ich7(struct pci_dev *dev, const char *name)
hailfinger62b38622008-05-14 14:51:22 +0000494{
stepan3bdf6182008-06-30 23:45:22 +0000495 return enable_flash_ich_dc_spi(dev, name, 7);
hailfinger62b38622008-05-14 14:51:22 +0000496}
497
hailfinger030d3142008-05-16 14:39:39 +0000498static int enable_flash_ich8(struct pci_dev *dev, const char *name)
499{
stepan3bdf6182008-06-30 23:45:22 +0000500 return enable_flash_ich_dc_spi(dev, name, 8);
hailfinger030d3142008-05-16 14:39:39 +0000501}
502
hailfinger62b38622008-05-14 14:51:22 +0000503static int enable_flash_ich9(struct pci_dev *dev, const char *name)
504{
stepan3bdf6182008-06-30 23:45:22 +0000505 return enable_flash_ich_dc_spi(dev, name, 9);
hailfinger62b38622008-05-14 14:51:22 +0000506}
507
hailfinger8afaa232008-10-10 20:54:41 +0000508static int enable_flash_ich10(struct pci_dev *dev, const char *name)
509{
510 return enable_flash_ich_dc_spi(dev, name, 10);
511}
512
mkarcherf5f203f2010-06-13 10:16:12 +0000513static void via_do_byte_merge(void * arg)
514{
515 struct pci_dev * dev = arg;
516 uint8_t val;
517
518 msg_pdbg("Re-enabling byte merging\n");
519 val = pci_read_byte(dev, 0x71);
520 val |= 0x40;
521 pci_write_byte(dev, 0x71, val);
522}
523
524static int via_no_byte_merge(struct pci_dev *dev, const char *name)
525{
526 uint8_t val;
527
528 val = pci_read_byte(dev, 0x71);
529 if (val & 0x40)
530 {
531 msg_pdbg("Disabling byte merging\n");
532 val &= ~0x40;
533 pci_write_byte(dev, 0x71, val);
534 register_shutdown(via_do_byte_merge, dev);
535 }
536 return NOT_DONE_YET; /* need to find south bridge, too */
537}
538
uwe6ed6d952007-12-04 21:49:06 +0000539static int enable_flash_vt823x(struct pci_dev *dev, const char *name)
ollie5672ac62004-03-17 22:22:08 +0000540{
ollie6a600992005-11-26 21:55:36 +0000541 uint8_t val;
ollie5b621572004-03-20 16:46:10 +0000542
uwefa98ca12008-10-18 21:14:13 +0000543 /* enable ROM decode range (1MB) FFC00000 - FFFFFFFF */
stepan38b3cac2008-04-29 13:46:38 +0000544 pci_write_byte(dev, 0x41, 0x7f);
545
uwebe4477b2007-08-23 16:08:21 +0000546 /* ROM write enable */
ollie5672ac62004-03-17 22:22:08 +0000547 val = pci_read_byte(dev, 0x40);
548 val |= 0x10;
549 pci_write_byte(dev, 0x40, val);
550
551 if (pci_read_byte(dev, 0x40) != val) {
Louis Yung-Chieh Loc13054a2010-11-05 10:10:34 +0800552 msg_perr("\nWARNING: Failed to enable flash write on \"%s\"\n",
uwef6641642007-05-09 10:17:44 +0000553 name);
stepan927d4e22007-04-04 22:45:58 +0000554 return -1;
ollie5672ac62004-03-17 22:22:08 +0000555 }
uwe1f088472007-03-02 22:16:38 +0000556
libv53f58142009-12-23 00:54:26 +0000557 if (dev->device_id == 0x3227) { /* VT8237R */
558 /* All memory cycles, not just ROM ones, go to LPC. */
559 val = pci_read_byte(dev, 0x59);
560 val &= ~0x80;
561 pci_write_byte(dev, 0x59, val);
562 }
563
uwef6641642007-05-09 10:17:44 +0000564 return 0;
ollie5672ac62004-03-17 22:22:08 +0000565}
566
uwe6ed6d952007-12-04 21:49:06 +0000567static int enable_flash_cs5530(struct pci_dev *dev, const char *name)
ollie5672ac62004-03-17 22:22:08 +0000568{
uwe7a75a6a2007-06-06 21:35:45 +0000569 uint8_t reg8;
ollie5b621572004-03-20 16:46:10 +0000570
uwefa98ca12008-10-18 21:14:13 +0000571#define DECODE_CONTROL_REG2 0x5b /* F0 index 0x5b */
572#define ROM_AT_LOGIC_CONTROL_REG 0x52 /* F0 index 0x52 */
hailfingere76cfaf2009-12-17 15:20:01 +0000573#define CS5530_RESET_CONTROL_REG 0x44 /* F0 index 0x44 */
574#define CS5530_USB_SHADOW_REG 0x43 /* F0 index 0x43 */
ollie5672ac62004-03-17 22:22:08 +0000575
uwefa98ca12008-10-18 21:14:13 +0000576#define LOWER_ROM_ADDRESS_RANGE (1 << 0)
577#define ROM_WRITE_ENABLE (1 << 1)
578#define UPPER_ROM_ADDRESS_RANGE (1 << 2)
579#define BIOS_ROM_POSITIVE_DECODE (1 << 5)
hailfingere76cfaf2009-12-17 15:20:01 +0000580#define CS5530_ISA_MASTER (1 << 7)
581#define CS5530_ENABLE_SA2320 (1 << 2)
582#define CS5530_ENABLE_SA20 (1 << 6)
ollie5672ac62004-03-17 22:22:08 +0000583
hailfingere76cfaf2009-12-17 15:20:01 +0000584 buses_supported = CHIP_BUSTYPE_PARALLEL;
uwe7a75a6a2007-06-06 21:35:45 +0000585 /* Decode 0x000E0000-0x000FFFFF (128 KB), not just 64 KB, and
586 * decode 0xFF000000-0xFFFFFFFF (16 MB), not just 256 KB.
hailfingere76cfaf2009-12-17 15:20:01 +0000587 * FIXME: Should we really touch the low mapping below 1 MB? Flashrom
588 * ignores that region completely.
uwe7a75a6a2007-06-06 21:35:45 +0000589 * Make the configured ROM areas writable.
590 */
591 reg8 = pci_read_byte(dev, ROM_AT_LOGIC_CONTROL_REG);
592 reg8 |= LOWER_ROM_ADDRESS_RANGE;
593 reg8 |= UPPER_ROM_ADDRESS_RANGE;
594 reg8 |= ROM_WRITE_ENABLE;
595 pci_write_byte(dev, ROM_AT_LOGIC_CONTROL_REG, reg8);
stepan927d4e22007-04-04 22:45:58 +0000596
uwe7a75a6a2007-06-06 21:35:45 +0000597 /* Set positive decode on ROM. */
598 reg8 = pci_read_byte(dev, DECODE_CONTROL_REG2);
599 reg8 |= BIOS_ROM_POSITIVE_DECODE;
600 pci_write_byte(dev, DECODE_CONTROL_REG2, reg8);
stepan927d4e22007-04-04 22:45:58 +0000601
hailfingere76cfaf2009-12-17 15:20:01 +0000602 reg8 = pci_read_byte(dev, CS5530_RESET_CONTROL_REG);
603 if (reg8 & CS5530_ISA_MASTER) {
604 /* We have A0-A23 available. */
605 max_rom_decode.parallel = 16 * 1024 * 1024;
606 } else {
607 reg8 = pci_read_byte(dev, CS5530_USB_SHADOW_REG);
608 if (reg8 & CS5530_ENABLE_SA2320) {
609 /* We have A0-19, A20-A23 available. */
610 max_rom_decode.parallel = 16 * 1024 * 1024;
611 } else if (reg8 & CS5530_ENABLE_SA20) {
612 /* We have A0-19, A20 available. */
613 max_rom_decode.parallel = 2 * 1024 * 1024;
614 } else {
615 /* A20 and above are not active. */
616 max_rom_decode.parallel = 1024 * 1024;
617 }
618 }
619
ollie5672ac62004-03-17 22:22:08 +0000620 return 0;
621}
622
uwea730ed02008-02-08 10:10:57 +0000623/**
624 * Geode systems write protect the BIOS via RCONFs (cache settings similar
stepan6d42c0f2009-08-12 09:27:45 +0000625 * to MTRRs). To unlock, change MSR 0x1808 top byte to 0x22.
uwea730ed02008-02-08 10:10:57 +0000626 *
627 * Geode systems also write protect the NOR flash chip itself via MSR_NORF_CTL.
628 * To enable write to NOR Boot flash for the benefit of systems that have such
629 * a setup, raise MSR 0x51400018 WE_CS3 (write enable Boot Flash Chip Select).
uwea730ed02008-02-08 10:10:57 +0000630 */
uwe6ed6d952007-12-04 21:49:06 +0000631static int enable_flash_cs5536(struct pci_dev *dev, const char *name)
jcrouse5915fea2007-11-13 16:45:22 +0000632{
uwefa98ca12008-10-18 21:14:13 +0000633#define MSR_RCONF_DEFAULT 0x1808
634#define MSR_NORF_CTL 0x51400018
uwe5d33a482008-02-08 09:59:58 +0000635
stepan6d42c0f2009-08-12 09:27:45 +0000636 msr_t msr;
jcrouse5915fea2007-11-13 16:45:22 +0000637
stepan6d42c0f2009-08-12 09:27:45 +0000638 /* Geode only has a single core */
639 if (setup_cpu_msr(0))
jcrouse5915fea2007-11-13 16:45:22 +0000640 return -1;
stepan6d42c0f2009-08-12 09:27:45 +0000641
642 msr = rdmsr(MSR_RCONF_DEFAULT);
643 if ((msr.hi >> 24) != 0x22) {
644 msr.hi &= 0xfbffffff;
645 wrmsr(MSR_RCONF_DEFAULT, msr);
jcrouse5915fea2007-11-13 16:45:22 +0000646 }
uwea730ed02008-02-08 10:10:57 +0000647
stepan6d42c0f2009-08-12 09:27:45 +0000648 msr = rdmsr(MSR_NORF_CTL);
uwe5d33a482008-02-08 09:59:58 +0000649 /* Raise WE_CS3 bit. */
stepan6d42c0f2009-08-12 09:27:45 +0000650 msr.lo |= 0x08;
651 wrmsr(MSR_NORF_CTL, msr);
uwe5d33a482008-02-08 09:59:58 +0000652
stepan6d42c0f2009-08-12 09:27:45 +0000653 cleanup_cpu_msr();
uwe5d33a482008-02-08 09:59:58 +0000654
uwefa98ca12008-10-18 21:14:13 +0000655#undef MSR_RCONF_DEFAULT
656#undef MSR_NORF_CTL
jcrouse5915fea2007-11-13 16:45:22 +0000657 return 0;
658}
659
uwe6ed6d952007-12-04 21:49:06 +0000660static int enable_flash_sc1100(struct pci_dev *dev, const char *name)
ollie5672ac62004-03-17 22:22:08 +0000661{
ollie6a600992005-11-26 21:55:36 +0000662 uint8_t new;
ollie5b621572004-03-20 16:46:10 +0000663
ollie5672ac62004-03-17 22:22:08 +0000664 pci_write_byte(dev, 0x52, 0xee);
665
666 new = pci_read_byte(dev, 0x52);
667
668 if (new != 0xee) {
Louis Yung-Chieh Loc13054a2010-11-05 10:10:34 +0800669 msg_perr("tried to set register 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x52, new, name);
ollie5672ac62004-03-17 22:22:08 +0000670 return -1;
671 }
uwebe4477b2007-08-23 16:08:21 +0000672
ollie5672ac62004-03-17 22:22:08 +0000673 return 0;
674}
675
uwe30b2ebc2008-10-25 18:03:50 +0000676/* Works for AMD-8111, VIA VT82C586A/B, VIA VT82C686A/B. */
uwe6ed6d952007-12-04 21:49:06 +0000677static int enable_flash_amd8111(struct pci_dev *dev, const char *name)
ollie5b621572004-03-20 16:46:10 +0000678{
ollie6a600992005-11-26 21:55:36 +0000679 uint8_t old, new;
uwef6641642007-05-09 10:17:44 +0000680
uwe6ed6d952007-12-04 21:49:06 +0000681 /* Enable decoding at 0xffb00000 to 0xffffffff. */
ollie5672ac62004-03-17 22:22:08 +0000682 old = pci_read_byte(dev, 0x43);
olliefc9a03b2004-12-07 17:19:04 +0000683 new = old | 0xC0;
ollie5672ac62004-03-17 22:22:08 +0000684 if (new != old) {
685 pci_write_byte(dev, 0x43, new);
686 if (pci_read_byte(dev, 0x43) != new) {
Louis Yung-Chieh Loc13054a2010-11-05 10:10:34 +0800687 msg_perr("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x43, new, name);
ollie5672ac62004-03-17 22:22:08 +0000688 }
689 }
690
uwe30b2ebc2008-10-25 18:03:50 +0000691 /* Enable 'ROM write' bit. */
ollie5b621572004-03-20 16:46:10 +0000692 old = pci_read_byte(dev, 0x40);
ollie5672ac62004-03-17 22:22:08 +0000693 new = old | 0x01;
694 if (new == old)
695 return 0;
696 pci_write_byte(dev, 0x40, new);
697
698 if (pci_read_byte(dev, 0x40) != new) {
Louis Yung-Chieh Loc13054a2010-11-05 10:10:34 +0800699 msg_perr("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x40, new, name);
ollie5672ac62004-03-17 22:22:08 +0000700 return -1;
701 }
uwebe4477b2007-08-23 16:08:21 +0000702
ollie5672ac62004-03-17 22:22:08 +0000703 return 0;
704}
705
mjones9f59c792008-10-15 17:50:29 +0000706static int enable_flash_sb600(struct pci_dev *dev, const char *name)
707{
David Hendricks82fd8ae2010-08-04 14:34:54 -0700708 uint32_t prot;
mjones9f59c792008-10-15 17:50:29 +0000709 uint8_t reg;
David Hendricks82fd8ae2010-08-04 14:34:54 -0700710 int ret;
mjones9f59c792008-10-15 17:50:29 +0000711
uwe17efbed2008-11-28 21:36:51 +0000712 /* Clear ROM protect 0-3. */
713 for (reg = 0x50; reg < 0x60; reg += 4) {
hailfinger1d225fe2009-05-05 22:50:07 +0000714 prot = pci_read_long(dev, reg);
715 /* No protection flags for this region?*/
716 if ((prot & 0x3) == 0)
717 continue;
snelsone42c3802010-05-07 20:09:04 +0000718 msg_pinfo("SB600 %s%sprotected from %u to %u\n",
hailfinger1d225fe2009-05-05 22:50:07 +0000719 (prot & 0x1) ? "write " : "",
720 (prot & 0x2) ? "read " : "",
721 (prot & 0xfffffc00),
722 (prot & 0xfffffc00) + ((prot & 0x3ff) << 8));
723 prot &= 0xfffffffc;
724 pci_write_byte(dev, reg, prot);
725 prot = pci_read_long(dev, reg);
hailfinger8c2c47c2009-05-06 13:51:44 +0000726 if (prot & 0x3)
snelsone42c3802010-05-07 20:09:04 +0000727 msg_perr("SB600 %s%sunprotect failed from %u to %u\n",
hailfinger8c2c47c2009-05-06 13:51:44 +0000728 (prot & 0x1) ? "write " : "",
729 (prot & 0x2) ? "read " : "",
730 (prot & 0xfffffc00),
731 (prot & 0xfffffc00) + ((prot & 0x3ff) << 8));
uwe17efbed2008-11-28 21:36:51 +0000732 }
733
hailfingera916b422009-06-01 02:08:58 +0000734 buses_supported = CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH;
David Hendricks82fd8ae2010-08-04 14:34:54 -0700735
736 ret = sb600_probe_spi(dev);
uwe17efbed2008-11-28 21:36:51 +0000737
hailfingerf327d762009-05-15 23:36:23 +0000738 /* Read ROM strap override register. */
739 OUTB(0x8f, 0xcd6);
740 reg = INB(0xcd7);
741 reg &= 0x0e;
snelsone42c3802010-05-07 20:09:04 +0000742 msg_pdbg("ROM strap override is %sactive", (reg & 0x02) ? "" : "not ");
hailfingerf327d762009-05-15 23:36:23 +0000743 if (reg & 0x02) {
744 switch ((reg & 0x0c) >> 2) {
745 case 0x00:
snelsone42c3802010-05-07 20:09:04 +0000746 msg_pdbg(": LPC");
hailfingerf327d762009-05-15 23:36:23 +0000747 break;
748 case 0x01:
snelsone42c3802010-05-07 20:09:04 +0000749 msg_pdbg(": PCI");
hailfingerf327d762009-05-15 23:36:23 +0000750 break;
751 case 0x02:
snelsone42c3802010-05-07 20:09:04 +0000752 msg_pdbg(": FWH");
hailfingerf327d762009-05-15 23:36:23 +0000753 break;
754 case 0x03:
snelsone42c3802010-05-07 20:09:04 +0000755 msg_pdbg(": SPI");
hailfingerf327d762009-05-15 23:36:23 +0000756 break;
757 }
758 }
snelsone42c3802010-05-07 20:09:04 +0000759 msg_pdbg("\n");
hailfingerf327d762009-05-15 23:36:23 +0000760
hailfinger1d225fe2009-05-05 22:50:07 +0000761 /* Force enable SPI ROM in SB600 PM register.
762 * If we enable SPI ROM here, we have to disable it after we leave.
hailfinger5a7cd6b2009-05-04 22:33:50 +0000763 * But how can we know which ROM we are going to handle? So we have
764 * to trade off. We only access LPC ROM if we boot via LPC ROM. And
hailfinger1d225fe2009-05-05 22:50:07 +0000765 * only SPI ROM if we boot via SPI ROM. If you want to access SPI on
766 * boards with LPC straps, you have to use the code below.
hailfinger5a7cd6b2009-05-04 22:33:50 +0000767 */
768 /*
uwe17efbed2008-11-28 21:36:51 +0000769 OUTB(0x8f, 0xcd6);
770 OUTB(0x0e, 0xcd7);
hailfinger5a7cd6b2009-05-04 22:33:50 +0000771 */
mjones9f59c792008-10-15 17:50:29 +0000772
David Hendricks82fd8ae2010-08-04 14:34:54 -0700773 return ret;
mjones9f59c792008-10-15 17:50:29 +0000774}
775
libv95290b92009-05-26 09:48:28 +0000776static int enable_flash_nvidia_nforce2(struct pci_dev *dev, const char *name)
777{
uwe75f401f2009-06-02 19:54:22 +0000778 uint8_t tmp;
libv95290b92009-05-26 09:48:28 +0000779
uwe75f401f2009-06-02 19:54:22 +0000780 pci_write_byte(dev, 0x92, 0);
libv95290b92009-05-26 09:48:28 +0000781
uwe75f401f2009-06-02 19:54:22 +0000782 tmp = pci_read_byte(dev, 0x6d);
783 tmp |= 0x01;
784 pci_write_byte(dev, 0x6d, tmp);
libv95290b92009-05-26 09:48:28 +0000785
uwe75f401f2009-06-02 19:54:22 +0000786 return 0;
libv95290b92009-05-26 09:48:28 +0000787}
788
uwe6ed6d952007-12-04 21:49:06 +0000789static int enable_flash_ck804(struct pci_dev *dev, const char *name)
arch6a1225a2005-07-06 17:13:46 +0000790{
uwef6641642007-05-09 10:17:44 +0000791 uint8_t old, new;
arch6a1225a2005-07-06 17:13:46 +0000792
uwef6641642007-05-09 10:17:44 +0000793 old = pci_read_byte(dev, 0x88);
794 new = old | 0xc0;
795 if (new != old) {
796 pci_write_byte(dev, 0x88, new);
797 if (pci_read_byte(dev, 0x88) != new) {
Louis Yung-Chieh Loc13054a2010-11-05 10:10:34 +0800798 msg_perr("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x88, new, name);
uwef6641642007-05-09 10:17:44 +0000799 }
800 }
arch6a1225a2005-07-06 17:13:46 +0000801
uwef6641642007-05-09 10:17:44 +0000802 old = pci_read_byte(dev, 0x6d);
803 new = old | 0x01;
804 if (new == old)
805 return 0;
806 pci_write_byte(dev, 0x6d, new);
807
808 if (pci_read_byte(dev, 0x6d) != new) {
Louis Yung-Chieh Loc13054a2010-11-05 10:10:34 +0800809 msg_perr("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x6d, new, name);
uwef6641642007-05-09 10:17:44 +0000810 return -1;
811 }
uwebe4477b2007-08-23 16:08:21 +0000812
uwef6641642007-05-09 10:17:44 +0000813 return 0;
arch6a1225a2005-07-06 17:13:46 +0000814}
815
uwe6ed6d952007-12-04 21:49:06 +0000816/* ATI Technologies Inc IXP SB400 PCI-ISA Bridge (rev 80) */
817static int enable_flash_sb400(struct pci_dev *dev, const char *name)
stepancb140092006-03-31 11:26:55 +0000818{
uwef6641642007-05-09 10:17:44 +0000819 uint8_t tmp;
stepancb140092006-03-31 11:26:55 +0000820 struct pci_dev *smbusdev;
821
uwe6ed6d952007-12-04 21:49:06 +0000822 /* Look for the SMBus device. */
hailfingere1cf8a22009-05-06 00:35:31 +0000823 smbusdev = pci_dev_find(0x1002, 0x4372);
stepan927d4e22007-04-04 22:45:58 +0000824
uwef6641642007-05-09 10:17:44 +0000825 if (!smbusdev) {
snelsone42c3802010-05-07 20:09:04 +0000826 msg_perr("ERROR: SMBus device not found. Aborting.\n");
stepancb140092006-03-31 11:26:55 +0000827 exit(1);
828 }
stepan927d4e22007-04-04 22:45:58 +0000829
uwe6ed6d952007-12-04 21:49:06 +0000830 /* Enable some SMBus stuff. */
uwef6641642007-05-09 10:17:44 +0000831 tmp = pci_read_byte(smbusdev, 0x79);
832 tmp |= 0x01;
stepancb140092006-03-31 11:26:55 +0000833 pci_write_byte(smbusdev, 0x79, tmp);
834
uwe6ed6d952007-12-04 21:49:06 +0000835 /* Change southbridge. */
uwef6641642007-05-09 10:17:44 +0000836 tmp = pci_read_byte(dev, 0x48);
837 tmp |= 0x21;
stepancb140092006-03-31 11:26:55 +0000838 pci_write_byte(dev, 0x48, tmp);
839
uwe6ed6d952007-12-04 21:49:06 +0000840 /* Now become a bit silly. */
hailfingere1f062f2008-05-22 13:22:45 +0000841 tmp = INB(0xc6f);
842 OUTB(tmp, 0xeb);
843 OUTB(tmp, 0xeb);
uwef6641642007-05-09 10:17:44 +0000844 tmp |= 0x40;
hailfingere1f062f2008-05-22 13:22:45 +0000845 OUTB(tmp, 0xc6f);
846 OUTB(tmp, 0xeb);
847 OUTB(tmp, 0xeb);
stepancb140092006-03-31 11:26:55 +0000848
849 return 0;
850}
851
uwe6ed6d952007-12-04 21:49:06 +0000852static int enable_flash_mcp55(struct pci_dev *dev, const char *name)
uwe9af0ce82007-01-22 20:21:17 +0000853{
mkarcher850a4972010-01-12 23:29:26 +0000854 uint8_t old, new, val;
855 uint16_t wordval;
stepan927d4e22007-04-04 22:45:58 +0000856
uwe6ed6d952007-12-04 21:49:06 +0000857 /* Set the 0-16 MB enable bits. */
mkarcher850a4972010-01-12 23:29:26 +0000858 val = pci_read_byte(dev, 0x88);
859 val |= 0xff; /* 256K */
860 pci_write_byte(dev, 0x88, val);
861 val = pci_read_byte(dev, 0x8c);
862 val |= 0xff; /* 1M */
863 pci_write_byte(dev, 0x8c, val);
864 wordval = pci_read_word(dev, 0x90);
865 wordval |= 0x7fff; /* 16M */
866 pci_write_word(dev, 0x90, wordval);
stepan927d4e22007-04-04 22:45:58 +0000867
uwef6641642007-05-09 10:17:44 +0000868 old = pci_read_byte(dev, 0x6d);
869 new = old | 0x01;
870 if (new == old)
871 return 0;
872 pci_write_byte(dev, 0x6d, new);
uwe9af0ce82007-01-22 20:21:17 +0000873
uwef6641642007-05-09 10:17:44 +0000874 if (pci_read_byte(dev, 0x6d) != new) {
Louis Yung-Chieh Loc13054a2010-11-05 10:10:34 +0800875 msg_perr("tried to set 0x%x to 0x%x on %s failed (WARNING ONLY)\n", 0x6d, new, name);
uwef6641642007-05-09 10:17:44 +0000876 return -1;
877 }
uwe9af0ce82007-01-22 20:21:17 +0000878
879 return 0;
uwe9af0ce82007-01-22 20:21:17 +0000880}
881
David Hendricks82fd8ae2010-08-04 14:34:54 -0700882/**
883 * The MCP6x/MCP7x code is based on cleanroom reverse engineering.
884 * It is assumed that LPC chips need the MCP55 code and SPI chips need the
885 * code provided in enable_flash_mcp6x_7x_common.
hailfinger0a9db8a2010-02-13 23:41:01 +0000886 */
David Hendricks82fd8ae2010-08-04 14:34:54 -0700887static int enable_flash_mcp6x_7x(struct pci_dev *dev, const char *name)
hailfinger0a9db8a2010-02-13 23:41:01 +0000888{
hailfinger2f294482010-02-18 12:24:38 +0000889 int ret = 0;
David Hendricks82fd8ae2010-08-04 14:34:54 -0700890 int want_spi = 0;
mkarcherd057ea92010-02-25 11:38:23 +0000891 uint8_t val;
hailfinger0a9db8a2010-02-13 23:41:01 +0000892
hailfinger2f294482010-02-18 12:24:38 +0000893 msg_pinfo("This chipset is not really supported yet. Guesswork...\n");
894
hailfinger0a9db8a2010-02-13 23:41:01 +0000895 /* dev is the ISA bridge. No idea what the stuff below does. */
mkarcherd057ea92010-02-25 11:38:23 +0000896 val = pci_read_byte(dev, 0x8a);
hailfinger2f294482010-02-18 12:24:38 +0000897 msg_pdbg("ISA/LPC bridge reg 0x8a contents: 0x%02x, bit 6 is %i, bit 5 "
mkarcherd057ea92010-02-25 11:38:23 +0000898 "is %i\n", val, (val >> 6) & 0x1, (val >> 5) & 0x1);
David Hendricks82fd8ae2010-08-04 14:34:54 -0700899
mkarcherd057ea92010-02-25 11:38:23 +0000900 switch ((val >> 5) & 0x3) {
hailfinger2f294482010-02-18 12:24:38 +0000901 case 0x0:
David Hendricks82fd8ae2010-08-04 14:34:54 -0700902 ret = enable_flash_mcp55(dev, name);
hailfinger2f294482010-02-18 12:24:38 +0000903 buses_supported = CHIP_BUSTYPE_LPC;
David Hendricks82fd8ae2010-08-04 14:34:54 -0700904 msg_pdbg("Flash bus type is LPC\n");
hailfinger2f294482010-02-18 12:24:38 +0000905 break;
906 case 0x2:
David Hendricks82fd8ae2010-08-04 14:34:54 -0700907 want_spi = 1;
908 /* SPI is added in mcp6x_spi_init if it works.
909 * Do we really want to disable LPC in this case?
910 */
911 buses_supported = CHIP_BUSTYPE_NONE;
912 msg_pdbg("Flash bus type is SPI\n");
913 msg_perr("SPI on this chipset is WIP. Write is unsupported!\n");
914 programmer_may_write = 0;
hailfinger2f294482010-02-18 12:24:38 +0000915 break;
916 default:
David Hendricks82fd8ae2010-08-04 14:34:54 -0700917 /* Should not happen. */
918 buses_supported = CHIP_BUSTYPE_NONE;
919 msg_pdbg("Flash bus type is unknown (none)\n");
920 msg_pinfo("Something went wrong with bus type detection.\n");
921 goto out_msg;
hailfinger2f294482010-02-18 12:24:38 +0000922 break;
923 }
hailfinger2f294482010-02-18 12:24:38 +0000924
925 /* Force enable SPI and disable LPC? Not a good idea. */
hailfinger0a9db8a2010-02-13 23:41:01 +0000926#if 0
mkarcherd057ea92010-02-25 11:38:23 +0000927 val |= (1 << 6);
928 val &= ~(1 << 5);
929 pci_write_byte(dev, 0x8a, val);
hailfinger0a9db8a2010-02-13 23:41:01 +0000930#endif
931
David Hendricks82fd8ae2010-08-04 14:34:54 -0700932 if (mcp6x_spi_init(want_spi)) {
hailfinger2f294482010-02-18 12:24:38 +0000933 ret = 1;
hailfinger0a9db8a2010-02-13 23:41:01 +0000934 }
hailfinger2f294482010-02-18 12:24:38 +0000935out_msg:
hailfinger0a9db8a2010-02-13 23:41:01 +0000936 msg_pinfo("Please send the output of \"flashrom -V\" to "
937 "flashrom@flashrom.org to help us finish support for your "
938 "chipset. Thanks.\n");
939
hailfinger2f294482010-02-18 12:24:38 +0000940 return ret;
941}
942
uwe6ed6d952007-12-04 21:49:06 +0000943static int enable_flash_ht1000(struct pci_dev *dev, const char *name)
stepanfaa9c542007-06-05 10:28:39 +0000944{
mkarcherd057ea92010-02-25 11:38:23 +0000945 uint8_t val;
stepanfaa9c542007-06-05 10:28:39 +0000946
uwefcce12f2007-06-05 15:02:18 +0000947 /* Set the 4MB enable bit. */
mkarcherd057ea92010-02-25 11:38:23 +0000948 val = pci_read_byte(dev, 0x41);
949 val |= 0x0e;
950 pci_write_byte(dev, 0x41, val);
stepanfaa9c542007-06-05 10:28:39 +0000951
mkarcherd057ea92010-02-25 11:38:23 +0000952 val = pci_read_byte(dev, 0x43);
953 val |= (1 << 4);
954 pci_write_byte(dev, 0x43, val);
stepanfaa9c542007-06-05 10:28:39 +0000955
stepanfaa9c542007-06-05 10:28:39 +0000956 return 0;
957}
958
stuge12ac08f2008-12-03 21:24:40 +0000959/**
960 * Usually on the x86 architectures (and on other PC-like platforms like some
961 * Alphas or Itanium) the system flash is mapped right below 4G. On the AMD
962 * Elan SC520 only a small piece of the system flash is mapped there, but the
963 * complete flash is mapped somewhere below 1G. The position can be determined
964 * by the BOOTCS PAR register.
965 */
966static int get_flashbase_sc520(struct pci_dev *dev, const char *name)
967{
968 int i, bootcs_found = 0;
969 uint32_t parx = 0;
970 void *mmcr;
971
972 /* 1. Map MMCR */
stuge7c943ee2009-01-26 01:10:48 +0000973 mmcr = physmap("Elan SC520 MMCR", 0xfffef000, getpagesize());
stuge12ac08f2008-12-03 21:24:40 +0000974
975 /* 2. Scan PAR0 (0x88) - PAR15 (0xc4) for
976 * BOOTCS region (PARx[31:29] = 100b)e
977 */
978 for (i = 0x88; i <= 0xc4; i += 4) {
hailfinger38da6812009-05-17 15:49:24 +0000979 parx = mmio_readl(mmcr + i);
stuge12ac08f2008-12-03 21:24:40 +0000980 if ((parx >> 29) == 4) {
981 bootcs_found = 1;
982 break; /* BOOTCS found */
983 }
984 }
985
986 /* 3. PARx[25] = 1b --> flashbase[29:16] = PARx[13:0]
987 * PARx[25] = 0b --> flashbase[29:12] = PARx[17:0]
988 */
989 if (bootcs_found) {
990 if (parx & (1 << 25)) {
991 parx &= (1 << 14) - 1; /* Mask [13:0] */
992 flashbase = parx << 16;
993 } else {
994 parx &= (1 << 18) - 1; /* Mask [17:0] */
995 flashbase = parx << 12;
996 }
997 } else {
snelsone42c3802010-05-07 20:09:04 +0000998 msg_pinfo("AMD Elan SC520 detected, but no BOOTCS. Assuming flash at 4G\n");
stuge12ac08f2008-12-03 21:24:40 +0000999 }
1000
1001 /* 4. Clean up */
hailfingerfab0bc92009-08-09 12:44:08 +00001002 physunmap(mmcr, getpagesize());
stuge12ac08f2008-12-03 21:24:40 +00001003 return 0;
1004}
1005
hailfinger324a9cc2010-05-26 01:45:41 +00001006#endif
1007
uwebda65372009-05-08 17:50:51 +00001008/* Please keep this list alphabetically sorted by vendor/device. */
uwe5f612c82009-05-16 23:42:17 +00001009const struct penable chipset_enables[] = {
hailfinger324a9cc2010-05-26 01:45:41 +00001010#if defined(__i386__) || defined(__x86_64__)
uwebda65372009-05-08 17:50:51 +00001011 {0x10B9, 0x1533, OK, "ALi", "M1533", enable_flash_ali_m1533},
1012 {0x1022, 0x7440, OK, "AMD", "AMD-768", enable_flash_amd8111},
1013 {0x1022, 0x7468, OK, "AMD", "AMD8111", enable_flash_amd8111},
1014 {0x1078, 0x0100, OK, "AMD", "CS5530(A)", enable_flash_cs5530},
1015 {0x1022, 0x2080, OK, "AMD", "CS5536", enable_flash_cs5536},
hailfinger411025f2009-09-23 02:09:23 +00001016 {0x1022, 0x2090, OK, "AMD", "CS5536", enable_flash_cs5536},
uwebda65372009-05-08 17:50:51 +00001017 {0x1022, 0x3000, OK, "AMD", "Elan SC520", get_flashbase_sc520},
1018 {0x1002, 0x438D, OK, "AMD", "SB600", enable_flash_sb600},
hailfinger0f49caa2009-09-01 22:13:42 +00001019 {0x1002, 0x439d, OK, "AMD", "SB700/SB710/SB750", enable_flash_sb600},
uwebda65372009-05-08 17:50:51 +00001020 {0x100b, 0x0510, NT, "AMD", "SC1100", enable_flash_sc1100},
1021 {0x1002, 0x4377, OK, "ATI", "SB400", enable_flash_sb400},
1022 {0x1166, 0x0205, OK, "Broadcom", "HT-1000", enable_flash_ht1000},
hailfinger7e8d9d22009-11-26 16:51:39 +00001023 {0x8086, 0x3b00, NT, "Intel", "3400 Desktop", enable_flash_ich10},
1024 {0x8086, 0x3b01, NT, "Intel", "3400 Mobile", enable_flash_ich10},
1025 {0x8086, 0x3b0d, NT, "Intel", "3400 Mobile SFF", enable_flash_ich10},
uwecb375402009-05-07 13:24:49 +00001026 {0x8086, 0x7198, OK, "Intel", "440MX", enable_flash_piix4},
uwebda65372009-05-08 17:50:51 +00001027 {0x8086, 0x25a1, OK, "Intel", "6300ESB", enable_flash_ich_4e},
1028 {0x8086, 0x2670, OK, "Intel", "631xESB/632xESB/3100", enable_flash_ich_dc},
1029 {0x8086, 0x5031, OK, "Intel", "EP80579", enable_flash_ich7},
uwecb375402009-05-07 13:24:49 +00001030 {0x8086, 0x2420, OK, "Intel", "ICH0", enable_flash_ich_4e},
uwebda65372009-05-08 17:50:51 +00001031 {0x8086, 0x3a18, OK, "Intel", "ICH10", enable_flash_ich10},
1032 {0x8086, 0x3a1a, OK, "Intel", "ICH10D", enable_flash_ich10},
1033 {0x8086, 0x3a14, OK, "Intel", "ICH10DO", enable_flash_ich10},
1034 {0x8086, 0x3a16, OK, "Intel", "ICH10R", enable_flash_ich10},
uwecb375402009-05-07 13:24:49 +00001035 {0x8086, 0x2440, OK, "Intel", "ICH2", enable_flash_ich_4e},
1036 {0x8086, 0x244c, OK, "Intel", "ICH2-M", enable_flash_ich_4e},
uwecb375402009-05-07 13:24:49 +00001037 {0x8086, 0x248c, OK, "Intel", "ICH3-M", enable_flash_ich_4e},
uwebda65372009-05-08 17:50:51 +00001038 {0x8086, 0x2480, OK, "Intel", "ICH3-S", enable_flash_ich_4e},
uwecb375402009-05-07 13:24:49 +00001039 {0x8086, 0x24c0, OK, "Intel", "ICH4/ICH4-L", enable_flash_ich_4e},
1040 {0x8086, 0x24cc, OK, "Intel", "ICH4-M", enable_flash_ich_4e},
1041 {0x8086, 0x24d0, OK, "Intel", "ICH5/ICH5R", enable_flash_ich_4e},
uwecb375402009-05-07 13:24:49 +00001042 {0x8086, 0x2640, OK, "Intel", "ICH6/ICH6R", enable_flash_ich_dc},
1043 {0x8086, 0x2641, OK, "Intel", "ICH6-M", enable_flash_ich_dc},
uwecb375402009-05-07 13:24:49 +00001044 {0x8086, 0x27b0, OK, "Intel", "ICH7DH", enable_flash_ich7},
1045 {0x8086, 0x27b8, OK, "Intel", "ICH7/ICH7R", enable_flash_ich7},
1046 {0x8086, 0x27b9, OK, "Intel", "ICH7M", enable_flash_ich7},
1047 {0x8086, 0x27bd, OK, "Intel", "ICH7MDH", enable_flash_ich7},
hailfinger3a5fff02010-01-19 02:19:27 +00001048 {0x8086, 0x27bc, OK, "Intel", "NM10", enable_flash_ich7},
uwebda65372009-05-08 17:50:51 +00001049 {0x8086, 0x2410, OK, "Intel", "ICH", enable_flash_ich_4e},
uwecb375402009-05-07 13:24:49 +00001050 {0x8086, 0x2812, OK, "Intel", "ICH8DH", enable_flash_ich8},
1051 {0x8086, 0x2814, OK, "Intel", "ICH8DO", enable_flash_ich8},
uwebda65372009-05-08 17:50:51 +00001052 {0x8086, 0x2810, OK, "Intel", "ICH8/ICH8R", enable_flash_ich8},
uwecb375402009-05-07 13:24:49 +00001053 {0x8086, 0x2815, OK, "Intel", "ICH8M", enable_flash_ich8},
uwebda65372009-05-08 17:50:51 +00001054 {0x8086, 0x2811, OK, "Intel", "ICH8M-E", enable_flash_ich8},
1055 {0x8086, 0x2918, OK, "Intel", "ICH9", enable_flash_ich9},
uwecb375402009-05-07 13:24:49 +00001056 {0x8086, 0x2912, OK, "Intel", "ICH9DH", enable_flash_ich9},
1057 {0x8086, 0x2914, OK, "Intel", "ICH9DO", enable_flash_ich9},
uwecb375402009-05-07 13:24:49 +00001058 {0x8086, 0x2919, OK, "Intel", "ICH9M", enable_flash_ich9},
uwebda65372009-05-08 17:50:51 +00001059 {0x8086, 0x2917, OK, "Intel", "ICH9M-E", enable_flash_ich9},
1060 {0x8086, 0x2916, OK, "Intel", "ICH9R", enable_flash_ich9},
hailfingerddc52962009-08-21 17:26:13 +00001061 {0x8086, 0x2910, OK, "Intel", "ICH9 Engineering Sample", enable_flash_ich9},
uwebda65372009-05-08 17:50:51 +00001062 {0x8086, 0x1234, NT, "Intel", "MPIIX", enable_flash_piix4},
1063 {0x8086, 0x7000, OK, "Intel", "PIIX3", enable_flash_piix4},
1064 {0x8086, 0x7110, OK, "Intel", "PIIX4/4E/4M", enable_flash_piix4},
1065 {0x8086, 0x122e, OK, "Intel", "PIIX", enable_flash_piix4},
libva6245f02009-12-21 15:30:46 +00001066 {0x8086, 0x8119, OK, "Intel", "Poulsbo", enable_flash_poulsbo},
libvfda283d2009-10-06 11:32:21 +00001067 {0x10de, 0x0030, OK, "NVIDIA", "nForce4/MCP4", enable_flash_nvidia_nforce2},
uwecb375402009-05-07 13:24:49 +00001068 {0x10de, 0x0050, OK, "NVIDIA", "CK804", enable_flash_ck804}, /* LPC */
1069 {0x10de, 0x0051, OK, "NVIDIA", "CK804", enable_flash_ck804}, /* Pro */
libv95290b92009-05-26 09:48:28 +00001070 {0x10de, 0x0060, OK, "NVIDIA", "NForce2", enable_flash_nvidia_nforce2},
mkarcherd2189b42010-06-12 23:07:26 +00001071 {0x10de, 0x00e0, OK, "NVIDIA", "NForce3", enable_flash_nvidia_nforce2},
uwe332b7662008-03-13 18:52:51 +00001072 /* Slave, should not be here, to fix known bug for A01. */
uwecb375402009-05-07 13:24:49 +00001073 {0x10de, 0x00d3, OK, "NVIDIA", "CK804", enable_flash_ck804},
1074 {0x10de, 0x0260, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1075 {0x10de, 0x0261, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1076 {0x10de, 0x0262, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1077 {0x10de, 0x0263, NT, "NVIDIA", "MCP51", enable_flash_ck804},
1078 {0x10de, 0x0360, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* M57SLI*/
hailfingerdcdcf5c2010-05-22 07:27:16 +00001079 /* 10de:0361 is present in Tyan S2915 OEM systems, but not connected to
1080 * the flash chip. Instead, 10de:0364 is connected to the flash chip.
1081 * Until we have PCI device class matching or some fallback mechanism,
1082 * this is needed to get flashrom working on Tyan S2915 and maybe other
1083 * dual-MCP55 boards.
1084 */
1085#if 0
1086 {0x10de, 0x0361, NT, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1087#endif
uwecb375402009-05-07 13:24:49 +00001088 {0x10de, 0x0362, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1089 {0x10de, 0x0363, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1090 {0x10de, 0x0364, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1091 {0x10de, 0x0365, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1092 {0x10de, 0x0366, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* LPC */
1093 {0x10de, 0x0367, OK, "NVIDIA", "MCP55", enable_flash_mcp55}, /* Pro */
David Hendricks82fd8ae2010-08-04 14:34:54 -07001094 {0x10de, 0x03e0, NT, "NVIDIA", "MCP61", enable_flash_mcp6x_7x},
1095 {0x10de, 0x03e1, NT, "NVIDIA", "MCP61", enable_flash_mcp6x_7x},
1096 {0x10de, 0x03e2, NT, "NVIDIA", "MCP61", enable_flash_mcp6x_7x},
1097 {0x10de, 0x03e3, NT, "NVIDIA", "MCP61", enable_flash_mcp6x_7x},
1098 {0x10de, 0x0440, NT, "NVIDIA", "MCP65", enable_flash_mcp6x_7x},
1099 {0x10de, 0x0441, NT, "NVIDIA", "MCP65", enable_flash_mcp6x_7x},
1100 {0x10de, 0x0442, NT, "NVIDIA", "MCP65", enable_flash_mcp6x_7x},
1101 {0x10de, 0x0443, NT, "NVIDIA", "MCP65", enable_flash_mcp6x_7x},
1102 {0x10de, 0x0548, OK, "NVIDIA", "MCP67", enable_flash_mcp6x_7x},
1103 {0x10de, 0x075c, NT, "NVIDIA", "MCP78S", enable_flash_mcp6x_7x},
1104 {0x10de, 0x075d, NT, "NVIDIA", "MCP78S", enable_flash_mcp6x_7x},
1105 {0x10de, 0x07d7, NT, "NVIDIA", "MCP73", enable_flash_mcp6x_7x},
1106 {0x10de, 0x0aac, NT, "NVIDIA", "MCP79", enable_flash_mcp6x_7x},
1107 {0x10de, 0x0aad, NT, "NVIDIA", "MCP79", enable_flash_mcp6x_7x},
1108 {0x10de, 0x0aae, NT, "NVIDIA", "MCP79", enable_flash_mcp6x_7x},
1109 {0x10de, 0x0aaf, NT, "NVIDIA", "MCP79", enable_flash_mcp6x_7x},
hailfingereb468c42009-11-15 17:20:21 +00001110 {0x1039, 0x0496, NT, "SiS", "85C496+497", enable_flash_sis85c496},
1111 {0x1039, 0x0406, NT, "SiS", "501/5101/5501", enable_flash_sis501},
1112 {0x1039, 0x5511, NT, "SiS", "5511", enable_flash_sis5511},
libv1a4a7132010-01-10 15:01:08 +00001113 {0x1039, 0x5596, NT, "SiS", "5596", enable_flash_sis5511},
hailfingereb468c42009-11-15 17:20:21 +00001114 {0x1039, 0x5571, NT, "SiS", "5571", enable_flash_sis530},
1115 {0x1039, 0x5591, NT, "SiS", "5591/5592", enable_flash_sis530},
1116 {0x1039, 0x5597, NT, "SiS", "5597/5598/5581/5120", enable_flash_sis530},
1117 {0x1039, 0x0530, NT, "SiS", "530", enable_flash_sis530},
1118 {0x1039, 0x5600, NT, "SiS", "600", enable_flash_sis530},
1119 {0x1039, 0x0620, NT, "SiS", "620", enable_flash_sis530},
1120 {0x1039, 0x0540, NT, "SiS", "540", enable_flash_sis540},
libv9163dbb2009-12-09 07:43:13 +00001121 {0x1039, 0x0630, NT, "SiS", "630", enable_flash_sis540},
1122 {0x1039, 0x0635, NT, "SiS", "635", enable_flash_sis540},
1123 {0x1039, 0x0640, NT, "SiS", "640", enable_flash_sis540},
1124 {0x1039, 0x0645, NT, "SiS", "645", enable_flash_sis540},
1125 {0x1039, 0x0646, NT, "SiS", "645DX", enable_flash_sis540},
1126 {0x1039, 0x0648, NT, "SiS", "648", enable_flash_sis540},
1127 {0x1039, 0x0650, NT, "SiS", "650", enable_flash_sis540},
1128 {0x1039, 0x0651, NT, "SiS", "651", enable_flash_sis540},
1129 {0x1039, 0x0655, NT, "SiS", "655", enable_flash_sis540},
David Hendricks82fd8ae2010-08-04 14:34:54 -07001130 {0x1039, 0x0661, OK, "SiS", "661", enable_flash_sis540},
libv9163dbb2009-12-09 07:43:13 +00001131 {0x1039, 0x0730, NT, "SiS", "730", enable_flash_sis540},
1132 {0x1039, 0x0733, NT, "SiS", "733", enable_flash_sis540},
1133 {0x1039, 0x0735, OK, "SiS", "735", enable_flash_sis540},
1134 {0x1039, 0x0740, NT, "SiS", "740", enable_flash_sis540},
1135 {0x1039, 0x0745, NT, "SiS", "745", enable_flash_sis540},
1136 {0x1039, 0x0746, NT, "SiS", "746", enable_flash_sis540},
1137 {0x1039, 0x0748, NT, "SiS", "748", enable_flash_sis540},
1138 {0x1039, 0x0755, NT, "SiS", "755", enable_flash_sis540},
mkarcherf5f203f2010-06-13 10:16:12 +00001139 /* VIA northbridges */
1140 {0x1106, 0x0585, NT, "VIA", "VT82C585VPX", via_no_byte_merge},
1141 {0x1106, 0x0595, NT, "VIA", "VT82C595", via_no_byte_merge},
1142 {0x1106, 0x0597, NT, "VIA", "VT82C597", via_no_byte_merge},
1143 {0x1106, 0x0691, NT, "VIA", "VT82C69x", via_no_byte_merge}, /* 691, 693a, 694t, 694x checked */
1144 {0x1106, 0x0601, NT, "VIA", "VT8601/VT8601A", via_no_byte_merge},
1145 {0x1106, 0x8601, NT, "VIA", "VT8601T", via_no_byte_merge},
1146 /* VIA southbridges */
uwebda65372009-05-08 17:50:51 +00001147 {0x1106, 0x8324, OK, "VIA", "CX700", enable_flash_vt823x},
1148 {0x1106, 0x8231, NT, "VIA", "VT8231", enable_flash_vt823x},
hailfinger394bd712009-06-18 12:42:46 +00001149 {0x1106, 0x3074, NT, "VIA", "VT8233", enable_flash_vt823x},
hailfingerf91ce8f2009-12-23 21:29:18 +00001150 {0x1106, 0x3147, OK, "VIA", "VT8233A", enable_flash_vt823x},
uwebda65372009-05-08 17:50:51 +00001151 {0x1106, 0x3177, OK, "VIA", "VT8235", enable_flash_vt823x},
1152 {0x1106, 0x3227, OK, "VIA", "VT8237", enable_flash_vt823x},
1153 {0x1106, 0x3337, OK, "VIA", "VT8237A", enable_flash_vt823x},
1154 {0x1106, 0x3372, OK, "VIA", "VT8237S", enable_flash_vt8237s_spi},
uweffdcfcd2009-06-15 00:03:37 +00001155 {0x1106, 0x8353, OK, "VIA", "VX800", enable_flash_vt8237s_spi},
uwe4f206f42009-09-25 01:05:06 +00001156 {0x1106, 0x0596, OK, "VIA", "VT82C596", enable_flash_amd8111},
uwebda65372009-05-08 17:50:51 +00001157 {0x1106, 0x0586, OK, "VIA", "VT82C586A/B", enable_flash_amd8111},
1158 {0x1106, 0x0686, NT, "VIA", "VT82C686A/B", enable_flash_amd8111},
hailfinger324a9cc2010-05-26 01:45:41 +00001159#endif
uwe5f612c82009-05-16 23:42:17 +00001160 {},
ollie5672ac62004-03-17 22:22:08 +00001161};
ollie5b621572004-03-20 16:46:10 +00001162
uwef6641642007-05-09 10:17:44 +00001163int chipset_flash_enable(void)
ollie5672ac62004-03-17 22:22:08 +00001164{
uwef6641642007-05-09 10:17:44 +00001165 struct pci_dev *dev = 0;
uwe6ed6d952007-12-04 21:49:06 +00001166 int ret = -2; /* Nothing! */
uwef6641642007-05-09 10:17:44 +00001167 int i;
ollie5672ac62004-03-17 22:22:08 +00001168
uwe6ed6d952007-12-04 21:49:06 +00001169 /* Now let's try to find the chipset we have... */
uwe5f612c82009-05-16 23:42:17 +00001170 for (i = 0; chipset_enables[i].vendor_name != NULL; i++) {
1171 dev = pci_dev_find(chipset_enables[i].vendor_id,
1172 chipset_enables[i].device_id);
mkarcherf5f203f2010-06-13 10:16:12 +00001173 if (!dev)
1174 continue;
1175 if (ret != -2) {
Louis Yung-Chieh Loc13054a2010-11-05 10:10:34 +08001176 msg_perr("WARNING: unexpected second chipset match: "
mkarcherf5f203f2010-06-13 10:16:12 +00001177 "\"%s %s\"\nignoring, please report lspci and "
1178 "board URL to flashrom@flashrom.org!\n",
1179 chipset_enables[i].vendor_name,
1180 chipset_enables[i].device_name);
1181 continue;
1182 }
David Hendricksc6c9f822010-11-03 15:07:01 -07001183 msg_pdbg("Found chipset \"%s %s\", enabling flash write... ",
uwe5f612c82009-05-16 23:42:17 +00001184 chipset_enables[i].vendor_name,
1185 chipset_enables[i].device_name);
hailfinger664cf482010-05-22 07:31:50 +00001186 msg_pdbg("chipset PCI ID is %04x:%04x, ",
1187 chipset_enables[i].vendor_id,
1188 chipset_enables[i].device_id);
uwef6641642007-05-09 10:17:44 +00001189
uwe5f612c82009-05-16 23:42:17 +00001190 ret = chipset_enables[i].doit(dev,
1191 chipset_enables[i].device_name);
mkarcherf5f203f2010-06-13 10:16:12 +00001192 if (ret == NOT_DONE_YET) {
1193 ret = -2;
David Hendricksc6c9f822010-11-03 15:07:01 -07001194 msg_pdbg("OK - searching further chips.\n");
mkarcherf5f203f2010-06-13 10:16:12 +00001195 } else if (ret < 0)
David Hendricksc6c9f822010-11-03 15:07:01 -07001196 msg_perr("Unable to enable flash write\n");
mkarcherf5f203f2010-06-13 10:16:12 +00001197 else if(ret == 0)
David Hendricksc6c9f822010-11-03 15:07:01 -07001198 msg_pdbg("OK.\n");
David Hendricks82fd8ae2010-08-04 14:34:54 -07001199 else if(ret == ERROR_NONFATAL)
1200 msg_pinfo("PROBLEMS, continuing anyway\n");
uwef6641642007-05-09 10:17:44 +00001201 }
mkarcherf5f203f2010-06-13 10:16:12 +00001202
David Hendricksc6c9f822010-11-03 15:07:01 -07001203 msg_pdbg("This chipset supports the following protocols: %s.\n",
1204 flashbuses_to_text(buses_supported));
uwef6641642007-05-09 10:17:44 +00001205
1206 return ret;
ollie5672ac62004-03-17 22:22:08 +00001207}