blob: c9dc7133924d41a20f45e3c08c5678d1f6d56aa2 [file] [log] [blame]
stepan927d4e22007-04-04 22:45:58 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
stepan927d4e22007-04-04 22:45:58 +00003 *
uweb25f1ea2007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
uwe6ab4b7b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
wardfbe9c652007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
stepan927d4e22007-04-04 22:45:58 +00008 *
uweb25f1ea2007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
stepan927d4e22007-04-04 22:45:58 +000012 *
uweb25f1ea2007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
stepan927d4e22007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
stepan927d4e22007-04-04 22:45:58 +000027#include <string.h>
stepan927d4e22007-04-04 22:45:58 +000028#include "flash.h"
hailfinger428f6852010-07-27 22:41:39 +000029#include "programmer.h"
stepan927d4e22007-04-04 22:45:58 +000030
hailfinger324a9cc2010-05-26 01:45:41 +000031#if defined(__i386__) || defined(__x86_64__)
stuge04909772007-05-04 04:47:04 +000032/*
uwebe4477b2007-08-23 16:08:21 +000033 * Helper functions for many Winbond Super I/Os of the W836xx range.
stuge04909772007-05-04 04:47:04 +000034 */
stuge04909772007-05-04 04:47:04 +000035/* Enter extended functions */
stugeaa35d392009-01-26 02:34:51 +000036void w836xx_ext_enter(uint16_t port)
uwe23438a02007-05-03 10:09:23 +000037{
hailfingere1f062f2008-05-22 13:22:45 +000038 OUTB(0x87, port);
39 OUTB(0x87, port);
stuge04909772007-05-04 04:47:04 +000040}
uwe23438a02007-05-03 10:09:23 +000041
stuge04909772007-05-04 04:47:04 +000042/* Leave extended functions */
stugeaa35d392009-01-26 02:34:51 +000043void w836xx_ext_leave(uint16_t port)
stuge04909772007-05-04 04:47:04 +000044{
hailfingere1f062f2008-05-22 13:22:45 +000045 OUTB(0xAA, port);
stuge04909772007-05-04 04:47:04 +000046}
uwe23438a02007-05-03 10:09:23 +000047
hailfinger7bac0e52009-05-25 23:26:50 +000048/* Generic Super I/O helper functions */
49uint8_t sio_read(uint16_t port, uint8_t reg)
stuge04909772007-05-04 04:47:04 +000050{
hailfinger7bac0e52009-05-25 23:26:50 +000051 OUTB(reg, port);
52 return INB(port + 1);
stuge04909772007-05-04 04:47:04 +000053}
uwe23438a02007-05-03 10:09:23 +000054
hailfinger7bac0e52009-05-25 23:26:50 +000055void sio_write(uint16_t port, uint8_t reg, uint8_t data)
stuge04909772007-05-04 04:47:04 +000056{
hailfinger7bac0e52009-05-25 23:26:50 +000057 OUTB(reg, port);
58 OUTB(data, port + 1);
stuge04909772007-05-04 04:47:04 +000059}
uwe23438a02007-05-03 10:09:23 +000060
hailfinger7bac0e52009-05-25 23:26:50 +000061void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
stuge04909772007-05-04 04:47:04 +000062{
rminnich6079a1c2007-10-12 21:22:40 +000063 uint8_t tmp;
uwe23438a02007-05-03 10:09:23 +000064
hailfinger7bac0e52009-05-25 23:26:50 +000065 OUTB(reg, port);
66 tmp = INB(port + 1) & ~mask;
67 OUTB(tmp | (data & mask), port + 1);
uwe23438a02007-05-03 10:09:23 +000068}
69
hailfingerc236f9e2009-12-22 23:42:04 +000070/* Not used yet. */
71#if 0
72static int enable_flash_decode_superio(void)
73{
74 int ret;
75 uint8_t tmp;
76
77 switch (superio.vendor) {
78 case SUPERIO_VENDOR_NONE:
79 ret = -1;
80 break;
81 case SUPERIO_VENDOR_ITE:
82 enter_conf_mode_ite(superio.port);
uwef6f94d42010-03-13 17:28:29 +000083 /* Enable flash mapping. Works for most old ITE style Super I/O. */
hailfingerc236f9e2009-12-22 23:42:04 +000084 tmp = sio_read(superio.port, 0x24);
85 tmp |= 0xfc;
86 sio_write(superio.port, 0x24, tmp);
87 exit_conf_mode_ite(superio.port);
88 ret = 0;
89 break;
90 default:
snelsone42c3802010-05-07 20:09:04 +000091 msg_pdbg("Unhandled Super I/O type!\n");
hailfingerc236f9e2009-12-22 23:42:04 +000092 ret = -1;
93 break;
94 }
95 return ret;
96}
97#endif
98
uwee15beb92010-08-08 17:01:18 +000099/*
mkarcherb2505c02010-05-24 16:03:57 +0000100 * SMSC FDC37B787: Raise GPIO50
101 */
uweeb26b6e2010-06-07 19:06:26 +0000102static int fdc37b787_gpio50_raise(uint16_t port)
mkarcherb2505c02010-05-24 16:03:57 +0000103{
104 uint8_t id, val;
105
106 OUTB(0x55, port); /* enter conf mode */
107 id = sio_read(port, 0x20);
108 if (id != 0x44) {
uweeb26b6e2010-06-07 19:06:26 +0000109 msg_perr("\nERROR: FDC37B787: Wrong ID 0x%02X.\n", id);
mkarcherb2505c02010-05-24 16:03:57 +0000110 OUTB(0xAA, port); /* leave conf mode */
111 return -1;
112 }
113
114 sio_write(port, 0x07, 0x08); /* Select Aux I/O subdevice */
115
116 val = sio_read(port, 0xC8); /* GP50 */
117 if ((val & 0x1B) != 0x10) /* output, no invert, GPIO */
118 {
uweeb26b6e2010-06-07 19:06:26 +0000119 msg_perr("\nERROR: GPIO50 mode 0x%02X unexpected.\n", val);
mkarcherb2505c02010-05-24 16:03:57 +0000120 OUTB(0xAA, port);
121 return -1;
122 }
123
124 sio_mask(port, 0xF9, 0x01, 0x01);
125
126 OUTB(0xAA, port); /* Leave conf mode */
127 return 0;
128}
129
uwee15beb92010-08-08 17:01:18 +0000130/*
131 * Suited for:
132 * - Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
mkarcherb2505c02010-05-24 16:03:57 +0000133 */
uweeb26b6e2010-06-07 19:06:26 +0000134static int fdc37b787_gpio50_raise_3f0(void)
mkarcherb2505c02010-05-24 16:03:57 +0000135{
uweeb26b6e2010-06-07 19:06:26 +0000136 return fdc37b787_gpio50_raise(0x3f0);
mkarcherb2505c02010-05-24 16:03:57 +0000137}
138
mkarcher51455562010-06-27 15:07:49 +0000139struct winbond_mux {
140 uint8_t reg; /* 0 if the corresponding pin is not muxed */
141 uint8_t data; /* reg/data/mask may be directly ... */
142 uint8_t mask; /* ... passed to sio_mask */
143};
144
145struct winbond_port {
146 const struct winbond_mux *mux; /* NULL or pointer to mux info for the 8 bits */
147 uint8_t ldn; /* LDN this GPIO register is located in */
148 uint8_t enable_bit; /* bit in 0x30 of that LDN to enable
149 the GPIO port */
150 uint8_t base; /* base register in that LDN for the port */
151};
152
153struct winbond_chip {
154 uint8_t device_id; /* reg 0x20 of the expected w83626x */
155 uint8_t gpio_port_count;
156 const struct winbond_port *port;
157};
158
159
160#define UNIMPLEMENTED_PORT {NULL, 0, 0, 0}
161
162enum winbond_id {
163 WINBOND_W83627HF_ID = 0x52,
mkarcher65f85742010-06-27 15:07:52 +0000164 WINBOND_W83627EHF_ID = 0x88,
mkarcher51455562010-06-27 15:07:49 +0000165 WINBOND_W83627THF_ID = 0x82,
166};
167
168static const struct winbond_mux w83627hf_port2_mux[8] = {
169 {0x2A, 0x01, 0x01}, /* or MIDI */
170 {0x2B, 0x80, 0x80}, /* or SPI */
171 {0x2B, 0x40, 0x40}, /* or SPI */
172 {0x2B, 0x20, 0x20}, /* or power LED */
173 {0x2B, 0x10, 0x10}, /* or watchdog */
174 {0x2B, 0x08, 0x08}, /* or infra red */
175 {0x2B, 0x04, 0x04}, /* or infra red */
176 {0x2B, 0x03, 0x03} /* or IRQ1 input */
177};
178
179static const struct winbond_port w83627hf[3] = {
180 UNIMPLEMENTED_PORT,
181 {w83627hf_port2_mux, 0x08, 0, 0xF0},
uwe8d342eb2011-07-28 08:13:25 +0000182 UNIMPLEMENTED_PORT,
mkarcher51455562010-06-27 15:07:49 +0000183};
184
mkarcher65f85742010-06-27 15:07:52 +0000185static const struct winbond_mux w83627ehf_port2_mux[8] = {
186 {0x29, 0x06, 0x02}, /* or MIDI */
187 {0x29, 0x06, 0x02},
188 {0x24, 0x02, 0x00}, /* or SPI ROM interface */
189 {0x24, 0x02, 0x00},
190 {0x2A, 0x01, 0x01}, /* or keyboard/mouse interface */
191 {0x2A, 0x01, 0x01},
192 {0x2A, 0x01, 0x01},
uwe8d342eb2011-07-28 08:13:25 +0000193 {0x2A, 0x01, 0x01},
mkarcher65f85742010-06-27 15:07:52 +0000194};
195
196static const struct winbond_port w83627ehf[6] = {
197 UNIMPLEMENTED_PORT,
198 {w83627ehf_port2_mux, 0x09, 0, 0xE3},
199 UNIMPLEMENTED_PORT,
200 UNIMPLEMENTED_PORT,
201 UNIMPLEMENTED_PORT,
uwe8d342eb2011-07-28 08:13:25 +0000202 UNIMPLEMENTED_PORT,
mkarcher65f85742010-06-27 15:07:52 +0000203};
204
mkarcher51455562010-06-27 15:07:49 +0000205static const struct winbond_mux w83627thf_port4_mux[8] = {
206 {0x2D, 0x01, 0x01}, /* or watchdog or VID level strap */
207 {0x2D, 0x02, 0x02}, /* or resume reset */
208 {0x2D, 0x04, 0x04}, /* or S3 input */
209 {0x2D, 0x08, 0x08}, /* or PSON# */
210 {0x2D, 0x10, 0x10}, /* or PWROK */
211 {0x2D, 0x20, 0x20}, /* or suspend LED */
212 {0x2D, 0x40, 0x40}, /* or panel switch input */
uwe8d342eb2011-07-28 08:13:25 +0000213 {0x2D, 0x80, 0x80}, /* or panel switch output */
mkarcher51455562010-06-27 15:07:49 +0000214};
215
216static const struct winbond_port w83627thf[5] = {
217 UNIMPLEMENTED_PORT, /* GPIO1 */
218 UNIMPLEMENTED_PORT, /* GPIO2 */
219 UNIMPLEMENTED_PORT, /* GPIO3 */
220 {w83627thf_port4_mux, 0x09, 1, 0xF4},
uwe8d342eb2011-07-28 08:13:25 +0000221 UNIMPLEMENTED_PORT, /* GPIO5 */
mkarcher51455562010-06-27 15:07:49 +0000222};
223
224static const struct winbond_chip winbond_chips[] = {
225 {WINBOND_W83627HF_ID, ARRAY_SIZE(w83627hf), w83627hf },
mkarcher65f85742010-06-27 15:07:52 +0000226 {WINBOND_W83627EHF_ID, ARRAY_SIZE(w83627ehf), w83627ehf},
mkarcher51455562010-06-27 15:07:49 +0000227 {WINBOND_W83627THF_ID, ARRAY_SIZE(w83627thf), w83627thf},
228};
229
uwee15beb92010-08-08 17:01:18 +0000230/*
231 * Detects which Winbond Super I/O is responding at the given base address,
232 * but takes no effort to make sure the chip is really a Winbond Super I/O.
233 */
234static const struct winbond_chip *winbond_superio_detect(uint16_t base)
mkarcher51455562010-06-27 15:07:49 +0000235{
236 uint8_t chipid;
uwee15beb92010-08-08 17:01:18 +0000237 const struct winbond_chip *chip = NULL;
mkarcher51455562010-06-27 15:07:49 +0000238 int i;
239
240 w836xx_ext_enter(base);
241 chipid = sio_read(base, 0x20);
uwee15beb92010-08-08 17:01:18 +0000242
243 for (i = 0; i < ARRAY_SIZE(winbond_chips); i++) {
244 if (winbond_chips[i].device_id == chipid) {
mkarcher51455562010-06-27 15:07:49 +0000245 chip = &winbond_chips[i];
246 break;
247 }
uwee15beb92010-08-08 17:01:18 +0000248 }
249
mkarcher51455562010-06-27 15:07:49 +0000250 w836xx_ext_leave(base);
251 return chip;
252}
253
uwee15beb92010-08-08 17:01:18 +0000254/*
255 * The chipid parameter goes away as soon as we have Super I/O matching in the
256 * board enable table. The call to winbond_superio_detect() goes away as
257 * soon as we have generic Super I/O detection code.
258 */
mkarcher51455562010-06-27 15:07:49 +0000259static int winbond_gpio_set(uint16_t base, enum winbond_id chipid,
260 int pin, int raise)
261{
uwee15beb92010-08-08 17:01:18 +0000262 const struct winbond_chip *chip = NULL;
263 const struct winbond_port *gpio;
mkarcher51455562010-06-27 15:07:49 +0000264 int port = pin / 10;
265 int bit = pin % 10;
266
267 chip = winbond_superio_detect(base);
268 if (!chip) {
269 msg_perr("\nERROR: No supported Winbond Super I/O found\n");
270 return -1;
271 }
mkarcher87ee57f2010-06-29 14:44:40 +0000272 if (chip->device_id != chipid) {
273 msg_perr("\nERROR: Found Winbond chip with ID 0x%x, "
274 "expected %x\n", chip->device_id, chipid);
275 return -1;
276 }
mkarcher51455562010-06-27 15:07:49 +0000277 if (bit >= 8 || port == 0 || port > chip->gpio_port_count) {
278 msg_perr("\nERROR: winbond_gpio_set: Invalid GPIO number %d\n",
279 pin);
280 return -1;
281 }
282
283 gpio = &chip->port[port - 1];
284
285 if (gpio->ldn == 0) {
286 msg_perr("\nERROR: GPIO%d is not supported yet on this"
287 " winbond chip\n", port);
288 return -1;
289 }
290
291 w836xx_ext_enter(base);
292
uwee15beb92010-08-08 17:01:18 +0000293 /* Select logical device. */
mkarcher51455562010-06-27 15:07:49 +0000294 sio_write(base, 0x07, gpio->ldn);
295
296 /* Activate logical device. */
297 sio_mask(base, 0x30, 1 << gpio->enable_bit, 1 << gpio->enable_bit);
298
uwee15beb92010-08-08 17:01:18 +0000299 /* Select GPIO function of that pin. */
mkarcher51455562010-06-27 15:07:49 +0000300 if (gpio->mux && gpio->mux[bit].reg)
301 sio_mask(base, gpio->mux[bit].reg,
302 gpio->mux[bit].data, gpio->mux[bit].mask);
303
uwee15beb92010-08-08 17:01:18 +0000304 sio_mask(base, gpio->base + 0, 0, 1 << bit); /* Make pin output */
mkarcher51455562010-06-27 15:07:49 +0000305 sio_mask(base, gpio->base + 2, 0, 1 << bit); /* Clear inversion */
306 sio_mask(base, gpio->base + 1, raise << bit, 1 << bit);
307
308 w836xx_ext_leave(base);
309
310 return 0;
311}
312
uwee15beb92010-08-08 17:01:18 +0000313/*
uwebe4477b2007-08-23 16:08:21 +0000314 * Winbond W83627HF: Raise GPIO24.
stuge04909772007-05-04 04:47:04 +0000315 *
316 * Suited for:
uwebe4477b2007-08-23 16:08:21 +0000317 * - Agami Aruma
318 * - IWILL DK8-HTX
stepan927d4e22007-04-04 22:45:58 +0000319 */
uwee15beb92010-08-08 17:01:18 +0000320static int w83627hf_gpio24_raise_2e(void)
stepan927d4e22007-04-04 22:45:58 +0000321{
mkarcher51455562010-06-27 15:07:49 +0000322 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 24, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000323}
324
uwee15beb92010-08-08 17:01:18 +0000325/*
mkarcher101a27a2010-08-07 21:49:11 +0000326 * Winbond W83627HF: Raise GPIO25.
327 *
328 * Suited for:
329 * - MSI MS-6577
330 */
uwee15beb92010-08-08 17:01:18 +0000331static int w83627hf_gpio25_raise_2e(void)
mkarcher101a27a2010-08-07 21:49:11 +0000332{
333 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 25, 1);
334}
335
uwee15beb92010-08-08 17:01:18 +0000336/*
stefanctbf8ef7d2011-07-20 16:34:18 +0000337 * Winbond W83627EHF: Raise GPIO22.
mkarcher65f85742010-06-27 15:07:52 +0000338 *
339 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000340 * - ASUS A8N-VM CSM: AMD Socket 939 + GeForce 6150 (C51) + MCP51
mkarcher65f85742010-06-27 15:07:52 +0000341 */
stefanctbf8ef7d2011-07-20 16:34:18 +0000342static int w83627ehf_gpio22_raise_2e(void)
mkarcher65f85742010-06-27 15:07:52 +0000343{
stefanctbf8ef7d2011-07-20 16:34:18 +0000344 return winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, 22, 1);
mkarcher65f85742010-06-27 15:07:52 +0000345}
346
uwee15beb92010-08-08 17:01:18 +0000347/*
mkarcher51455562010-06-27 15:07:49 +0000348 * Winbond W83627THF: Raise GPIO 44.
rminnich6079a1c2007-10-12 21:22:40 +0000349 *
350 * Suited for:
stugea1efa0e2008-07-21 17:48:40 +0000351 * - MSI K8T Neo2-F
rminnich6079a1c2007-10-12 21:22:40 +0000352 */
uwee15beb92010-08-08 17:01:18 +0000353static int w83627thf_gpio44_raise_2e(void)
rminnich6079a1c2007-10-12 21:22:40 +0000354{
mkarcher51455562010-06-27 15:07:49 +0000355 return winbond_gpio_set(0x2e, WINBOND_W83627THF_ID, 44, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000356}
357
uwee15beb92010-08-08 17:01:18 +0000358/*
mkarcher51455562010-06-27 15:07:49 +0000359 * Winbond W83627THF: Raise GPIO 44.
360 *
361 * Suited for:
362 * - MSI K8N Neo3
363 */
uwee15beb92010-08-08 17:01:18 +0000364static int w83627thf_gpio44_raise_4e(void)
stugea1efa0e2008-07-21 17:48:40 +0000365{
mkarcher51455562010-06-27 15:07:49 +0000366 return winbond_gpio_set(0x4e, WINBOND_W83627THF_ID, 44, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000367}
uwe6ed6d952007-12-04 21:49:06 +0000368
uwee15beb92010-08-08 17:01:18 +0000369/*
mkarcher20636ae2010-08-02 08:29:34 +0000370 * Enable MEMW# and set ROM size to max.
uwee15beb92010-08-08 17:01:18 +0000371 * Supported chips: W83L517D, W83697HF/F/HG, W83697SF/UF/UG
stepan927d4e22007-04-04 22:45:58 +0000372 */
hailfinger7bac0e52009-05-25 23:26:50 +0000373static void w836xx_memw_enable(uint16_t port)
stepan927d4e22007-04-04 22:45:58 +0000374{
hailfinger7bac0e52009-05-25 23:26:50 +0000375 w836xx_ext_enter(port);
376 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
uwe6ab4b7b2009-05-09 14:26:04 +0000377 /* Enable MEMW# and set ROM size select to max. (4M). */
hailfinger7bac0e52009-05-25 23:26:50 +0000378 sio_mask(port, 0x24, 0x28, 0x28);
uwe6ab4b7b2009-05-09 14:26:04 +0000379 }
hailfinger7bac0e52009-05-25 23:26:50 +0000380 w836xx_ext_leave(port);
uwe6ab4b7b2009-05-09 14:26:04 +0000381}
382
uwee15beb92010-08-08 17:01:18 +0000383/*
libv53f58142009-12-23 00:54:26 +0000384 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000385 * - EPoX EP-8K5A2: VIA KT333 + VT8235
386 * - Albatron PM266A Pro: VIA P4M266A + VT8235
387 * - Shuttle AK31 (all versions): VIA KT266 + VT8233
388 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
389 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237
mkarcher7ad3c252010-08-15 10:21:29 +0000390 * - MSI KM4M-V and KM4AM-V: VIA KM400/KM400A + VT8237
uwec466f572010-09-11 15:25:48 +0000391 * - MSI MS-6561 (745 Ultra): SiS 745 + W83697HF
uwe89e0e7f2010-09-07 18:14:53 +0000392 * - MSI MS-6787 (P4MAM-V/P4MAM-L): VIA P4M266 + VT8235
uweb0beb9f2010-10-05 21:48:43 +0000393 * - ASRock K7S41: SiS 741 + SiS 963 + W83697HF
uwe0e214692011-06-19 16:52:48 +0000394 * - ASRock K7S41GX: SiS 741GX + SiS 963L + W83697HF
uwe6ab4b7b2009-05-09 14:26:04 +0000395 */
uweeb26b6e2010-06-07 19:06:26 +0000396static int w836xx_memw_enable_2e(void)
uwe6ab4b7b2009-05-09 14:26:04 +0000397{
libv53f58142009-12-23 00:54:26 +0000398 w836xx_memw_enable(0x2E);
stepan927d4e22007-04-04 22:45:58 +0000399
libv53f58142009-12-23 00:54:26 +0000400 return 0;
uwe6ab4b7b2009-05-09 14:26:04 +0000401}
402
uwee15beb92010-08-08 17:01:18 +0000403/*
mkarchered00ee62010-03-21 13:36:20 +0000404 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000405 * - Termtek TK-3370 (rev. 2.5b)
mkarchered00ee62010-03-21 13:36:20 +0000406 */
uweeb26b6e2010-06-07 19:06:26 +0000407static int w836xx_memw_enable_4e(void)
mkarchered00ee62010-03-21 13:36:20 +0000408{
409 w836xx_memw_enable(0x4E);
410
411 return 0;
412}
413
uwee15beb92010-08-08 17:01:18 +0000414/*
hailfingerc73ce6e2010-07-10 16:56:32 +0000415 * Suited for all boards with ITE IT8705F.
416 * The SIS950 Super I/O probably requires a similar flash write enable.
libv71e95f52010-01-20 14:45:07 +0000417 */
hailfingerc73ce6e2010-07-10 16:56:32 +0000418int it8705f_write_enable(uint8_t port)
libv71e95f52010-01-20 14:45:07 +0000419{
hailfingerc73ce6e2010-07-10 16:56:32 +0000420 uint8_t tmp;
421 int ret = 0;
422
libv71e95f52010-01-20 14:45:07 +0000423 enter_conf_mode_ite(port);
hailfingerc73ce6e2010-07-10 16:56:32 +0000424 tmp = sio_read(port, 0x24);
425 /* Check if at least one flash segment is enabled. */
426 if (tmp & 0xf0) {
427 /* The IT8705F will respond to LPC cycles and translate them. */
hailfinger76bb7e92011-11-09 23:40:00 +0000428 internal_buses_supported = BUS_PARALLEL;
hailfingerc73ce6e2010-07-10 16:56:32 +0000429 /* Flash ROM I/F Writes Enable */
430 tmp |= 0x04;
431 msg_pdbg("Enabling IT8705F flash ROM interface write.\n");
432 if (tmp & 0x02) {
433 /* The data sheet contradicts itself about max size. */
434 max_rom_decode.parallel = 1024 * 1024;
435 msg_pinfo("IT8705F with very unusual settings. Please "
436 "send the output of \"flashrom -V\" to \n"
hailfinger5bae2332010-10-08 11:03:02 +0000437 "flashrom@flashrom.org with "
438 "IT8705: your board name: flashrom -V\n"
439 "as the subject to help us finish "
hailfingerc73ce6e2010-07-10 16:56:32 +0000440 "support for your Super I/O. Thanks.\n");
441 ret = 1;
442 } else if (tmp & 0x08) {
443 max_rom_decode.parallel = 512 * 1024;
444 } else {
445 max_rom_decode.parallel = 256 * 1024;
446 }
447 /* Safety checks. The data sheet is unclear here: Segments 1+3
448 * overlap, no segment seems to cover top - 1MB to top - 512kB.
449 * We assume that certain combinations make no sense.
450 */
451 if (((tmp & 0x02) && !(tmp & 0x08)) || /* 1 MB en, 512 kB dis */
452 (!(tmp & 0x10)) || /* 128 kB dis */
453 (!(tmp & 0x40))) { /* 256/512 kB dis */
454 msg_perr("Inconsistent IT8705F decode size!\n");
455 ret = 1;
456 }
457 if (sio_read(port, 0x25) != 0) {
458 msg_perr("IT8705F flash data pins disabled!\n");
459 ret = 1;
460 }
461 if (sio_read(port, 0x26) != 0) {
462 msg_perr("IT8705F flash address pins 0-7 disabled!\n");
463 ret = 1;
464 }
465 if (sio_read(port, 0x27) != 0) {
466 msg_perr("IT8705F flash address pins 8-15 disabled!\n");
467 ret = 1;
468 }
469 if ((sio_read(port, 0x29) & 0x10) != 0) {
470 msg_perr("IT8705F flash write enable pin disabled!\n");
471 ret = 1;
472 }
473 if ((sio_read(port, 0x29) & 0x08) != 0) {
474 msg_perr("IT8705F flash chip select pin disabled!\n");
475 ret = 1;
476 }
477 if ((sio_read(port, 0x29) & 0x04) != 0) {
478 msg_perr("IT8705F flash read strobe pin disabled!\n");
479 ret = 1;
480 }
481 if ((sio_read(port, 0x29) & 0x03) != 0) {
482 msg_perr("IT8705F flash address pins 16-17 disabled!\n");
483 /* Not really an error if you use flash chips smaller
484 * than 256 kByte, but such a configuration is unlikely.
485 */
486 ret = 1;
487 }
488 msg_pdbg("Maximum IT8705F parallel flash decode size is %u.\n",
489 max_rom_decode.parallel);
490 if (ret) {
491 msg_pinfo("Not enabling IT8705F flash write.\n");
492 } else {
493 sio_write(port, 0x24, tmp);
494 }
495 } else {
496 msg_pdbg("No IT8705F flash segment enabled.\n");
David Hendricks5e79c9f2013-11-04 22:05:08 -0800497 ret = 1;
hailfingerc73ce6e2010-07-10 16:56:32 +0000498 }
libv71e95f52010-01-20 14:45:07 +0000499 exit_conf_mode_ite(port);
500
hailfingerc73ce6e2010-07-10 16:56:32 +0000501 return ret;
libv71e95f52010-01-20 14:45:07 +0000502}
libv53f58142009-12-23 00:54:26 +0000503
mhm0d4fa5f2010-09-13 19:39:25 +0000504/*
505 * The ITE IT8707F is a custom chip made by ITE exclusively for ASUS.
506 * It uses the Winbond command sequence to enter extended configuration
507 * mode and the ITE sequence to exit.
508 *
509 * Registers seems similar to the ones on ITE IT8710F.
510 */
511static int it8707f_write_enable(uint8_t port)
512{
513 uint8_t tmp;
514
515 w836xx_ext_enter(port);
516
517 /* Set bit 3 (GLB_REG_WE) of reg 0x23: Makes reg 0x24-0x2A rw */
518 tmp = sio_read(port, 0x23);
519 tmp |= (1 << 3);
520 sio_write(port, 0x23, tmp);
521
522 /* Set bit 2 (FLASH_WE) and bit 3 (FLASH_IF_EN) of reg 0x24 */
523 tmp = sio_read(port, 0x24);
524 tmp |= (1 << 2) | (1 << 3);
525 sio_write(port, 0x24, tmp);
526
527 /* Clear bit 3 (GLB_REG_WE) of reg 0x23: Makes reg 0x24-0x2A ro */
528 tmp = sio_read(port, 0x23);
529 tmp &= ~(1 << 3);
530 sio_write(port, 0x23, tmp);
531
532 exit_conf_mode_ite(port);
533
534 return 0;
535}
536
537/*
538 * Suited for:
539 * - ASUS P4SC-E: SiS 651 + 962 + ITE IT8707F
540 */
541static int it8707f_write_enable_2e(void)
542{
543 return it8707f_write_enable(0x2e);
544}
545
mkarcherfc0a1e12011-03-06 12:07:19 +0000546#define PC87360_ID 0xE1
547#define PC87364_ID 0xE4
548
549static int pc8736x_gpio_set(uint8_t chipid, uint8_t gpio, int raise)
mkarcherb507b7b2010-02-27 18:35:54 +0000550{
uwee15beb92010-08-08 17:01:18 +0000551 static const int bankbase[] = {0, 4, 8, 10, 12};
552 int gpio_bank = gpio / 8;
553 int gpio_pin = gpio % 8;
554 uint16_t baseport;
555 uint8_t id, val;
mkarcherb507b7b2010-02-27 18:35:54 +0000556
uwee15beb92010-08-08 17:01:18 +0000557 if (gpio_bank > 4) {
mkarcherfc0a1e12011-03-06 12:07:19 +0000558 msg_perr("PC8736x: Invalid GPIO %d\n", gpio);
uwee15beb92010-08-08 17:01:18 +0000559 return -1;
560 }
mkarcherb507b7b2010-02-27 18:35:54 +0000561
uwee15beb92010-08-08 17:01:18 +0000562 id = sio_read(0x2E, 0x20);
mkarcherfc0a1e12011-03-06 12:07:19 +0000563 if (id != chipid) {
uwe8d342eb2011-07-28 08:13:25 +0000564 msg_perr("PC8736x: unexpected ID %02x (expected %02x)\n",
565 id, chipid);
uwee15beb92010-08-08 17:01:18 +0000566 return -1;
567 }
mkarcherb507b7b2010-02-27 18:35:54 +0000568
uwee15beb92010-08-08 17:01:18 +0000569 sio_write(0x2E, 0x07, 0x07); /* Select GPIO device. */
570 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
571 if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
572 msg_perr("PC87360: invalid GPIO base address %04x\n",
573 baseport);
574 return -1;
575 }
576 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device. */
577 sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
578 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output. */
mkarcherb507b7b2010-02-27 18:35:54 +0000579
uwee15beb92010-08-08 17:01:18 +0000580 val = INB(baseport + bankbase[gpio_bank]);
581 if (raise)
582 val |= 1 << gpio_pin;
583 else
584 val &= ~(1 << gpio_pin);
585 OUTB(val, baseport + bankbase[gpio_bank]);
mkarcherb507b7b2010-02-27 18:35:54 +0000586
uwee15beb92010-08-08 17:01:18 +0000587 return 0;
mkarcherb507b7b2010-02-27 18:35:54 +0000588}
589
uwee15beb92010-08-08 17:01:18 +0000590/*
591 * VIA VT823x: Set one of the GPIO pins.
uwe6ab4b7b2009-05-09 14:26:04 +0000592 */
libv53f58142009-12-23 00:54:26 +0000593static int via_vt823x_gpio_set(uint8_t gpio, int raise)
uwe6ab4b7b2009-05-09 14:26:04 +0000594{
libv53f58142009-12-23 00:54:26 +0000595 struct pci_dev *dev;
uwe6ab4b7b2009-05-09 14:26:04 +0000596 uint16_t base;
libvc89fddc2009-12-09 07:53:01 +0000597 uint8_t val, bit, offset;
uwe6ab4b7b2009-05-09 14:26:04 +0000598
libv53f58142009-12-23 00:54:26 +0000599 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
600 switch (dev->device_id) {
601 case 0x3177: /* VT8235 */
602 case 0x3227: /* VT8237R */
603 case 0x3337: /* VT8237A */
604 break;
605 default:
snelsone42c3802010-05-07 20:09:04 +0000606 msg_perr("\nERROR: VT823x ISA bridge not found.\n");
libv53f58142009-12-23 00:54:26 +0000607 return -1;
608 }
609
libv785ec422009-06-19 13:53:59 +0000610 if ((gpio >= 12) && (gpio <= 15)) {
611 /* GPIO12-15 -> output */
612 val = pci_read_byte(dev, 0xE4);
613 val |= 0x10;
614 pci_write_byte(dev, 0xE4, val);
615 } else if (gpio == 9) {
616 /* GPIO9 -> Output */
617 val = pci_read_byte(dev, 0xE4);
618 val |= 0x20;
619 pci_write_byte(dev, 0xE4, val);
libvc89fddc2009-12-09 07:53:01 +0000620 } else if (gpio == 5) {
621 val = pci_read_byte(dev, 0xE4);
622 val |= 0x01;
623 pci_write_byte(dev, 0xE4, val);
libv785ec422009-06-19 13:53:59 +0000624 } else {
snelsone42c3802010-05-07 20:09:04 +0000625 msg_perr("\nERROR: "
uwe6ab4b7b2009-05-09 14:26:04 +0000626 "VT823x GPIO%02d is not implemented.\n", gpio);
libv53f58142009-12-23 00:54:26 +0000627 return -1;
uwef6641642007-05-09 10:17:44 +0000628 }
stepan927d4e22007-04-04 22:45:58 +0000629
uwe6ab4b7b2009-05-09 14:26:04 +0000630 /* We need the I/O Base Address for this board's flash enable. */
631 base = pci_read_word(dev, 0x88) & 0xff80;
632
libvc89fddc2009-12-09 07:53:01 +0000633 offset = 0x4C + gpio / 8;
634 bit = 0x01 << (gpio % 8);
635
636 val = INB(base + offset);
uwe6ab4b7b2009-05-09 14:26:04 +0000637 if (raise)
638 val |= bit;
639 else
640 val &= ~bit;
libvc89fddc2009-12-09 07:53:01 +0000641 OUTB(val, base + offset);
stepan927d4e22007-04-04 22:45:58 +0000642
uwef6641642007-05-09 10:17:44 +0000643 return 0;
stepan927d4e22007-04-04 22:45:58 +0000644}
645
uwee15beb92010-08-08 17:01:18 +0000646/*
647 * Suited for:
648 * - ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
stepan927d4e22007-04-04 22:45:58 +0000649 */
uweeb26b6e2010-06-07 19:06:26 +0000650static int via_vt823x_gpio5_raise(void)
stepan927d4e22007-04-04 22:45:58 +0000651{
libv53f58142009-12-23 00:54:26 +0000652 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
653 return via_vt823x_gpio_set(5, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000654}
655
uwee15beb92010-08-08 17:01:18 +0000656/*
657 * Suited for:
658 * - VIA EPIA EK & N & NL
libv785ec422009-06-19 13:53:59 +0000659 */
uweeb26b6e2010-06-07 19:06:26 +0000660static int via_vt823x_gpio9_raise(void)
libv785ec422009-06-19 13:53:59 +0000661{
libv53f58142009-12-23 00:54:26 +0000662 return via_vt823x_gpio_set(9, 1);
libv785ec422009-06-19 13:53:59 +0000663}
664
uwee15beb92010-08-08 17:01:18 +0000665/*
666 * Suited for:
667 * - VIA EPIA M and MII (and maybe other CLE266 based EPIAs)
libv53f58142009-12-23 00:54:26 +0000668 *
669 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
670 * lowered there.
uwe6ab4b7b2009-05-09 14:26:04 +0000671 */
uweeb26b6e2010-06-07 19:06:26 +0000672static int via_vt823x_gpio15_raise(void)
uwe6ab4b7b2009-05-09 14:26:04 +0000673{
libv53f58142009-12-23 00:54:26 +0000674 return via_vt823x_gpio_set(15, 1);
675}
676
uwee15beb92010-08-08 17:01:18 +0000677/*
libv53f58142009-12-23 00:54:26 +0000678 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
679 *
680 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000681 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
682 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
libv53f58142009-12-23 00:54:26 +0000683 */
uweeb26b6e2010-06-07 19:06:26 +0000684static int board_msi_kt4v(void)
libv53f58142009-12-23 00:54:26 +0000685{
686 int ret;
687
688 ret = via_vt823x_gpio_set(12, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000689 w836xx_memw_enable(0x2E);
hailfinger755073f2008-02-09 02:03:06 +0000690
libv53f58142009-12-23 00:54:26 +0000691 return ret;
hailfinger755073f2008-02-09 02:03:06 +0000692}
693
uwee15beb92010-08-08 17:01:18 +0000694/*
695 * Suited for:
696 * - ASUS P5A
uwe691ddb62007-05-20 16:16:13 +0000697 *
698 * This is rather nasty code, but there's no way to do this cleanly.
699 * We're basically talking to some unknown device on SMBus, my guess
700 * is that it is the Winbond W83781D that lives near the DIP BIOS.
701 */
uweeb26b6e2010-06-07 19:06:26 +0000702static int board_asus_p5a(void)
uwe691ddb62007-05-20 16:16:13 +0000703{
704 uint8_t tmp;
705 int i;
706
707#define ASUSP5A_LOOP 5000
708
hailfingere1f062f2008-05-22 13:22:45 +0000709 OUTB(0x00, 0xE807);
710 OUTB(0xEF, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000711
hailfingere1f062f2008-05-22 13:22:45 +0000712 OUTB(0xFF, 0xE800);
uwe691ddb62007-05-20 16:16:13 +0000713
714 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000715 OUTB(0xE1, 0xFF);
716 if (INB(0xE800) & 0x04)
uwe691ddb62007-05-20 16:16:13 +0000717 break;
718 }
719
720 if (i == ASUSP5A_LOOP) {
uweeb26b6e2010-06-07 19:06:26 +0000721 msg_perr("Unable to contact device.\n");
uwe691ddb62007-05-20 16:16:13 +0000722 return -1;
723 }
724
hailfingere1f062f2008-05-22 13:22:45 +0000725 OUTB(0x20, 0xE801);
726 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000727
hailfingere1f062f2008-05-22 13:22:45 +0000728 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000729
730 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000731 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000732 if (tmp & 0x70)
733 break;
734 }
735
736 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
uweeb26b6e2010-06-07 19:06:26 +0000737 msg_perr("Failed to read device.\n");
uwe691ddb62007-05-20 16:16:13 +0000738 return -1;
739 }
740
hailfingere1f062f2008-05-22 13:22:45 +0000741 tmp = INB(0xE804);
uwe691ddb62007-05-20 16:16:13 +0000742 tmp &= ~0x02;
743
hailfingere1f062f2008-05-22 13:22:45 +0000744 OUTB(0x00, 0xE807);
745 OUTB(0xEE, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000746
hailfingere1f062f2008-05-22 13:22:45 +0000747 OUTB(tmp, 0xE804);
uwe691ddb62007-05-20 16:16:13 +0000748
hailfingere1f062f2008-05-22 13:22:45 +0000749 OUTB(0xFF, 0xE800);
750 OUTB(0xE1, 0xFF);
uwe691ddb62007-05-20 16:16:13 +0000751
hailfingere1f062f2008-05-22 13:22:45 +0000752 OUTB(0x20, 0xE801);
753 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000754
hailfingere1f062f2008-05-22 13:22:45 +0000755 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000756
757 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000758 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000759 if (tmp & 0x70)
760 break;
761 }
762
763 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
uweeb26b6e2010-06-07 19:06:26 +0000764 msg_perr("Failed to write to device.\n");
uwe691ddb62007-05-20 16:16:13 +0000765 return -1;
766 }
767
768 return 0;
769}
770
libv6a74dbe2009-12-09 11:39:02 +0000771/*
772 * Set GPIO lines in the Broadcom HT-1000 southbridge.
773 *
uwee15beb92010-08-08 17:01:18 +0000774 * It's not a Super I/O but it uses the same index/data port method.
libv6a74dbe2009-12-09 11:39:02 +0000775 */
uweeb26b6e2010-06-07 19:06:26 +0000776static int board_hp_dl145_g3_enable(void)
libv6a74dbe2009-12-09 11:39:02 +0000777{
778 /* GPIO 0 reg from PM regs */
779 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
780 sio_mask(0xcd6, 0x44, 0x24, 0x24);
781
782 return 0;
783}
784
hailfinger08c281b2010-07-01 11:16:28 +0000785/*
786 * Set GPIO lines in the Broadcom HT-1000 southbridge.
787 *
uwee15beb92010-08-08 17:01:18 +0000788 * It's not a Super I/O but it uses the same index/data port method.
hailfinger08c281b2010-07-01 11:16:28 +0000789 */
790static int board_hp_dl165_g6_enable(void)
791{
792 /* Variant of DL145, with slightly different pin placement. */
793 sio_mask(0xcd6, 0x44, 0x80, 0x80); /* TBL# */
794 sio_mask(0xcd6, 0x46, 0x04, 0x04); /* WP# */
795
796 return 0;
797}
798
uweeb26b6e2010-06-07 19:06:26 +0000799static int board_ibm_x3455(void)
stepan60b4d872007-06-05 12:51:52 +0000800{
uwee15beb92010-08-08 17:01:18 +0000801 /* Raise GPIO13. */
hailfinger9c47a702009-06-01 21:30:42 +0000802 sio_mask(0xcd6, 0x45, 0x20, 0x20);
stepan60b4d872007-06-05 12:51:52 +0000803
804 return 0;
805}
806
uwee15beb92010-08-08 17:01:18 +0000807/*
808 * Suited for:
809 * - Shuttle FN25 (SN25P): AMD S939 + NVIDIA CK804 (nForce4)
libvb13ceec2009-10-21 12:05:50 +0000810 */
uweeb26b6e2010-06-07 19:06:26 +0000811static int board_shuttle_fn25(void)
libvb13ceec2009-10-21 12:05:50 +0000812{
813 struct pci_dev *dev;
814
uwe8d342eb2011-07-28 08:13:25 +0000815 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA bridge. */
libvb13ceec2009-10-21 12:05:50 +0000816 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +0000817 msg_perr("\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
libvb13ceec2009-10-21 12:05:50 +0000818 return -1;
819 }
820
uwe8d342eb2011-07-28 08:13:25 +0000821 /* One of those bits seems to be connected to TBL#, but -ENOINFO. */
libvb13ceec2009-10-21 12:05:50 +0000822 pci_write_byte(dev, 0x92, 0);
823
824 return 0;
825}
826
uwee15beb92010-08-08 17:01:18 +0000827/*
mhmbf2aff92010-09-16 22:09:18 +0000828 * Suited for:
829 * - Elitegroup GeForce6100SM-M: NVIDIA MCP61 + ITE IT8726F
830 */
mhmbf2aff92010-09-16 22:09:18 +0000831static int board_ecs_geforce6100sm_m(void)
832{
833 struct pci_dev *dev;
834 uint32_t tmp;
835
836 dev = pci_dev_find(0x10DE, 0x03EB); /* NVIDIA MCP61 SMBus. */
837 if (!dev) {
838 msg_perr("\nERROR: NVIDIA MCP61 SMBus not found.\n");
839 return -1;
840 }
841
842 tmp = pci_read_byte(dev, 0xE0);
843 tmp &= ~(1 << 3);
844 pci_write_byte(dev, 0xE0, tmp);
845
846 return 0;
847}
848
849/*
libv6db37e62009-12-03 12:25:34 +0000850 * Very similar to AMD 8111 IO Hub.
libv5ac6e5c2009-10-05 16:07:00 +0000851 */
libv6db37e62009-12-03 12:25:34 +0000852static int nvidia_mcp_gpio_set(int gpio, int raise)
libv5ac6e5c2009-10-05 16:07:00 +0000853{
libv6db37e62009-12-03 12:25:34 +0000854 struct pci_dev *dev;
uwe8d342eb2011-07-28 08:13:25 +0000855 uint16_t base, devclass;
libv5ac6e5c2009-10-05 16:07:00 +0000856 uint8_t tmp;
857
libv8068cf92009-12-22 13:04:13 +0000858 if ((gpio < 0) || (gpio >= 0x40)) {
snelsone42c3802010-05-07 20:09:04 +0000859 msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
libv5736b072009-06-03 07:50:39 +0000860 return -1;
861 }
862
hailfingerb91c08c2011-08-15 19:54:20 +0000863 /* Check for the ISA bridge first. */
libv8068cf92009-12-22 13:04:13 +0000864 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
libv6db37e62009-12-03 12:25:34 +0000865 switch (dev->device_id) {
866 case 0x0030: /* CK804 */
867 case 0x0050: /* MCP04 */
868 case 0x0060: /* MCP2 */
mkarcherd2189b42010-06-12 23:07:26 +0000869 case 0x00E0: /* CK8 */
libv6db37e62009-12-03 12:25:34 +0000870 break;
mkarcherbb421582010-06-01 16:09:06 +0000871 case 0x0260: /* MCP51 */
mkarcher41c71342011-03-06 12:09:05 +0000872 case 0x0261: /* MCP51 */
mkarcherbb421582010-06-01 16:09:06 +0000873 case 0x0364: /* MCP55 */
874 /* find SMBus controller on *this* southbridge */
875 /* The infamous Tyan S2915-E has two south bridges; they are
876 easily told apart from each other by the class of the
877 LPC bridge, but have the same SMBus bridge IDs */
878 if (dev->func != 0) {
879 msg_perr("MCP LPC bridge at unexpected function"
880 " number %d\n", dev->func);
881 return -1;
882 }
883
hailfinger86da8ff2010-07-17 22:28:05 +0000884#if PCI_LIB_VERSION >= 0x020200
mkarcherbb421582010-06-01 16:09:06 +0000885 dev = pci_get_dev(pacc, dev->domain, dev->bus, dev->dev, 1);
hailfinger86da8ff2010-07-17 22:28:05 +0000886#else
887 /* pciutils/libpci before version 2.2 is too old to support
888 * PCI domains. Such old machines usually don't have domains
889 * besides domain 0, so this is not a problem.
890 */
891 dev = pci_get_dev(pacc, dev->bus, dev->dev, 1);
892#endif
mkarcherbb421582010-06-01 16:09:06 +0000893 if (!dev) {
894 msg_perr("MCP SMBus controller could not be found\n");
895 return -1;
896 }
897 devclass = pci_read_word(dev, PCI_CLASS_DEVICE);
898 if (devclass != 0x0C05) {
899 msg_perr("Unexpected device class %04x for SMBus"
900 " controller\n", devclass);
901 return -1;
902 }
libv8068cf92009-12-22 13:04:13 +0000903 break;
mkarcherbb421582010-06-01 16:09:06 +0000904 default:
snelsone42c3802010-05-07 20:09:04 +0000905 msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
libv6db37e62009-12-03 12:25:34 +0000906 return -1;
907 }
908
909 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
910 base += 0xC0;
911
912 tmp = INB(base + gpio);
913 tmp &= ~0x0F; /* null lower nibble */
914 tmp |= 0x04; /* gpio -> output. */
915 if (raise)
916 tmp |= 0x01;
917 OUTB(tmp, base + gpio);
libv5736b072009-06-03 07:50:39 +0000918
919 return 0;
920}
921
uwee15beb92010-08-08 17:01:18 +0000922/*
923 * Suited for:
stefanctd7a27782011-08-07 13:17:20 +0000924 * - ASUS A8M2N-LA (HP OEM "NodusM3-GL8E"): NVIDIA MCP51
uwe75074aa2010-08-15 14:36:18 +0000925 * - ASUS A8N-LA (HP OEM "Nagami-GL8E"): NVIDIA MCP51
uwee15beb92010-08-08 17:01:18 +0000926 * - ASUS M2NBP-VM CSM: NVIDIA MCP51
mkarcher28d6c872010-03-07 16:42:55 +0000927 */
uweeb26b6e2010-06-07 19:06:26 +0000928static int nvidia_mcp_gpio0_raise(void)
mkarcher28d6c872010-03-07 16:42:55 +0000929{
930 return nvidia_mcp_gpio_set(0x00, 1);
931}
932
uwee15beb92010-08-08 17:01:18 +0000933/*
934 * Suited for:
935 * - abit KN8 Ultra: NVIDIA CK804
snelsone1eaba92010-03-19 22:37:29 +0000936 */
uweeb26b6e2010-06-07 19:06:26 +0000937static int nvidia_mcp_gpio2_lower(void)
snelsone1eaba92010-03-19 22:37:29 +0000938{
939 return nvidia_mcp_gpio_set(0x02, 0);
940}
941
uwee15beb92010-08-08 17:01:18 +0000942/*
943 * Suited for:
mkarcherfcd97f82011-04-14 23:14:27 +0000944 * - Foxconn 6150K8MD-8EKRSH: Socket 939 + NVIDIA MCP51
uwe0b7a6ba2010-08-15 15:26:30 +0000945 * - MSI K8N Neo4: NVIDIA CK804. TODO: Should probably be K8N Neo4 Platinum, see http://www.coreboot.org/pipermail/flashrom/2010-August/004362.html.
946 * - MSI K8NGM2-L: NVIDIA MCP51
libv64ace522009-12-23 03:01:36 +0000947 */
uweeb26b6e2010-06-07 19:06:26 +0000948static int nvidia_mcp_gpio2_raise(void)
libv64ace522009-12-23 03:01:36 +0000949{
950 return nvidia_mcp_gpio_set(0x02, 1);
951}
952
uwee15beb92010-08-08 17:01:18 +0000953/*
954 * Suited for:
uwee2c9f9b2010-10-18 22:32:03 +0000955 * - EPoX EP-8NPA7I: Socket 754 + NVIDIA nForce4 4X
uwee05404d2010-10-15 23:02:15 +0000956 */
957static int nvidia_mcp_gpio4_raise(void)
958{
959 return nvidia_mcp_gpio_set(0x04, 1);
960}
961
962/*
963 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000964 * - HP xw9400 (Tyan S2915-E OEM): Dual(!) NVIDIA MCP55
965 *
966 * Notes: a) There are two MCP55 chips, so also two SMBus bridges on that
967 * board. We can't tell the SMBus logical devices apart, but we
968 * can tell the LPC bridge functions apart.
969 * We need to choose the SMBus bridge next to the LPC bridge with
970 * ID 0x364 and the "LPC bridge" class.
971 * b) #TBL is hardwired on that board to a pull-down. It can be
972 * overridden by connecting the two solder points next to F2.
mkarcherbb421582010-06-01 16:09:06 +0000973 */
uweeb26b6e2010-06-07 19:06:26 +0000974static int nvidia_mcp_gpio5_raise(void)
mkarcherbb421582010-06-01 16:09:06 +0000975{
976 return nvidia_mcp_gpio_set(0x05, 1);
977}
978
uwee15beb92010-08-08 17:01:18 +0000979/*
980 * Suited for:
981 * - abit NF7-S: NVIDIA CK804
mkarcher8b7b04a2010-04-11 21:01:06 +0000982 */
uweeb26b6e2010-06-07 19:06:26 +0000983static int nvidia_mcp_gpio8_raise(void)
mkarcher8b7b04a2010-04-11 21:01:06 +0000984{
985 return nvidia_mcp_gpio_set(0x08, 1);
986}
987
uwee15beb92010-08-08 17:01:18 +0000988/*
989 * Suited for:
stefanct371e7e82011-07-07 19:56:58 +0000990 * - GIGABYTE GA-K8NS Pro-939: Socket 939 + NVIDIA nForce3 + CK8
stefanct8fb644d2011-06-13 16:58:54 +0000991 */
992static int nvidia_mcp_gpio0a_raise(void)
993{
994 return nvidia_mcp_gpio_set(0x0a, 1);
995}
996
997/*
998 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000999 * - MSI K8N Neo2 Platinum: Socket 939 + nForce3 Ultra + CK8
mkarcherd2189b42010-06-12 23:07:26 +00001000 */
mkarcherd291e752010-06-12 23:14:03 +00001001static int nvidia_mcp_gpio0c_raise(void)
mkarcherd2189b42010-06-12 23:07:26 +00001002{
1003 return nvidia_mcp_gpio_set(0x0c, 1);
1004}
1005
uwee15beb92010-08-08 17:01:18 +00001006/*
1007 * Suited for:
1008 * - abit NF-M2 nView: Socket AM2 + NVIDIA MCP51
mkarcher00131382010-07-24 22:50:54 +00001009 */
1010static int nvidia_mcp_gpio4_lower(void)
1011{
1012 return nvidia_mcp_gpio_set(0x04, 0);
1013}
1014
uwee15beb92010-08-08 17:01:18 +00001015/*
1016 * Suited for:
1017 * - ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04
libv5ac6e5c2009-10-05 16:07:00 +00001018 */
uweeb26b6e2010-06-07 19:06:26 +00001019static int nvidia_mcp_gpio10_raise(void)
libv5ac6e5c2009-10-05 16:07:00 +00001020{
libv6db37e62009-12-03 12:25:34 +00001021 return nvidia_mcp_gpio_set(0x10, 1);
1022}
libv5ac6e5c2009-10-05 16:07:00 +00001023
uwee15beb92010-08-08 17:01:18 +00001024/*
1025 * Suited for:
1026 * - GIGABYTE GA-K8N-SLI: AMD socket 939 + NVIDIA CK804 + ITE IT8712F
libv6db37e62009-12-03 12:25:34 +00001027 */
uweeb26b6e2010-06-07 19:06:26 +00001028static int nvidia_mcp_gpio21_raise(void)
libv6db37e62009-12-03 12:25:34 +00001029{
1030 return nvidia_mcp_gpio_set(0x21, 0x01);
libv5ac6e5c2009-10-05 16:07:00 +00001031}
1032
uwee15beb92010-08-08 17:01:18 +00001033/*
1034 * Suited for:
1035 * - EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2
libvb8043812009-10-05 18:46:35 +00001036 */
uweeb26b6e2010-06-07 19:06:26 +00001037static int nvidia_mcp_gpio31_raise(void)
libvb8043812009-10-05 18:46:35 +00001038{
libv6db37e62009-12-03 12:25:34 +00001039 return nvidia_mcp_gpio_set(0x31, 0x01);
libvb8043812009-10-05 18:46:35 +00001040}
libv5ac6e5c2009-10-05 16:07:00 +00001041
uwee15beb92010-08-08 17:01:18 +00001042/*
1043 * Suited for:
mkarcher41c71342011-03-06 12:09:05 +00001044 * - GIGABYTE GA-K8N51GMF: Socket 754 + Geforce 6100 + MCP51
1045 * - GIGABYTE GA-K8N51GMF-9: Socket 939 + Geforce 6100 + MCP51
uwe70640ba2010-09-07 17:52:09 +00001046 */
1047static int nvidia_mcp_gpio3b_raise(void)
1048{
1049 return nvidia_mcp_gpio_set(0x3b, 1);
1050}
1051
1052/*
1053 * Suited for:
stefanct634adc82011-11-02 14:31:18 +00001054 * - Sun Ultra 40 M2: Dual Socket F (1207) + MCP55
1055 */
1056static int board_sun_ultra_40_m2(void)
1057{
1058 int ret;
1059 uint8_t reg;
1060 uint16_t base;
1061 struct pci_dev *dev;
1062
1063 ret = nvidia_mcp_gpio4_lower();
1064 if (ret)
1065 return ret;
1066
1067 dev = pci_dev_find(0x10de, 0x0364); /* NVIDIA MCP55 LPC bridge */
1068 if (!dev) {
1069 msg_perr("\nERROR: NVIDIA MCP55 LPC bridge not found.\n");
1070 return -1;
1071 }
1072
1073 base = pci_read_word(dev, 0xb4); /* some IO BAR? */
1074 if (!base)
1075 return -1;
1076
1077 reg = INB(base + 0x4b);
1078 reg |= 0x10;
1079 OUTB(reg, base + 0x4b);
1080
1081 return 0;
1082}
1083
1084/*
1085 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001086 * - Artec Group DBE61 and DBE62
stepanf778f522008-02-20 11:11:18 +00001087 */
uweeb26b6e2010-06-07 19:06:26 +00001088static int board_artecgroup_dbe6x(void)
stepanf778f522008-02-20 11:11:18 +00001089{
1090#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
uwee15beb92010-08-08 17:01:18 +00001091#define DBE6x_PRI_BOOT_LOC_SHIFT 2
1092#define DBE6x_BOOT_OP_LATCHED_SHIFT 8
1093#define DBE6x_SEC_BOOT_LOC_SHIFT 10
stepanf778f522008-02-20 11:11:18 +00001094#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
1095#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
1096#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
uwee15beb92010-08-08 17:01:18 +00001097#define DBE6x_BOOT_LOC_FLASH 2
1098#define DBE6x_BOOT_LOC_FWHUB 3
stepanf778f522008-02-20 11:11:18 +00001099
stepanf251ff82009-08-12 18:25:24 +00001100 msr_t msr;
stepanf778f522008-02-20 11:11:18 +00001101 unsigned long boot_loc;
1102
stepanf251ff82009-08-12 18:25:24 +00001103 /* Geode only has a single core */
1104 if (setup_cpu_msr(0))
stepanf778f522008-02-20 11:11:18 +00001105 return -1;
stepanf778f522008-02-20 11:11:18 +00001106
stepanf251ff82009-08-12 18:25:24 +00001107 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
stepanf778f522008-02-20 11:11:18 +00001108
stepanf251ff82009-08-12 18:25:24 +00001109 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
stepanf778f522008-02-20 11:11:18 +00001110 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
1111 boot_loc = DBE6x_BOOT_LOC_FWHUB;
1112 else
1113 boot_loc = DBE6x_BOOT_LOC_FLASH;
1114
stepanf251ff82009-08-12 18:25:24 +00001115 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
1116 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
uwefa98ca12008-10-18 21:14:13 +00001117 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
stepanf778f522008-02-20 11:11:18 +00001118
stepanf251ff82009-08-12 18:25:24 +00001119 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
stepanf778f522008-02-20 11:11:18 +00001120
stepanf251ff82009-08-12 18:25:24 +00001121 cleanup_cpu_msr();
stepanf778f522008-02-20 11:11:18 +00001122
stepanf778f522008-02-20 11:11:18 +00001123 return 0;
1124}
1125
uwee15beb92010-08-08 17:01:18 +00001126/*
stefanctdda0e212011-05-17 13:31:55 +00001127 * Suited for:
uwe8d342eb2011-07-28 08:13:25 +00001128 * - ASUS A8AE-LE (Codename AmberineM; used in Compaq Presario 061)
stefanctdda0e212011-05-17 13:31:55 +00001129 * Datasheet(s) used:
1130 * - AMD document 43009 "AMD SB700/710/750 Register Reference Guide" rev. 1.00
1131 */
1132static int amd_sbxxx_gpio9_raise(void)
1133{
1134 struct pci_dev *dev;
1135 uint32_t reg;
1136
uwe8d342eb2011-07-28 08:13:25 +00001137 dev = pci_dev_find(0x1002, 0x4372); /* AMD SMBus controller */
stefanctdda0e212011-05-17 13:31:55 +00001138 if (!dev) {
1139 msg_perr("\nERROR: AMD SMBus Controller (0x4372) not found.\n");
1140 return -1;
1141 }
1142
1143 reg = pci_read_long(dev, 0xA8); /* GPIO_12_to_4_Cntrl CI_Reg: A8h-ABh */
1144 /* enable output (0: enable, 1: tristate):
1145 GPIO9 output enable is at bit 5 in 0xA9 */
1146 reg &= ~((uint32_t)1<<(8+5));
1147 /* raise:
1148 GPIO9 output register is at bit 5 in 0xA8 */
1149 reg |= (1<<5);
1150 pci_write_long(dev, 0xA8, reg);
1151
1152 return 0;
1153}
1154
1155/*
uwe3a3ab2f2010-03-25 23:18:41 +00001156 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
libv8d908612009-12-14 10:41:58 +00001157 */
1158static int intel_piix4_gpo_set(unsigned int gpo, int raise)
1159{
mkarcher681bc022010-02-24 00:00:21 +00001160 unsigned int gpo_byte, gpo_bit;
libv8d908612009-12-14 10:41:58 +00001161 struct pci_dev *dev;
1162 uint32_t tmp, base;
1163
hailfingerb91c08c2011-08-15 19:54:20 +00001164 /* GPO{0,8,27,28,30} are always available. */
1165 static const uint32_t nonmuxed_gpos = 0x58000101;
mkarcher6757a5e2010-08-15 22:35:31 +00001166
1167 static const struct {unsigned int reg, mask, value; } piix4_gpo[] = {
uwe8d342eb2011-07-28 08:13:25 +00001168 {0},
1169 {0xB0, 0x0001, 0x0000}, /* GPO1... */
1170 {0xB0, 0x0001, 0x0000},
1171 {0xB0, 0x0001, 0x0000},
1172 {0xB0, 0x0001, 0x0000},
1173 {0xB0, 0x0001, 0x0000},
1174 {0xB0, 0x0001, 0x0000},
1175 {0xB0, 0x0001, 0x0000}, /* ...GPO7: GENCFG bit 0 */
1176 {0},
1177 {0xB0, 0x0100, 0x0000}, /* GPO9: GENCFG bit 8 */
1178 {0xB0, 0x0200, 0x0000}, /* GPO10: GENCFG bit 9 */
1179 {0xB0, 0x0400, 0x0000}, /* GPO11: GENCFG bit 10 */
1180 {0x4E, 0x0100, 0x0000}, /* GPO12... */
1181 {0x4E, 0x0100, 0x0000},
1182 {0x4E, 0x0100, 0x0000}, /* ...GPO14: XBCS bit 8 */
1183 {0xB2, 0x0002, 0x0002}, /* GPO15... */
1184 {0xB2, 0x0002, 0x0002}, /* ...GPO16: GENCFG bit 17 */
1185 {0xB2, 0x0004, 0x0004}, /* GPO17: GENCFG bit 18 */
1186 {0xB2, 0x0008, 0x0008}, /* GPO18: GENCFG bit 19 */
1187 {0xB2, 0x0010, 0x0010}, /* GPO19: GENCFG bit 20 */
1188 {0xB2, 0x0020, 0x0020}, /* GPO20: GENCFG bit 21 */
1189 {0xB2, 0x0040, 0x0040}, /* GPO21: GENCFG bit 22 */
1190 {0xB2, 0x1000, 0x1000}, /* GPO22... */
1191 {0xB2, 0x1000, 0x1000}, /* ...GPO23: GENCFG bit 28 */
1192 {0xB2, 0x2000, 0x2000}, /* GPO24: GENCFG bit 29 */
1193 {0xB2, 0x4000, 0x4000}, /* GPO25: GENCFG bit 30 */
1194 {0xB2, 0x8000, 0x8000}, /* GPO26: GENCFG bit 31 */
1195 {0},
1196 {0},
1197 {0x4E, 0x0100, 0x0000}, /* ...GPO29: XBCS bit 8 */
1198 {0}
mkarcher6757a5e2010-08-15 22:35:31 +00001199 };
1200
libv8d908612009-12-14 10:41:58 +00001201 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
1202 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001203 msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
libv8d908612009-12-14 10:41:58 +00001204 return -1;
1205 }
1206
uwee15beb92010-08-08 17:01:18 +00001207 /* Sanity check. */
libv8d908612009-12-14 10:41:58 +00001208 if (gpo > 30) {
snelsone42c3802010-05-07 20:09:04 +00001209 msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
libv8d908612009-12-14 10:41:58 +00001210 return -1;
1211 }
1212
uwe8d342eb2011-07-28 08:13:25 +00001213 if ((((1 << gpo) & nonmuxed_gpos) == 0) &&
hailfingerb91c08c2011-08-15 19:54:20 +00001214 ((pci_read_word(dev, piix4_gpo[gpo].reg) & piix4_gpo[gpo].mask) !=
1215 piix4_gpo[gpo].value)) {
1216 msg_perr("\nERROR: PIIX4 GPO%d not programmed for output.\n", gpo);
uwe8d342eb2011-07-28 08:13:25 +00001217 return -1;
libv8d908612009-12-14 10:41:58 +00001218 }
1219
libv8d908612009-12-14 10:41:58 +00001220 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
1221 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001222 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
libv8d908612009-12-14 10:41:58 +00001223 return -1;
1224 }
1225
1226 /* PM IO base */
1227 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
1228
mkarcher681bc022010-02-24 00:00:21 +00001229 gpo_byte = gpo >> 3;
1230 gpo_bit = gpo & 7;
1231 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
libv8d908612009-12-14 10:41:58 +00001232 if (raise)
mkarcher681bc022010-02-24 00:00:21 +00001233 tmp |= 0x01 << gpo_bit;
libv8d908612009-12-14 10:41:58 +00001234 else
mkarcher681bc022010-02-24 00:00:21 +00001235 tmp &= ~(0x01 << gpo_bit);
1236 OUTB(tmp, base + 0x34 + gpo_byte);
libv8d908612009-12-14 10:41:58 +00001237
1238 return 0;
1239}
1240
uwee15beb92010-08-08 17:01:18 +00001241/*
1242 * Suited for:
mhm4791ef92010-09-01 01:21:34 +00001243 * - ASUS P2B-N
1244 */
1245static int intel_piix4_gpo18_lower(void)
1246{
1247 return intel_piix4_gpo_set(18, 0);
1248}
1249
1250/*
1251 * Suited for:
mhmaac0fda2010-09-13 18:22:36 +00001252 * - MSI MS-6163 v2 (MS-6163 Pro): Intel 440BX + PIIX4E + Winbond W83977EF
1253 */
1254static int intel_piix4_gpo14_raise(void)
1255{
1256 return intel_piix4_gpo_set(14, 1);
1257}
1258
1259/*
1260 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001261 * - EPoX EP-BX3
libv8d908612009-12-14 10:41:58 +00001262 */
mkarcher6757a5e2010-08-15 22:35:31 +00001263static int intel_piix4_gpo22_raise(void)
libv8d908612009-12-14 10:41:58 +00001264{
1265 return intel_piix4_gpo_set(22, 1);
1266}
1267
uwee15beb92010-08-08 17:01:18 +00001268/*
1269 * Suited for:
uwe50d483e2010-09-13 23:00:57 +00001270 * - abit BM6
1271 */
1272static int intel_piix4_gpo26_lower(void)
1273{
1274 return intel_piix4_gpo_set(26, 0);
1275}
1276
1277/*
1278 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001279 * - Intel SE440BX-2
snelsonaa2f3d92010-03-19 22:35:21 +00001280 */
uweeb26b6e2010-06-07 19:06:26 +00001281static int intel_piix4_gpo27_lower(void)
snelsonaa2f3d92010-03-19 22:35:21 +00001282{
uwee15beb92010-08-08 17:01:18 +00001283 return intel_piix4_gpo_set(27, 0);
snelsonaa2f3d92010-03-19 22:35:21 +00001284}
1285
uwee15beb92010-08-08 17:01:18 +00001286/*
mhm4f2a2b62010-10-05 21:32:29 +00001287 * Suited for:
1288 * - Dell OptiPlex GX1
1289 */
1290static int intel_piix4_gpo30_lower(void)
1291{
1292 return intel_piix4_gpo_set(30, 0);
1293}
1294
1295/*
uwe3a3ab2f2010-03-25 23:18:41 +00001296 * Set a GPIO line on a given Intel ICH LPC controller.
uwecc6ecc52008-05-22 21:19:38 +00001297 */
libv5afe85c2009-11-28 18:07:51 +00001298static int intel_ich_gpio_set(int gpio, int raise)
uwecc6ecc52008-05-22 21:19:38 +00001299{
uwe3a3ab2f2010-03-25 23:18:41 +00001300 /* Table mapping the different Intel ICH LPC chipsets. */
libv5afe85c2009-11-28 18:07:51 +00001301 static struct {
1302 uint16_t id;
1303 uint8_t base_reg;
1304 uint32_t bank0;
1305 uint32_t bank1;
1306 uint32_t bank2;
1307 } intel_ich_gpio_table[] = {
1308 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
1309 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
1310 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
1311 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
1312 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
1313 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
1314 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
1315 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
1316 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
1317 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
1318 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
1319 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
1320 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
1321 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
1322 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
1323 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
1324 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
1325 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
1326 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
1327 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
1328 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
1329 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
1330 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
1331 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
1332 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
1333 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
1334 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
1335 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
1336 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
1337 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
1338 {0, 0, 0, 0, 0} /* end marker */
1339 };
uwecc6ecc52008-05-22 21:19:38 +00001340
libv5afe85c2009-11-28 18:07:51 +00001341 struct pci_dev *dev;
1342 uint16_t base;
1343 uint32_t tmp;
1344 int i, allowed;
1345
1346 /* First, look for a known LPC bridge */
hailfingerd9bfbe22009-12-14 04:24:42 +00001347 for (dev = pacc->devices; dev; dev = dev->next) {
hailfinger2b8fc0b2010-05-21 23:00:56 +00001348 uint16_t device_class;
1349 /* libpci before version 2.2.4 does not store class info. */
1350 device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
libv5afe85c2009-11-28 18:07:51 +00001351 if ((dev->vendor_id == 0x8086) &&
uwe8d342eb2011-07-28 08:13:25 +00001352 (device_class == 0x0601)) { /* ISA bridge */
libv5afe85c2009-11-28 18:07:51 +00001353 /* Is this device in our list? */
1354 for (i = 0; intel_ich_gpio_table[i].id; i++)
1355 if (dev->device_id == intel_ich_gpio_table[i].id)
1356 break;
1357
1358 if (intel_ich_gpio_table[i].id)
1359 break;
1360 }
hailfingerd9bfbe22009-12-14 04:24:42 +00001361 }
libv5afe85c2009-11-28 18:07:51 +00001362
uwecc6ecc52008-05-22 21:19:38 +00001363 if (!dev) {
uwe8d342eb2011-07-28 08:13:25 +00001364 msg_perr("\nERROR: No known Intel LPC bridge found.\n");
uwecc6ecc52008-05-22 21:19:38 +00001365 return -1;
1366 }
1367
uwee15beb92010-08-08 17:01:18 +00001368 /*
1369 * According to the datasheets, all Intel ICHs have the GPIO bar 5:1
1370 * strapped to zero. From some mobile ICH9 version on, this becomes
1371 * 6:1. The mask below catches all.
1372 */
libv5afe85c2009-11-28 18:07:51 +00001373 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
uwecc6ecc52008-05-22 21:19:38 +00001374
uwee15beb92010-08-08 17:01:18 +00001375 /* Check whether the line is allowed. */
libv5afe85c2009-11-28 18:07:51 +00001376 if (gpio < 32)
1377 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
1378 else if (gpio < 64)
1379 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
1380 else
1381 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
1382
1383 if (!allowed) {
uwe8d342eb2011-07-28 08:13:25 +00001384 msg_perr("\nERROR: This Intel LPC bridge does not allow"
1385 " setting GPIO%02d\n", gpio);
libv5afe85c2009-11-28 18:07:51 +00001386 return -1;
1387 }
1388
uwe8d342eb2011-07-28 08:13:25 +00001389 msg_pdbg("\nIntel ICH LPC bridge: %sing GPIO%02d.\n",
1390 raise ? "Rais" : "Dropp", gpio);
libv5afe85c2009-11-28 18:07:51 +00001391
1392 if (gpio < 32) {
uwee15beb92010-08-08 17:01:18 +00001393 /* Set line to GPIO. */
libv5afe85c2009-11-28 18:07:51 +00001394 tmp = INL(base);
1395 /* ICH/ICH0 multiplexes 27/28 on the line set. */
1396 if ((gpio == 28) &&
1397 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
1398 tmp |= 1 << 27;
1399 else
1400 tmp |= 1 << gpio;
1401 OUTL(tmp, base);
1402
1403 /* As soon as we are talking to ICH8 and above, this register
1404 decides whether we can set the gpio or not. */
1405 if (dev->device_id > 0x2800) {
1406 tmp = INL(base);
1407 if (!(tmp & (1 << gpio))) {
uwe8d342eb2011-07-28 08:13:25 +00001408 msg_perr("\nERROR: This Intel LPC bridge"
libv5afe85c2009-11-28 18:07:51 +00001409 " does not allow setting GPIO%02d\n",
1410 gpio);
1411 return -1;
1412 }
1413 }
1414
uwee15beb92010-08-08 17:01:18 +00001415 /* Set GPIO to OUTPUT. */
libv5afe85c2009-11-28 18:07:51 +00001416 tmp = INL(base + 0x04);
1417 tmp &= ~(1 << gpio);
1418 OUTL(tmp, base + 0x04);
1419
uwee15beb92010-08-08 17:01:18 +00001420 /* Raise GPIO line. */
libv5afe85c2009-11-28 18:07:51 +00001421 tmp = INL(base + 0x0C);
1422 if (raise)
1423 tmp |= 1 << gpio;
1424 else
1425 tmp &= ~(1 << gpio);
1426 OUTL(tmp, base + 0x0C);
1427 } else if (gpio < 64) {
1428 gpio -= 32;
1429
uwee15beb92010-08-08 17:01:18 +00001430 /* Set line to GPIO. */
libv5afe85c2009-11-28 18:07:51 +00001431 tmp = INL(base + 0x30);
1432 tmp |= 1 << gpio;
1433 OUTL(tmp, base + 0x30);
1434
1435 /* As soon as we are talking to ICH8 and above, this register
1436 decides whether we can set the gpio or not. */
1437 if (dev->device_id > 0x2800) {
1438 tmp = INL(base + 30);
1439 if (!(tmp & (1 << gpio))) {
uwe8d342eb2011-07-28 08:13:25 +00001440 msg_perr("\nERROR: This Intel LPC bridge"
libv5afe85c2009-11-28 18:07:51 +00001441 " does not allow setting GPIO%02d\n",
1442 gpio + 32);
1443 return -1;
1444 }
1445 }
1446
uwee15beb92010-08-08 17:01:18 +00001447 /* Set GPIO to OUTPUT. */
libv5afe85c2009-11-28 18:07:51 +00001448 tmp = INL(base + 0x34);
1449 tmp &= ~(1 << gpio);
1450 OUTL(tmp, base + 0x34);
1451
uwee15beb92010-08-08 17:01:18 +00001452 /* Raise GPIO line. */
libv5afe85c2009-11-28 18:07:51 +00001453 tmp = INL(base + 0x38);
1454 if (raise)
1455 tmp |= 1 << gpio;
1456 else
1457 tmp &= ~(1 << gpio);
1458 OUTL(tmp, base + 0x38);
1459 } else {
1460 gpio -= 64;
1461
uwee15beb92010-08-08 17:01:18 +00001462 /* Set line to GPIO. */
libv5afe85c2009-11-28 18:07:51 +00001463 tmp = INL(base + 0x40);
1464 tmp |= 1 << gpio;
1465 OUTL(tmp, base + 0x40);
1466
1467 tmp = INL(base + 40);
1468 if (!(tmp & (1 << gpio))) {
uwe8d342eb2011-07-28 08:13:25 +00001469 msg_perr("\nERROR: This Intel LPC bridge does "
libv5afe85c2009-11-28 18:07:51 +00001470 "not allow setting GPIO%02d\n", gpio + 64);
1471 return -1;
1472 }
1473
uwee15beb92010-08-08 17:01:18 +00001474 /* Set GPIO to OUTPUT. */
libv5afe85c2009-11-28 18:07:51 +00001475 tmp = INL(base + 0x44);
1476 tmp &= ~(1 << gpio);
1477 OUTL(tmp, base + 0x44);
1478
uwee15beb92010-08-08 17:01:18 +00001479 /* Raise GPIO line. */
libv5afe85c2009-11-28 18:07:51 +00001480 tmp = INL(base + 0x48);
1481 if (raise)
1482 tmp |= 1 << gpio;
1483 else
1484 tmp &= ~(1 << gpio);
1485 OUTL(tmp, base + 0x48);
1486 }
uwecc6ecc52008-05-22 21:19:38 +00001487
1488 return 0;
1489}
1490
uwee15beb92010-08-08 17:01:18 +00001491/*
1492 * Suited for:
1493 * - abit IP35: Intel P35 + ICH9R
1494 * - abit IP35 Pro: Intel P35 + ICH9R
stefanct275b2532011-08-11 04:21:34 +00001495 * - ASUS P5LD2
uwecc6ecc52008-05-22 21:19:38 +00001496 */
uweeb26b6e2010-06-07 19:06:26 +00001497static int intel_ich_gpio16_raise(void)
uwecc6ecc52008-05-22 21:19:38 +00001498{
libv5afe85c2009-11-28 18:07:51 +00001499 return intel_ich_gpio_set(16, 1);
uwecc6ecc52008-05-22 21:19:38 +00001500}
1501
uwee15beb92010-08-08 17:01:18 +00001502/*
1503 * Suited for:
1504 * - HP Puffer2-UL8E (ASUS PTGD-LA OEM): LGA775 + 915 + ICH6
mkarcher5f3a7e12010-07-24 11:14:37 +00001505 */
1506static int intel_ich_gpio18_raise(void)
1507{
1508 return intel_ich_gpio_set(18, 1);
1509}
1510
uwee15beb92010-08-08 17:01:18 +00001511/*
1512 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001513 * - MSI MS-7046: LGA775 + 915P + ICH6
hailfinger3fa8d842009-09-23 02:05:12 +00001514 */
uweeb26b6e2010-06-07 19:06:26 +00001515static int intel_ich_gpio19_raise(void)
hailfinger3fa8d842009-09-23 02:05:12 +00001516{
libv5afe85c2009-11-28 18:07:51 +00001517 return intel_ich_gpio_set(19, 1);
hailfinger3fa8d842009-09-23 02:05:12 +00001518}
1519
uwee15beb92010-08-08 17:01:18 +00001520/*
libvdc84fa32009-11-28 18:26:21 +00001521 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001522 * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2
1523 * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5
mkarcherd8c4e142010-09-10 14:54:18 +00001524 * - ASUS P4P800: Intel socket478 + 865PE + ICH5R
uwee15beb92010-08-08 17:01:18 +00001525 * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R
hailfinger4fb0ef72011-03-06 22:52:55 +00001526 * - ASUS P4P800-VM: Intel socket478 + 865PE + ICH5R
mkarcher15ea7eb2010-09-10 14:46:46 +00001527 * - ASUS P5GD1 Pro: Intel LGA 775 + 915P + ICH6R
stefanctdbca6752011-08-11 05:47:32 +00001528 * - ASUS P5GD2 Premium: Intel LGA775 + 915G + ICH6R
hailfinger45434bb2010-09-13 14:02:22 +00001529 * - ASUS P5GDC Deluxe: Intel socket775 + 915P + ICH6R
uwee15beb92010-08-08 17:01:18 +00001530 * - ASUS P5PE-VM: Intel LGA775 + 865G + ICH5
1531 * - Samsung Polaris 32: socket478 + 865P + ICH5
stuge81664dd2009-02-02 22:55:26 +00001532 */
uweeb26b6e2010-06-07 19:06:26 +00001533static int intel_ich_gpio21_raise(void)
stuge81664dd2009-02-02 22:55:26 +00001534{
libv5afe85c2009-11-28 18:07:51 +00001535 return intel_ich_gpio_set(21, 1);
stuge81664dd2009-02-02 22:55:26 +00001536}
1537
uwee15beb92010-08-08 17:01:18 +00001538/*
mkarcher11f8f3c2010-03-07 16:32:32 +00001539 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001540 * - ASUS P4B266: socket478 + Intel 845D + ICH2
uwe3a3ab2f2010-03-25 23:18:41 +00001541 * - ASUS P4B533-E: socket478 + 845E + ICH4
1542 * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
libv5afe85c2009-11-28 18:07:51 +00001543 */
uweeb26b6e2010-06-07 19:06:26 +00001544static int intel_ich_gpio22_raise(void)
libv5afe85c2009-11-28 18:07:51 +00001545{
1546 return intel_ich_gpio_set(22, 1);
1547}
1548
uwee15beb92010-08-08 17:01:18 +00001549/*
1550 * Suited for:
stefanctdfd58832011-07-25 20:38:52 +00001551 * - ASUS A8Jm (laptop): Intel 945 + ICH7
stefanct950bded2011-08-25 14:06:50 +00001552 * - ASUS P5LP-LE used in ...
1553 * - HP Media Center m7270.fr Desktop PC as "Lithium-UL8E"
1554 * - Epson Endeavor MT7700
stefanctdfd58832011-07-25 20:38:52 +00001555 */
1556static int intel_ich_gpio34_raise(void)
1557{
1558 return intel_ich_gpio_set(34, 1);
1559}
1560
1561/*
1562 * Suited for:
stefanct58c2d772011-07-09 19:46:53 +00001563 * - ASUS M6Ne (laptop): socket 479M (guessed) + Intel 855PM + ICH4-M
1564 */
1565static int intel_ich_gpio43_raise(void)
1566{
1567 return intel_ich_gpio_set(43, 1);
1568}
1569
1570/*
1571 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001572 * - HP Vectra VL400: 815 + ICH + PC87360
mkarcherb507b7b2010-02-27 18:35:54 +00001573 */
uweeb26b6e2010-06-07 19:06:26 +00001574static int board_hp_vl400(void)
mkarcherb507b7b2010-02-27 18:35:54 +00001575{
uwee15beb92010-08-08 17:01:18 +00001576 int ret;
1577 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
1578 if (!ret)
mkarcherfc0a1e12011-03-06 12:07:19 +00001579 ret = pc8736x_gpio_set(PC87360_ID, 0x09, 1); /* #WP ? */
uwee15beb92010-08-08 17:01:18 +00001580 if (!ret)
mkarcherfc0a1e12011-03-06 12:07:19 +00001581 ret = pc8736x_gpio_set(PC87360_ID, 0x27, 1); /* #TBL */
1582 return ret;
1583}
1584
1585/*
1586 * Suited for:
1587 * - HP e-Vectra P2706T: 810E + ICH + PC87364
1588 */
1589static int board_hp_p2706t(void)
1590{
1591 int ret;
1592 ret = pc8736x_gpio_set(PC87364_ID, 0x25, 1);
1593 if (!ret)
1594 ret = pc8736x_gpio_set(PC87364_ID, 0x26, 1);
uwee15beb92010-08-08 17:01:18 +00001595 return ret;
mkarcherb507b7b2010-02-27 18:35:54 +00001596}
1597
uwee15beb92010-08-08 17:01:18 +00001598/*
libve42a7c62009-11-28 18:16:31 +00001599 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001600 * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R
1601 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R
1602 * - ASRock 775i65G: Intel LGA 775 + 865G + ICH5
uwed6da7d52010-12-02 21:57:42 +00001603 * - MSI MS-6391 (845 Pro4): Intel Socket478 + 845 + ICH2
libv5afe85c2009-11-28 18:07:51 +00001604 */
uweeb26b6e2010-06-07 19:06:26 +00001605static int intel_ich_gpio23_raise(void)
libv5afe85c2009-11-28 18:07:51 +00001606{
1607 return intel_ich_gpio_set(23, 1);
1608}
1609
uwee15beb92010-08-08 17:01:18 +00001610/*
1611 * Suited for:
mkarcher0ea0ef52010-10-05 17:29:35 +00001612 * - GIGABYTE GA-6IEM: Intel Socket370 + i815 + ICH2
uwee15beb92010-08-08 17:01:18 +00001613 * - GIGABYTE GA-8IRML: Intel Socket478 + i845 + ICH2
mkarcher31a4bd42010-07-24 22:27:29 +00001614 */
1615static int intel_ich_gpio25_raise(void)
1616{
1617 return intel_ich_gpio_set(25, 1);
1618}
1619
uwee15beb92010-08-08 17:01:18 +00001620/*
1621 * Suited for:
1622 * - IBASE MB899: i945GM + ICH7
snelson4e249922010-03-19 23:01:34 +00001623 */
uweeb26b6e2010-06-07 19:06:26 +00001624static int intel_ich_gpio26_raise(void)
snelson4e249922010-03-19 23:01:34 +00001625{
1626 return intel_ich_gpio_set(26, 1);
1627}
1628
uwee15beb92010-08-08 17:01:18 +00001629/*
1630 * Suited for:
1631 * - P4SD-LA (HP OEM): i865 + ICH5
stefanct2ecec882011-06-13 16:59:01 +00001632 * - GIGABYTE GA-8IP775: 865P + ICH5
mkarcherf4016092010-08-13 12:49:01 +00001633 * - GIGABYTE GA-8PE667 Ultra 2: socket 478 + i845PE + ICH4
hailfinger344569c2011-06-09 20:59:30 +00001634 * - MSI MS-6788-40 (aka 848P Neo-V)
mkarcher0b183572010-07-24 11:03:48 +00001635 */
hailfinger531e79c2010-07-24 18:47:45 +00001636static int intel_ich_gpio32_raise(void)
mkarcher0b183572010-07-24 11:03:48 +00001637{
1638 return intel_ich_gpio_set(32, 1);
1639}
1640
uwee15beb92010-08-08 17:01:18 +00001641/*
1642 * Suited for:
stefanctf1c118f2011-05-18 01:32:16 +00001643 * - AOpen i975Xa-YDG: i975X + ICH7 + W83627EHF
1644 */
1645static int board_aopen_i975xa_ydg(void)
1646{
1647 int ret;
1648
uwe8d342eb2011-07-28 08:13:25 +00001649 /* Vendor BIOS ends up in LDN6... maybe the board enable is wrong,
stefanctf1c118f2011-05-18 01:32:16 +00001650 * or perhaps it's not needed at all?
uwe8d342eb2011-07-28 08:13:25 +00001651 * The regs it tries to touch are 0xF0, 0xF1, 0xF2 which means if it
1652 * were in the right LDN, it would have to be GPIO1 or GPIO3.
stefanctf1c118f2011-05-18 01:32:16 +00001653 */
1654/*
1655 ret = winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, x, 0)
1656 if (!ret)
1657*/
1658 ret = intel_ich_gpio_set(33, 1);
1659
1660 return ret;
1661}
1662
1663/*
1664 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001665 * - Acorp 6A815EPD: socket 370 + intel 815 + ICH2
libv5afe85c2009-11-28 18:07:51 +00001666 */
uweeb26b6e2010-06-07 19:06:26 +00001667static int board_acorp_6a815epd(void)
libv5afe85c2009-11-28 18:07:51 +00001668{
1669 int ret;
1670
1671 /* Lower Blocks Lock -- pin 7 of PLCC32 */
1672 ret = intel_ich_gpio_set(22, 1);
1673 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
1674 ret = intel_ich_gpio_set(23, 1);
1675
1676 return ret;
1677}
1678
uwee15beb92010-08-08 17:01:18 +00001679/*
1680 * Suited for:
1681 * - Kontron 986LCD-M: Socket478 + 915GM + ICH7R
libv5afe85c2009-11-28 18:07:51 +00001682 */
uweeb26b6e2010-06-07 19:06:26 +00001683static int board_kontron_986lcd_m(void)
stepanb8361b92008-03-17 22:59:40 +00001684{
libv5afe85c2009-11-28 18:07:51 +00001685 int ret;
stepanb8361b92008-03-17 22:59:40 +00001686
libv5afe85c2009-11-28 18:07:51 +00001687 ret = intel_ich_gpio_set(34, 1); /* #TBL */
1688 if (!ret)
1689 ret = intel_ich_gpio_set(35, 1); /* #WP */
stepanb8361b92008-03-17 22:59:40 +00001690
libv5afe85c2009-11-28 18:07:51 +00001691 return ret;
stepanb8361b92008-03-17 22:59:40 +00001692}
1693
uwee15beb92010-08-08 17:01:18 +00001694/*
1695 * Suited for:
1696 * - Soyo SY-7VCA: Pro133A + VT82C686
libv88cd3d22009-06-17 14:43:24 +00001697 */
snelsonef86df92010-03-19 22:49:09 +00001698static int via_apollo_gpo_set(int gpio, int raise)
libv88cd3d22009-06-17 14:43:24 +00001699{
snelsonef86df92010-03-19 22:49:09 +00001700 struct pci_dev *dev;
uwe8d342eb2011-07-28 08:13:25 +00001701 uint32_t base, tmp;
libv88cd3d22009-06-17 14:43:24 +00001702
uwe8d342eb2011-07-28 08:13:25 +00001703 /* VT82C686 power management */
libv88cd3d22009-06-17 14:43:24 +00001704 dev = pci_dev_find(0x1106, 0x3057);
1705 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001706 msg_perr("\nERROR: VT82C686 PM device not found.\n");
libv88cd3d22009-06-17 14:43:24 +00001707 return -1;
1708 }
1709
snelsone42c3802010-05-07 20:09:04 +00001710 msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
uwe8d342eb2011-07-28 08:13:25 +00001711 raise ? "Rais" : "Dropp", gpio);
snelsonef86df92010-03-19 22:49:09 +00001712
uwe8d342eb2011-07-28 08:13:25 +00001713 /* Select GPO function on multiplexed pins. */
libv88cd3d22009-06-17 14:43:24 +00001714 tmp = pci_read_byte(dev, 0x54);
uwe8d342eb2011-07-28 08:13:25 +00001715 switch (gpio) {
1716 case 0:
1717 tmp &= ~0x03;
1718 break;
1719 case 1:
1720 tmp |= 0x04;
1721 break;
1722 case 2:
1723 tmp |= 0x08;
1724 break;
1725 case 3:
1726 tmp |= 0x10;
1727 break;
snelsonef86df92010-03-19 22:49:09 +00001728 }
libv88cd3d22009-06-17 14:43:24 +00001729 pci_write_byte(dev, 0x54, tmp);
1730
1731 /* PM IO base */
1732 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1733
1734 /* Drop GPO0 */
snelsonef86df92010-03-19 22:49:09 +00001735 tmp = INL(base + 0x4C);
1736 if (raise)
1737 tmp |= 1U << gpio;
1738 else
1739 tmp &= ~(1U << gpio);
1740 OUTL(tmp, base + 0x4C);
libv88cd3d22009-06-17 14:43:24 +00001741
1742 return 0;
1743}
1744
uwee15beb92010-08-08 17:01:18 +00001745/*
1746 * Suited for:
1747 * - abit VT6X4: Pro133x + VT82C686A
mkarchere68b8152010-08-15 22:43:23 +00001748 * - abit VA6: Pro133x + VT82C686A
snelsone52df7d2010-03-19 22:30:49 +00001749 */
uweeb26b6e2010-06-07 19:06:26 +00001750static int via_apollo_gpo4_lower(void)
snelsone52df7d2010-03-19 22:30:49 +00001751{
1752 return via_apollo_gpo_set(4, 0);
1753}
1754
uwee15beb92010-08-08 17:01:18 +00001755/*
1756 * Suited for:
1757 * - Soyo SY-7VCA: Pro133A + VT82C686
snelsonef86df92010-03-19 22:49:09 +00001758 */
uweeb26b6e2010-06-07 19:06:26 +00001759static int via_apollo_gpo0_lower(void)
snelsonef86df92010-03-19 22:49:09 +00001760{
1761 return via_apollo_gpo_set(0, 0);
1762}
1763
uwee15beb92010-08-08 17:01:18 +00001764/*
mkarcher2b630cf2011-07-25 17:25:24 +00001765 * Enable some GPIO pin on SiS southbridge and enables SIO flash writes.
uwee15beb92010-08-08 17:01:18 +00001766 *
1767 * Suited for:
1768 * - MSI 651M-L: SiS651 / SiS962
mkarcher2b630cf2011-07-25 17:25:24 +00001769 * - GIGABYTE GA-8SIMLH
mkarchercd460642010-01-09 17:36:06 +00001770 */
mkarcher2b630cf2011-07-25 17:25:24 +00001771static int sis_gpio0_raise_and_w836xx_memw(void)
mkarchercd460642010-01-09 17:36:06 +00001772{
uwee15beb92010-08-08 17:01:18 +00001773 struct pci_dev *dev;
uwef6f94d42010-03-13 17:28:29 +00001774 uint16_t base, temp;
mkarchercd460642010-01-09 17:36:06 +00001775
1776 dev = pci_dev_find(0x1039, 0x0962);
1777 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001778 msg_perr("Expected south bridge not found\n");
mkarchercd460642010-01-09 17:36:06 +00001779 return 1;
1780 }
1781
mkarchercd460642010-01-09 17:36:06 +00001782 base = pci_read_word(dev, 0x74);
1783 temp = INW(base + 0x68);
1784 temp &= ~(1 << 0); /* Make pin output? */
mkarcherc9602fb2010-01-09 23:31:13 +00001785 OUTW(temp, base + 0x68);
mkarchercd460642010-01-09 17:36:06 +00001786
1787 temp = INW(base + 0x64);
1788 temp |= (1 << 0); /* Raise output? */
1789 OUTW(temp, base + 0x64);
1790
1791 w836xx_memw_enable(0x2E);
1792
1793 return 0;
1794}
1795
uwee15beb92010-08-08 17:01:18 +00001796/*
libv5bcbdea2009-06-19 13:00:24 +00001797 * Find the runtime registers of an SMSC Super I/O, after verifying its
1798 * chip ID.
1799 *
1800 * Returns the base port of the runtime register block, or 0 on error.
1801 */
1802static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
1803 uint8_t logical_device)
1804{
1805 uint16_t rt_port = 0;
1806
1807 /* Verify the chip ID. */
uwe619a15a2009-06-28 23:26:37 +00001808 OUTB(0x55, sio_port); /* Enable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001809 if (sio_read(sio_port, 0x20) != chip_id) {
snelsone42c3802010-05-07 20:09:04 +00001810 msg_perr("\nERROR: SMSC Super I/O not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001811 goto out;
1812 }
1813
1814 /* If the runtime block is active, get its address. */
1815 sio_write(sio_port, 0x07, logical_device);
1816 if (sio_read(sio_port, 0x30) & 1) {
1817 rt_port = (sio_read(sio_port, 0x60) << 8)
1818 | sio_read(sio_port, 0x61);
1819 }
1820
1821 if (rt_port == 0) {
snelsone42c3802010-05-07 20:09:04 +00001822 msg_perr("\nERROR: "
libv5bcbdea2009-06-19 13:00:24 +00001823 "Super I/O runtime interface not available.\n");
1824 }
1825out:
uwe619a15a2009-06-28 23:26:37 +00001826 OUTB(0xaa, sio_port); /* Disable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001827 return rt_port;
1828}
1829
uwee15beb92010-08-08 17:01:18 +00001830/*
1831 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
libv5bcbdea2009-06-19 13:00:24 +00001832 * connected to GP30 on the Super I/O, and TBL# is always high.
1833 */
uweeb26b6e2010-06-07 19:06:26 +00001834static int board_mitac_6513wu(void)
libv5bcbdea2009-06-19 13:00:24 +00001835{
1836 struct pci_dev *dev;
1837 uint16_t rt_port;
1838 uint8_t val;
1839
1840 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1841 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001842 msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001843 return -1;
1844 }
1845
uwe619a15a2009-06-28 23:26:37 +00001846 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
libv5bcbdea2009-06-19 13:00:24 +00001847 if (rt_port == 0)
1848 return -1;
1849
1850 /* Configure the GPIO pin. */
1851 val = INB(rt_port + 0x33); /* GP30 config */
uwe619a15a2009-06-28 23:26:37 +00001852 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
libv5bcbdea2009-06-19 13:00:24 +00001853 OUTB(val, rt_port + 0x33);
1854
1855 /* Disable write protection. */
1856 val = INB(rt_port + 0x4d); /* GP3 values */
uwe619a15a2009-06-28 23:26:37 +00001857 val |= 0x01; /* Set GP30 high. */
libv5bcbdea2009-06-19 13:00:24 +00001858 OUTB(val, rt_port + 0x4d);
1859
1860 return 0;
1861}
1862
uwee15beb92010-08-08 17:01:18 +00001863/*
1864 * Suited for:
stefanctcfc2c392011-10-21 13:20:11 +00001865 * - abit AV8: Socket939 + K8T800Pro + VT8237
1866 */
1867static int board_abit_av8(void)
1868{
1869 uint8_t val;
1870
1871 /* Raise GPO pins GP22 & GP23 */
1872 val = INB(0x404E);
1873 val |= 0xC0;
1874 OUTB(val, 0x404E);
1875
1876 return 0;
1877}
1878
1879/*
1880 * Suited for:
uwe5b4dd552010-09-14 23:20:35 +00001881 * - ASUS A7V333: VIA KT333 + VT8233A + IT8703F
uwee15beb92010-08-08 17:01:18 +00001882 * - ASUS A7V8X: VIA KT400 + VT8235 + IT8703F
libv1569a562009-07-13 12:40:17 +00001883 */
uwe5b4dd552010-09-14 23:20:35 +00001884static int it8703f_gpio51_raise(void)
libv1569a562009-07-13 12:40:17 +00001885{
1886 uint16_t id, base;
1887 uint8_t tmp;
1888
uwee15beb92010-08-08 17:01:18 +00001889 /* Find the IT8703F. */
libv1569a562009-07-13 12:40:17 +00001890 w836xx_ext_enter(0x2E);
1891 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1892 w836xx_ext_leave(0x2E);
1893
1894 if (id != 0x8701) {
snelsone42c3802010-05-07 20:09:04 +00001895 msg_perr("\nERROR: IT8703F Super I/O not found.\n");
libv1569a562009-07-13 12:40:17 +00001896 return -1;
1897 }
1898
uwee15beb92010-08-08 17:01:18 +00001899 /* Get the GP567 I/O base. */
libv1569a562009-07-13 12:40:17 +00001900 w836xx_ext_enter(0x2E);
1901 sio_write(0x2E, 0x07, 0x0C);
1902 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1903 w836xx_ext_leave(0x2E);
1904
1905 if (!base) {
snelsone42c3802010-05-07 20:09:04 +00001906 msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
libv1569a562009-07-13 12:40:17 +00001907 " Base.\n");
1908 return -1;
1909 }
1910
1911 /* Raise GP51. */
1912 tmp = INB(base);
1913 tmp |= 0x02;
1914 OUTB(tmp, base);
1915
1916 return 0;
1917}
1918
libv9c4d2b22009-09-01 21:22:23 +00001919/*
stefanct54a39ee2011-11-14 13:00:12 +00001920 * General routine for raising/dropping GPIO lines on the ITE IT87xx.
libv9c4d2b22009-09-01 21:22:23 +00001921 */
stefanct54a39ee2011-11-14 13:00:12 +00001922static int it87_gpio_set(unsigned int gpio, int raise)
libv9c4d2b22009-09-01 21:22:23 +00001923{
stefanct54a39ee2011-11-14 13:00:12 +00001924 int allowed, sio;
libv9c4d2b22009-09-01 21:22:23 +00001925 unsigned int port;
stefanct54a39ee2011-11-14 13:00:12 +00001926 uint16_t base, sioport;
libv9c4d2b22009-09-01 21:22:23 +00001927 uint8_t tmp;
1928
stefanct54a39ee2011-11-14 13:00:12 +00001929 /* IT87 GPIO configuration table */
1930 static const struct it87cfg {
1931 uint16_t id;
1932 uint8_t base_reg;
1933 uint32_t bank0;
1934 uint32_t bank1;
1935 uint32_t bank2;
1936 } it87_gpio_table[] = {
1937 {0x8712, 0x62, 0xCFF3FC00, 0x00FCFF3F, 0},
1938 {0x8718, 0x62, 0xCFF37C00, 0xF3FCDF3F, 0x0000000F},
1939 {0, 0, 0, 0, 0} /* end marker */
1940 };
1941 const struct it87cfg *cfg = NULL;
libv9c4d2b22009-09-01 21:22:23 +00001942
stefanct54a39ee2011-11-14 13:00:12 +00001943 /* Find the Super I/O in the probed list */
1944 for (sio = 0; sio < superio_count; sio++) {
1945 int i;
1946 if (superios[sio].vendor != SUPERIO_VENDOR_ITE)
1947 continue;
1948
1949 /* Is this device in our list? */
1950 for (i = 0; it87_gpio_table[i].id; i++)
1951 if (superios[sio].model == it87_gpio_table[i].id) {
1952 cfg = &it87_gpio_table[i];
1953 goto found;
1954 }
1955 }
1956
1957 if (cfg == NULL) {
1958 msg_perr("\nERROR: No IT87 Super I/O GPIO configuration "
1959 "found.\n");
uwe8d342eb2011-07-28 08:13:25 +00001960 return -1;
libv9c4d2b22009-09-01 21:22:23 +00001961 }
1962
stefanct54a39ee2011-11-14 13:00:12 +00001963found:
1964 /* Check whether the gpio is allowed. */
1965 if (gpio < 32)
1966 allowed = (cfg->bank0 >> gpio) & 0x01;
1967 else if (gpio < 64)
1968 allowed = (cfg->bank1 >> (gpio - 32)) & 0x01;
1969 else if (gpio < 96)
1970 allowed = (cfg->bank2 >> (gpio - 64)) & 0x01;
1971 else
1972 allowed = 0;
libv9c4d2b22009-09-01 21:22:23 +00001973
stefanct54a39ee2011-11-14 13:00:12 +00001974 if (!allowed) {
1975 msg_perr("\nERROR: IT%02X does not allow setting GPIO%02u.\n",
1976 cfg->id, gpio);
libv9c4d2b22009-09-01 21:22:23 +00001977 return -1;
1978 }
1979
stefanct54a39ee2011-11-14 13:00:12 +00001980 /* Read the Simple I/O Base Address Register */
1981 sioport = superios[sio].port;
1982 enter_conf_mode_ite(sioport);
1983 sio_write(sioport, 0x07, 0x07);
1984 base = (sio_read(sioport, cfg->base_reg) << 8) |
1985 sio_read(sioport, cfg->base_reg + 1);
1986 exit_conf_mode_ite(sioport);
libv9c4d2b22009-09-01 21:22:23 +00001987
1988 if (!base) {
stefanct54a39ee2011-11-14 13:00:12 +00001989 msg_perr("\nERROR: Failed to read IT87 Super I/O GPIO Base.\n");
libv9c4d2b22009-09-01 21:22:23 +00001990 return -1;
1991 }
1992
stefanct54a39ee2011-11-14 13:00:12 +00001993 msg_pdbg("Using IT87 GPIO base 0x%04x\n", base);
1994
1995 port = gpio / 10 - 1;
1996 gpio %= 10;
1997
1998 /* set GPIO. */
libv9c4d2b22009-09-01 21:22:23 +00001999 tmp = INB(base + port);
2000 if (raise)
stefanct54a39ee2011-11-14 13:00:12 +00002001 tmp |= 1 << gpio;
libv9c4d2b22009-09-01 21:22:23 +00002002 else
stefanct54a39ee2011-11-14 13:00:12 +00002003 tmp &= ~(1 << gpio);
libv9c4d2b22009-09-01 21:22:23 +00002004 OUTB(tmp, base + port);
2005
2006 return 0;
2007}
2008
uwee15beb92010-08-08 17:01:18 +00002009/*
mkarchercccf1392010-03-09 16:57:06 +00002010 * Suited for:
stefanctdbdba192011-11-19 19:31:17 +00002011 * - ASUS A7N8X-VM/400: NVIDIA nForce2 IGP2 + IT8712F
2012 */
2013static int it8712f_gpio12_raise(void)
2014{
2015 return it87_gpio_set(12, 1);
2016}
2017
2018/*
2019 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00002020 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
2021 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
libv9c4d2b22009-09-01 21:22:23 +00002022 */
stefanct54a39ee2011-11-14 13:00:12 +00002023static int it8712f_gpio31_raise(void)
libv9c4d2b22009-09-01 21:22:23 +00002024{
stefanct54a39ee2011-11-14 13:00:12 +00002025 return it87_gpio_set(32, 1);
2026}
2027
2028/*
2029 * Suited for:
2030 * - ASUS P5N-D: NVIDIA MCP51 + IT8718F
2031 * - ASUS P5N-E SLI: NVIDIA MCP51 + IT8718F
2032 */
2033static int it8718f_gpio63_raise(void)
2034{
2035 return it87_gpio_set(63, 1);
libv9c4d2b22009-09-01 21:22:23 +00002036}
2037
hailfinger324a9cc2010-05-26 01:45:41 +00002038#endif
2039
uwee15beb92010-08-08 17:01:18 +00002040/*
uwec0751f42009-10-06 13:00:00 +00002041 * Below is the list of boards which need a special "board enable" code in
2042 * flashrom before their ROM chip can be accessed/written to.
2043 *
2044 * NOTE: Please add boards that _don't_ need such enables or don't work yet
2045 * to the respective tables in print.c. Thanks!
2046 *
uwebe4477b2007-08-23 16:08:21 +00002047 * We use 2 sets of IDs here, you're free to choose which is which. This
2048 * is to provide a very high degree of certainty when matching a board on
2049 * the basis of subsystem/card IDs. As not every vendor handles
2050 * subsystem/card IDs in a sane manner.
stepan927d4e22007-04-04 22:45:58 +00002051 *
stuge84659842009-04-20 12:38:17 +00002052 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
hailfinger7fcb5b72010-02-04 11:12:04 +00002053 * NULLed if they don't identify the board fully and if you can't use DMI.
2054 * But please take care to provide an as complete set of pci ids as possible;
2055 * autodetection is the preferred behaviour and we would like to make sure that
2056 * matches are unique.
stepanf778f522008-02-20 11:11:18 +00002057 *
mkarcher803b4042010-01-20 14:14:11 +00002058 * If PCI IDs are not sufficient for board matching, the match can be further
2059 * constrained by a string that has to be present in the DMI database for
uwe3a3ab2f2010-03-25 23:18:41 +00002060 * the baseboard or the system entry. The pattern is matched by case sensitive
mkarcher803b4042010-01-20 14:14:11 +00002061 * substring match, unless it is anchored to the beginning (with a ^ in front)
2062 * or the end (with a $ at the end). Both anchors may be specified at the
2063 * same time to match the full field.
2064 *
hailfinger7fcb5b72010-02-04 11:12:04 +00002065 * When a board is matched through DMI, the first and second main PCI IDs
2066 * and the first subsystem PCI ID have to match as well. If you specify the
2067 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
2068 * subsystem ID of that device is indeed zero.
2069 *
stuge84659842009-04-20 12:38:17 +00002070 * The coreboot ids are used two fold. When running with a coreboot firmware,
2071 * the ids uniquely matches the coreboot board identification string. When a
2072 * legacy bios is installed and when autodetection is not possible, these ids
2073 * can be used to identify the board through the -m command line argument.
2074 *
2075 * When a board is identified through its coreboot ids (in both cases), the
2076 * main pci ids are still required to match, as a safeguard.
stepan927d4e22007-04-04 22:45:58 +00002077 */
stepan927d4e22007-04-04 22:45:58 +00002078
uwec7f7eda2009-05-08 16:23:34 +00002079/* Please keep this list alphabetically ordered by vendor/board name. */
hailfinger4640bdb2011-08-31 16:19:50 +00002080const struct board_match board_matches[] = {
uwe869efa02009-06-21 20:50:22 +00002081
hailfingere52e9f82011-05-05 07:12:40 +00002082 /* first pci-id set [4], second pci-id set [4], dmi identifier, coreboot id [2], phase, vendor name, board name max_rom_... OK? flash enable */
hailfinger324a9cc2010-05-26 01:45:41 +00002083#if defined(__i386__) || defined(__x86_64__)
hailfingere52e9f82011-05-05 07:12:40 +00002084 {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, P3, "abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise},
stefanctcfc2c392011-10-21 13:20:11 +00002085 {0x1106, 0x0282, 0x147B, 0x1415, 0x1106, 0x3227, 0x147B, 0x1415, "^AV8 ", NULL, NULL, P3, "abit", "AV8", 0, OK, board_abit_av8},
hailfingere52e9f82011-05-05 07:12:40 +00002086 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^i440BX-W977 (BM6)$", NULL, NULL, P3, "abit", "BM6", 0, OK, intel_piix4_gpo26_lower},
2087 {0x8086, 0x24d3, 0x147b, 0x1014, 0x8086, 0x2578, 0x147b, 0x1014, NULL, NULL, NULL, P3, "abit", "IC7", 0, NT, intel_ich_gpio23_raise},
2088 {0x8086, 0x2930, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, P3, "abit", "IP35", 0, OK, intel_ich_gpio16_raise},
2089 {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, P3, "abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
2090 {0x10de, 0x0050, 0x147b, 0x1c1a, 0, 0, 0, 0, NULL, NULL, NULL, P3, "abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
2091 {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, P3, "abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise},
stefancte0e52902011-05-26 14:28:51 +00002092 {0x10de, 0x02f0, 0x147b, 0x1c26, 0x10de, 0x0240, 0x10de, 0x0222, NULL, NULL, NULL, P3, "abit", "NF-M2 nView", 0, OK, nvidia_mcp_gpio4_lower},
hailfingere52e9f82011-05-05 07:12:40 +00002093 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, "(VA6)$", NULL, NULL, P3, "abit", "VA6", 0, OK, via_apollo_gpo4_lower},
2094 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", P3, "abit", "VT6X4", 0, OK, via_apollo_gpo4_lower},
2095 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, P3, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
2096 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, NULL, "AGAMI", "ARUMA", P3, "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
2097 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, P3, "Albatron", "PM266A Pro", 0, OK, w836xx_memw_enable_2e},
2098 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", P3, "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
2099 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", P3, "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
stefanctf1c118f2011-05-18 01:32:16 +00002100 {0x8086, 0x277c, 0xa0a0, 0x060b, 0x8086, 0x27da, 0xa0a0, 0x060b, NULL, NULL, NULL, P3, "AOpen", "i975Xa-YDG", 0, OK, board_aopen_i975xa_ydg},
stefanct1bf61862011-11-16 22:08:11 +00002101 {0x8086, 0x27b8, 0x1849, 0x27b8, 0x8086, 0x27da, 0x1849, 0x27da, "^ConRoeXFire-eSATA2", NULL, NULL, P3, "ASRock", "ConRoeXFire-eSATA2", 0, OK, intel_ich_gpio16_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002102 {0x1039, 0x0741, 0x1849, 0x0741, 0x1039, 0x5513, 0x1849, 0x5513, "^K7S41 $", NULL, NULL, P3, "ASRock", "K7S41", 0, OK, w836xx_memw_enable_2e},
uwe0e214692011-06-19 16:52:48 +00002103 {0x1039, 0x0741, 0x1849, 0x0741, 0x1039, 0x5513, 0x1849, 0x5513, "^K7S41GX$", NULL, NULL, P3, "ASRock", "K7S41GX", 0, OK, w836xx_memw_enable_2e},
hailfingere52e9f82011-05-05 07:12:40 +00002104 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, P3, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
2105 {0x8086, 0x2570, 0x1849, 0x2570, 0x8086, 0x24d3, 0x1849, 0x24d0, NULL, NULL, NULL, P3, "ASRock", "775i65G", 0, OK, intel_ich_gpio23_raise},
stefanctdbdba192011-11-19 19:31:17 +00002106 {0x10DE, 0x0060, 0x1043, 0x80AD, 0x10DE, 0x01E0, 0x1043, 0x80C0, NULL, NULL, NULL, P3, "ASUS", "A7N8X-VM/400", 0, OK, it8712f_gpio12_raise},
stefanct54a39ee2011-11-14 13:00:12 +00002107 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, P3, "ASUS", "A7V600-X", 0, OK, it8712f_gpio31_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002108 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, P3, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
2109 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, P3, "ASUS", "A7V8X", 0, OK, it8703f_gpio51_raise},
2110 {0x1106, 0x3099, 0x1043, 0x807F, 0x1106, 0x3147, 0x1043, 0x808C, NULL, NULL, NULL, P3, "ASUS", "A7V333", 0, OK, it8703f_gpio51_raise},
stefanct54a39ee2011-11-14 13:00:12 +00002111 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, P3, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio31_raise},
stefanctdda0e212011-05-17 13:31:55 +00002112 {0x1002, 0x4372, 0x103c, 0x2a26, 0x1002, 0x4377, 0x103c, 0x2a26, NULL, NULL, NULL, P3, "ASUS", "A8AE-LE", 0, OK, amd_sbxxx_gpio9_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002113 {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, P3, "ASUS", "A8Jm", 0, NT, intel_ich_gpio34_raise},
stefanctd7a27782011-08-07 13:17:20 +00002114 {0x10DE, 0x0260, 0x103C, 0x2A34, 0x10DE, 0x0264, 0x103C, 0x2A34, "NODUSM3", NULL, NULL, P3, "ASUS", "A8M2N-LA (NodusM3-GL8E)", 0, OK, nvidia_mcp_gpio0_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002115 {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI2L", NULL, NULL, P3, "ASUS", "A8N-LA (Nagami-GL8E)", 0, OK, nvidia_mcp_gpio0_raise},
stefanct577a1a52011-08-06 16:16:45 +00002116 {0x10DE, 0x005E, 0x1043, 0x815A, 0x10DE, 0x0054, 0x1043, 0x815A, "^A8N-SLI DELUXE", NULL, NULL, P3, "ASUS", "A8N-SLI Deluxe", 0, NT, board_shuttle_fn25},
stefanctbf8ef7d2011-07-20 16:34:18 +00002117 {0x10de, 0x0264, 0x1043, 0x81bc, 0x10de, 0x02f0, 0x1043, 0x81cd, NULL, NULL, NULL, P3, "ASUS", "A8N-VM CSM", 0, OK, w83627ehf_gpio22_raise_2e},
hailfingere52e9f82011-05-05 07:12:40 +00002118 {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, P3, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
2119 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, P3, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
stefanct58c2d772011-07-09 19:46:53 +00002120 {0x8086, 0x24cc, 0, 0, 0x8086, 0x24c3, 0x1043, 0x1869, "^M6Ne$", NULL, NULL, P3, "ASUS", "M6Ne", 0, NT, intel_ich_gpio43_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002121 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^P2B-N$", NULL, NULL, P3, "ASUS", "P2B-N", 0, OK, intel_piix4_gpo18_lower},
2122 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, P3, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
2123 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, P3, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
2124 {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, P3, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
stefanct1d40d862011-11-15 08:08:15 +00002125 {0x8086, 0x2560, 0x103C, 0x2A00, 0x8086, 0x24C3, 0x103C, 0x2A01, "^Guppy", NULL, NULL, P3, "ASUS", "P4GV-LA (Guppy)", 0, OK, intel_ich_gpio21_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002126 {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, P3, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
2127 {0x8086, 0x2570, 0x1043, 0x80F2, 0x8086, 0x24D5, 0x1043, 0x80F3, NULL, NULL, NULL, P3, "ASUS", "P4P800", 0, NT, intel_ich_gpio21_raise},
stefanctd6efe1a2011-09-03 11:22:27 +00002128 {0x8086, 0x2570, 0x1043, 0x80F2, 0x8086, 0x24D3, 0x1043, 0x80A6, "^P4P800-E$", NULL, NULL, P3, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002129 {0x8086, 0x2570, 0x1043, 0x80A5, 0x8086, 0x24d0, 0, 0, NULL, NULL, NULL, P3, "ASUS", "P4P800-VM", 0, OK, intel_ich_gpio21_raise},
2130 {0x1039, 0x0651, 0x1043, 0x8081, 0x1039, 0x0962, 0, 0, NULL, NULL, NULL, P3, "ASUS", "P4SC-E", 0, OK, it8707f_write_enable_2e},
2131 {0x8086, 0x2570, 0x1043, 0x80A5, 0x105A, 0x24D3, 0x1043, 0x80A6, NULL, NULL, NULL, P3, "ASUS", "P4SD-LA", 0, NT, intel_ich_gpio32_raise},
2132 {0x1039, 0x0661, 0x1043, 0x8113, 0x1039, 0x5513, 0x1043, 0x8087, NULL, NULL, NULL, P3, "ASUS", "P4S800-MX", 512, OK, w836xx_memw_enable_2e},
2133 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", P3, "ASUS", "P5A", 0, OK, board_asus_p5a},
stefanct26b40f22011-10-22 22:01:09 +00002134 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, "^P5GD1 PRO$", NULL, NULL, P3, "ASUS", "P5GD1 Pro", 0, OK, intel_ich_gpio21_raise},
2135 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, "^P5GD1-VM$", NULL, NULL, P3, "ASUS", "P5GD1-VM/S", 0, OK, intel_ich_gpio21_raise},
2136 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, NULL, NULL, NULL, P3, "ASUS", "P5GD1(-VM)", 0, NT, intel_ich_gpio21_raise},
stefanctdbca6752011-08-11 05:47:32 +00002137 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, "^P5GD2-Premium$", NULL, NULL, P3, "ASUS", "P5GD2 Premium", 0, OK, intel_ich_gpio21_raise},
stefanct26b40f22011-10-22 22:01:09 +00002138 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, "^P5GDC-V$", NULL, NULL, P3, "ASUS", "P5GDC-V Deluxe", 0, OK, intel_ich_gpio21_raise},
2139 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, "^P5GDC$", NULL, NULL, P3, "ASUS", "P5GDC Deluxe", 0, OK, intel_ich_gpio21_raise},
2140 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, NULL, NULL, NULL, P3, "ASUS", "P5GD2/C variants", 0, NT, intel_ich_gpio21_raise},
stefanct950bded2011-08-25 14:06:50 +00002141 {0x8086, 0x27b8, 0x103c, 0x2a22, 0x8086, 0x2770, 0x103c, 0x2a22, "^LITHIUM$", NULL, NULL, P3, "ASUS", "P5LP-LE (Lithium-UL8E)",0, OK, intel_ich_gpio34_raise},
2142 {0x8086, 0x27b8, 0x1043, 0x2a22, 0x8086, 0x2770, 0x1043, 0x2a22, "^P5LP-LE$", NULL, NULL, P3, "ASUS", "P5LP-LE (Epson OEM)", 0, OK, intel_ich_gpio34_raise},
stefanctdbca6752011-08-11 05:47:32 +00002143 {0x8086, 0x27da, 0x1043, 0x8179, 0x8086, 0x27b8, 0x1043, 0x8179, "^P5LD2$", NULL, NULL, P3, "ASUS", "P5LD2", 0, NT, intel_ich_gpio16_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002144 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, P3, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
stefanct54a39ee2011-11-14 13:00:12 +00002145 {0x10DE, 0x0260, 0x1043, 0x81BC, 0x10DE, 0x026C, 0x1043, 0x829E, "^P5N-D$", NULL, NULL, P3, "ASUS", "P5N-D", 0, OK, it8718f_gpio63_raise},
2146 {0x10DE, 0x0260, 0x1043, 0x81BC, 0x10DE, 0x026C, 0x1043, 0x8249, "^P5N-E SLI$",NULL, NULL, P3, "ASUS", "P5N-E SLI", 0, NT, it8718f_gpio63_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002147 {0x8086, 0x24dd, 0x1043, 0x80a6, 0x8086, 0x2570, 0x1043, 0x8157, NULL, NULL, NULL, P3, "ASUS", "P5PE-VM", 0, OK, intel_ich_gpio21_raise},
2148 {0x10b7, 0x9055, 0x1028, 0x0082, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, P3, "Dell", "OptiPlex GX1", 0, OK, intel_piix4_gpo30_lower},
2149 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, P3, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
2150 {0x10de, 0x03ea, 0x1019, 0x2602, 0x10de, 0x03e0, 0x1019, 0x2602, NULL, NULL, NULL, P3, "Elitegroup", "GeForce6100SM-M", 0, OK, board_ecs_geforce6100sm_m},
2151 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, P3, "Elitegroup", "K7VTA3", 256, OK, NULL},
2152 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, P3, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
stefanctf5689f92011-08-06 16:16:33 +00002153 {0x10DE, 0x005E, 0x1695, 0x1010, 0x10DE, 0x0050, 0x1695, 0x1010, "8NPA7I", NULL, NULL, P3, "EPoX", "EP-8NPA7I", 0, OK, nvidia_mcp_gpio4_raise},
2154 {0x10DE, 0x005E, 0x1695, 0x1010, 0x10DE, 0x0050, 0x1695, 0x1010, "9NPA7I", NULL, NULL, P3, "EPoX", "EP-9NPA7I", 0, OK, nvidia_mcp_gpio4_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002155 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, P3, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
2156 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", P3, "EPoX", "EP-BX3", 0, NT, intel_piix4_gpo22_raise},
2157 {0x10de, 0x02f0, 0x105b, 0x0d01, 0x10de, 0x0264, 0x105b, 0x0d01, NULL, NULL, NULL, P3, "Foxconn", "6150K8MD-8EKRSH", 0, NT, nvidia_mcp_gpio2_raise},
2158 {0x8086, 0x2443, 0x8086, 0x2442, 0x8086, 0x1130, 0x8086, 0x1130, "^6IEM ", NULL, NULL, P3, "GIGABYTE", "GA-6IEM", 0, NT, intel_ich_gpio25_raise},
2159 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, P3, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
stefanct2ecec882011-06-13 16:59:01 +00002160 {0x8086, 0x2570, 0x1458, 0x2570, 0x8086, 0x24d0, 0, 0, "^8IP775/-G$",NULL, NULL, P3, "GIGABYTE", "GA-8IP775", 0, OK, intel_ich_gpio32_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002161 {0x8086, 0x244b, 0x8086, 0x2442, 0x8086, 0x2445, 0x1458, 0xa002, NULL, NULL, NULL, P3, "GIGABYTE", "GA-8IRML", 0, OK, intel_ich_gpio25_raise},
2162 {0x8086, 0x24c3, 0x1458, 0x24c2, 0x8086, 0x24cd, 0x1458, 0x5004, NULL, NULL, NULL, P3, "GIGABYTE", "GA-8PE667 Ultra 2", 0, OK, intel_ich_gpio32_raise},
stefanctdfd58832011-07-25 20:38:52 +00002163 {0x1039, 0x0651, 0x1039, 0x0651, 0x1039, 0x7002, 0x1458, 0x5004, "^GA-8SIMLH$",NULL, NULL, P3, "GIGABYTE", "GA-8SIMLH", 0, OK, sis_gpio0_raise_and_w836xx_memw},
hailfingere52e9f82011-05-05 07:12:40 +00002164 {0x10DE, 0x02F1, 0x1458, 0x5000, 0x10DE, 0x0261, 0x1458, 0x5001, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N51GMF", 0, OK, nvidia_mcp_gpio3b_raise},
2165 {0x10DE, 0x026C, 0x1458, 0xA102, 0x10DE, 0x0260, 0x1458, 0x5001, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N51GMF-9", 0, OK, nvidia_mcp_gpio3b_raise},
stefanct8fb644d2011-06-13 16:58:54 +00002166 {0x10de, 0x00e4, 0x1458, 0x0c11, 0x10de, 0x00e0, 0x1458, 0x0c11, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8NS Pro-939", 0, NT, nvidia_mcp_gpio0a_raise},
hailfingere52e9f82011-05-05 07:12:40 +00002167 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
stefanct8fb644d2011-06-13 16:58:54 +00002168 {0x8086, 0x2415, 0x103c, 0x1250, 0x10b7, 0x9200, 0x103c, 0x1247, NULL, NULL, NULL, P3, "HP", "e-Vectra P2706T", 0, OK, board_hp_p2706t},
hailfingere52e9f82011-05-05 07:12:40 +00002169 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1678, 0x103c, 0x703e, NULL, "hp", "dl145_g3", P3, "HP", "ProLiant DL145 G3", 0, OK, board_hp_dl145_g3_enable},
2170 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1648, 0x103c, 0x310f, NULL, "hp", "dl165_g6", P3, "HP", "ProLiant DL165 G6", 0, OK, board_hp_dl165_g6_enable},
2171 {0x8086, 0x2580, 0x103c, 0x2a08, 0x8086, 0x2640, 0x103c, 0x2a0a, NULL, NULL, NULL, P3, "HP", "Puffer2-UL8E", 0, OK, intel_ich_gpio18_raise},
stefanct8fb644d2011-06-13 16:58:54 +00002172 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, P3, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
hailfingere52e9f82011-05-05 07:12:40 +00002173 {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, P3, "HP", "Vectra VL420 SFF", 0, OK, intel_ich_gpio22_raise},
2174 {0x10de, 0x0369, 0x103c, 0x12fe, 0x10de, 0x0364, 0x103c, 0x12fe, NULL, "hp", "xw9400", P3, "HP", "xw9400", 0, OK, nvidia_mcp_gpio5_raise},
2175 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", P3, "IBASE", "MB899", 0, OK, intel_ich_gpio26_raise},
2176 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, P3, "IBM", "x3455", 0, OK, board_ibm_x3455},
2177 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, P3, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
2178 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, P3, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
2179 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, NULL, "iwill", "dk8_htx", P3, "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
2180 {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", P3, "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
2181 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, P3, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
2182 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, P3, "MSI", "K8N Neo4-F", 0, OK, nvidia_mcp_gpio2_raise}, /* TODO: Should probably be K8N Neo4 Platinum, see http://www.coreboot.org/pipermail/flashrom/2010-August/004362.html. */
2183 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^MS-6163 (i440BX)$", NULL, NULL, P3, "MSI", "MS-6163 (MS-6163 Pro)", 0, OK, intel_piix4_gpo14_raise},
2184 {0x1039, 0x0745, 0, 0, 0x1039, 0x0018, 0, 0, "^MS-6561", NULL, NULL, P3, "MSI", "MS-6561 (745 Ultra)", 0, OK, w836xx_memw_enable_2e},
2185 {0x8086, 0x2560, 0x1462, 0x5770, 0x8086, 0x2562, 0x1462, 0x5778, NULL, NULL, NULL, P3, "MSI", "MS-6577 (Xenon)", 0, OK, w83627hf_gpio25_raise_2e},
2186 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, P3, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
2187 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, NULL, P3, "MSI", "MS-6702E (K8T Neo2-F)", 0, OK, w83627thf_gpio44_raise_2e},
2188 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, P3, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
2189 {0x1106, 0x3148, 0 , 0 , 0x1106, 0x3177, 0 , 0 , NULL, "msi", "ms6787", P3, "MSI", "MS-6787 (P4MAM-V/P4MAM-L)", 0, OK, w836xx_memw_enable_2e},
hailfinger344569c2011-06-09 20:59:30 +00002190 {0x8086, 0x24d3, 0x1462, 0x7880, 0x8086, 0x2570, 0, 0, NULL, NULL, NULL, P3, "MSI", "MS-6788-040 (848P NeoV)", 0, OK, intel_ich_gpio32_raise},
mkarcher2b630cf2011-07-25 17:25:24 +00002191 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, P3, "MSI", "MS-7005 (651M-L)", 0, OK, sis_gpio0_raise_and_w836xx_memw},
hailfingere52e9f82011-05-05 07:12:40 +00002192 {0x10DE, 0x00E0, 0x1462, 0x0250, 0x10DE, 0x00E1, 0x1462, 0x0250, NULL, NULL, NULL, P3, "MSI", "MS-7025 (K8N Neo2 Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
2193 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, P3, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
2194 {0x8086, 0x244b, 0x1462, 0x3910, 0x8086, 0x2442, 0x1462, 0x3910, NULL, NULL, NULL, P3, "MSI", "MS-6391 (845 Pro4)", 0, OK, intel_ich_gpio23_raise},
2195 {0x1106, 0x3149, 0x1462, 0x7061, 0x1106, 0x3227, 0, 0, NULL, NULL, NULL, P3, "MSI", "MS-7061 (KM4M-V/KM4AM-V)", 0, OK, w836xx_memw_enable_2e},
2196 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", P3, "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio44_raise_4e},
2197 {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, P3, "MSI", "MS-7207 (K8NGM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
2198 {0x1011, 0x0019, 0xaa55, 0xaa55, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, P3, "Nokia", "IP530", 0, OK, fdc37b787_gpio50_raise_3f0},
2199 {0x8086, 0x24d3, 0x144d, 0xb025, 0x8086, 0x1050, 0x144d, 0xb025, NULL, NULL, NULL, P3, "Samsung", "Polaris 32", 0, OK, intel_ich_gpio21_raise},
2200 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", P3, "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
2201 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, P3, "Shuttle", "AK38N", 256, OK, NULL},
2202 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, NULL, P3, "Shuttle", "FN25", 0, OK, board_shuttle_fn25},
2203 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, P3, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
stefanct634adc82011-11-02 14:31:18 +00002204 {0x10de, 0x0364, 0x108e, 0x6676, 0x10de, 0x0369, 0x108e, 0x6676, "^Sun Ultra 40 M2", NULL, NULL, P3, "Sun", "Ultra 40 M2", 0, OK, board_sun_ultra_40_m2},
hailfingere52e9f82011-05-05 07:12:40 +00002205 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, P3, "Tekram", "P6Pro-A5", 256, OK, NULL},
2206 {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, P3, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e},
2207 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, P3, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
2208 {0x1106, 0x0259, 0x1106, 0xAA07, 0x1106, 0x3227, 0x1106, 0xAA07, NULL, NULL, NULL, P3, "VIA", "EPIA EK", 0, NT, via_vt823x_gpio9_raise},
2209 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, P3, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
2210 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, P3, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
hailfinger324a9cc2010-05-26 01:45:41 +00002211#endif
hailfingere52e9f82011-05-05 07:12:40 +00002212 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, P3, NULL, NULL, 0, NT, NULL}, /* end marker */
stepan927d4e22007-04-04 22:45:58 +00002213};
2214
uwee15beb92010-08-08 17:01:18 +00002215/*
stepan1037f6f2008-01-18 15:33:10 +00002216 * Match boards on coreboot table gathered vendor and part name.
uwebe4477b2007-08-23 16:08:21 +00002217 * Require main PCI IDs to match too as extra safety.
stepan927d4e22007-04-04 22:45:58 +00002218 */
hailfinger4640bdb2011-08-31 16:19:50 +00002219static const struct board_match *board_match_cbname(const char *vendor,
2220 const char *part)
stepan927d4e22007-04-04 22:45:58 +00002221{
hailfinger4640bdb2011-08-31 16:19:50 +00002222 const struct board_match *board = board_matches;
2223 const struct board_match *partmatch = NULL;
stepan927d4e22007-04-04 22:45:58 +00002224
uwe4b650af2009-05-09 00:47:04 +00002225 for (; board->vendor_name; board++) {
uwefa98ca12008-10-18 21:14:13 +00002226 if (vendor && (!board->lb_vendor
2227 || strcasecmp(board->lb_vendor, vendor)))
uwef6641642007-05-09 10:17:44 +00002228 continue;
stepan927d4e22007-04-04 22:45:58 +00002229
stuge0c1005b2008-07-02 00:47:30 +00002230 if (!board->lb_part || strcasecmp(board->lb_part, part))
uwef6641642007-05-09 10:17:44 +00002231 continue;
stepan927d4e22007-04-04 22:45:58 +00002232
uwef6641642007-05-09 10:17:44 +00002233 if (!pci_dev_find(board->first_vendor, board->first_device))
2234 continue;
stepan927d4e22007-04-04 22:45:58 +00002235
uwef6641642007-05-09 10:17:44 +00002236 if (board->second_vendor &&
uwefa98ca12008-10-18 21:14:13 +00002237 !pci_dev_find(board->second_vendor, board->second_device))
uwef6641642007-05-09 10:17:44 +00002238 continue;
stugeb9b411f2008-01-27 16:21:21 +00002239
2240 if (vendor)
2241 return board;
2242
2243 if (partmatch) {
2244 /* a second entry has a matching part name */
snelsone42c3802010-05-07 20:09:04 +00002245 msg_pinfo("AMBIGUOUS BOARD NAME: %s\n", part);
2246 msg_pinfo("At least vendors '%s' and '%s' match.\n",
uwe8d342eb2011-07-28 08:13:25 +00002247 partmatch->lb_vendor, board->lb_vendor);
snelsone42c3802010-05-07 20:09:04 +00002248 msg_perr("Please use the full -m vendor:part syntax.\n");
stugeb9b411f2008-01-27 16:21:21 +00002249 return NULL;
2250 }
2251 partmatch = board;
uwef6641642007-05-09 10:17:44 +00002252 }
uwe6ed6d952007-12-04 21:49:06 +00002253
stugeb9b411f2008-01-27 16:21:21 +00002254 if (partmatch)
2255 return partmatch;
2256
stepan3370c892009-07-30 13:30:17 +00002257 if (!partvendor_from_cbtable) {
2258 /* Only warn if the mainboard type was not gathered from the
2259 * coreboot table. If it was, the coreboot implementor is
2260 * expected to fix flashrom, too.
2261 */
snelsone42c3802010-05-07 20:09:04 +00002262 msg_perr("\nUnknown vendor:board from -m option: %s:%s\n\n",
uwe8d342eb2011-07-28 08:13:25 +00002263 vendor, part);
stepan3370c892009-07-30 13:30:17 +00002264 }
uwef6641642007-05-09 10:17:44 +00002265 return NULL;
stepan927d4e22007-04-04 22:45:58 +00002266}
2267
uwee15beb92010-08-08 17:01:18 +00002268/*
uwebe4477b2007-08-23 16:08:21 +00002269 * Match boards on PCI IDs and subsystem IDs.
hailfinger4640bdb2011-08-31 16:19:50 +00002270 * Second set of IDs can be either main+subsystem IDs, main IDs or no IDs.
stepan927d4e22007-04-04 22:45:58 +00002271 */
hailfinger4640bdb2011-08-31 16:19:50 +00002272const static struct board_match *board_match_pci_ids(enum board_match_phase phase)
stepan927d4e22007-04-04 22:45:58 +00002273{
hailfinger4640bdb2011-08-31 16:19:50 +00002274 const struct board_match *board = board_matches;
stepan927d4e22007-04-04 22:45:58 +00002275
uwe4b650af2009-05-09 00:47:04 +00002276 for (; board->vendor_name; board++) {
mkarcher58fbded2010-02-04 10:58:50 +00002277 if ((!board->first_card_vendor || !board->first_card_device) &&
2278 !board->dmi_pattern)
uwef6641642007-05-09 10:17:44 +00002279 continue;
hailfingere52e9f82011-05-05 07:12:40 +00002280 if (board->phase != phase)
2281 continue;
stepan927d4e22007-04-04 22:45:58 +00002282
uwef6641642007-05-09 10:17:44 +00002283 if (!pci_card_find(board->first_vendor, board->first_device,
uwefa98ca12008-10-18 21:14:13 +00002284 board->first_card_vendor,
2285 board->first_card_device))
uwef6641642007-05-09 10:17:44 +00002286 continue;
stepan927d4e22007-04-04 22:45:58 +00002287
uwef6641642007-05-09 10:17:44 +00002288 if (board->second_vendor) {
2289 if (board->second_card_vendor) {
2290 if (!pci_card_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00002291 board->second_device,
2292 board->second_card_vendor,
2293 board->second_card_device))
uwef6641642007-05-09 10:17:44 +00002294 continue;
2295 } else {
2296 if (!pci_dev_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00002297 board->second_device))
uwef6641642007-05-09 10:17:44 +00002298 continue;
2299 }
2300 }
stepan927d4e22007-04-04 22:45:58 +00002301
mkarcher803b4042010-01-20 14:14:11 +00002302 if (board->dmi_pattern) {
2303 if (!has_dmi_support) {
snelsone42c3802010-05-07 20:09:04 +00002304 msg_perr("WARNING: Can't autodetect %s %s,"
uwe8d342eb2011-07-28 08:13:25 +00002305 " DMI info unavailable.\n",
2306 board->vendor_name, board->board_name);
mkarcher803b4042010-01-20 14:14:11 +00002307 continue;
2308 } else {
2309 if (!dmi_match(board->dmi_pattern))
2310 continue;
2311 }
2312 }
2313
uwef6641642007-05-09 10:17:44 +00002314 return board;
2315 }
stepan927d4e22007-04-04 22:45:58 +00002316
uwef6641642007-05-09 10:17:44 +00002317 return NULL;
stepan927d4e22007-04-04 22:45:58 +00002318}
2319
hailfinger4640bdb2011-08-31 16:19:50 +00002320static int unsafe_board_handler(const struct board_match *board)
hailfingere52e9f82011-05-05 07:12:40 +00002321{
2322 if (!board)
2323 return 1;
2324
2325 if (board->status == OK)
2326 return 0;
2327
2328 if (!force_boardenable) {
2329 msg_pinfo("WARNING: Your mainboard is %s %s, but the mainboard-specific\n"
uwe8d342eb2011-07-28 08:13:25 +00002330 "code has not been tested, and thus will not be executed by default.\n"
2331 "Depending on your hardware environment, erasing, writing or even probing\n"
2332 "can fail without running the board specific code.\n\n"
2333 "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
2334 "\"internal programmer\") for details.\n",
2335 board->vendor_name, board->board_name);
hailfingere52e9f82011-05-05 07:12:40 +00002336 return 1;
2337 }
2338 msg_pinfo("NOTE: Running an untested board enable procedure.\n"
2339 "Please report success/failure to flashrom@flashrom.org\n"
2340 "with your board name and SUCCESS or FAILURE in the subject.\n");
2341 return 0;
2342}
2343
2344/* FIXME: Should this be identical to board_flash_enable? */
2345static int board_handle_phase(enum board_match_phase phase)
2346{
hailfinger4640bdb2011-08-31 16:19:50 +00002347 const struct board_match *board = NULL;
hailfingere52e9f82011-05-05 07:12:40 +00002348
hailfinger4640bdb2011-08-31 16:19:50 +00002349 board = board_match_pci_ids(phase);
hailfingere52e9f82011-05-05 07:12:40 +00002350
2351 if (unsafe_board_handler(board))
2352 board = NULL;
2353
2354 if (!board)
2355 return 0;
2356
2357 if (!board->enable) {
2358 /* Not sure if there is a valid case for this. */
2359 msg_perr("Board match found, but nothing to do?\n");
2360 return 0;
2361 }
2362
2363 return board->enable();
2364}
2365
2366void board_handle_before_superio(void)
2367{
2368 board_handle_phase(P1);
2369}
2370
2371void board_handle_before_laptop(void)
2372{
2373 board_handle_phase(P2);
2374}
2375
uwe6ed6d952007-12-04 21:49:06 +00002376int board_flash_enable(const char *vendor, const char *part)
stepan927d4e22007-04-04 22:45:58 +00002377{
hailfinger4640bdb2011-08-31 16:19:50 +00002378 const struct board_match *board = NULL;
uwef6641642007-05-09 10:17:44 +00002379 int ret = 0;
stepan927d4e22007-04-04 22:45:58 +00002380
stugeb9b411f2008-01-27 16:21:21 +00002381 if (part)
hailfinger4640bdb2011-08-31 16:19:50 +00002382 board = board_match_cbname(vendor, part);
stepan927d4e22007-04-04 22:45:58 +00002383
uwef6641642007-05-09 10:17:44 +00002384 if (!board)
hailfinger4640bdb2011-08-31 16:19:50 +00002385 board = board_match_pci_ids(P3);
stepan927d4e22007-04-04 22:45:58 +00002386
hailfingere52e9f82011-05-05 07:12:40 +00002387 if (unsafe_board_handler(board))
uwee15beb92010-08-08 17:01:18 +00002388 board = NULL;
mkarcher29a80852010-03-07 22:29:28 +00002389
uwef6641642007-05-09 10:17:44 +00002390 if (board) {
libve9b336e2010-01-20 14:45:03 +00002391 if (board->max_rom_decode_parallel)
2392 max_rom_decode.parallel =
2393 board->max_rom_decode_parallel * 1024;
2394
uwe0ec24c22010-01-28 19:02:36 +00002395 if (board->enable != NULL) {
snelsone42c3802010-05-07 20:09:04 +00002396 msg_pinfo("Disabling flash write protection for "
uwee15beb92010-08-08 17:01:18 +00002397 "board \"%s %s\"... ", board->vendor_name,
2398 board->board_name);
stepan927d4e22007-04-04 22:45:58 +00002399
uweeb26b6e2010-06-07 19:06:26 +00002400 ret = board->enable();
uwe0ec24c22010-01-28 19:02:36 +00002401 if (ret)
snelsone42c3802010-05-07 20:09:04 +00002402 msg_pinfo("FAILED!\n");
uwe0ec24c22010-01-28 19:02:36 +00002403 else
snelsone42c3802010-05-07 20:09:04 +00002404 msg_pinfo("OK.\n");
uwe0ec24c22010-01-28 19:02:36 +00002405 }
uwef6641642007-05-09 10:17:44 +00002406 }
stepan927d4e22007-04-04 22:45:58 +00002407
uwef6641642007-05-09 10:17:44 +00002408 return ret;
stepan927d4e22007-04-04 22:45:58 +00002409}