blob: 9ac6e2d5f1b884fccd4863eed84f55446ff35a69 [file] [log] [blame]
stepan927d4e22007-04-04 22:45:58 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
stepan927d4e22007-04-04 22:45:58 +00003 *
uweb25f1ea2007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
uwe6ab4b7b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
wardfbe9c652007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
stepan927d4e22007-04-04 22:45:58 +00008 *
uweb25f1ea2007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
stepan927d4e22007-04-04 22:45:58 +000012 *
uweb25f1ea2007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
stepan927d4e22007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
stepan927d4e22007-04-04 22:45:58 +000027#include <string.h>
stepan927d4e22007-04-04 22:45:58 +000028#include "flash.h"
hailfinger428f6852010-07-27 22:41:39 +000029#include "programmer.h"
stepan927d4e22007-04-04 22:45:58 +000030
hailfinger324a9cc2010-05-26 01:45:41 +000031#if defined(__i386__) || defined(__x86_64__)
stuge04909772007-05-04 04:47:04 +000032/*
uwebe4477b2007-08-23 16:08:21 +000033 * Helper functions for many Winbond Super I/Os of the W836xx range.
stuge04909772007-05-04 04:47:04 +000034 */
stuge04909772007-05-04 04:47:04 +000035/* Enter extended functions */
stugeaa35d392009-01-26 02:34:51 +000036void w836xx_ext_enter(uint16_t port)
uwe23438a02007-05-03 10:09:23 +000037{
hailfingere1f062f2008-05-22 13:22:45 +000038 OUTB(0x87, port);
39 OUTB(0x87, port);
stuge04909772007-05-04 04:47:04 +000040}
uwe23438a02007-05-03 10:09:23 +000041
stuge04909772007-05-04 04:47:04 +000042/* Leave extended functions */
stugeaa35d392009-01-26 02:34:51 +000043void w836xx_ext_leave(uint16_t port)
stuge04909772007-05-04 04:47:04 +000044{
hailfingere1f062f2008-05-22 13:22:45 +000045 OUTB(0xAA, port);
stuge04909772007-05-04 04:47:04 +000046}
uwe23438a02007-05-03 10:09:23 +000047
hailfinger7bac0e52009-05-25 23:26:50 +000048/* Generic Super I/O helper functions */
49uint8_t sio_read(uint16_t port, uint8_t reg)
stuge04909772007-05-04 04:47:04 +000050{
hailfinger7bac0e52009-05-25 23:26:50 +000051 OUTB(reg, port);
52 return INB(port + 1);
stuge04909772007-05-04 04:47:04 +000053}
uwe23438a02007-05-03 10:09:23 +000054
hailfinger7bac0e52009-05-25 23:26:50 +000055void sio_write(uint16_t port, uint8_t reg, uint8_t data)
stuge04909772007-05-04 04:47:04 +000056{
hailfinger7bac0e52009-05-25 23:26:50 +000057 OUTB(reg, port);
58 OUTB(data, port + 1);
stuge04909772007-05-04 04:47:04 +000059}
uwe23438a02007-05-03 10:09:23 +000060
hailfinger7bac0e52009-05-25 23:26:50 +000061void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
stuge04909772007-05-04 04:47:04 +000062{
rminnich6079a1c2007-10-12 21:22:40 +000063 uint8_t tmp;
uwe23438a02007-05-03 10:09:23 +000064
hailfinger7bac0e52009-05-25 23:26:50 +000065 OUTB(reg, port);
66 tmp = INB(port + 1) & ~mask;
67 OUTB(tmp | (data & mask), port + 1);
uwe23438a02007-05-03 10:09:23 +000068}
69
hailfingerc236f9e2009-12-22 23:42:04 +000070/* Not used yet. */
71#if 0
72static int enable_flash_decode_superio(void)
73{
74 int ret;
75 uint8_t tmp;
76
77 switch (superio.vendor) {
78 case SUPERIO_VENDOR_NONE:
79 ret = -1;
80 break;
81 case SUPERIO_VENDOR_ITE:
82 enter_conf_mode_ite(superio.port);
uwef6f94d42010-03-13 17:28:29 +000083 /* Enable flash mapping. Works for most old ITE style Super I/O. */
hailfingerc236f9e2009-12-22 23:42:04 +000084 tmp = sio_read(superio.port, 0x24);
85 tmp |= 0xfc;
86 sio_write(superio.port, 0x24, tmp);
87 exit_conf_mode_ite(superio.port);
88 ret = 0;
89 break;
90 default:
snelsone42c3802010-05-07 20:09:04 +000091 msg_pdbg("Unhandled Super I/O type!\n");
hailfingerc236f9e2009-12-22 23:42:04 +000092 ret = -1;
93 break;
94 }
95 return ret;
96}
97#endif
98
uwee15beb92010-08-08 17:01:18 +000099/*
mkarcherb2505c02010-05-24 16:03:57 +0000100 * SMSC FDC37B787: Raise GPIO50
101 */
uweeb26b6e2010-06-07 19:06:26 +0000102static int fdc37b787_gpio50_raise(uint16_t port)
mkarcherb2505c02010-05-24 16:03:57 +0000103{
104 uint8_t id, val;
105
106 OUTB(0x55, port); /* enter conf mode */
107 id = sio_read(port, 0x20);
108 if (id != 0x44) {
uweeb26b6e2010-06-07 19:06:26 +0000109 msg_perr("\nERROR: FDC37B787: Wrong ID 0x%02X.\n", id);
mkarcherb2505c02010-05-24 16:03:57 +0000110 OUTB(0xAA, port); /* leave conf mode */
111 return -1;
112 }
113
114 sio_write(port, 0x07, 0x08); /* Select Aux I/O subdevice */
115
116 val = sio_read(port, 0xC8); /* GP50 */
117 if ((val & 0x1B) != 0x10) /* output, no invert, GPIO */
118 {
uweeb26b6e2010-06-07 19:06:26 +0000119 msg_perr("\nERROR: GPIO50 mode 0x%02X unexpected.\n", val);
mkarcherb2505c02010-05-24 16:03:57 +0000120 OUTB(0xAA, port);
121 return -1;
122 }
123
124 sio_mask(port, 0xF9, 0x01, 0x01);
125
126 OUTB(0xAA, port); /* Leave conf mode */
127 return 0;
128}
129
uwee15beb92010-08-08 17:01:18 +0000130/*
131 * Suited for:
132 * - Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
mkarcherb2505c02010-05-24 16:03:57 +0000133 */
uweeb26b6e2010-06-07 19:06:26 +0000134static int fdc37b787_gpio50_raise_3f0(void)
mkarcherb2505c02010-05-24 16:03:57 +0000135{
uweeb26b6e2010-06-07 19:06:26 +0000136 return fdc37b787_gpio50_raise(0x3f0);
mkarcherb2505c02010-05-24 16:03:57 +0000137}
138
mkarcher51455562010-06-27 15:07:49 +0000139struct winbond_mux {
140 uint8_t reg; /* 0 if the corresponding pin is not muxed */
141 uint8_t data; /* reg/data/mask may be directly ... */
142 uint8_t mask; /* ... passed to sio_mask */
143};
144
145struct winbond_port {
146 const struct winbond_mux *mux; /* NULL or pointer to mux info for the 8 bits */
147 uint8_t ldn; /* LDN this GPIO register is located in */
148 uint8_t enable_bit; /* bit in 0x30 of that LDN to enable
149 the GPIO port */
150 uint8_t base; /* base register in that LDN for the port */
151};
152
153struct winbond_chip {
154 uint8_t device_id; /* reg 0x20 of the expected w83626x */
155 uint8_t gpio_port_count;
156 const struct winbond_port *port;
157};
158
159
160#define UNIMPLEMENTED_PORT {NULL, 0, 0, 0}
161
162enum winbond_id {
163 WINBOND_W83627HF_ID = 0x52,
mkarcher65f85742010-06-27 15:07:52 +0000164 WINBOND_W83627EHF_ID = 0x88,
mkarcher51455562010-06-27 15:07:49 +0000165 WINBOND_W83627THF_ID = 0x82,
166};
167
168static const struct winbond_mux w83627hf_port2_mux[8] = {
169 {0x2A, 0x01, 0x01}, /* or MIDI */
170 {0x2B, 0x80, 0x80}, /* or SPI */
171 {0x2B, 0x40, 0x40}, /* or SPI */
172 {0x2B, 0x20, 0x20}, /* or power LED */
173 {0x2B, 0x10, 0x10}, /* or watchdog */
174 {0x2B, 0x08, 0x08}, /* or infra red */
175 {0x2B, 0x04, 0x04}, /* or infra red */
176 {0x2B, 0x03, 0x03} /* or IRQ1 input */
177};
178
179static const struct winbond_port w83627hf[3] = {
180 UNIMPLEMENTED_PORT,
181 {w83627hf_port2_mux, 0x08, 0, 0xF0},
182 UNIMPLEMENTED_PORT
183};
184
mkarcher65f85742010-06-27 15:07:52 +0000185static const struct winbond_mux w83627ehf_port2_mux[8] = {
186 {0x29, 0x06, 0x02}, /* or MIDI */
187 {0x29, 0x06, 0x02},
188 {0x24, 0x02, 0x00}, /* or SPI ROM interface */
189 {0x24, 0x02, 0x00},
190 {0x2A, 0x01, 0x01}, /* or keyboard/mouse interface */
191 {0x2A, 0x01, 0x01},
192 {0x2A, 0x01, 0x01},
193 {0x2A, 0x01, 0x01}
194};
195
196static const struct winbond_port w83627ehf[6] = {
197 UNIMPLEMENTED_PORT,
198 {w83627ehf_port2_mux, 0x09, 0, 0xE3},
199 UNIMPLEMENTED_PORT,
200 UNIMPLEMENTED_PORT,
201 UNIMPLEMENTED_PORT,
202 UNIMPLEMENTED_PORT
203};
204
mkarcher51455562010-06-27 15:07:49 +0000205static const struct winbond_mux w83627thf_port4_mux[8] = {
206 {0x2D, 0x01, 0x01}, /* or watchdog or VID level strap */
207 {0x2D, 0x02, 0x02}, /* or resume reset */
208 {0x2D, 0x04, 0x04}, /* or S3 input */
209 {0x2D, 0x08, 0x08}, /* or PSON# */
210 {0x2D, 0x10, 0x10}, /* or PWROK */
211 {0x2D, 0x20, 0x20}, /* or suspend LED */
212 {0x2D, 0x40, 0x40}, /* or panel switch input */
213 {0x2D, 0x80, 0x80} /* or panel switch output */
214};
215
216static const struct winbond_port w83627thf[5] = {
217 UNIMPLEMENTED_PORT, /* GPIO1 */
218 UNIMPLEMENTED_PORT, /* GPIO2 */
219 UNIMPLEMENTED_PORT, /* GPIO3 */
220 {w83627thf_port4_mux, 0x09, 1, 0xF4},
221 UNIMPLEMENTED_PORT /* GPIO5 */
222};
223
224static const struct winbond_chip winbond_chips[] = {
225 {WINBOND_W83627HF_ID, ARRAY_SIZE(w83627hf), w83627hf },
mkarcher65f85742010-06-27 15:07:52 +0000226 {WINBOND_W83627EHF_ID, ARRAY_SIZE(w83627ehf), w83627ehf},
mkarcher51455562010-06-27 15:07:49 +0000227 {WINBOND_W83627THF_ID, ARRAY_SIZE(w83627thf), w83627thf},
228};
229
uwee15beb92010-08-08 17:01:18 +0000230/*
231 * Detects which Winbond Super I/O is responding at the given base address,
232 * but takes no effort to make sure the chip is really a Winbond Super I/O.
233 */
234static const struct winbond_chip *winbond_superio_detect(uint16_t base)
mkarcher51455562010-06-27 15:07:49 +0000235{
236 uint8_t chipid;
uwee15beb92010-08-08 17:01:18 +0000237 const struct winbond_chip *chip = NULL;
mkarcher51455562010-06-27 15:07:49 +0000238 int i;
239
240 w836xx_ext_enter(base);
241 chipid = sio_read(base, 0x20);
uwee15beb92010-08-08 17:01:18 +0000242
243 for (i = 0; i < ARRAY_SIZE(winbond_chips); i++) {
244 if (winbond_chips[i].device_id == chipid) {
mkarcher51455562010-06-27 15:07:49 +0000245 chip = &winbond_chips[i];
246 break;
247 }
uwee15beb92010-08-08 17:01:18 +0000248 }
249
mkarcher51455562010-06-27 15:07:49 +0000250 w836xx_ext_leave(base);
251 return chip;
252}
253
uwee15beb92010-08-08 17:01:18 +0000254/*
255 * The chipid parameter goes away as soon as we have Super I/O matching in the
256 * board enable table. The call to winbond_superio_detect() goes away as
257 * soon as we have generic Super I/O detection code.
258 */
mkarcher51455562010-06-27 15:07:49 +0000259static int winbond_gpio_set(uint16_t base, enum winbond_id chipid,
260 int pin, int raise)
261{
uwee15beb92010-08-08 17:01:18 +0000262 const struct winbond_chip *chip = NULL;
263 const struct winbond_port *gpio;
mkarcher51455562010-06-27 15:07:49 +0000264 int port = pin / 10;
265 int bit = pin % 10;
266
267 chip = winbond_superio_detect(base);
268 if (!chip) {
269 msg_perr("\nERROR: No supported Winbond Super I/O found\n");
270 return -1;
271 }
mkarcher87ee57f2010-06-29 14:44:40 +0000272 if (chip->device_id != chipid) {
273 msg_perr("\nERROR: Found Winbond chip with ID 0x%x, "
274 "expected %x\n", chip->device_id, chipid);
275 return -1;
276 }
mkarcher51455562010-06-27 15:07:49 +0000277 if (bit >= 8 || port == 0 || port > chip->gpio_port_count) {
278 msg_perr("\nERROR: winbond_gpio_set: Invalid GPIO number %d\n",
279 pin);
280 return -1;
281 }
282
283 gpio = &chip->port[port - 1];
284
285 if (gpio->ldn == 0) {
286 msg_perr("\nERROR: GPIO%d is not supported yet on this"
287 " winbond chip\n", port);
288 return -1;
289 }
290
291 w836xx_ext_enter(base);
292
uwee15beb92010-08-08 17:01:18 +0000293 /* Select logical device. */
mkarcher51455562010-06-27 15:07:49 +0000294 sio_write(base, 0x07, gpio->ldn);
295
296 /* Activate logical device. */
297 sio_mask(base, 0x30, 1 << gpio->enable_bit, 1 << gpio->enable_bit);
298
uwee15beb92010-08-08 17:01:18 +0000299 /* Select GPIO function of that pin. */
mkarcher51455562010-06-27 15:07:49 +0000300 if (gpio->mux && gpio->mux[bit].reg)
301 sio_mask(base, gpio->mux[bit].reg,
302 gpio->mux[bit].data, gpio->mux[bit].mask);
303
uwee15beb92010-08-08 17:01:18 +0000304 sio_mask(base, gpio->base + 0, 0, 1 << bit); /* Make pin output */
mkarcher51455562010-06-27 15:07:49 +0000305 sio_mask(base, gpio->base + 2, 0, 1 << bit); /* Clear inversion */
306 sio_mask(base, gpio->base + 1, raise << bit, 1 << bit);
307
308 w836xx_ext_leave(base);
309
310 return 0;
311}
312
uwee15beb92010-08-08 17:01:18 +0000313/*
uwebe4477b2007-08-23 16:08:21 +0000314 * Winbond W83627HF: Raise GPIO24.
stuge04909772007-05-04 04:47:04 +0000315 *
316 * Suited for:
uwebe4477b2007-08-23 16:08:21 +0000317 * - Agami Aruma
318 * - IWILL DK8-HTX
stepan927d4e22007-04-04 22:45:58 +0000319 */
uwee15beb92010-08-08 17:01:18 +0000320static int w83627hf_gpio24_raise_2e(void)
stepan927d4e22007-04-04 22:45:58 +0000321{
mkarcher51455562010-06-27 15:07:49 +0000322 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 24, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000323}
324
uwee15beb92010-08-08 17:01:18 +0000325/*
mkarcher101a27a2010-08-07 21:49:11 +0000326 * Winbond W83627HF: Raise GPIO25.
327 *
328 * Suited for:
329 * - MSI MS-6577
330 */
uwee15beb92010-08-08 17:01:18 +0000331static int w83627hf_gpio25_raise_2e(void)
mkarcher101a27a2010-08-07 21:49:11 +0000332{
333 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 25, 1);
334}
335
uwee15beb92010-08-08 17:01:18 +0000336/*
mkarcher65f85742010-06-27 15:07:52 +0000337 * Winbond W83627EHF: Raise GPIO24.
338 *
339 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000340 * - ASUS A8N-VM CSM: AMD Socket 939 + GeForce 6150 (C51) + MCP51
mkarcher65f85742010-06-27 15:07:52 +0000341 */
uwee15beb92010-08-08 17:01:18 +0000342static int w83627ehf_gpio24_raise_2e(void)
mkarcher65f85742010-06-27 15:07:52 +0000343{
344 return winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, 24, 1);
345}
346
uwee15beb92010-08-08 17:01:18 +0000347/*
mkarcher51455562010-06-27 15:07:49 +0000348 * Winbond W83627THF: Raise GPIO 44.
rminnich6079a1c2007-10-12 21:22:40 +0000349 *
350 * Suited for:
stugea1efa0e2008-07-21 17:48:40 +0000351 * - MSI K8T Neo2-F
rminnich6079a1c2007-10-12 21:22:40 +0000352 */
uwee15beb92010-08-08 17:01:18 +0000353static int w83627thf_gpio44_raise_2e(void)
rminnich6079a1c2007-10-12 21:22:40 +0000354{
mkarcher51455562010-06-27 15:07:49 +0000355 return winbond_gpio_set(0x2e, WINBOND_W83627THF_ID, 44, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000356}
357
uwee15beb92010-08-08 17:01:18 +0000358/*
mkarcher51455562010-06-27 15:07:49 +0000359 * Winbond W83627THF: Raise GPIO 44.
360 *
361 * Suited for:
362 * - MSI K8N Neo3
363 */
uwee15beb92010-08-08 17:01:18 +0000364static int w83627thf_gpio44_raise_4e(void)
stugea1efa0e2008-07-21 17:48:40 +0000365{
mkarcher51455562010-06-27 15:07:49 +0000366 return winbond_gpio_set(0x4e, WINBOND_W83627THF_ID, 44, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000367}
uwe6ed6d952007-12-04 21:49:06 +0000368
uwee15beb92010-08-08 17:01:18 +0000369/*
mkarcher20636ae2010-08-02 08:29:34 +0000370 * Enable MEMW# and set ROM size to max.
uwee15beb92010-08-08 17:01:18 +0000371 * Supported chips: W83L517D, W83697HF/F/HG, W83697SF/UF/UG
stepan927d4e22007-04-04 22:45:58 +0000372 */
hailfinger7bac0e52009-05-25 23:26:50 +0000373static void w836xx_memw_enable(uint16_t port)
stepan927d4e22007-04-04 22:45:58 +0000374{
hailfinger7bac0e52009-05-25 23:26:50 +0000375 w836xx_ext_enter(port);
376 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
uwe6ab4b7b2009-05-09 14:26:04 +0000377 /* Enable MEMW# and set ROM size select to max. (4M). */
hailfinger7bac0e52009-05-25 23:26:50 +0000378 sio_mask(port, 0x24, 0x28, 0x28);
uwe6ab4b7b2009-05-09 14:26:04 +0000379 }
hailfinger7bac0e52009-05-25 23:26:50 +0000380 w836xx_ext_leave(port);
uwe6ab4b7b2009-05-09 14:26:04 +0000381}
382
uwee15beb92010-08-08 17:01:18 +0000383/*
libv53f58142009-12-23 00:54:26 +0000384 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000385 * - EPoX EP-8K5A2: VIA KT333 + VT8235
386 * - Albatron PM266A Pro: VIA P4M266A + VT8235
387 * - Shuttle AK31 (all versions): VIA KT266 + VT8233
388 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
389 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237
mkarcher7ad3c252010-08-15 10:21:29 +0000390 * - MSI KM4M-V and KM4AM-V: VIA KM400/KM400A + VT8237
uwec466f572010-09-11 15:25:48 +0000391 * - MSI MS-6561 (745 Ultra): SiS 745 + W83697HF
uwe89e0e7f2010-09-07 18:14:53 +0000392 * - MSI MS-6787 (P4MAM-V/P4MAM-L): VIA P4M266 + VT8235
uweb0beb9f2010-10-05 21:48:43 +0000393 * - ASRock K7S41: SiS 741 + SiS 963 + W83697HF
uwe6ab4b7b2009-05-09 14:26:04 +0000394 */
uweeb26b6e2010-06-07 19:06:26 +0000395static int w836xx_memw_enable_2e(void)
uwe6ab4b7b2009-05-09 14:26:04 +0000396{
libv53f58142009-12-23 00:54:26 +0000397 w836xx_memw_enable(0x2E);
stepan927d4e22007-04-04 22:45:58 +0000398
libv53f58142009-12-23 00:54:26 +0000399 return 0;
uwe6ab4b7b2009-05-09 14:26:04 +0000400}
401
uwee15beb92010-08-08 17:01:18 +0000402/*
mkarchered00ee62010-03-21 13:36:20 +0000403 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000404 * - Termtek TK-3370 (rev. 2.5b)
mkarchered00ee62010-03-21 13:36:20 +0000405 */
uweeb26b6e2010-06-07 19:06:26 +0000406static int w836xx_memw_enable_4e(void)
mkarchered00ee62010-03-21 13:36:20 +0000407{
408 w836xx_memw_enable(0x4E);
409
410 return 0;
411}
412
uwee15beb92010-08-08 17:01:18 +0000413/*
hailfingerc73ce6e2010-07-10 16:56:32 +0000414 * Suited for all boards with ITE IT8705F.
415 * The SIS950 Super I/O probably requires a similar flash write enable.
libv71e95f52010-01-20 14:45:07 +0000416 */
hailfingerc73ce6e2010-07-10 16:56:32 +0000417int it8705f_write_enable(uint8_t port)
libv71e95f52010-01-20 14:45:07 +0000418{
hailfingerc73ce6e2010-07-10 16:56:32 +0000419 uint8_t tmp;
420 int ret = 0;
421
libv71e95f52010-01-20 14:45:07 +0000422 enter_conf_mode_ite(port);
hailfingerc73ce6e2010-07-10 16:56:32 +0000423 tmp = sio_read(port, 0x24);
424 /* Check if at least one flash segment is enabled. */
425 if (tmp & 0xf0) {
426 /* The IT8705F will respond to LPC cycles and translate them. */
427 buses_supported = CHIP_BUSTYPE_PARALLEL;
428 /* Flash ROM I/F Writes Enable */
429 tmp |= 0x04;
430 msg_pdbg("Enabling IT8705F flash ROM interface write.\n");
431 if (tmp & 0x02) {
432 /* The data sheet contradicts itself about max size. */
433 max_rom_decode.parallel = 1024 * 1024;
434 msg_pinfo("IT8705F with very unusual settings. Please "
435 "send the output of \"flashrom -V\" to \n"
hailfinger5bae2332010-10-08 11:03:02 +0000436 "flashrom@flashrom.org with "
437 "IT8705: your board name: flashrom -V\n"
438 "as the subject to help us finish "
hailfingerc73ce6e2010-07-10 16:56:32 +0000439 "support for your Super I/O. Thanks.\n");
440 ret = 1;
441 } else if (tmp & 0x08) {
442 max_rom_decode.parallel = 512 * 1024;
443 } else {
444 max_rom_decode.parallel = 256 * 1024;
445 }
446 /* Safety checks. The data sheet is unclear here: Segments 1+3
447 * overlap, no segment seems to cover top - 1MB to top - 512kB.
448 * We assume that certain combinations make no sense.
449 */
450 if (((tmp & 0x02) && !(tmp & 0x08)) || /* 1 MB en, 512 kB dis */
451 (!(tmp & 0x10)) || /* 128 kB dis */
452 (!(tmp & 0x40))) { /* 256/512 kB dis */
453 msg_perr("Inconsistent IT8705F decode size!\n");
454 ret = 1;
455 }
456 if (sio_read(port, 0x25) != 0) {
457 msg_perr("IT8705F flash data pins disabled!\n");
458 ret = 1;
459 }
460 if (sio_read(port, 0x26) != 0) {
461 msg_perr("IT8705F flash address pins 0-7 disabled!\n");
462 ret = 1;
463 }
464 if (sio_read(port, 0x27) != 0) {
465 msg_perr("IT8705F flash address pins 8-15 disabled!\n");
466 ret = 1;
467 }
468 if ((sio_read(port, 0x29) & 0x10) != 0) {
469 msg_perr("IT8705F flash write enable pin disabled!\n");
470 ret = 1;
471 }
472 if ((sio_read(port, 0x29) & 0x08) != 0) {
473 msg_perr("IT8705F flash chip select pin disabled!\n");
474 ret = 1;
475 }
476 if ((sio_read(port, 0x29) & 0x04) != 0) {
477 msg_perr("IT8705F flash read strobe pin disabled!\n");
478 ret = 1;
479 }
480 if ((sio_read(port, 0x29) & 0x03) != 0) {
481 msg_perr("IT8705F flash address pins 16-17 disabled!\n");
482 /* Not really an error if you use flash chips smaller
483 * than 256 kByte, but such a configuration is unlikely.
484 */
485 ret = 1;
486 }
487 msg_pdbg("Maximum IT8705F parallel flash decode size is %u.\n",
488 max_rom_decode.parallel);
489 if (ret) {
490 msg_pinfo("Not enabling IT8705F flash write.\n");
491 } else {
492 sio_write(port, 0x24, tmp);
493 }
494 } else {
495 msg_pdbg("No IT8705F flash segment enabled.\n");
496 /* Not sure if this is an error or not. */
497 ret = 0;
498 }
libv71e95f52010-01-20 14:45:07 +0000499 exit_conf_mode_ite(port);
500
hailfingerc73ce6e2010-07-10 16:56:32 +0000501 return ret;
libv71e95f52010-01-20 14:45:07 +0000502}
libv53f58142009-12-23 00:54:26 +0000503
mhm0d4fa5f2010-09-13 19:39:25 +0000504/*
505 * The ITE IT8707F is a custom chip made by ITE exclusively for ASUS.
506 * It uses the Winbond command sequence to enter extended configuration
507 * mode and the ITE sequence to exit.
508 *
509 * Registers seems similar to the ones on ITE IT8710F.
510 */
511static int it8707f_write_enable(uint8_t port)
512{
513 uint8_t tmp;
514
515 w836xx_ext_enter(port);
516
517 /* Set bit 3 (GLB_REG_WE) of reg 0x23: Makes reg 0x24-0x2A rw */
518 tmp = sio_read(port, 0x23);
519 tmp |= (1 << 3);
520 sio_write(port, 0x23, tmp);
521
522 /* Set bit 2 (FLASH_WE) and bit 3 (FLASH_IF_EN) of reg 0x24 */
523 tmp = sio_read(port, 0x24);
524 tmp |= (1 << 2) | (1 << 3);
525 sio_write(port, 0x24, tmp);
526
527 /* Clear bit 3 (GLB_REG_WE) of reg 0x23: Makes reg 0x24-0x2A ro */
528 tmp = sio_read(port, 0x23);
529 tmp &= ~(1 << 3);
530 sio_write(port, 0x23, tmp);
531
532 exit_conf_mode_ite(port);
533
534 return 0;
535}
536
537/*
538 * Suited for:
539 * - ASUS P4SC-E: SiS 651 + 962 + ITE IT8707F
540 */
541static int it8707f_write_enable_2e(void)
542{
543 return it8707f_write_enable(0x2e);
544}
545
mkarcherb507b7b2010-02-27 18:35:54 +0000546static int pc87360_gpio_set(uint8_t gpio, int raise)
547{
uwee15beb92010-08-08 17:01:18 +0000548 static const int bankbase[] = {0, 4, 8, 10, 12};
549 int gpio_bank = gpio / 8;
550 int gpio_pin = gpio % 8;
551 uint16_t baseport;
552 uint8_t id, val;
mkarcherb507b7b2010-02-27 18:35:54 +0000553
uwee15beb92010-08-08 17:01:18 +0000554 if (gpio_bank > 4) {
555 msg_perr("PC87360: Invalid GPIO %d\n", gpio);
556 return -1;
557 }
mkarcherb507b7b2010-02-27 18:35:54 +0000558
uwee15beb92010-08-08 17:01:18 +0000559 id = sio_read(0x2E, 0x20);
560 if (id != 0xE1) {
561 msg_perr("PC87360: unexpected ID %02x\n", id);
562 return -1;
563 }
mkarcherb507b7b2010-02-27 18:35:54 +0000564
uwee15beb92010-08-08 17:01:18 +0000565 sio_write(0x2E, 0x07, 0x07); /* Select GPIO device. */
566 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
567 if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
568 msg_perr("PC87360: invalid GPIO base address %04x\n",
569 baseport);
570 return -1;
571 }
572 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device. */
573 sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
574 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output. */
mkarcherb507b7b2010-02-27 18:35:54 +0000575
uwee15beb92010-08-08 17:01:18 +0000576 val = INB(baseport + bankbase[gpio_bank]);
577 if (raise)
578 val |= 1 << gpio_pin;
579 else
580 val &= ~(1 << gpio_pin);
581 OUTB(val, baseport + bankbase[gpio_bank]);
mkarcherb507b7b2010-02-27 18:35:54 +0000582
uwee15beb92010-08-08 17:01:18 +0000583 return 0;
mkarcherb507b7b2010-02-27 18:35:54 +0000584}
585
uwee15beb92010-08-08 17:01:18 +0000586/*
587 * VIA VT823x: Set one of the GPIO pins.
uwe6ab4b7b2009-05-09 14:26:04 +0000588 */
libv53f58142009-12-23 00:54:26 +0000589static int via_vt823x_gpio_set(uint8_t gpio, int raise)
uwe6ab4b7b2009-05-09 14:26:04 +0000590{
libv53f58142009-12-23 00:54:26 +0000591 struct pci_dev *dev;
uwe6ab4b7b2009-05-09 14:26:04 +0000592 uint16_t base;
libvc89fddc2009-12-09 07:53:01 +0000593 uint8_t val, bit, offset;
uwe6ab4b7b2009-05-09 14:26:04 +0000594
libv53f58142009-12-23 00:54:26 +0000595 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
596 switch (dev->device_id) {
597 case 0x3177: /* VT8235 */
598 case 0x3227: /* VT8237R */
599 case 0x3337: /* VT8237A */
600 break;
601 default:
snelsone42c3802010-05-07 20:09:04 +0000602 msg_perr("\nERROR: VT823x ISA bridge not found.\n");
libv53f58142009-12-23 00:54:26 +0000603 return -1;
604 }
605
libv785ec422009-06-19 13:53:59 +0000606 if ((gpio >= 12) && (gpio <= 15)) {
607 /* GPIO12-15 -> output */
608 val = pci_read_byte(dev, 0xE4);
609 val |= 0x10;
610 pci_write_byte(dev, 0xE4, val);
611 } else if (gpio == 9) {
612 /* GPIO9 -> Output */
613 val = pci_read_byte(dev, 0xE4);
614 val |= 0x20;
615 pci_write_byte(dev, 0xE4, val);
libvc89fddc2009-12-09 07:53:01 +0000616 } else if (gpio == 5) {
617 val = pci_read_byte(dev, 0xE4);
618 val |= 0x01;
619 pci_write_byte(dev, 0xE4, val);
libv785ec422009-06-19 13:53:59 +0000620 } else {
snelsone42c3802010-05-07 20:09:04 +0000621 msg_perr("\nERROR: "
uwe6ab4b7b2009-05-09 14:26:04 +0000622 "VT823x GPIO%02d is not implemented.\n", gpio);
libv53f58142009-12-23 00:54:26 +0000623 return -1;
uwef6641642007-05-09 10:17:44 +0000624 }
stepan927d4e22007-04-04 22:45:58 +0000625
uwe6ab4b7b2009-05-09 14:26:04 +0000626 /* We need the I/O Base Address for this board's flash enable. */
627 base = pci_read_word(dev, 0x88) & 0xff80;
628
libvc89fddc2009-12-09 07:53:01 +0000629 offset = 0x4C + gpio / 8;
630 bit = 0x01 << (gpio % 8);
631
632 val = INB(base + offset);
uwe6ab4b7b2009-05-09 14:26:04 +0000633 if (raise)
634 val |= bit;
635 else
636 val &= ~bit;
libvc89fddc2009-12-09 07:53:01 +0000637 OUTB(val, base + offset);
stepan927d4e22007-04-04 22:45:58 +0000638
uwef6641642007-05-09 10:17:44 +0000639 return 0;
stepan927d4e22007-04-04 22:45:58 +0000640}
641
uwee15beb92010-08-08 17:01:18 +0000642/*
643 * Suited for:
644 * - ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
stepan927d4e22007-04-04 22:45:58 +0000645 */
uweeb26b6e2010-06-07 19:06:26 +0000646static int via_vt823x_gpio5_raise(void)
stepan927d4e22007-04-04 22:45:58 +0000647{
libv53f58142009-12-23 00:54:26 +0000648 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
649 return via_vt823x_gpio_set(5, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000650}
651
uwee15beb92010-08-08 17:01:18 +0000652/*
653 * Suited for:
654 * - VIA EPIA EK & N & NL
libv785ec422009-06-19 13:53:59 +0000655 */
uweeb26b6e2010-06-07 19:06:26 +0000656static int via_vt823x_gpio9_raise(void)
libv785ec422009-06-19 13:53:59 +0000657{
libv53f58142009-12-23 00:54:26 +0000658 return via_vt823x_gpio_set(9, 1);
libv785ec422009-06-19 13:53:59 +0000659}
660
uwee15beb92010-08-08 17:01:18 +0000661/*
662 * Suited for:
663 * - VIA EPIA M and MII (and maybe other CLE266 based EPIAs)
libv53f58142009-12-23 00:54:26 +0000664 *
665 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
666 * lowered there.
uwe6ab4b7b2009-05-09 14:26:04 +0000667 */
uweeb26b6e2010-06-07 19:06:26 +0000668static int via_vt823x_gpio15_raise(void)
uwe6ab4b7b2009-05-09 14:26:04 +0000669{
libv53f58142009-12-23 00:54:26 +0000670 return via_vt823x_gpio_set(15, 1);
671}
672
uwee15beb92010-08-08 17:01:18 +0000673/*
libv53f58142009-12-23 00:54:26 +0000674 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
675 *
676 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000677 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
678 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
libv53f58142009-12-23 00:54:26 +0000679 */
uweeb26b6e2010-06-07 19:06:26 +0000680static int board_msi_kt4v(void)
libv53f58142009-12-23 00:54:26 +0000681{
682 int ret;
683
684 ret = via_vt823x_gpio_set(12, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000685 w836xx_memw_enable(0x2E);
hailfinger755073f2008-02-09 02:03:06 +0000686
libv53f58142009-12-23 00:54:26 +0000687 return ret;
hailfinger755073f2008-02-09 02:03:06 +0000688}
689
uwee15beb92010-08-08 17:01:18 +0000690/*
691 * Suited for:
692 * - ASUS P5A
uwe691ddb62007-05-20 16:16:13 +0000693 *
694 * This is rather nasty code, but there's no way to do this cleanly.
695 * We're basically talking to some unknown device on SMBus, my guess
696 * is that it is the Winbond W83781D that lives near the DIP BIOS.
697 */
uweeb26b6e2010-06-07 19:06:26 +0000698static int board_asus_p5a(void)
uwe691ddb62007-05-20 16:16:13 +0000699{
700 uint8_t tmp;
701 int i;
702
703#define ASUSP5A_LOOP 5000
704
hailfingere1f062f2008-05-22 13:22:45 +0000705 OUTB(0x00, 0xE807);
706 OUTB(0xEF, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000707
hailfingere1f062f2008-05-22 13:22:45 +0000708 OUTB(0xFF, 0xE800);
uwe691ddb62007-05-20 16:16:13 +0000709
710 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000711 OUTB(0xE1, 0xFF);
712 if (INB(0xE800) & 0x04)
uwe691ddb62007-05-20 16:16:13 +0000713 break;
714 }
715
716 if (i == ASUSP5A_LOOP) {
uweeb26b6e2010-06-07 19:06:26 +0000717 msg_perr("Unable to contact device.\n");
uwe691ddb62007-05-20 16:16:13 +0000718 return -1;
719 }
720
hailfingere1f062f2008-05-22 13:22:45 +0000721 OUTB(0x20, 0xE801);
722 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000723
hailfingere1f062f2008-05-22 13:22:45 +0000724 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000725
726 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000727 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000728 if (tmp & 0x70)
729 break;
730 }
731
732 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
uweeb26b6e2010-06-07 19:06:26 +0000733 msg_perr("Failed to read device.\n");
uwe691ddb62007-05-20 16:16:13 +0000734 return -1;
735 }
736
hailfingere1f062f2008-05-22 13:22:45 +0000737 tmp = INB(0xE804);
uwe691ddb62007-05-20 16:16:13 +0000738 tmp &= ~0x02;
739
hailfingere1f062f2008-05-22 13:22:45 +0000740 OUTB(0x00, 0xE807);
741 OUTB(0xEE, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000742
hailfingere1f062f2008-05-22 13:22:45 +0000743 OUTB(tmp, 0xE804);
uwe691ddb62007-05-20 16:16:13 +0000744
hailfingere1f062f2008-05-22 13:22:45 +0000745 OUTB(0xFF, 0xE800);
746 OUTB(0xE1, 0xFF);
uwe691ddb62007-05-20 16:16:13 +0000747
hailfingere1f062f2008-05-22 13:22:45 +0000748 OUTB(0x20, 0xE801);
749 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000750
hailfingere1f062f2008-05-22 13:22:45 +0000751 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000752
753 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000754 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000755 if (tmp & 0x70)
756 break;
757 }
758
759 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
uweeb26b6e2010-06-07 19:06:26 +0000760 msg_perr("Failed to write to device.\n");
uwe691ddb62007-05-20 16:16:13 +0000761 return -1;
762 }
763
764 return 0;
765}
766
libv6a74dbe2009-12-09 11:39:02 +0000767/*
768 * Set GPIO lines in the Broadcom HT-1000 southbridge.
769 *
uwee15beb92010-08-08 17:01:18 +0000770 * It's not a Super I/O but it uses the same index/data port method.
libv6a74dbe2009-12-09 11:39:02 +0000771 */
uweeb26b6e2010-06-07 19:06:26 +0000772static int board_hp_dl145_g3_enable(void)
libv6a74dbe2009-12-09 11:39:02 +0000773{
774 /* GPIO 0 reg from PM regs */
775 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
776 sio_mask(0xcd6, 0x44, 0x24, 0x24);
777
778 return 0;
779}
780
hailfinger08c281b2010-07-01 11:16:28 +0000781/*
782 * Set GPIO lines in the Broadcom HT-1000 southbridge.
783 *
uwee15beb92010-08-08 17:01:18 +0000784 * It's not a Super I/O but it uses the same index/data port method.
hailfinger08c281b2010-07-01 11:16:28 +0000785 */
786static int board_hp_dl165_g6_enable(void)
787{
788 /* Variant of DL145, with slightly different pin placement. */
789 sio_mask(0xcd6, 0x44, 0x80, 0x80); /* TBL# */
790 sio_mask(0xcd6, 0x46, 0x04, 0x04); /* WP# */
791
792 return 0;
793}
794
uweeb26b6e2010-06-07 19:06:26 +0000795static int board_ibm_x3455(void)
stepan60b4d872007-06-05 12:51:52 +0000796{
uwee15beb92010-08-08 17:01:18 +0000797 /* Raise GPIO13. */
hailfinger9c47a702009-06-01 21:30:42 +0000798 sio_mask(0xcd6, 0x45, 0x20, 0x20);
stepan60b4d872007-06-05 12:51:52 +0000799
800 return 0;
801}
802
uwee15beb92010-08-08 17:01:18 +0000803/*
804 * Suited for:
805 * - Shuttle FN25 (SN25P): AMD S939 + NVIDIA CK804 (nForce4)
libvb13ceec2009-10-21 12:05:50 +0000806 */
uweeb26b6e2010-06-07 19:06:26 +0000807static int board_shuttle_fn25(void)
libvb13ceec2009-10-21 12:05:50 +0000808{
809 struct pci_dev *dev;
810
811 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA Bridge. */
812 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +0000813 msg_perr("\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
libvb13ceec2009-10-21 12:05:50 +0000814 return -1;
815 }
816
817 /* one of those bits seems to be connected to TBL#, but -ENOINFO. */
818 pci_write_byte(dev, 0x92, 0);
819
820 return 0;
821}
822
uwee15beb92010-08-08 17:01:18 +0000823/*
mhmbf2aff92010-09-16 22:09:18 +0000824 * Suited for:
825 * - Elitegroup GeForce6100SM-M: NVIDIA MCP61 + ITE IT8726F
826 */
827
828static int board_ecs_geforce6100sm_m(void)
829{
830 struct pci_dev *dev;
831 uint32_t tmp;
832
833 dev = pci_dev_find(0x10DE, 0x03EB); /* NVIDIA MCP61 SMBus. */
834 if (!dev) {
835 msg_perr("\nERROR: NVIDIA MCP61 SMBus not found.\n");
836 return -1;
837 }
838
839 tmp = pci_read_byte(dev, 0xE0);
840 tmp &= ~(1 << 3);
841 pci_write_byte(dev, 0xE0, tmp);
842
843 return 0;
844}
845
846/*
libv6db37e62009-12-03 12:25:34 +0000847 * Very similar to AMD 8111 IO Hub.
libv5ac6e5c2009-10-05 16:07:00 +0000848 */
libv6db37e62009-12-03 12:25:34 +0000849static int nvidia_mcp_gpio_set(int gpio, int raise)
libv5ac6e5c2009-10-05 16:07:00 +0000850{
libv6db37e62009-12-03 12:25:34 +0000851 struct pci_dev *dev;
libv5ac6e5c2009-10-05 16:07:00 +0000852 uint16_t base;
mkarcherbb421582010-06-01 16:09:06 +0000853 uint16_t devclass;
libv5ac6e5c2009-10-05 16:07:00 +0000854 uint8_t tmp;
855
libv8068cf92009-12-22 13:04:13 +0000856 if ((gpio < 0) || (gpio >= 0x40)) {
snelsone42c3802010-05-07 20:09:04 +0000857 msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
libv5736b072009-06-03 07:50:39 +0000858 return -1;
859 }
860
libv8068cf92009-12-22 13:04:13 +0000861 /* First, check the ISA Bridge */
862 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
libv6db37e62009-12-03 12:25:34 +0000863 switch (dev->device_id) {
864 case 0x0030: /* CK804 */
865 case 0x0050: /* MCP04 */
866 case 0x0060: /* MCP2 */
mkarcherd2189b42010-06-12 23:07:26 +0000867 case 0x00E0: /* CK8 */
libv6db37e62009-12-03 12:25:34 +0000868 break;
mkarcherbb421582010-06-01 16:09:06 +0000869 case 0x0260: /* MCP51 */
870 case 0x0364: /* MCP55 */
871 /* find SMBus controller on *this* southbridge */
872 /* The infamous Tyan S2915-E has two south bridges; they are
873 easily told apart from each other by the class of the
874 LPC bridge, but have the same SMBus bridge IDs */
875 if (dev->func != 0) {
876 msg_perr("MCP LPC bridge at unexpected function"
877 " number %d\n", dev->func);
878 return -1;
879 }
880
hailfinger86da8ff2010-07-17 22:28:05 +0000881#if PCI_LIB_VERSION >= 0x020200
mkarcherbb421582010-06-01 16:09:06 +0000882 dev = pci_get_dev(pacc, dev->domain, dev->bus, dev->dev, 1);
hailfinger86da8ff2010-07-17 22:28:05 +0000883#else
884 /* pciutils/libpci before version 2.2 is too old to support
885 * PCI domains. Such old machines usually don't have domains
886 * besides domain 0, so this is not a problem.
887 */
888 dev = pci_get_dev(pacc, dev->bus, dev->dev, 1);
889#endif
mkarcherbb421582010-06-01 16:09:06 +0000890 if (!dev) {
891 msg_perr("MCP SMBus controller could not be found\n");
892 return -1;
893 }
894 devclass = pci_read_word(dev, PCI_CLASS_DEVICE);
895 if (devclass != 0x0C05) {
896 msg_perr("Unexpected device class %04x for SMBus"
897 " controller\n", devclass);
898 return -1;
899 }
libv8068cf92009-12-22 13:04:13 +0000900 break;
mkarcherbb421582010-06-01 16:09:06 +0000901 default:
snelsone42c3802010-05-07 20:09:04 +0000902 msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
libv6db37e62009-12-03 12:25:34 +0000903 return -1;
904 }
905
906 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
907 base += 0xC0;
908
909 tmp = INB(base + gpio);
910 tmp &= ~0x0F; /* null lower nibble */
911 tmp |= 0x04; /* gpio -> output. */
912 if (raise)
913 tmp |= 0x01;
914 OUTB(tmp, base + gpio);
libv5736b072009-06-03 07:50:39 +0000915
916 return 0;
917}
918
uwee15beb92010-08-08 17:01:18 +0000919/*
920 * Suited for:
uwe75074aa2010-08-15 14:36:18 +0000921 * - ASUS A8N-LA (HP OEM "Nagami-GL8E"): NVIDIA MCP51
uwee15beb92010-08-08 17:01:18 +0000922 * - ASUS M2NBP-VM CSM: NVIDIA MCP51
mkarcher28d6c872010-03-07 16:42:55 +0000923 */
uweeb26b6e2010-06-07 19:06:26 +0000924static int nvidia_mcp_gpio0_raise(void)
mkarcher28d6c872010-03-07 16:42:55 +0000925{
926 return nvidia_mcp_gpio_set(0x00, 1);
927}
928
uwee15beb92010-08-08 17:01:18 +0000929/*
930 * Suited for:
931 * - abit KN8 Ultra: NVIDIA CK804
snelsone1eaba92010-03-19 22:37:29 +0000932 */
uweeb26b6e2010-06-07 19:06:26 +0000933static int nvidia_mcp_gpio2_lower(void)
snelsone1eaba92010-03-19 22:37:29 +0000934{
935 return nvidia_mcp_gpio_set(0x02, 0);
936}
937
uwee15beb92010-08-08 17:01:18 +0000938/*
939 * Suited for:
uwe0b7a6ba2010-08-15 15:26:30 +0000940 * - MSI K8N Neo4: NVIDIA CK804. TODO: Should probably be K8N Neo4 Platinum, see http://www.coreboot.org/pipermail/flashrom/2010-August/004362.html.
941 * - MSI K8NGM2-L: NVIDIA MCP51
libv64ace522009-12-23 03:01:36 +0000942 */
uweeb26b6e2010-06-07 19:06:26 +0000943static int nvidia_mcp_gpio2_raise(void)
libv64ace522009-12-23 03:01:36 +0000944{
945 return nvidia_mcp_gpio_set(0x02, 1);
946}
947
uwee15beb92010-08-08 17:01:18 +0000948/*
949 * Suited for:
950 * - HP xw9400 (Tyan S2915-E OEM): Dual(!) NVIDIA MCP55
951 *
952 * Notes: a) There are two MCP55 chips, so also two SMBus bridges on that
953 * board. We can't tell the SMBus logical devices apart, but we
954 * can tell the LPC bridge functions apart.
955 * We need to choose the SMBus bridge next to the LPC bridge with
956 * ID 0x364 and the "LPC bridge" class.
957 * b) #TBL is hardwired on that board to a pull-down. It can be
958 * overridden by connecting the two solder points next to F2.
mkarcherbb421582010-06-01 16:09:06 +0000959 */
uweeb26b6e2010-06-07 19:06:26 +0000960static int nvidia_mcp_gpio5_raise(void)
mkarcherbb421582010-06-01 16:09:06 +0000961{
962 return nvidia_mcp_gpio_set(0x05, 1);
963}
964
uwee15beb92010-08-08 17:01:18 +0000965/*
966 * Suited for:
967 * - abit NF7-S: NVIDIA CK804
mkarcher8b7b04a2010-04-11 21:01:06 +0000968 */
uweeb26b6e2010-06-07 19:06:26 +0000969static int nvidia_mcp_gpio8_raise(void)
mkarcher8b7b04a2010-04-11 21:01:06 +0000970{
971 return nvidia_mcp_gpio_set(0x08, 1);
972}
973
uwee15beb92010-08-08 17:01:18 +0000974/*
975 * Suited for:
976 * - MSI K8N Neo2 Platinum: Socket 939 + nForce3 Ultra + CK8
mkarcherd2189b42010-06-12 23:07:26 +0000977 */
mkarcherd291e752010-06-12 23:14:03 +0000978static int nvidia_mcp_gpio0c_raise(void)
mkarcherd2189b42010-06-12 23:07:26 +0000979{
980 return nvidia_mcp_gpio_set(0x0c, 1);
981}
982
uwee15beb92010-08-08 17:01:18 +0000983/*
984 * Suited for:
985 * - abit NF-M2 nView: Socket AM2 + NVIDIA MCP51
mkarcher00131382010-07-24 22:50:54 +0000986 */
987static int nvidia_mcp_gpio4_lower(void)
988{
989 return nvidia_mcp_gpio_set(0x04, 0);
990}
991
uwee15beb92010-08-08 17:01:18 +0000992/*
993 * Suited for:
994 * - ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04
libv5ac6e5c2009-10-05 16:07:00 +0000995 */
uweeb26b6e2010-06-07 19:06:26 +0000996static int nvidia_mcp_gpio10_raise(void)
libv5ac6e5c2009-10-05 16:07:00 +0000997{
libv6db37e62009-12-03 12:25:34 +0000998 return nvidia_mcp_gpio_set(0x10, 1);
999}
libv5ac6e5c2009-10-05 16:07:00 +00001000
uwee15beb92010-08-08 17:01:18 +00001001/*
1002 * Suited for:
1003 * - GIGABYTE GA-K8N-SLI: AMD socket 939 + NVIDIA CK804 + ITE IT8712F
libv6db37e62009-12-03 12:25:34 +00001004 */
uweeb26b6e2010-06-07 19:06:26 +00001005static int nvidia_mcp_gpio21_raise(void)
libv6db37e62009-12-03 12:25:34 +00001006{
1007 return nvidia_mcp_gpio_set(0x21, 0x01);
libv5ac6e5c2009-10-05 16:07:00 +00001008}
1009
uwee15beb92010-08-08 17:01:18 +00001010/*
1011 * Suited for:
1012 * - EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2
libvb8043812009-10-05 18:46:35 +00001013 */
uweeb26b6e2010-06-07 19:06:26 +00001014static int nvidia_mcp_gpio31_raise(void)
libvb8043812009-10-05 18:46:35 +00001015{
libv6db37e62009-12-03 12:25:34 +00001016 return nvidia_mcp_gpio_set(0x31, 0x01);
libvb8043812009-10-05 18:46:35 +00001017}
libv5ac6e5c2009-10-05 16:07:00 +00001018
uwee15beb92010-08-08 17:01:18 +00001019/*
1020 * Suited for:
uwe70640ba2010-09-07 17:52:09 +00001021 * - GIGABYTE GA-K8N51GMF-9
1022 */
1023static int nvidia_mcp_gpio3b_raise(void)
1024{
1025 return nvidia_mcp_gpio_set(0x3b, 1);
1026}
1027
1028/*
1029 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001030 * - Artec Group DBE61 and DBE62
stepanf778f522008-02-20 11:11:18 +00001031 */
uweeb26b6e2010-06-07 19:06:26 +00001032static int board_artecgroup_dbe6x(void)
stepanf778f522008-02-20 11:11:18 +00001033{
1034#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
uwee15beb92010-08-08 17:01:18 +00001035#define DBE6x_PRI_BOOT_LOC_SHIFT 2
1036#define DBE6x_BOOT_OP_LATCHED_SHIFT 8
1037#define DBE6x_SEC_BOOT_LOC_SHIFT 10
stepanf778f522008-02-20 11:11:18 +00001038#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
1039#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
1040#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
uwee15beb92010-08-08 17:01:18 +00001041#define DBE6x_BOOT_LOC_FLASH 2
1042#define DBE6x_BOOT_LOC_FWHUB 3
stepanf778f522008-02-20 11:11:18 +00001043
stepanf251ff82009-08-12 18:25:24 +00001044 msr_t msr;
stepanf778f522008-02-20 11:11:18 +00001045 unsigned long boot_loc;
1046
stepanf251ff82009-08-12 18:25:24 +00001047 /* Geode only has a single core */
1048 if (setup_cpu_msr(0))
stepanf778f522008-02-20 11:11:18 +00001049 return -1;
stepanf778f522008-02-20 11:11:18 +00001050
stepanf251ff82009-08-12 18:25:24 +00001051 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
stepanf778f522008-02-20 11:11:18 +00001052
stepanf251ff82009-08-12 18:25:24 +00001053 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
stepanf778f522008-02-20 11:11:18 +00001054 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
1055 boot_loc = DBE6x_BOOT_LOC_FWHUB;
1056 else
1057 boot_loc = DBE6x_BOOT_LOC_FLASH;
1058
stepanf251ff82009-08-12 18:25:24 +00001059 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
1060 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
uwefa98ca12008-10-18 21:14:13 +00001061 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
stepanf778f522008-02-20 11:11:18 +00001062
stepanf251ff82009-08-12 18:25:24 +00001063 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
stepanf778f522008-02-20 11:11:18 +00001064
stepanf251ff82009-08-12 18:25:24 +00001065 cleanup_cpu_msr();
stepanf778f522008-02-20 11:11:18 +00001066
stepanf778f522008-02-20 11:11:18 +00001067 return 0;
1068}
1069
uwee15beb92010-08-08 17:01:18 +00001070/*
uwe3a3ab2f2010-03-25 23:18:41 +00001071 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
libv8d908612009-12-14 10:41:58 +00001072 */
1073static int intel_piix4_gpo_set(unsigned int gpo, int raise)
1074{
mkarcher681bc022010-02-24 00:00:21 +00001075 unsigned int gpo_byte, gpo_bit;
libv8d908612009-12-14 10:41:58 +00001076 struct pci_dev *dev;
1077 uint32_t tmp, base;
1078
mkarcher6757a5e2010-08-15 22:35:31 +00001079 static const uint32_t nonmuxed_gpos = 0x58000101; /* GPPO {0,8,27,28,30} are always available */
1080
1081 static const struct {unsigned int reg, mask, value; } piix4_gpo[] = {
1082 {0},
1083 {0xB0, 0x0001, 0x0000}, /* GPO1... */
1084 {0xB0, 0x0001, 0x0000},
1085 {0xB0, 0x0001, 0x0000},
1086 {0xB0, 0x0001, 0x0000},
1087 {0xB0, 0x0001, 0x0000},
1088 {0xB0, 0x0001, 0x0000},
1089 {0xB0, 0x0001, 0x0000}, /* ...GPO7: GENCFG bit 0 */
1090 {0},
1091 {0xB0, 0x0100, 0x0000}, /* GPO9: GENCFG bit 8 */
1092 {0xB0, 0x0200, 0x0000}, /* GPO10: GENCFG bit 9 */
1093 {0xB0, 0x0400, 0x0000}, /* GPO11: GENCFG bit 10 */
1094 {0x4E, 0x0100, 0x0000}, /* GPO12... */
1095 {0x4E, 0x0100, 0x0000},
1096 {0x4E, 0x0100, 0x0000}, /* ...GPO14: XBCS bit 8 */
1097 {0xB2, 0x0002, 0x0002}, /* GPO15... */
1098 {0xB2, 0x0002, 0x0002}, /* ...GPO16: GENCFG bit 17 */
1099 {0xB2, 0x0004, 0x0004}, /* GPO17: GENCFG bit 18 */
1100 {0xB2, 0x0008, 0x0008}, /* GPO18: GENCFG bit 19 */
1101 {0xB2, 0x0010, 0x0010}, /* GPO19: GENCFG bit 20 */
1102 {0xB2, 0x0020, 0x0020}, /* GPO20: GENCFG bit 21 */
1103 {0xB2, 0x0040, 0x0040}, /* GPO21: GENCFG bit 22 */
1104 {0xB2, 0x1000, 0x1000}, /* GPO22... */
1105 {0xB2, 0x1000, 0x1000}, /* ...GPO23: GENCFG bit 28 */
1106 {0xB2, 0x2000, 0x2000}, /* GPO24: GENCFG bit 29 */
1107 {0xB2, 0x4000, 0x4000}, /* GPO25: GENCFG bit 30 */
1108 {0xB2, 0x8000, 0x8000}, /* GPO26: GENCFG bit 31 */
1109 {0},
1110 {0},
1111 {0x4E, 0x0100, 0x0000}, /* ...GPO29: XBCS bit 8 */
1112 {0}
1113 };
1114
1115
libv8d908612009-12-14 10:41:58 +00001116 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
1117 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001118 msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
libv8d908612009-12-14 10:41:58 +00001119 return -1;
1120 }
1121
uwee15beb92010-08-08 17:01:18 +00001122 /* Sanity check. */
libv8d908612009-12-14 10:41:58 +00001123 if (gpo > 30) {
snelsone42c3802010-05-07 20:09:04 +00001124 msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
libv8d908612009-12-14 10:41:58 +00001125 return -1;
1126 }
1127
mkarcher6757a5e2010-08-15 22:35:31 +00001128 if ( (((1 << gpo) & nonmuxed_gpos) == 0) &&
1129 (pci_read_word(dev, piix4_gpo[gpo].reg) & piix4_gpo[gpo].mask) != piix4_gpo[gpo].value ) {
1130 msg_perr("\nERROR: PIIX4 GPO\%d not programmed for output.\n", gpo);
1131 return -1;
libv8d908612009-12-14 10:41:58 +00001132 }
1133
libv8d908612009-12-14 10:41:58 +00001134 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
1135 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001136 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
libv8d908612009-12-14 10:41:58 +00001137 return -1;
1138 }
1139
1140 /* PM IO base */
1141 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
1142
mkarcher681bc022010-02-24 00:00:21 +00001143 gpo_byte = gpo >> 3;
1144 gpo_bit = gpo & 7;
1145 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
libv8d908612009-12-14 10:41:58 +00001146 if (raise)
mkarcher681bc022010-02-24 00:00:21 +00001147 tmp |= 0x01 << gpo_bit;
libv8d908612009-12-14 10:41:58 +00001148 else
mkarcher681bc022010-02-24 00:00:21 +00001149 tmp &= ~(0x01 << gpo_bit);
1150 OUTB(tmp, base + 0x34 + gpo_byte);
libv8d908612009-12-14 10:41:58 +00001151
1152 return 0;
1153}
1154
uwee15beb92010-08-08 17:01:18 +00001155/*
1156 * Suited for:
mhm4791ef92010-09-01 01:21:34 +00001157 * - ASUS P2B-N
1158 */
1159static int intel_piix4_gpo18_lower(void)
1160{
1161 return intel_piix4_gpo_set(18, 0);
1162}
1163
1164/*
1165 * Suited for:
mhmaac0fda2010-09-13 18:22:36 +00001166 * - MSI MS-6163 v2 (MS-6163 Pro): Intel 440BX + PIIX4E + Winbond W83977EF
1167 */
1168static int intel_piix4_gpo14_raise(void)
1169{
1170 return intel_piix4_gpo_set(14, 1);
1171}
1172
1173/*
1174 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001175 * - EPoX EP-BX3
libv8d908612009-12-14 10:41:58 +00001176 */
mkarcher6757a5e2010-08-15 22:35:31 +00001177static int intel_piix4_gpo22_raise(void)
libv8d908612009-12-14 10:41:58 +00001178{
1179 return intel_piix4_gpo_set(22, 1);
1180}
1181
uwee15beb92010-08-08 17:01:18 +00001182/*
1183 * Suited for:
uwe50d483e2010-09-13 23:00:57 +00001184 * - abit BM6
1185 */
1186static int intel_piix4_gpo26_lower(void)
1187{
1188 return intel_piix4_gpo_set(26, 0);
1189}
1190
1191/*
1192 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001193 * - Intel SE440BX-2
snelsonaa2f3d92010-03-19 22:35:21 +00001194 */
uweeb26b6e2010-06-07 19:06:26 +00001195static int intel_piix4_gpo27_lower(void)
snelsonaa2f3d92010-03-19 22:35:21 +00001196{
uwee15beb92010-08-08 17:01:18 +00001197 return intel_piix4_gpo_set(27, 0);
snelsonaa2f3d92010-03-19 22:35:21 +00001198}
1199
uwee15beb92010-08-08 17:01:18 +00001200/*
mhm4f2a2b62010-10-05 21:32:29 +00001201 * Suited for:
1202 * - Dell OptiPlex GX1
1203 */
1204static int intel_piix4_gpo30_lower(void)
1205{
1206 return intel_piix4_gpo_set(30, 0);
1207}
1208
1209/*
uwe3a3ab2f2010-03-25 23:18:41 +00001210 * Set a GPIO line on a given Intel ICH LPC controller.
uwecc6ecc52008-05-22 21:19:38 +00001211 */
libv5afe85c2009-11-28 18:07:51 +00001212static int intel_ich_gpio_set(int gpio, int raise)
uwecc6ecc52008-05-22 21:19:38 +00001213{
uwe3a3ab2f2010-03-25 23:18:41 +00001214 /* Table mapping the different Intel ICH LPC chipsets. */
libv5afe85c2009-11-28 18:07:51 +00001215 static struct {
1216 uint16_t id;
1217 uint8_t base_reg;
1218 uint32_t bank0;
1219 uint32_t bank1;
1220 uint32_t bank2;
1221 } intel_ich_gpio_table[] = {
1222 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
1223 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
1224 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
1225 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
1226 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
1227 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
1228 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
1229 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
1230 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
1231 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
1232 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
1233 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
1234 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
1235 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
1236 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
1237 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
1238 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
1239 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
1240 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
1241 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
1242 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
1243 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
1244 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
1245 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
1246 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
1247 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
1248 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
1249 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
1250 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
1251 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
1252 {0, 0, 0, 0, 0} /* end marker */
1253 };
uwecc6ecc52008-05-22 21:19:38 +00001254
libv5afe85c2009-11-28 18:07:51 +00001255 struct pci_dev *dev;
1256 uint16_t base;
1257 uint32_t tmp;
1258 int i, allowed;
1259
1260 /* First, look for a known LPC bridge */
hailfingerd9bfbe22009-12-14 04:24:42 +00001261 for (dev = pacc->devices; dev; dev = dev->next) {
hailfinger2b8fc0b2010-05-21 23:00:56 +00001262 uint16_t device_class;
1263 /* libpci before version 2.2.4 does not store class info. */
1264 device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
libv5afe85c2009-11-28 18:07:51 +00001265 if ((dev->vendor_id == 0x8086) &&
hailfinger2b8fc0b2010-05-21 23:00:56 +00001266 (device_class == 0x0601)) { /* ISA Bridge */
libv5afe85c2009-11-28 18:07:51 +00001267 /* Is this device in our list? */
1268 for (i = 0; intel_ich_gpio_table[i].id; i++)
1269 if (dev->device_id == intel_ich_gpio_table[i].id)
1270 break;
1271
1272 if (intel_ich_gpio_table[i].id)
1273 break;
1274 }
hailfingerd9bfbe22009-12-14 04:24:42 +00001275 }
libv5afe85c2009-11-28 18:07:51 +00001276
uwecc6ecc52008-05-22 21:19:38 +00001277 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001278 msg_perr("\nERROR: No Known Intel LPC Bridge found.\n");
uwecc6ecc52008-05-22 21:19:38 +00001279 return -1;
1280 }
1281
uwee15beb92010-08-08 17:01:18 +00001282 /*
1283 * According to the datasheets, all Intel ICHs have the GPIO bar 5:1
1284 * strapped to zero. From some mobile ICH9 version on, this becomes
1285 * 6:1. The mask below catches all.
1286 */
libv5afe85c2009-11-28 18:07:51 +00001287 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
uwecc6ecc52008-05-22 21:19:38 +00001288
uwee15beb92010-08-08 17:01:18 +00001289 /* Check whether the line is allowed. */
libv5afe85c2009-11-28 18:07:51 +00001290 if (gpio < 32)
1291 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
1292 else if (gpio < 64)
1293 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
1294 else
1295 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
1296
1297 if (!allowed) {
snelsone42c3802010-05-07 20:09:04 +00001298 msg_perr("\nERROR: This Intel LPC Bridge does not allow"
libv5afe85c2009-11-28 18:07:51 +00001299 " setting GPIO%02d\n", gpio);
1300 return -1;
1301 }
1302
snelsone42c3802010-05-07 20:09:04 +00001303 msg_pdbg("\nIntel ICH LPC Bridge: %sing GPIO%02d.\n",
libv5afe85c2009-11-28 18:07:51 +00001304 raise ? "Rais" : "Dropp", gpio);
1305
1306 if (gpio < 32) {
uwee15beb92010-08-08 17:01:18 +00001307 /* Set line to GPIO. */
libv5afe85c2009-11-28 18:07:51 +00001308 tmp = INL(base);
1309 /* ICH/ICH0 multiplexes 27/28 on the line set. */
1310 if ((gpio == 28) &&
1311 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
1312 tmp |= 1 << 27;
1313 else
1314 tmp |= 1 << gpio;
1315 OUTL(tmp, base);
1316
1317 /* As soon as we are talking to ICH8 and above, this register
1318 decides whether we can set the gpio or not. */
1319 if (dev->device_id > 0x2800) {
1320 tmp = INL(base);
1321 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +00001322 msg_perr("\nERROR: This Intel LPC Bridge"
libv5afe85c2009-11-28 18:07:51 +00001323 " does not allow setting GPIO%02d\n",
1324 gpio);
1325 return -1;
1326 }
1327 }
1328
uwee15beb92010-08-08 17:01:18 +00001329 /* Set GPIO to OUTPUT. */
libv5afe85c2009-11-28 18:07:51 +00001330 tmp = INL(base + 0x04);
1331 tmp &= ~(1 << gpio);
1332 OUTL(tmp, base + 0x04);
1333
uwee15beb92010-08-08 17:01:18 +00001334 /* Raise GPIO line. */
libv5afe85c2009-11-28 18:07:51 +00001335 tmp = INL(base + 0x0C);
1336 if (raise)
1337 tmp |= 1 << gpio;
1338 else
1339 tmp &= ~(1 << gpio);
1340 OUTL(tmp, base + 0x0C);
1341 } else if (gpio < 64) {
1342 gpio -= 32;
1343
uwee15beb92010-08-08 17:01:18 +00001344 /* Set line to GPIO. */
libv5afe85c2009-11-28 18:07:51 +00001345 tmp = INL(base + 0x30);
1346 tmp |= 1 << gpio;
1347 OUTL(tmp, base + 0x30);
1348
1349 /* As soon as we are talking to ICH8 and above, this register
1350 decides whether we can set the gpio or not. */
1351 if (dev->device_id > 0x2800) {
1352 tmp = INL(base + 30);
1353 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +00001354 msg_perr("\nERROR: This Intel LPC Bridge"
libv5afe85c2009-11-28 18:07:51 +00001355 " does not allow setting GPIO%02d\n",
1356 gpio + 32);
1357 return -1;
1358 }
1359 }
1360
uwee15beb92010-08-08 17:01:18 +00001361 /* Set GPIO to OUTPUT. */
libv5afe85c2009-11-28 18:07:51 +00001362 tmp = INL(base + 0x34);
1363 tmp &= ~(1 << gpio);
1364 OUTL(tmp, base + 0x34);
1365
uwee15beb92010-08-08 17:01:18 +00001366 /* Raise GPIO line. */
libv5afe85c2009-11-28 18:07:51 +00001367 tmp = INL(base + 0x38);
1368 if (raise)
1369 tmp |= 1 << gpio;
1370 else
1371 tmp &= ~(1 << gpio);
1372 OUTL(tmp, base + 0x38);
1373 } else {
1374 gpio -= 64;
1375
uwee15beb92010-08-08 17:01:18 +00001376 /* Set line to GPIO. */
libv5afe85c2009-11-28 18:07:51 +00001377 tmp = INL(base + 0x40);
1378 tmp |= 1 << gpio;
1379 OUTL(tmp, base + 0x40);
1380
1381 tmp = INL(base + 40);
1382 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +00001383 msg_perr("\nERROR: This Intel LPC Bridge does "
libv5afe85c2009-11-28 18:07:51 +00001384 "not allow setting GPIO%02d\n", gpio + 64);
1385 return -1;
1386 }
1387
uwee15beb92010-08-08 17:01:18 +00001388 /* Set GPIO to OUTPUT. */
libv5afe85c2009-11-28 18:07:51 +00001389 tmp = INL(base + 0x44);
1390 tmp &= ~(1 << gpio);
1391 OUTL(tmp, base + 0x44);
1392
uwee15beb92010-08-08 17:01:18 +00001393 /* Raise GPIO line. */
libv5afe85c2009-11-28 18:07:51 +00001394 tmp = INL(base + 0x48);
1395 if (raise)
1396 tmp |= 1 << gpio;
1397 else
1398 tmp &= ~(1 << gpio);
1399 OUTL(tmp, base + 0x48);
1400 }
uwecc6ecc52008-05-22 21:19:38 +00001401
1402 return 0;
1403}
1404
uwee15beb92010-08-08 17:01:18 +00001405/*
1406 * Suited for:
1407 * - abit IP35: Intel P35 + ICH9R
1408 * - abit IP35 Pro: Intel P35 + ICH9R
uwecc6ecc52008-05-22 21:19:38 +00001409 */
uweeb26b6e2010-06-07 19:06:26 +00001410static int intel_ich_gpio16_raise(void)
uwecc6ecc52008-05-22 21:19:38 +00001411{
libv5afe85c2009-11-28 18:07:51 +00001412 return intel_ich_gpio_set(16, 1);
uwecc6ecc52008-05-22 21:19:38 +00001413}
1414
uwee15beb92010-08-08 17:01:18 +00001415/*
1416 * Suited for:
1417 * - HP Puffer2-UL8E (ASUS PTGD-LA OEM): LGA775 + 915 + ICH6
mkarcher5f3a7e12010-07-24 11:14:37 +00001418 */
1419static int intel_ich_gpio18_raise(void)
1420{
1421 return intel_ich_gpio_set(18, 1);
1422}
1423
uwee15beb92010-08-08 17:01:18 +00001424/*
1425 * Suited for:
uwe0b7a6ba2010-08-15 15:26:30 +00001426 * - ASUS A8Jm (laptop): Intel 945 + ICH7
snelson0a9016e2010-03-19 22:39:24 +00001427 */
uweeb26b6e2010-06-07 19:06:26 +00001428static int intel_ich_gpio34_raise(void)
snelson0a9016e2010-03-19 22:39:24 +00001429{
1430 return intel_ich_gpio_set(34, 1);
1431}
1432
uwee15beb92010-08-08 17:01:18 +00001433/*
1434 * Suited for:
1435 * - MSI MS-7046: LGA775 + 915P + ICH6
hailfinger3fa8d842009-09-23 02:05:12 +00001436 */
uweeb26b6e2010-06-07 19:06:26 +00001437static int intel_ich_gpio19_raise(void)
hailfinger3fa8d842009-09-23 02:05:12 +00001438{
libv5afe85c2009-11-28 18:07:51 +00001439 return intel_ich_gpio_set(19, 1);
hailfinger3fa8d842009-09-23 02:05:12 +00001440}
1441
uwee15beb92010-08-08 17:01:18 +00001442/*
libvdc84fa32009-11-28 18:26:21 +00001443 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001444 * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2
1445 * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5
mkarcherd8c4e142010-09-10 14:54:18 +00001446 * - ASUS P4P800: Intel socket478 + 865PE + ICH5R
uwee15beb92010-08-08 17:01:18 +00001447 * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R
mkarcher15ea7eb2010-09-10 14:46:46 +00001448 * - ASUS P5GD1 Pro: Intel LGA 775 + 915P + ICH6R
hailfinger45434bb2010-09-13 14:02:22 +00001449 * - ASUS P5GDC Deluxe: Intel socket775 + 915P + ICH6R
uwee15beb92010-08-08 17:01:18 +00001450 * - ASUS P5PE-VM: Intel LGA775 + 865G + ICH5
1451 * - Samsung Polaris 32: socket478 + 865P + ICH5
stuge81664dd2009-02-02 22:55:26 +00001452 */
uweeb26b6e2010-06-07 19:06:26 +00001453static int intel_ich_gpio21_raise(void)
stuge81664dd2009-02-02 22:55:26 +00001454{
libv5afe85c2009-11-28 18:07:51 +00001455 return intel_ich_gpio_set(21, 1);
stuge81664dd2009-02-02 22:55:26 +00001456}
1457
uwee15beb92010-08-08 17:01:18 +00001458/*
mkarcher11f8f3c2010-03-07 16:32:32 +00001459 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001460 * - ASUS P4B266: socket478 + Intel 845D + ICH2
uwe3a3ab2f2010-03-25 23:18:41 +00001461 * - ASUS P4B533-E: socket478 + 845E + ICH4
1462 * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
libv5afe85c2009-11-28 18:07:51 +00001463 */
uweeb26b6e2010-06-07 19:06:26 +00001464static int intel_ich_gpio22_raise(void)
libv5afe85c2009-11-28 18:07:51 +00001465{
1466 return intel_ich_gpio_set(22, 1);
1467}
1468
uwee15beb92010-08-08 17:01:18 +00001469/*
1470 * Suited for:
1471 * - HP Vectra VL400: 815 + ICH + PC87360
mkarcherb507b7b2010-02-27 18:35:54 +00001472 */
uweeb26b6e2010-06-07 19:06:26 +00001473static int board_hp_vl400(void)
mkarcherb507b7b2010-02-27 18:35:54 +00001474{
uwee15beb92010-08-08 17:01:18 +00001475 int ret;
1476 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
1477 if (!ret)
1478 ret = pc87360_gpio_set(0x09, 1); /* #WP ? */
1479 if (!ret)
1480 ret = pc87360_gpio_set(0x27, 1); /* #TBL */
1481 return ret;
mkarcherb507b7b2010-02-27 18:35:54 +00001482}
1483
uwee15beb92010-08-08 17:01:18 +00001484/*
libve42a7c62009-11-28 18:16:31 +00001485 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001486 * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R
1487 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R
1488 * - ASRock 775i65G: Intel LGA 775 + 865G + ICH5
libv5afe85c2009-11-28 18:07:51 +00001489 */
uweeb26b6e2010-06-07 19:06:26 +00001490static int intel_ich_gpio23_raise(void)
libv5afe85c2009-11-28 18:07:51 +00001491{
1492 return intel_ich_gpio_set(23, 1);
1493}
1494
uwee15beb92010-08-08 17:01:18 +00001495/*
1496 * Suited for:
mkarcher0ea0ef52010-10-05 17:29:35 +00001497 * - GIGABYTE GA-6IEM: Intel Socket370 + i815 + ICH2
uwee15beb92010-08-08 17:01:18 +00001498 * - GIGABYTE GA-8IRML: Intel Socket478 + i845 + ICH2
mkarcher31a4bd42010-07-24 22:27:29 +00001499 */
1500static int intel_ich_gpio25_raise(void)
1501{
1502 return intel_ich_gpio_set(25, 1);
1503}
1504
uwee15beb92010-08-08 17:01:18 +00001505/*
1506 * Suited for:
1507 * - IBASE MB899: i945GM + ICH7
snelson4e249922010-03-19 23:01:34 +00001508 */
uweeb26b6e2010-06-07 19:06:26 +00001509static int intel_ich_gpio26_raise(void)
snelson4e249922010-03-19 23:01:34 +00001510{
1511 return intel_ich_gpio_set(26, 1);
1512}
1513
uwee15beb92010-08-08 17:01:18 +00001514/*
1515 * Suited for:
1516 * - P4SD-LA (HP OEM): i865 + ICH5
mkarcherf4016092010-08-13 12:49:01 +00001517 * - GIGABYTE GA-8PE667 Ultra 2: socket 478 + i845PE + ICH4
mkarcher0b183572010-07-24 11:03:48 +00001518 */
hailfinger531e79c2010-07-24 18:47:45 +00001519static int intel_ich_gpio32_raise(void)
mkarcher0b183572010-07-24 11:03:48 +00001520{
1521 return intel_ich_gpio_set(32, 1);
1522}
1523
uwee15beb92010-08-08 17:01:18 +00001524/*
1525 * Suited for:
1526 * - Acorp 6A815EPD: socket 370 + intel 815 + ICH2
libv5afe85c2009-11-28 18:07:51 +00001527 */
uweeb26b6e2010-06-07 19:06:26 +00001528static int board_acorp_6a815epd(void)
libv5afe85c2009-11-28 18:07:51 +00001529{
1530 int ret;
1531
1532 /* Lower Blocks Lock -- pin 7 of PLCC32 */
1533 ret = intel_ich_gpio_set(22, 1);
1534 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
1535 ret = intel_ich_gpio_set(23, 1);
1536
1537 return ret;
1538}
1539
uwee15beb92010-08-08 17:01:18 +00001540/*
1541 * Suited for:
1542 * - Kontron 986LCD-M: Socket478 + 915GM + ICH7R
libv5afe85c2009-11-28 18:07:51 +00001543 */
uweeb26b6e2010-06-07 19:06:26 +00001544static int board_kontron_986lcd_m(void)
stepanb8361b92008-03-17 22:59:40 +00001545{
libv5afe85c2009-11-28 18:07:51 +00001546 int ret;
stepanb8361b92008-03-17 22:59:40 +00001547
libv5afe85c2009-11-28 18:07:51 +00001548 ret = intel_ich_gpio_set(34, 1); /* #TBL */
1549 if (!ret)
1550 ret = intel_ich_gpio_set(35, 1); /* #WP */
stepanb8361b92008-03-17 22:59:40 +00001551
libv5afe85c2009-11-28 18:07:51 +00001552 return ret;
stepanb8361b92008-03-17 22:59:40 +00001553}
1554
uwee15beb92010-08-08 17:01:18 +00001555/*
1556 * Suited for:
1557 * - Soyo SY-7VCA: Pro133A + VT82C686
libv88cd3d22009-06-17 14:43:24 +00001558 */
snelsonef86df92010-03-19 22:49:09 +00001559static int via_apollo_gpo_set(int gpio, int raise)
libv88cd3d22009-06-17 14:43:24 +00001560{
snelsonef86df92010-03-19 22:49:09 +00001561 struct pci_dev *dev;
libv88cd3d22009-06-17 14:43:24 +00001562 uint32_t base;
snelsonef86df92010-03-19 22:49:09 +00001563 uint32_t tmp;
libv88cd3d22009-06-17 14:43:24 +00001564
1565 /* VT82C686 Power management */
1566 dev = pci_dev_find(0x1106, 0x3057);
1567 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001568 msg_perr("\nERROR: VT82C686 PM device not found.\n");
libv88cd3d22009-06-17 14:43:24 +00001569 return -1;
1570 }
1571
snelsone42c3802010-05-07 20:09:04 +00001572 msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
snelsonef86df92010-03-19 22:49:09 +00001573 raise ? "Rais" : "Dropp", gpio);
1574
1575 /* select GPO function on multiplexed pins */
libv88cd3d22009-06-17 14:43:24 +00001576 tmp = pci_read_byte(dev, 0x54);
snelsonef86df92010-03-19 22:49:09 +00001577 switch(gpio)
1578 {
1579 case 0:
1580 tmp &= ~0x03;
1581 break;
1582 case 1:
1583 tmp |= 0x04;
1584 break;
1585 case 2:
1586 tmp |= 0x08;
1587 break;
1588 case 3:
1589 tmp |= 0x10;
1590 break;
1591 }
libv88cd3d22009-06-17 14:43:24 +00001592 pci_write_byte(dev, 0x54, tmp);
1593
1594 /* PM IO base */
1595 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1596
1597 /* Drop GPO0 */
snelsonef86df92010-03-19 22:49:09 +00001598 tmp = INL(base + 0x4C);
1599 if (raise)
1600 tmp |= 1U << gpio;
1601 else
1602 tmp &= ~(1U << gpio);
1603 OUTL(tmp, base + 0x4C);
libv88cd3d22009-06-17 14:43:24 +00001604
1605 return 0;
1606}
1607
uwee15beb92010-08-08 17:01:18 +00001608/*
1609 * Suited for:
1610 * - abit VT6X4: Pro133x + VT82C686A
mkarchere68b8152010-08-15 22:43:23 +00001611 * - abit VA6: Pro133x + VT82C686A
snelsone52df7d2010-03-19 22:30:49 +00001612 */
uweeb26b6e2010-06-07 19:06:26 +00001613static int via_apollo_gpo4_lower(void)
snelsone52df7d2010-03-19 22:30:49 +00001614{
1615 return via_apollo_gpo_set(4, 0);
1616}
1617
uwee15beb92010-08-08 17:01:18 +00001618/*
1619 * Suited for:
1620 * - Soyo SY-7VCA: Pro133A + VT82C686
snelsonef86df92010-03-19 22:49:09 +00001621 */
uweeb26b6e2010-06-07 19:06:26 +00001622static int via_apollo_gpo0_lower(void)
snelsonef86df92010-03-19 22:49:09 +00001623{
1624 return via_apollo_gpo_set(0, 0);
1625}
1626
uwee15beb92010-08-08 17:01:18 +00001627/*
mkarchercd460642010-01-09 17:36:06 +00001628 * Enable some GPIO pin on SiS southbridge.
uwee15beb92010-08-08 17:01:18 +00001629 *
1630 * Suited for:
1631 * - MSI 651M-L: SiS651 / SiS962
mkarchercd460642010-01-09 17:36:06 +00001632 */
uweeb26b6e2010-06-07 19:06:26 +00001633static int board_msi_651ml(void)
mkarchercd460642010-01-09 17:36:06 +00001634{
uwee15beb92010-08-08 17:01:18 +00001635 struct pci_dev *dev;
uwef6f94d42010-03-13 17:28:29 +00001636 uint16_t base, temp;
mkarchercd460642010-01-09 17:36:06 +00001637
1638 dev = pci_dev_find(0x1039, 0x0962);
1639 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001640 msg_perr("Expected south bridge not found\n");
mkarchercd460642010-01-09 17:36:06 +00001641 return 1;
1642 }
1643
uwee15beb92010-08-08 17:01:18 +00001644 /* Registers 68 and 64 seem like bitmaps. */
mkarchercd460642010-01-09 17:36:06 +00001645 base = pci_read_word(dev, 0x74);
1646 temp = INW(base + 0x68);
1647 temp &= ~(1 << 0); /* Make pin output? */
mkarcherc9602fb2010-01-09 23:31:13 +00001648 OUTW(temp, base + 0x68);
mkarchercd460642010-01-09 17:36:06 +00001649
1650 temp = INW(base + 0x64);
1651 temp |= (1 << 0); /* Raise output? */
1652 OUTW(temp, base + 0x64);
1653
1654 w836xx_memw_enable(0x2E);
1655
1656 return 0;
1657}
1658
uwee15beb92010-08-08 17:01:18 +00001659/*
libv5bcbdea2009-06-19 13:00:24 +00001660 * Find the runtime registers of an SMSC Super I/O, after verifying its
1661 * chip ID.
1662 *
1663 * Returns the base port of the runtime register block, or 0 on error.
1664 */
1665static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
1666 uint8_t logical_device)
1667{
1668 uint16_t rt_port = 0;
1669
1670 /* Verify the chip ID. */
uwe619a15a2009-06-28 23:26:37 +00001671 OUTB(0x55, sio_port); /* Enable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001672 if (sio_read(sio_port, 0x20) != chip_id) {
snelsone42c3802010-05-07 20:09:04 +00001673 msg_perr("\nERROR: SMSC Super I/O not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001674 goto out;
1675 }
1676
1677 /* If the runtime block is active, get its address. */
1678 sio_write(sio_port, 0x07, logical_device);
1679 if (sio_read(sio_port, 0x30) & 1) {
1680 rt_port = (sio_read(sio_port, 0x60) << 8)
1681 | sio_read(sio_port, 0x61);
1682 }
1683
1684 if (rt_port == 0) {
snelsone42c3802010-05-07 20:09:04 +00001685 msg_perr("\nERROR: "
libv5bcbdea2009-06-19 13:00:24 +00001686 "Super I/O runtime interface not available.\n");
1687 }
1688out:
uwe619a15a2009-06-28 23:26:37 +00001689 OUTB(0xaa, sio_port); /* Disable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001690 return rt_port;
1691}
1692
uwee15beb92010-08-08 17:01:18 +00001693/*
1694 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
libv5bcbdea2009-06-19 13:00:24 +00001695 * connected to GP30 on the Super I/O, and TBL# is always high.
1696 */
uweeb26b6e2010-06-07 19:06:26 +00001697static int board_mitac_6513wu(void)
libv5bcbdea2009-06-19 13:00:24 +00001698{
1699 struct pci_dev *dev;
1700 uint16_t rt_port;
1701 uint8_t val;
1702
1703 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1704 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001705 msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001706 return -1;
1707 }
1708
uwe619a15a2009-06-28 23:26:37 +00001709 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
libv5bcbdea2009-06-19 13:00:24 +00001710 if (rt_port == 0)
1711 return -1;
1712
1713 /* Configure the GPIO pin. */
1714 val = INB(rt_port + 0x33); /* GP30 config */
uwe619a15a2009-06-28 23:26:37 +00001715 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
libv5bcbdea2009-06-19 13:00:24 +00001716 OUTB(val, rt_port + 0x33);
1717
1718 /* Disable write protection. */
1719 val = INB(rt_port + 0x4d); /* GP3 values */
uwe619a15a2009-06-28 23:26:37 +00001720 val |= 0x01; /* Set GP30 high. */
libv5bcbdea2009-06-19 13:00:24 +00001721 OUTB(val, rt_port + 0x4d);
1722
1723 return 0;
1724}
1725
uwee15beb92010-08-08 17:01:18 +00001726/*
1727 * Suited for:
uwe5b4dd552010-09-14 23:20:35 +00001728 * - ASUS A7V333: VIA KT333 + VT8233A + IT8703F
uwee15beb92010-08-08 17:01:18 +00001729 * - ASUS A7V8X: VIA KT400 + VT8235 + IT8703F
libv1569a562009-07-13 12:40:17 +00001730 */
uwe5b4dd552010-09-14 23:20:35 +00001731static int it8703f_gpio51_raise(void)
libv1569a562009-07-13 12:40:17 +00001732{
1733 uint16_t id, base;
1734 uint8_t tmp;
1735
uwee15beb92010-08-08 17:01:18 +00001736 /* Find the IT8703F. */
libv1569a562009-07-13 12:40:17 +00001737 w836xx_ext_enter(0x2E);
1738 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1739 w836xx_ext_leave(0x2E);
1740
1741 if (id != 0x8701) {
snelsone42c3802010-05-07 20:09:04 +00001742 msg_perr("\nERROR: IT8703F Super I/O not found.\n");
libv1569a562009-07-13 12:40:17 +00001743 return -1;
1744 }
1745
uwee15beb92010-08-08 17:01:18 +00001746 /* Get the GP567 I/O base. */
libv1569a562009-07-13 12:40:17 +00001747 w836xx_ext_enter(0x2E);
1748 sio_write(0x2E, 0x07, 0x0C);
1749 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1750 w836xx_ext_leave(0x2E);
1751
1752 if (!base) {
snelsone42c3802010-05-07 20:09:04 +00001753 msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
libv1569a562009-07-13 12:40:17 +00001754 " Base.\n");
1755 return -1;
1756 }
1757
1758 /* Raise GP51. */
1759 tmp = INB(base);
1760 tmp |= 0x02;
1761 OUTB(tmp, base);
1762
1763 return 0;
1764}
1765
libv9c4d2b22009-09-01 21:22:23 +00001766/*
1767 * General routine for raising/dropping GPIO lines on the ITE IT8712F.
1768 * There is only some limited checking on the port numbers.
1769 */
uwef6f94d42010-03-13 17:28:29 +00001770static int it8712f_gpio_set(unsigned int line, int raise)
libv9c4d2b22009-09-01 21:22:23 +00001771{
1772 unsigned int port;
1773 uint16_t id, base;
1774 uint8_t tmp;
1775
1776 port = line / 10;
1777 port--;
1778 line %= 10;
1779
1780 /* Check line */
1781 if ((port > 4) || /* also catches unsigned -1 */
1782 ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) {
uwee15beb92010-08-08 17:01:18 +00001783 msg_perr("\nERROR: Unsupported IT8712F GPIO line %02d.\n", line);
libv9c4d2b22009-09-01 21:22:23 +00001784 return -1;
1785 }
1786
uwee15beb92010-08-08 17:01:18 +00001787 /* Find the IT8712F. */
libv9c4d2b22009-09-01 21:22:23 +00001788 enter_conf_mode_ite(0x2E);
1789 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1790 exit_conf_mode_ite(0x2E);
1791
1792 if (id != 0x8712) {
snelsone42c3802010-05-07 20:09:04 +00001793 msg_perr("\nERROR: IT8712F Super I/O not found.\n");
libv9c4d2b22009-09-01 21:22:23 +00001794 return -1;
1795 }
1796
1797 /* Get the GPIO base */
1798 enter_conf_mode_ite(0x2E);
1799 sio_write(0x2E, 0x07, 0x07);
1800 base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63);
1801 exit_conf_mode_ite(0x2E);
1802
1803 if (!base) {
snelsone42c3802010-05-07 20:09:04 +00001804 msg_perr("\nERROR: Failed to read IT8712F Super I/O GPIO"
libv9c4d2b22009-09-01 21:22:23 +00001805 " Base.\n");
1806 return -1;
1807 }
1808
1809 /* set GPIO. */
1810 tmp = INB(base + port);
1811 if (raise)
1812 tmp |= 1 << line;
1813 else
1814 tmp &= ~(1 << line);
1815 OUTB(tmp, base + port);
1816
1817 return 0;
1818}
1819
uwee15beb92010-08-08 17:01:18 +00001820/*
mkarchercccf1392010-03-09 16:57:06 +00001821 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001822 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
1823 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
libv9c4d2b22009-09-01 21:22:23 +00001824 */
uweeb26b6e2010-06-07 19:06:26 +00001825static int it8712f_gpio3_1_raise(void)
libv9c4d2b22009-09-01 21:22:23 +00001826{
1827 return it8712f_gpio_set(32, 1);
1828}
1829
hailfinger324a9cc2010-05-26 01:45:41 +00001830#endif
1831
uwee15beb92010-08-08 17:01:18 +00001832/*
uwec0751f42009-10-06 13:00:00 +00001833 * Below is the list of boards which need a special "board enable" code in
1834 * flashrom before their ROM chip can be accessed/written to.
1835 *
1836 * NOTE: Please add boards that _don't_ need such enables or don't work yet
1837 * to the respective tables in print.c. Thanks!
1838 *
uwebe4477b2007-08-23 16:08:21 +00001839 * We use 2 sets of IDs here, you're free to choose which is which. This
1840 * is to provide a very high degree of certainty when matching a board on
1841 * the basis of subsystem/card IDs. As not every vendor handles
1842 * subsystem/card IDs in a sane manner.
stepan927d4e22007-04-04 22:45:58 +00001843 *
stuge84659842009-04-20 12:38:17 +00001844 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
hailfinger7fcb5b72010-02-04 11:12:04 +00001845 * NULLed if they don't identify the board fully and if you can't use DMI.
1846 * But please take care to provide an as complete set of pci ids as possible;
1847 * autodetection is the preferred behaviour and we would like to make sure that
1848 * matches are unique.
stepanf778f522008-02-20 11:11:18 +00001849 *
mkarcher803b4042010-01-20 14:14:11 +00001850 * If PCI IDs are not sufficient for board matching, the match can be further
1851 * constrained by a string that has to be present in the DMI database for
uwe3a3ab2f2010-03-25 23:18:41 +00001852 * the baseboard or the system entry. The pattern is matched by case sensitive
mkarcher803b4042010-01-20 14:14:11 +00001853 * substring match, unless it is anchored to the beginning (with a ^ in front)
1854 * or the end (with a $ at the end). Both anchors may be specified at the
1855 * same time to match the full field.
1856 *
hailfinger7fcb5b72010-02-04 11:12:04 +00001857 * When a board is matched through DMI, the first and second main PCI IDs
1858 * and the first subsystem PCI ID have to match as well. If you specify the
1859 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
1860 * subsystem ID of that device is indeed zero.
1861 *
stuge84659842009-04-20 12:38:17 +00001862 * The coreboot ids are used two fold. When running with a coreboot firmware,
1863 * the ids uniquely matches the coreboot board identification string. When a
1864 * legacy bios is installed and when autodetection is not possible, these ids
1865 * can be used to identify the board through the -m command line argument.
1866 *
1867 * When a board is identified through its coreboot ids (in both cases), the
1868 * main pci ids are still required to match, as a safeguard.
stepan927d4e22007-04-04 22:45:58 +00001869 */
stepan927d4e22007-04-04 22:45:58 +00001870
uwec7f7eda2009-05-08 16:23:34 +00001871/* Please keep this list alphabetically ordered by vendor/board name. */
hailfinger1ff33dc2010-07-03 11:02:10 +00001872const struct board_pciid_enable board_pciid_enables[] = {
uwe869efa02009-06-21 20:50:22 +00001873
mkarcherf2620582010-02-28 01:33:48 +00001874 /* first pci-id set [4], second pci-id set [4], dmi identifier coreboot id [2], vendor name board name max_rom_... OK? flash enable */
hailfinger324a9cc2010-05-26 01:45:41 +00001875#if defined(__i386__) || defined(__x86_64__)
uwee15beb92010-08-08 17:01:18 +00001876 {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, "abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise},
uwe50d483e2010-09-13 23:00:57 +00001877 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^i440BX-W977 (BM6)$", NULL, NULL, "abit", "BM6", 0, OK, intel_piix4_gpo26_lower},
uwee15beb92010-08-08 17:01:18 +00001878 {0x8086, 0x24d3, 0x147b, 0x1014, 0x8086, 0x2578, 0x147b, 0x1014, NULL, NULL, NULL, "abit", "IC7", 0, NT, intel_ich_gpio23_raise},
1879 {0x8086, 0x2930, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, "abit", "IP35", 0, OK, intel_ich_gpio16_raise},
1880 {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, "abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
1881 {0x10de, 0x0050, 0x147b, 0x1c1a, 0, 0, 0, 0, NULL, NULL, NULL, "abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
1882 {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, "abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise},
1883 {0x10de, 0x02f0, 0x147b, 0x1c26, 0x10de, 0x0240, 0x10de, 0x0222, NULL, NULL, NULL, "abit", "NF-M2 nView", 0, NT, nvidia_mcp_gpio4_lower},
mkarchere68b8152010-08-15 22:43:23 +00001884 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, "(VA6)$", NULL, NULL, "abit", "VA6", 0, OK, via_apollo_gpo4_lower},
uwee15beb92010-08-08 17:01:18 +00001885 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", "abit", "VT6X4", 0, OK, via_apollo_gpo4_lower},
mkarcherf2620582010-02-28 01:33:48 +00001886 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
mkarcherf2620582010-02-28 01:33:48 +00001887 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, NULL, "AGAMI", "ARUMA", "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
uwea161c972010-05-26 22:29:51 +00001888 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, "Albatron", "PM266A Pro", 0, OK, w836xx_memw_enable_2e},
mkarcherf2620582010-02-28 01:33:48 +00001889 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
1890 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
uweb0beb9f2010-10-05 21:48:43 +00001891 {0x1039, 0x0741, 0x1849, 0x0741, 0x1039, 0x5513, 0x1849, 0x5513, "^K7S41 $", NULL, NULL, "ASRock", "K7S41", 0, OK, w836xx_memw_enable_2e},
uwee6dc3012010-05-26 22:26:44 +00001892 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
uwe4cfef8b2010-08-08 16:05:23 +00001893 {0x8086, 0x2570, 0x1849, 0x2570, 0x8086, 0x24d3, 0x1849, 0x24d0, NULL, NULL, NULL, "ASRock", "775i65G", 0, OK, intel_ich_gpio23_raise},
mkarchercccf1392010-03-09 16:57:06 +00001894 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, "ASUS", "A7V600-X", 0, OK, it8712f_gpio3_1_raise},
uwee6dc3012010-05-26 22:26:44 +00001895 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
uwe5b4dd552010-09-14 23:20:35 +00001896 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, "ASUS", "A7V8X", 0, OK, it8703f_gpio51_raise},
1897 {0x1106, 0x3099, 0x1043, 0x807F, 0x1106, 0x3147, 0x1043, 0x808C, NULL, NULL, NULL, "ASUS", "A7V333", 0, OK, it8703f_gpio51_raise},
mkarchercccf1392010-03-09 16:57:06 +00001898 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio3_1_raise},
uwe0b7a6ba2010-08-15 15:26:30 +00001899 {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, "ASUS", "A8Jm", 0, NT, intel_ich_gpio34_raise},
uwe75074aa2010-08-15 14:36:18 +00001900 {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI2L", NULL, NULL, "ASUS", "A8N-LA (Nagami-GL8E)", 0, OK, nvidia_mcp_gpio0_raise},
uwe0b7a6ba2010-08-15 15:26:30 +00001901 {0x10DE, 0x005E, 0x1043, 0x815A, 0x10DE, 0x0054, 0x1043, 0x815A, NULL, NULL, NULL, "ASUS", "A8N", 0, NT, board_shuttle_fn25}, /* TODO: This should probably be A8N-SLI Deluxe, see http://www.coreboot.org/pipermail/flashrom/2009-November/000878.html. */
mkarcher5b19f1a2010-07-08 09:32:18 +00001902 {0x10de, 0x0264, 0x1043, 0x81bc, 0x10de, 0x02f0, 0x1043, 0x81cd, NULL, NULL, NULL, "ASUS", "A8N-VM CSM", 0, NT, w83627ehf_gpio24_raise_2e},
mkarcher28d6c872010-03-07 16:42:55 +00001903 {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
mkarcherf2620582010-02-28 01:33:48 +00001904 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
mhm4791ef92010-09-01 01:21:34 +00001905 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^P2B-N$", NULL, NULL, "ASUS", "P2B-N", 0, OK, intel_piix4_gpo18_lower},
mkarcherf2620582010-02-28 01:33:48 +00001906 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
uwee6dc3012010-05-26 22:26:44 +00001907 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
snelson933d4b02010-03-19 22:52:00 +00001908 {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
mkarcher4c718632010-03-17 06:19:23 +00001909 {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
mkarcherd8c4e142010-09-10 14:54:18 +00001910 {0x8086, 0x2570, 0x1043, 0x80F2, 0x8086, 0x24D5, 0x1043, 0x80F3, NULL, NULL, NULL, "ASUS", "P4P800", 0, NT, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001911 {0x8086, 0x2570, 0x1043, 0x80F2, 0x105A, 0x3373, 0x1043, 0x80F5, NULL, NULL, NULL, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
mhm0d4fa5f2010-09-13 19:39:25 +00001912 {0x1039, 0x0651, 0x1043, 0x8081, 0x1039, 0x0962, 0, 0, NULL, NULL, NULL, "ASUS", "P4SC-E", 0, OK, it8707f_write_enable_2e},
mkarcher0b183572010-07-24 11:03:48 +00001913 {0x8086, 0x2570, 0x1043, 0x80A5, 0x105A, 0x24D3, 0x1043, 0x80A6, NULL, NULL, NULL, "ASUS", "P4SD-LA", 0, NT, intel_ich_gpio32_raise},
mkarcher20636ae2010-08-02 08:29:34 +00001914 {0x1039, 0x0661, 0x1043, 0x8113, 0x1039, 0x5513, 0x1043, 0x8087, NULL, NULL, NULL, "ASUS", "P4S800-MX", 512, OK, w836xx_memw_enable_2e},
mkarcherf2620582010-02-28 01:33:48 +00001915 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", "ASUS", "P5A", 0, OK, board_asus_p5a},
mkarcher15ea7eb2010-09-10 14:46:46 +00001916 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, NULL, NULL, NULL, "ASUS", "P5GD1 Pro", 0, OK, intel_ich_gpio21_raise},
hailfinger45434bb2010-09-13 14:02:22 +00001917 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, NULL, NULL, NULL, "ASUS", "P5GDC Deluxe", 0, OK, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001918 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
mkarcherfaba2712010-07-24 10:41:42 +00001919 {0x8086, 0x24dd, 0x1043, 0x80a6, 0x8086, 0x2570, 0x1043, 0x8157, NULL, NULL, NULL, "ASUS", "P5PE-VM", 0, OK, intel_ich_gpio21_raise},
mhm4f2a2b62010-10-05 21:32:29 +00001920 {0x10b7, 0x9055, 0x1028, 0x0082, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, "Dell", "OptiPlex GX1", 0, OK, intel_piix4_gpo30_lower},
mkarcherf2620582010-02-28 01:33:48 +00001921 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
mhmbf2aff92010-09-16 22:09:18 +00001922 {0x10de, 0x03ea, 0x1019, 0x2602, 0x10de, 0x03e0, 0x1019, 0x2602, NULL, NULL, NULL, "Elitegroup", "GeForce6100SM-M", 0, OK, board_ecs_geforce6100sm_m},
hailfingerc73ce6e2010-07-10 16:56:32 +00001923 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, "Elitegroup", "K7VTA3", 256, OK, NULL},
mkarcherf2620582010-02-28 01:33:48 +00001924 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
1925 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
mkarcher6757a5e2010-08-15 22:35:31 +00001926 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", "EPoX", "EP-BX3", 0, NT, intel_piix4_gpo22_raise},
mkarcher0ea0ef52010-10-05 17:29:35 +00001927 {0x8086, 0x2443, 0x8086, 0x2442, 0x8086, 0x1130, 0x8086, 0x1130, "^6IEM ", NULL, NULL, "GIGABYTE", "GA-6IEM", 0, NT, intel_ich_gpio25_raise},
uwee6dc3012010-05-26 22:26:44 +00001928 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
uwee99b5422010-08-01 00:13:49 +00001929 {0x8086, 0x244b, 0x8086, 0x2442, 0x8086, 0x2445, 0x1458, 0xa002, NULL, NULL, NULL, "GIGABYTE", "GA-8IRML", 0, OK, intel_ich_gpio25_raise},
mkarcherf4016092010-08-13 12:49:01 +00001930 {0x8086, 0x24c3, 0x1458, 0x24c2, 0x8086, 0x24cd, 0x1458, 0x5004, NULL, NULL, NULL, "GIGABYTE", "GA-8PE667 Ultra 2", 0, OK, intel_ich_gpio32_raise},
uwe70640ba2010-09-07 17:52:09 +00001931 {0x10DE, 0x026C, 0x1458, 0xA102, 0x10DE, 0x0260, 0x1458, 0x5001, NULL, NULL, NULL, "GIGABYTE", "GA-K8N51GMF-9", 0, OK, nvidia_mcp_gpio3b_raise},
mkarcherf2620582010-02-28 01:33:48 +00001932 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
uwe0b7a6ba2010-08-15 15:26:30 +00001933 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1678, 0x103c, 0x703e, NULL, "hp", "dl145_g3", "HP", "ProLiant DL145 G3", 0, OK, board_hp_dl145_g3_enable},
1934 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1648, 0x103c, 0x310f, NULL, "hp", "dl165_g6", "HP", "ProLiant DL165 G6", 0, OK, board_hp_dl165_g6_enable},
mkarcher5f3a7e12010-07-24 11:14:37 +00001935 {0x8086, 0x2580, 0x103c, 0x2a08, 0x8086, 0x2640, 0x103c, 0x2a0a, NULL, NULL, NULL, "HP", "Puffer2-UL8E", 0, OK, intel_ich_gpio18_raise},
mkarcherf2620582010-02-28 01:33:48 +00001936 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
uwe0b7a6ba2010-08-15 15:26:30 +00001937 {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, "HP", "Vectra VL420 SFF", 0, OK, intel_ich_gpio22_raise},
mkarcherbb421582010-06-01 16:09:06 +00001938 {0x10de, 0x0369, 0x103c, 0x12fe, 0x10de, 0x0364, 0x103c, 0x12fe, NULL, NULL, NULL, "HP", "xw9400", 0, OK, nvidia_mcp_gpio5_raise},
uwee15beb92010-08-08 17:01:18 +00001939 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", "IBASE", "MB899", 0, OK, intel_ich_gpio26_raise},
mkarcherf2620582010-02-28 01:33:48 +00001940 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, "IBM", "x3455", 0, OK, board_ibm_x3455},
1941 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
snelsonaa2f3d92010-03-19 22:35:21 +00001942 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
mkarcherf2620582010-02-28 01:33:48 +00001943 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, NULL, "iwill", "dk8_htx", "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
snelson0a9016e2010-03-19 22:39:24 +00001944 {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
mkarcherf2620582010-02-28 01:33:48 +00001945 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
uwe0b7a6ba2010-08-15 15:26:30 +00001946 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, "MSI", "K8N Neo4-F", 0, OK, nvidia_mcp_gpio2_raise}, /* TODO: Should probably be K8N Neo4 Platinum, see http://www.coreboot.org/pipermail/flashrom/2010-August/004362.html. */
mhmaac0fda2010-09-13 18:22:36 +00001947 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^MS-6163 (i440BX)$", NULL, NULL, "MSI", "MS-6163 (MS-6163 Pro)", 0, OK, intel_piix4_gpo14_raise},
uwec466f572010-09-11 15:25:48 +00001948 {0x1039, 0x0745, 0, 0, 0x1039, 0x0018, 0, 0, "^MS-6561", NULL, NULL, "MSI", "MS-6561 (745 Ultra)", 0, OK, w836xx_memw_enable_2e},
uwe0b7a6ba2010-08-15 15:26:30 +00001949 {0x8086, 0x2560, 0x1462, 0x5770, 0x8086, 0x2562, 0x1462, 0x5778, NULL, NULL, NULL, "MSI", "MS-6577 (Xenon)", 0, OK, w83627hf_gpio25_raise_2e},
mkarcherf2620582010-02-28 01:33:48 +00001950 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
mkarcher51455562010-06-27 15:07:49 +00001951 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, NULL, "MSI", "MS-6702E (K8T Neo2-F)", 0, OK, w83627thf_gpio44_raise_2e},
mkarcherf2620582010-02-28 01:33:48 +00001952 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
uwec1d86c42010-09-14 22:59:39 +00001953 {0x1106, 0x3148, 0 , 0 , 0x1106, 0x3177, 0 , 0 , NULL, "msi", "ms6787", "MSI", "MS-6787 (P4MAM-V/P4MAM-L)", 0, OK, w836xx_memw_enable_2e},
mkarcherf2620582010-02-28 01:33:48 +00001954 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, "MSI", "MS-7005 (651M-L)", 0, OK, board_msi_651ml},
mkarcherd2189b42010-06-12 23:07:26 +00001955 {0x10DE, 0x00E0, 0x1462, 0x0250, 0x10DE, 0x00E1, 0x1462, 0x0250, NULL, NULL, NULL, "MSI", "MS-7025 (K8N Neo2 Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
mkarcherf2620582010-02-28 01:33:48 +00001956 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
mkarcher7ad3c252010-08-15 10:21:29 +00001957 {0x1106, 0x3149, 0x1462, 0x7061, 0x1106, 0x3227, 0, 0, NULL, NULL, NULL, "MSI", "MS-7061 (KM4M-V/KM4AM-V)", 0, OK, w836xx_memw_enable_2e},
mkarcher51455562010-06-27 15:07:49 +00001958 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio44_raise_4e},
uwe0b7a6ba2010-08-15 15:26:30 +00001959 {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, "MSI", "MS-7207 (K8NGM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
mkarcherb2505c02010-05-24 16:03:57 +00001960 {0x1011, 0x0019, 0xaa55, 0xaa55, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, "Nokia", "IP530", 0, OK, fdc37b787_gpio50_raise_3f0},
mkarcher7da6b542010-07-24 22:36:01 +00001961 {0x8086, 0x24d3, 0x144d, 0xb025, 0x8086, 0x1050, 0x144d, 0xb025, NULL, NULL, NULL, "Samsung", "Polaris 32", 0, OK, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001962 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
hailfingerc73ce6e2010-07-10 16:56:32 +00001963 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, "Shuttle", "AK38N", 256, OK, NULL},
mkarcherf2620582010-02-28 01:33:48 +00001964 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, NULL, "Shuttle", "FN25", 0, OK, board_shuttle_fn25},
snelsonef86df92010-03-19 22:49:09 +00001965 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
mkarcherf2620582010-02-28 01:33:48 +00001966 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, "Tekram", "P6Pro-A5", 256, OK, NULL},
mkarchered00ee62010-03-21 13:36:20 +00001967 {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e},
uwee6dc3012010-05-26 22:26:44 +00001968 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
mkarcher12e731f2010-06-12 17:27:44 +00001969 {0x1106, 0x0259, 0x1106, 0xAA07, 0x1106, 0x3227, 0x1106, 0xAA07, NULL, NULL, NULL, "VIA", "EPIA EK", 0, NT, via_vt823x_gpio9_raise},
mkarcherf2620582010-02-28 01:33:48 +00001970 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
1971 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
hailfinger324a9cc2010-05-26 01:45:41 +00001972#endif
mkarcherf2620582010-02-28 01:33:48 +00001973 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, NULL, NULL, 0, NT, NULL}, /* end marker */
stepan927d4e22007-04-04 22:45:58 +00001974};
1975
uwee15beb92010-08-08 17:01:18 +00001976/*
stepan1037f6f2008-01-18 15:33:10 +00001977 * Match boards on coreboot table gathered vendor and part name.
uwebe4477b2007-08-23 16:08:21 +00001978 * Require main PCI IDs to match too as extra safety.
stepan927d4e22007-04-04 22:45:58 +00001979 */
hailfinger1ff33dc2010-07-03 11:02:10 +00001980static const struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
uwefa98ca12008-10-18 21:14:13 +00001981 const char *part)
stepan927d4e22007-04-04 22:45:58 +00001982{
hailfinger1ff33dc2010-07-03 11:02:10 +00001983 const struct board_pciid_enable *board = board_pciid_enables;
1984 const struct board_pciid_enable *partmatch = NULL;
stepan927d4e22007-04-04 22:45:58 +00001985
uwe4b650af2009-05-09 00:47:04 +00001986 for (; board->vendor_name; board++) {
uwefa98ca12008-10-18 21:14:13 +00001987 if (vendor && (!board->lb_vendor
1988 || strcasecmp(board->lb_vendor, vendor)))
uwef6641642007-05-09 10:17:44 +00001989 continue;
stepan927d4e22007-04-04 22:45:58 +00001990
stuge0c1005b2008-07-02 00:47:30 +00001991 if (!board->lb_part || strcasecmp(board->lb_part, part))
uwef6641642007-05-09 10:17:44 +00001992 continue;
stepan927d4e22007-04-04 22:45:58 +00001993
uwef6641642007-05-09 10:17:44 +00001994 if (!pci_dev_find(board->first_vendor, board->first_device))
1995 continue;
stepan927d4e22007-04-04 22:45:58 +00001996
uwef6641642007-05-09 10:17:44 +00001997 if (board->second_vendor &&
uwefa98ca12008-10-18 21:14:13 +00001998 !pci_dev_find(board->second_vendor, board->second_device))
uwef6641642007-05-09 10:17:44 +00001999 continue;
stugeb9b411f2008-01-27 16:21:21 +00002000
2001 if (vendor)
2002 return board;
2003
2004 if (partmatch) {
2005 /* a second entry has a matching part name */
snelsone42c3802010-05-07 20:09:04 +00002006 msg_pinfo("AMBIGUOUS BOARD NAME: %s\n", part);
2007 msg_pinfo("At least vendors '%s' and '%s' match.\n",
uwefa98ca12008-10-18 21:14:13 +00002008 partmatch->lb_vendor, board->lb_vendor);
snelsone42c3802010-05-07 20:09:04 +00002009 msg_perr("Please use the full -m vendor:part syntax.\n");
stugeb9b411f2008-01-27 16:21:21 +00002010 return NULL;
2011 }
2012 partmatch = board;
uwef6641642007-05-09 10:17:44 +00002013 }
uwe6ed6d952007-12-04 21:49:06 +00002014
stugeb9b411f2008-01-27 16:21:21 +00002015 if (partmatch)
2016 return partmatch;
2017
stepan3370c892009-07-30 13:30:17 +00002018 if (!partvendor_from_cbtable) {
2019 /* Only warn if the mainboard type was not gathered from the
2020 * coreboot table. If it was, the coreboot implementor is
2021 * expected to fix flashrom, too.
2022 */
snelsone42c3802010-05-07 20:09:04 +00002023 msg_perr("\nUnknown vendor:board from -m option: %s:%s\n\n",
stepan3370c892009-07-30 13:30:17 +00002024 vendor, part);
2025 }
uwef6641642007-05-09 10:17:44 +00002026 return NULL;
stepan927d4e22007-04-04 22:45:58 +00002027}
2028
uwee15beb92010-08-08 17:01:18 +00002029/*
uwebe4477b2007-08-23 16:08:21 +00002030 * Match boards on PCI IDs and subsystem IDs.
2031 * Second set of IDs can be main only or missing completely.
stepan927d4e22007-04-04 22:45:58 +00002032 */
hailfinger1ff33dc2010-07-03 11:02:10 +00002033const static struct board_pciid_enable *board_match_pci_card_ids(void)
stepan927d4e22007-04-04 22:45:58 +00002034{
hailfinger1ff33dc2010-07-03 11:02:10 +00002035 const struct board_pciid_enable *board = board_pciid_enables;
stepan927d4e22007-04-04 22:45:58 +00002036
uwe4b650af2009-05-09 00:47:04 +00002037 for (; board->vendor_name; board++) {
mkarcher58fbded2010-02-04 10:58:50 +00002038 if ((!board->first_card_vendor || !board->first_card_device) &&
2039 !board->dmi_pattern)
uwef6641642007-05-09 10:17:44 +00002040 continue;
stepan927d4e22007-04-04 22:45:58 +00002041
uwef6641642007-05-09 10:17:44 +00002042 if (!pci_card_find(board->first_vendor, board->first_device,
uwefa98ca12008-10-18 21:14:13 +00002043 board->first_card_vendor,
2044 board->first_card_device))
uwef6641642007-05-09 10:17:44 +00002045 continue;
stepan927d4e22007-04-04 22:45:58 +00002046
uwef6641642007-05-09 10:17:44 +00002047 if (board->second_vendor) {
2048 if (board->second_card_vendor) {
2049 if (!pci_card_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00002050 board->second_device,
2051 board->second_card_vendor,
2052 board->second_card_device))
uwef6641642007-05-09 10:17:44 +00002053 continue;
2054 } else {
2055 if (!pci_dev_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00002056 board->second_device))
uwef6641642007-05-09 10:17:44 +00002057 continue;
2058 }
2059 }
stepan927d4e22007-04-04 22:45:58 +00002060
mkarcher803b4042010-01-20 14:14:11 +00002061 if (board->dmi_pattern) {
2062 if (!has_dmi_support) {
snelsone42c3802010-05-07 20:09:04 +00002063 msg_perr("WARNING: Can't autodetect %s %s,"
mkarcher803b4042010-01-20 14:14:11 +00002064 " DMI info unavailable.\n",
2065 board->vendor_name, board->board_name);
2066 continue;
2067 } else {
2068 if (!dmi_match(board->dmi_pattern))
2069 continue;
2070 }
2071 }
2072
uwef6641642007-05-09 10:17:44 +00002073 return board;
2074 }
stepan927d4e22007-04-04 22:45:58 +00002075
uwef6641642007-05-09 10:17:44 +00002076 return NULL;
stepan927d4e22007-04-04 22:45:58 +00002077}
2078
uwe6ed6d952007-12-04 21:49:06 +00002079int board_flash_enable(const char *vendor, const char *part)
stepan927d4e22007-04-04 22:45:58 +00002080{
hailfinger1ff33dc2010-07-03 11:02:10 +00002081 const struct board_pciid_enable *board = NULL;
uwef6641642007-05-09 10:17:44 +00002082 int ret = 0;
stepan927d4e22007-04-04 22:45:58 +00002083
stugeb9b411f2008-01-27 16:21:21 +00002084 if (part)
stepan1037f6f2008-01-18 15:33:10 +00002085 board = board_match_coreboot_name(vendor, part);
stepan927d4e22007-04-04 22:45:58 +00002086
uwef6641642007-05-09 10:17:44 +00002087 if (!board)
2088 board = board_match_pci_card_ids();
stepan927d4e22007-04-04 22:45:58 +00002089
uwee15beb92010-08-08 17:01:18 +00002090 if (board && board->status == NT) {
2091 if (!force_boardenable) {
2092 msg_pinfo("WARNING: Your mainboard is %s %s, but the mainboard-specific\n"
2093 "code has not been tested, and thus will not not be executed by default.\n"
2094 "Depending on your hardware environment, erasing, writing or even probing\n"
2095 "can fail without running the board specific code.\n\n"
2096 "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
2097 "\"internal programmer\") for details.\n",
2098 board->vendor_name, board->board_name);
2099 board = NULL;
2100 } else {
2101 msg_pinfo("NOTE: Running an untested board enable procedure.\n"
hailfinger5bae2332010-10-08 11:03:02 +00002102 "Please report success/failure to flashrom@flashrom.org\n"
2103 "with your board name and SUCCESS or FAILURE in the subject.\n");
uwef6f94d42010-03-13 17:28:29 +00002104 }
mkarcher29a80852010-03-07 22:29:28 +00002105 }
2106
uwef6641642007-05-09 10:17:44 +00002107 if (board) {
libve9b336e2010-01-20 14:45:03 +00002108 if (board->max_rom_decode_parallel)
2109 max_rom_decode.parallel =
2110 board->max_rom_decode_parallel * 1024;
2111
uwe0ec24c22010-01-28 19:02:36 +00002112 if (board->enable != NULL) {
snelsone42c3802010-05-07 20:09:04 +00002113 msg_pinfo("Disabling flash write protection for "
uwee15beb92010-08-08 17:01:18 +00002114 "board \"%s %s\"... ", board->vendor_name,
2115 board->board_name);
stepan927d4e22007-04-04 22:45:58 +00002116
uweeb26b6e2010-06-07 19:06:26 +00002117 ret = board->enable();
uwe0ec24c22010-01-28 19:02:36 +00002118 if (ret)
snelsone42c3802010-05-07 20:09:04 +00002119 msg_pinfo("FAILED!\n");
uwe0ec24c22010-01-28 19:02:36 +00002120 else
snelsone42c3802010-05-07 20:09:04 +00002121 msg_pinfo("OK.\n");
uwe0ec24c22010-01-28 19:02:36 +00002122 }
uwef6641642007-05-09 10:17:44 +00002123 }
stepan927d4e22007-04-04 22:45:58 +00002124
uwef6641642007-05-09 10:17:44 +00002125 return ret;
stepan927d4e22007-04-04 22:45:58 +00002126}