stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 1 | /* |
uwe | b25f1ea | 2007-08-29 17:52:32 +0000 | [diff] [blame] | 2 | * This file is part of the flashrom project. |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 3 | * |
uwe | b25f1ea | 2007-08-29 17:52:32 +0000 | [diff] [blame] | 4 | * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de> |
| 5 | * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de> |
uwe | 6ab4b7b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 6 | * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be> |
ward | fbe9c65 | 2007-09-27 14:29:57 +0000 | [diff] [blame] | 7 | * Copyright (C) 2007 Carl-Daniel Hailfinger |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 8 | * |
uwe | b25f1ea | 2007-08-29 17:52:32 +0000 | [diff] [blame] | 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License as published by |
| 11 | * the Free Software Foundation; version 2 of the License. |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 12 | * |
uwe | b25f1ea | 2007-08-29 17:52:32 +0000 | [diff] [blame] | 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 17 | */ |
| 18 | |
| 19 | /* |
| 20 | * Contains the board specific flash enables. |
| 21 | */ |
| 22 | |
Edward O'Callaghan | b4300ca | 2019-09-03 16:15:21 +1000 | [diff] [blame] | 23 | #include <strings.h> |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 24 | #include <string.h> |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 25 | #include <stdlib.h> |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 26 | #include "flash.h" |
hailfinger | 428f685 | 2010-07-27 22:41:39 +0000 | [diff] [blame] | 27 | #include "programmer.h" |
Mayur Panchal | f479686 | 2019-08-05 15:46:12 +1000 | [diff] [blame] | 28 | #include "hwaccess.h" |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 29 | |
hailfinger | 324a9cc | 2010-05-26 01:45:41 +0000 | [diff] [blame] | 30 | #if defined(__i386__) || defined(__x86_64__) |
stuge | 0490977 | 2007-05-04 04:47:04 +0000 | [diff] [blame] | 31 | /* |
uwe | be4477b | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 32 | * Helper functions for many Winbond Super I/Os of the W836xx range. |
stuge | 0490977 | 2007-05-04 04:47:04 +0000 | [diff] [blame] | 33 | */ |
stuge | 0490977 | 2007-05-04 04:47:04 +0000 | [diff] [blame] | 34 | /* Enter extended functions */ |
stuge | aa35d39 | 2009-01-26 02:34:51 +0000 | [diff] [blame] | 35 | void w836xx_ext_enter(uint16_t port) |
uwe | 23438a0 | 2007-05-03 10:09:23 +0000 | [diff] [blame] | 36 | { |
hailfinger | e1f062f | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 37 | OUTB(0x87, port); |
| 38 | OUTB(0x87, port); |
stuge | 0490977 | 2007-05-04 04:47:04 +0000 | [diff] [blame] | 39 | } |
uwe | 23438a0 | 2007-05-03 10:09:23 +0000 | [diff] [blame] | 40 | |
stuge | 0490977 | 2007-05-04 04:47:04 +0000 | [diff] [blame] | 41 | /* Leave extended functions */ |
stuge | aa35d39 | 2009-01-26 02:34:51 +0000 | [diff] [blame] | 42 | void w836xx_ext_leave(uint16_t port) |
stuge | 0490977 | 2007-05-04 04:47:04 +0000 | [diff] [blame] | 43 | { |
hailfinger | e1f062f | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 44 | OUTB(0xAA, port); |
stuge | 0490977 | 2007-05-04 04:47:04 +0000 | [diff] [blame] | 45 | } |
uwe | 23438a0 | 2007-05-03 10:09:23 +0000 | [diff] [blame] | 46 | |
hailfinger | 7bac0e5 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 47 | /* Generic Super I/O helper functions */ |
| 48 | uint8_t sio_read(uint16_t port, uint8_t reg) |
stuge | 0490977 | 2007-05-04 04:47:04 +0000 | [diff] [blame] | 49 | { |
hailfinger | 7bac0e5 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 50 | OUTB(reg, port); |
| 51 | return INB(port + 1); |
stuge | 0490977 | 2007-05-04 04:47:04 +0000 | [diff] [blame] | 52 | } |
uwe | 23438a0 | 2007-05-03 10:09:23 +0000 | [diff] [blame] | 53 | |
hailfinger | 7bac0e5 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 54 | void sio_write(uint16_t port, uint8_t reg, uint8_t data) |
stuge | 0490977 | 2007-05-04 04:47:04 +0000 | [diff] [blame] | 55 | { |
hailfinger | 7bac0e5 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 56 | OUTB(reg, port); |
| 57 | OUTB(data, port + 1); |
stuge | 0490977 | 2007-05-04 04:47:04 +0000 | [diff] [blame] | 58 | } |
uwe | 23438a0 | 2007-05-03 10:09:23 +0000 | [diff] [blame] | 59 | |
hailfinger | 7bac0e5 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 60 | void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask) |
stuge | 0490977 | 2007-05-04 04:47:04 +0000 | [diff] [blame] | 61 | { |
rminnich | 6079a1c | 2007-10-12 21:22:40 +0000 | [diff] [blame] | 62 | uint8_t tmp; |
uwe | 23438a0 | 2007-05-03 10:09:23 +0000 | [diff] [blame] | 63 | |
hailfinger | 7bac0e5 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 64 | OUTB(reg, port); |
| 65 | tmp = INB(port + 1) & ~mask; |
| 66 | OUTB(tmp | (data & mask), port + 1); |
uwe | 23438a0 | 2007-05-03 10:09:23 +0000 | [diff] [blame] | 67 | } |
| 68 | |
hailfinger | c236f9e | 2009-12-22 23:42:04 +0000 | [diff] [blame] | 69 | /* Not used yet. */ |
| 70 | #if 0 |
| 71 | static int enable_flash_decode_superio(void) |
| 72 | { |
| 73 | int ret; |
| 74 | uint8_t tmp; |
| 75 | |
| 76 | switch (superio.vendor) { |
| 77 | case SUPERIO_VENDOR_NONE: |
| 78 | ret = -1; |
| 79 | break; |
| 80 | case SUPERIO_VENDOR_ITE: |
| 81 | enter_conf_mode_ite(superio.port); |
uwe | f6f94d4 | 2010-03-13 17:28:29 +0000 | [diff] [blame] | 82 | /* Enable flash mapping. Works for most old ITE style Super I/O. */ |
hailfinger | c236f9e | 2009-12-22 23:42:04 +0000 | [diff] [blame] | 83 | tmp = sio_read(superio.port, 0x24); |
| 84 | tmp |= 0xfc; |
| 85 | sio_write(superio.port, 0x24, tmp); |
| 86 | exit_conf_mode_ite(superio.port); |
| 87 | ret = 0; |
| 88 | break; |
| 89 | default: |
snelson | e42c380 | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 90 | msg_pdbg("Unhandled Super I/O type!\n"); |
hailfinger | c236f9e | 2009-12-22 23:42:04 +0000 | [diff] [blame] | 91 | ret = -1; |
| 92 | break; |
| 93 | } |
| 94 | return ret; |
| 95 | } |
| 96 | #endif |
| 97 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 98 | /* |
mkarcher | b2505c0 | 2010-05-24 16:03:57 +0000 | [diff] [blame] | 99 | * SMSC FDC37B787: Raise GPIO50 |
| 100 | */ |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 101 | static int fdc37b787_gpio50_raise(uint16_t port) |
mkarcher | b2505c0 | 2010-05-24 16:03:57 +0000 | [diff] [blame] | 102 | { |
| 103 | uint8_t id, val; |
| 104 | |
| 105 | OUTB(0x55, port); /* enter conf mode */ |
| 106 | id = sio_read(port, 0x20); |
| 107 | if (id != 0x44) { |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 108 | msg_perr("\nERROR: FDC37B787: Wrong ID 0x%02X.\n", id); |
mkarcher | b2505c0 | 2010-05-24 16:03:57 +0000 | [diff] [blame] | 109 | OUTB(0xAA, port); /* leave conf mode */ |
| 110 | return -1; |
| 111 | } |
| 112 | |
| 113 | sio_write(port, 0x07, 0x08); /* Select Aux I/O subdevice */ |
| 114 | |
| 115 | val = sio_read(port, 0xC8); /* GP50 */ |
| 116 | if ((val & 0x1B) != 0x10) /* output, no invert, GPIO */ |
| 117 | { |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 118 | msg_perr("\nERROR: GPIO50 mode 0x%02X unexpected.\n", val); |
mkarcher | b2505c0 | 2010-05-24 16:03:57 +0000 | [diff] [blame] | 119 | OUTB(0xAA, port); |
| 120 | return -1; |
| 121 | } |
| 122 | |
| 123 | sio_mask(port, 0xF9, 0x01, 0x01); |
| 124 | |
| 125 | OUTB(0xAA, port); /* Leave conf mode */ |
| 126 | return 0; |
| 127 | } |
| 128 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 129 | /* |
| 130 | * Suited for: |
| 131 | * - Nokia IP530: Intel 440BX + PIIX4 + FDC37B787 |
mkarcher | b2505c0 | 2010-05-24 16:03:57 +0000 | [diff] [blame] | 132 | */ |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 133 | static int fdc37b787_gpio50_raise_3f0(void) |
mkarcher | b2505c0 | 2010-05-24 16:03:57 +0000 | [diff] [blame] | 134 | { |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 135 | return fdc37b787_gpio50_raise(0x3f0); |
mkarcher | b2505c0 | 2010-05-24 16:03:57 +0000 | [diff] [blame] | 136 | } |
| 137 | |
mkarcher | 5145556 | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 138 | struct winbond_mux { |
| 139 | uint8_t reg; /* 0 if the corresponding pin is not muxed */ |
| 140 | uint8_t data; /* reg/data/mask may be directly ... */ |
| 141 | uint8_t mask; /* ... passed to sio_mask */ |
| 142 | }; |
| 143 | |
| 144 | struct winbond_port { |
| 145 | const struct winbond_mux *mux; /* NULL or pointer to mux info for the 8 bits */ |
| 146 | uint8_t ldn; /* LDN this GPIO register is located in */ |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 147 | uint8_t enable_bit; /* bit in 0x30 of that LDN to enable |
mkarcher | 5145556 | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 148 | the GPIO port */ |
| 149 | uint8_t base; /* base register in that LDN for the port */ |
| 150 | }; |
| 151 | |
| 152 | struct winbond_chip { |
| 153 | uint8_t device_id; /* reg 0x20 of the expected w83626x */ |
| 154 | uint8_t gpio_port_count; |
| 155 | const struct winbond_port *port; |
| 156 | }; |
| 157 | |
| 158 | |
| 159 | #define UNIMPLEMENTED_PORT {NULL, 0, 0, 0} |
| 160 | |
| 161 | enum winbond_id { |
| 162 | WINBOND_W83627HF_ID = 0x52, |
mkarcher | 65f8574 | 2010-06-27 15:07:52 +0000 | [diff] [blame] | 163 | WINBOND_W83627EHF_ID = 0x88, |
mkarcher | 5145556 | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 164 | WINBOND_W83627THF_ID = 0x82, |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 165 | WINBOND_W83697HF_ID = 0x60, |
mkarcher | 5145556 | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 166 | }; |
| 167 | |
| 168 | static const struct winbond_mux w83627hf_port2_mux[8] = { |
| 169 | {0x2A, 0x01, 0x01}, /* or MIDI */ |
| 170 | {0x2B, 0x80, 0x80}, /* or SPI */ |
| 171 | {0x2B, 0x40, 0x40}, /* or SPI */ |
| 172 | {0x2B, 0x20, 0x20}, /* or power LED */ |
| 173 | {0x2B, 0x10, 0x10}, /* or watchdog */ |
| 174 | {0x2B, 0x08, 0x08}, /* or infra red */ |
| 175 | {0x2B, 0x04, 0x04}, /* or infra red */ |
| 176 | {0x2B, 0x03, 0x03} /* or IRQ1 input */ |
| 177 | }; |
| 178 | |
| 179 | static const struct winbond_port w83627hf[3] = { |
| 180 | UNIMPLEMENTED_PORT, |
| 181 | {w83627hf_port2_mux, 0x08, 0, 0xF0}, |
uwe | 8d342eb | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 182 | UNIMPLEMENTED_PORT, |
mkarcher | 5145556 | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 183 | }; |
| 184 | |
mkarcher | 65f8574 | 2010-06-27 15:07:52 +0000 | [diff] [blame] | 185 | static const struct winbond_mux w83627ehf_port2_mux[8] = { |
| 186 | {0x29, 0x06, 0x02}, /* or MIDI */ |
| 187 | {0x29, 0x06, 0x02}, |
| 188 | {0x24, 0x02, 0x00}, /* or SPI ROM interface */ |
| 189 | {0x24, 0x02, 0x00}, |
| 190 | {0x2A, 0x01, 0x01}, /* or keyboard/mouse interface */ |
| 191 | {0x2A, 0x01, 0x01}, |
| 192 | {0x2A, 0x01, 0x01}, |
uwe | 8d342eb | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 193 | {0x2A, 0x01, 0x01}, |
mkarcher | 65f8574 | 2010-06-27 15:07:52 +0000 | [diff] [blame] | 194 | }; |
| 195 | |
| 196 | static const struct winbond_port w83627ehf[6] = { |
| 197 | UNIMPLEMENTED_PORT, |
| 198 | {w83627ehf_port2_mux, 0x09, 0, 0xE3}, |
| 199 | UNIMPLEMENTED_PORT, |
| 200 | UNIMPLEMENTED_PORT, |
| 201 | UNIMPLEMENTED_PORT, |
uwe | 8d342eb | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 202 | UNIMPLEMENTED_PORT, |
mkarcher | 65f8574 | 2010-06-27 15:07:52 +0000 | [diff] [blame] | 203 | }; |
| 204 | |
mkarcher | 5145556 | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 205 | static const struct winbond_mux w83627thf_port4_mux[8] = { |
| 206 | {0x2D, 0x01, 0x01}, /* or watchdog or VID level strap */ |
| 207 | {0x2D, 0x02, 0x02}, /* or resume reset */ |
| 208 | {0x2D, 0x04, 0x04}, /* or S3 input */ |
| 209 | {0x2D, 0x08, 0x08}, /* or PSON# */ |
| 210 | {0x2D, 0x10, 0x10}, /* or PWROK */ |
| 211 | {0x2D, 0x20, 0x20}, /* or suspend LED */ |
| 212 | {0x2D, 0x40, 0x40}, /* or panel switch input */ |
uwe | 8d342eb | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 213 | {0x2D, 0x80, 0x80}, /* or panel switch output */ |
mkarcher | 5145556 | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 214 | }; |
| 215 | |
| 216 | static const struct winbond_port w83627thf[5] = { |
| 217 | UNIMPLEMENTED_PORT, /* GPIO1 */ |
| 218 | UNIMPLEMENTED_PORT, /* GPIO2 */ |
| 219 | UNIMPLEMENTED_PORT, /* GPIO3 */ |
| 220 | {w83627thf_port4_mux, 0x09, 1, 0xF4}, |
uwe | 8d342eb | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 221 | UNIMPLEMENTED_PORT, /* GPIO5 */ |
mkarcher | 5145556 | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 222 | }; |
| 223 | |
| 224 | static const struct winbond_chip winbond_chips[] = { |
| 225 | {WINBOND_W83627HF_ID, ARRAY_SIZE(w83627hf), w83627hf }, |
mkarcher | 65f8574 | 2010-06-27 15:07:52 +0000 | [diff] [blame] | 226 | {WINBOND_W83627EHF_ID, ARRAY_SIZE(w83627ehf), w83627ehf}, |
mkarcher | 5145556 | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 227 | {WINBOND_W83627THF_ID, ARRAY_SIZE(w83627thf), w83627thf}, |
| 228 | }; |
| 229 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 230 | /* |
| 231 | * Detects which Winbond Super I/O is responding at the given base address, |
| 232 | * but takes no effort to make sure the chip is really a Winbond Super I/O. |
| 233 | */ |
| 234 | static const struct winbond_chip *winbond_superio_detect(uint16_t base) |
mkarcher | 5145556 | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 235 | { |
| 236 | uint8_t chipid; |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 237 | const struct winbond_chip *chip = NULL; |
mkarcher | 5145556 | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 238 | int i; |
| 239 | |
| 240 | w836xx_ext_enter(base); |
| 241 | chipid = sio_read(base, 0x20); |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 242 | |
| 243 | for (i = 0; i < ARRAY_SIZE(winbond_chips); i++) { |
| 244 | if (winbond_chips[i].device_id == chipid) { |
mkarcher | 5145556 | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 245 | chip = &winbond_chips[i]; |
| 246 | break; |
| 247 | } |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 248 | } |
| 249 | |
mkarcher | 5145556 | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 250 | w836xx_ext_leave(base); |
| 251 | return chip; |
| 252 | } |
| 253 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 254 | /* |
| 255 | * The chipid parameter goes away as soon as we have Super I/O matching in the |
| 256 | * board enable table. The call to winbond_superio_detect() goes away as |
| 257 | * soon as we have generic Super I/O detection code. |
| 258 | */ |
mkarcher | 5145556 | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 259 | static int winbond_gpio_set(uint16_t base, enum winbond_id chipid, |
| 260 | int pin, int raise) |
| 261 | { |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 262 | const struct winbond_chip *chip = NULL; |
| 263 | const struct winbond_port *gpio; |
mkarcher | 5145556 | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 264 | int port = pin / 10; |
| 265 | int bit = pin % 10; |
| 266 | |
| 267 | chip = winbond_superio_detect(base); |
| 268 | if (!chip) { |
| 269 | msg_perr("\nERROR: No supported Winbond Super I/O found\n"); |
| 270 | return -1; |
| 271 | } |
mkarcher | 87ee57f | 2010-06-29 14:44:40 +0000 | [diff] [blame] | 272 | if (chip->device_id != chipid) { |
| 273 | msg_perr("\nERROR: Found Winbond chip with ID 0x%x, " |
| 274 | "expected %x\n", chip->device_id, chipid); |
| 275 | return -1; |
| 276 | } |
mkarcher | 5145556 | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 277 | if (bit >= 8 || port == 0 || port > chip->gpio_port_count) { |
| 278 | msg_perr("\nERROR: winbond_gpio_set: Invalid GPIO number %d\n", |
| 279 | pin); |
| 280 | return -1; |
| 281 | } |
| 282 | |
| 283 | gpio = &chip->port[port - 1]; |
| 284 | |
| 285 | if (gpio->ldn == 0) { |
| 286 | msg_perr("\nERROR: GPIO%d is not supported yet on this" |
| 287 | " winbond chip\n", port); |
| 288 | return -1; |
| 289 | } |
| 290 | |
| 291 | w836xx_ext_enter(base); |
| 292 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 293 | /* Select logical device. */ |
mkarcher | 5145556 | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 294 | sio_write(base, 0x07, gpio->ldn); |
| 295 | |
| 296 | /* Activate logical device. */ |
| 297 | sio_mask(base, 0x30, 1 << gpio->enable_bit, 1 << gpio->enable_bit); |
| 298 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 299 | /* Select GPIO function of that pin. */ |
mkarcher | 5145556 | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 300 | if (gpio->mux && gpio->mux[bit].reg) |
| 301 | sio_mask(base, gpio->mux[bit].reg, |
| 302 | gpio->mux[bit].data, gpio->mux[bit].mask); |
| 303 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 304 | sio_mask(base, gpio->base + 0, 0, 1 << bit); /* Make pin output */ |
mkarcher | 5145556 | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 305 | sio_mask(base, gpio->base + 2, 0, 1 << bit); /* Clear inversion */ |
| 306 | sio_mask(base, gpio->base + 1, raise << bit, 1 << bit); |
| 307 | |
| 308 | w836xx_ext_leave(base); |
| 309 | |
| 310 | return 0; |
| 311 | } |
| 312 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 313 | /* |
uwe | be4477b | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 314 | * Winbond W83627HF: Raise GPIO24. |
stuge | 0490977 | 2007-05-04 04:47:04 +0000 | [diff] [blame] | 315 | * |
| 316 | * Suited for: |
uwe | be4477b | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 317 | * - Agami Aruma |
| 318 | * - IWILL DK8-HTX |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 319 | */ |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 320 | static int w83627hf_gpio24_raise_2e(void) |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 321 | { |
mkarcher | 5145556 | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 322 | return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 24, 1); |
rminnich | 6079a1c | 2007-10-12 21:22:40 +0000 | [diff] [blame] | 323 | } |
| 324 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 325 | /* |
mkarcher | 101a27a | 2010-08-07 21:49:11 +0000 | [diff] [blame] | 326 | * Winbond W83627HF: Raise GPIO25. |
| 327 | * |
| 328 | * Suited for: |
| 329 | * - MSI MS-6577 |
| 330 | */ |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 331 | static int w83627hf_gpio25_raise_2e(void) |
mkarcher | 101a27a | 2010-08-07 21:49:11 +0000 | [diff] [blame] | 332 | { |
| 333 | return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 25, 1); |
| 334 | } |
| 335 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 336 | /* |
stefanct | bf8ef7d | 2011-07-20 16:34:18 +0000 | [diff] [blame] | 337 | * Winbond W83627EHF: Raise GPIO22. |
mkarcher | 65f8574 | 2010-06-27 15:07:52 +0000 | [diff] [blame] | 338 | * |
| 339 | * Suited for: |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 340 | * - ASUS A8N-VM CSM: AMD Socket 939 + GeForce 6150 (C51) + MCP51 |
mkarcher | 65f8574 | 2010-06-27 15:07:52 +0000 | [diff] [blame] | 341 | */ |
stefanct | bf8ef7d | 2011-07-20 16:34:18 +0000 | [diff] [blame] | 342 | static int w83627ehf_gpio22_raise_2e(void) |
mkarcher | 65f8574 | 2010-06-27 15:07:52 +0000 | [diff] [blame] | 343 | { |
stefanct | bf8ef7d | 2011-07-20 16:34:18 +0000 | [diff] [blame] | 344 | return winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, 22, 1); |
mkarcher | 65f8574 | 2010-06-27 15:07:52 +0000 | [diff] [blame] | 345 | } |
| 346 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 347 | /* |
mkarcher | 5145556 | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 348 | * Winbond W83627THF: Raise GPIO 44. |
rminnich | 6079a1c | 2007-10-12 21:22:40 +0000 | [diff] [blame] | 349 | * |
| 350 | * Suited for: |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 351 | * - MSI K8T Neo2-F V2.0 |
rminnich | 6079a1c | 2007-10-12 21:22:40 +0000 | [diff] [blame] | 352 | */ |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 353 | static int w83627thf_gpio44_raise_2e(void) |
rminnich | 6079a1c | 2007-10-12 21:22:40 +0000 | [diff] [blame] | 354 | { |
mkarcher | 5145556 | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 355 | return winbond_gpio_set(0x2e, WINBOND_W83627THF_ID, 44, 1); |
rminnich | 6079a1c | 2007-10-12 21:22:40 +0000 | [diff] [blame] | 356 | } |
| 357 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 358 | /* |
mkarcher | 5145556 | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 359 | * Winbond W83627THF: Raise GPIO 44. |
| 360 | * |
| 361 | * Suited for: |
| 362 | * - MSI K8N Neo3 |
| 363 | */ |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 364 | static int w83627thf_gpio44_raise_4e(void) |
stuge | a1efa0e | 2008-07-21 17:48:40 +0000 | [diff] [blame] | 365 | { |
mkarcher | 5145556 | 2010-06-27 15:07:49 +0000 | [diff] [blame] | 366 | return winbond_gpio_set(0x4e, WINBOND_W83627THF_ID, 44, 1); |
rminnich | 6079a1c | 2007-10-12 21:22:40 +0000 | [diff] [blame] | 367 | } |
uwe | 6ed6d95 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 368 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 369 | /* |
mkarcher | 20636ae | 2010-08-02 08:29:34 +0000 | [diff] [blame] | 370 | * Enable MEMW# and set ROM size to max. |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 371 | * Supported chips: W83L517D, W83697HF/F/HG, W83697SF/UF/UG |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 372 | */ |
hailfinger | 7bac0e5 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 373 | static void w836xx_memw_enable(uint16_t port) |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 374 | { |
hailfinger | 7bac0e5 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 375 | w836xx_ext_enter(port); |
| 376 | if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */ |
uwe | 6ab4b7b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 377 | /* Enable MEMW# and set ROM size select to max. (4M). */ |
hailfinger | 7bac0e5 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 378 | sio_mask(port, 0x24, 0x28, 0x28); |
uwe | 6ab4b7b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 379 | } |
hailfinger | 7bac0e5 | 2009-05-25 23:26:50 +0000 | [diff] [blame] | 380 | w836xx_ext_leave(port); |
uwe | 6ab4b7b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 381 | } |
| 382 | |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 383 | /** |
| 384 | * Enable MEMW# and set ROM size to max. |
| 385 | * Supported chips: |
| 386 | * W83697HF/F/HG, W83697SF/UF/UG |
| 387 | */ |
| 388 | static void w83697xx_memw_enable(uint16_t port) |
| 389 | { |
| 390 | w836xx_ext_enter(port); |
| 391 | if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */ |
| 392 | if((sio_read(port, 0x2A) & 0xF0) == 0xF0) { |
| 393 | |
| 394 | /* CR24 Bits 7 & 2 must be set to 0 enable the flash ROM */ |
| 395 | /* address segments 000E0000h ~ 000FFFFFh on W83697SF/UF/UG */ |
| 396 | /* These bits are reserved on W83697HF/F/HG */ |
| 397 | /* Shouldn't be needed though. */ |
| 398 | |
| 399 | /* CR28 Bit3 must be set to 1 to enable flash access to */ |
| 400 | /* FFE80000h ~ FFEFFFFFh on W83697SF/UF/UG. */ |
| 401 | /* This bit is reserved on W83697HF/F/HG which default to 0 */ |
| 402 | sio_mask(port, 0x28, 0x08, 0x08); |
| 403 | |
| 404 | /* Enable MEMW# and set ROM size select to max. (4M)*/ |
| 405 | sio_mask(port, 0x24, 0x28, 0x38); |
| 406 | |
| 407 | } else { |
| 408 | msg_pwarn("Warning: Flash interface in use by GPIO!\n"); |
| 409 | } |
| 410 | } else { |
| 411 | msg_pinfo("BIOS ROM is disabled\n"); |
| 412 | } |
| 413 | w836xx_ext_leave(port); |
| 414 | } |
| 415 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 416 | /* |
libv | 53f5814 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 417 | * Suited for: |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 418 | * - Biostar M7VIQ: VIA KM266 + VT8235 |
| 419 | */ |
| 420 | static int w83697xx_memw_enable_2e(void) |
| 421 | { |
| 422 | w83697xx_memw_enable(0x2E); |
| 423 | |
| 424 | return 0; |
| 425 | } |
| 426 | |
| 427 | |
| 428 | /* |
| 429 | * Suited for: |
| 430 | * - DFI AD77: VIA KT400 + VT8235 + W83697HF |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 431 | * - EPoX EP-8K5A2: VIA KT333 + VT8235 |
| 432 | * - Albatron PM266A Pro: VIA P4M266A + VT8235 |
| 433 | * - Shuttle AK31 (all versions): VIA KT266 + VT8233 |
| 434 | * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235 |
| 435 | * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237 |
mkarcher | 7ad3c25 | 2010-08-15 10:21:29 +0000 | [diff] [blame] | 436 | * - MSI KM4M-V and KM4AM-V: VIA KM400/KM400A + VT8237 |
uwe | c466f57 | 2010-09-11 15:25:48 +0000 | [diff] [blame] | 437 | * - MSI MS-6561 (745 Ultra): SiS 745 + W83697HF |
uwe | 89e0e7f | 2010-09-07 18:14:53 +0000 | [diff] [blame] | 438 | * - MSI MS-6787 (P4MAM-V/P4MAM-L): VIA P4M266 + VT8235 |
uwe | b0beb9f | 2010-10-05 21:48:43 +0000 | [diff] [blame] | 439 | * - ASRock K7S41: SiS 741 + SiS 963 + W83697HF |
uwe | 0e21469 | 2011-06-19 16:52:48 +0000 | [diff] [blame] | 440 | * - ASRock K7S41GX: SiS 741GX + SiS 963L + W83697HF |
uwe | 6ab4b7b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 441 | */ |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 442 | static int w836xx_memw_enable_2e(void) |
uwe | 6ab4b7b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 443 | { |
libv | 53f5814 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 444 | w836xx_memw_enable(0x2E); |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 445 | |
libv | 53f5814 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 446 | return 0; |
uwe | 6ab4b7b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 447 | } |
| 448 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 449 | /* |
mkarcher | ed00ee6 | 2010-03-21 13:36:20 +0000 | [diff] [blame] | 450 | * Suited for: |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 451 | * - Termtek TK-3370 (rev. 2.5b) |
mkarcher | ed00ee6 | 2010-03-21 13:36:20 +0000 | [diff] [blame] | 452 | */ |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 453 | static int w836xx_memw_enable_4e(void) |
mkarcher | ed00ee6 | 2010-03-21 13:36:20 +0000 | [diff] [blame] | 454 | { |
| 455 | w836xx_memw_enable(0x4E); |
| 456 | |
| 457 | return 0; |
| 458 | } |
| 459 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 460 | /* |
hailfinger | c73ce6e | 2010-07-10 16:56:32 +0000 | [diff] [blame] | 461 | * Suited for all boards with ITE IT8705F. |
| 462 | * The SIS950 Super I/O probably requires a similar flash write enable. |
libv | 71e95f5 | 2010-01-20 14:45:07 +0000 | [diff] [blame] | 463 | */ |
hailfinger | c73ce6e | 2010-07-10 16:56:32 +0000 | [diff] [blame] | 464 | int it8705f_write_enable(uint8_t port) |
libv | 71e95f5 | 2010-01-20 14:45:07 +0000 | [diff] [blame] | 465 | { |
hailfinger | c73ce6e | 2010-07-10 16:56:32 +0000 | [diff] [blame] | 466 | uint8_t tmp; |
| 467 | int ret = 0; |
| 468 | |
Edward O'Callaghan | 26bf5c4 | 2019-08-02 23:28:03 +1000 | [diff] [blame] | 469 | if (!(internal_buses_supported & BUS_PARALLEL)) |
| 470 | return 1; |
| 471 | |
libv | 71e95f5 | 2010-01-20 14:45:07 +0000 | [diff] [blame] | 472 | enter_conf_mode_ite(port); |
hailfinger | c73ce6e | 2010-07-10 16:56:32 +0000 | [diff] [blame] | 473 | tmp = sio_read(port, 0x24); |
| 474 | /* Check if at least one flash segment is enabled. */ |
| 475 | if (tmp & 0xf0) { |
| 476 | /* The IT8705F will respond to LPC cycles and translate them. */ |
Edward O'Callaghan | 26bf5c4 | 2019-08-02 23:28:03 +1000 | [diff] [blame] | 477 | internal_buses_supported &= BUS_PARALLEL; |
hailfinger | c73ce6e | 2010-07-10 16:56:32 +0000 | [diff] [blame] | 478 | /* Flash ROM I/F Writes Enable */ |
| 479 | tmp |= 0x04; |
| 480 | msg_pdbg("Enabling IT8705F flash ROM interface write.\n"); |
| 481 | if (tmp & 0x02) { |
| 482 | /* The data sheet contradicts itself about max size. */ |
| 483 | max_rom_decode.parallel = 1024 * 1024; |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 484 | msg_pinfo("IT8705F with very unusual settings.\n" |
| 485 | "Please send the output of \"flashrom -V -p internal\" to flashrom@flashrom.org\n" |
| 486 | "with \"IT8705: your board name: flashrom -V\" as the subject to help us finish\n" |
hailfinger | c73ce6e | 2010-07-10 16:56:32 +0000 | [diff] [blame] | 487 | "support for your Super I/O. Thanks.\n"); |
| 488 | ret = 1; |
| 489 | } else if (tmp & 0x08) { |
| 490 | max_rom_decode.parallel = 512 * 1024; |
| 491 | } else { |
| 492 | max_rom_decode.parallel = 256 * 1024; |
| 493 | } |
| 494 | /* Safety checks. The data sheet is unclear here: Segments 1+3 |
| 495 | * overlap, no segment seems to cover top - 1MB to top - 512kB. |
| 496 | * We assume that certain combinations make no sense. |
| 497 | */ |
| 498 | if (((tmp & 0x02) && !(tmp & 0x08)) || /* 1 MB en, 512 kB dis */ |
| 499 | (!(tmp & 0x10)) || /* 128 kB dis */ |
| 500 | (!(tmp & 0x40))) { /* 256/512 kB dis */ |
| 501 | msg_perr("Inconsistent IT8705F decode size!\n"); |
| 502 | ret = 1; |
| 503 | } |
| 504 | if (sio_read(port, 0x25) != 0) { |
| 505 | msg_perr("IT8705F flash data pins disabled!\n"); |
| 506 | ret = 1; |
| 507 | } |
| 508 | if (sio_read(port, 0x26) != 0) { |
| 509 | msg_perr("IT8705F flash address pins 0-7 disabled!\n"); |
| 510 | ret = 1; |
| 511 | } |
| 512 | if (sio_read(port, 0x27) != 0) { |
| 513 | msg_perr("IT8705F flash address pins 8-15 disabled!\n"); |
| 514 | ret = 1; |
| 515 | } |
| 516 | if ((sio_read(port, 0x29) & 0x10) != 0) { |
| 517 | msg_perr("IT8705F flash write enable pin disabled!\n"); |
| 518 | ret = 1; |
| 519 | } |
| 520 | if ((sio_read(port, 0x29) & 0x08) != 0) { |
| 521 | msg_perr("IT8705F flash chip select pin disabled!\n"); |
| 522 | ret = 1; |
| 523 | } |
| 524 | if ((sio_read(port, 0x29) & 0x04) != 0) { |
| 525 | msg_perr("IT8705F flash read strobe pin disabled!\n"); |
| 526 | ret = 1; |
| 527 | } |
| 528 | if ((sio_read(port, 0x29) & 0x03) != 0) { |
| 529 | msg_perr("IT8705F flash address pins 16-17 disabled!\n"); |
| 530 | /* Not really an error if you use flash chips smaller |
| 531 | * than 256 kByte, but such a configuration is unlikely. |
| 532 | */ |
| 533 | ret = 1; |
| 534 | } |
| 535 | msg_pdbg("Maximum IT8705F parallel flash decode size is %u.\n", |
| 536 | max_rom_decode.parallel); |
| 537 | if (ret) { |
| 538 | msg_pinfo("Not enabling IT8705F flash write.\n"); |
| 539 | } else { |
| 540 | sio_write(port, 0x24, tmp); |
| 541 | } |
| 542 | } else { |
| 543 | msg_pdbg("No IT8705F flash segment enabled.\n"); |
David Hendricks | 5e79c9f | 2013-11-04 22:05:08 -0800 | [diff] [blame] | 544 | ret = 1; |
hailfinger | c73ce6e | 2010-07-10 16:56:32 +0000 | [diff] [blame] | 545 | } |
libv | 71e95f5 | 2010-01-20 14:45:07 +0000 | [diff] [blame] | 546 | exit_conf_mode_ite(port); |
| 547 | |
hailfinger | c73ce6e | 2010-07-10 16:56:32 +0000 | [diff] [blame] | 548 | return ret; |
libv | 71e95f5 | 2010-01-20 14:45:07 +0000 | [diff] [blame] | 549 | } |
libv | 53f5814 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 550 | |
mhm | 0d4fa5f | 2010-09-13 19:39:25 +0000 | [diff] [blame] | 551 | /* |
| 552 | * The ITE IT8707F is a custom chip made by ITE exclusively for ASUS. |
| 553 | * It uses the Winbond command sequence to enter extended configuration |
| 554 | * mode and the ITE sequence to exit. |
| 555 | * |
| 556 | * Registers seems similar to the ones on ITE IT8710F. |
| 557 | */ |
| 558 | static int it8707f_write_enable(uint8_t port) |
| 559 | { |
| 560 | uint8_t tmp; |
| 561 | |
| 562 | w836xx_ext_enter(port); |
| 563 | |
| 564 | /* Set bit 3 (GLB_REG_WE) of reg 0x23: Makes reg 0x24-0x2A rw */ |
| 565 | tmp = sio_read(port, 0x23); |
| 566 | tmp |= (1 << 3); |
| 567 | sio_write(port, 0x23, tmp); |
| 568 | |
| 569 | /* Set bit 2 (FLASH_WE) and bit 3 (FLASH_IF_EN) of reg 0x24 */ |
| 570 | tmp = sio_read(port, 0x24); |
| 571 | tmp |= (1 << 2) | (1 << 3); |
| 572 | sio_write(port, 0x24, tmp); |
| 573 | |
| 574 | /* Clear bit 3 (GLB_REG_WE) of reg 0x23: Makes reg 0x24-0x2A ro */ |
| 575 | tmp = sio_read(port, 0x23); |
| 576 | tmp &= ~(1 << 3); |
| 577 | sio_write(port, 0x23, tmp); |
| 578 | |
| 579 | exit_conf_mode_ite(port); |
| 580 | |
| 581 | return 0; |
| 582 | } |
| 583 | |
| 584 | /* |
| 585 | * Suited for: |
| 586 | * - ASUS P4SC-E: SiS 651 + 962 + ITE IT8707F |
| 587 | */ |
| 588 | static int it8707f_write_enable_2e(void) |
| 589 | { |
| 590 | return it8707f_write_enable(0x2e); |
| 591 | } |
| 592 | |
mkarcher | fc0a1e1 | 2011-03-06 12:07:19 +0000 | [diff] [blame] | 593 | #define PC87360_ID 0xE1 |
| 594 | #define PC87364_ID 0xE4 |
| 595 | |
| 596 | static int pc8736x_gpio_set(uint8_t chipid, uint8_t gpio, int raise) |
mkarcher | b507b7b | 2010-02-27 18:35:54 +0000 | [diff] [blame] | 597 | { |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 598 | static const int bankbase[] = {0, 4, 8, 10, 12}; |
| 599 | int gpio_bank = gpio / 8; |
| 600 | int gpio_pin = gpio % 8; |
| 601 | uint16_t baseport; |
| 602 | uint8_t id, val; |
mkarcher | b507b7b | 2010-02-27 18:35:54 +0000 | [diff] [blame] | 603 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 604 | if (gpio_bank > 4) { |
mkarcher | fc0a1e1 | 2011-03-06 12:07:19 +0000 | [diff] [blame] | 605 | msg_perr("PC8736x: Invalid GPIO %d\n", gpio); |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 606 | return -1; |
| 607 | } |
mkarcher | b507b7b | 2010-02-27 18:35:54 +0000 | [diff] [blame] | 608 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 609 | id = sio_read(0x2E, 0x20); |
mkarcher | fc0a1e1 | 2011-03-06 12:07:19 +0000 | [diff] [blame] | 610 | if (id != chipid) { |
uwe | 8d342eb | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 611 | msg_perr("PC8736x: unexpected ID %02x (expected %02x)\n", |
| 612 | id, chipid); |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 613 | return -1; |
| 614 | } |
mkarcher | b507b7b | 2010-02-27 18:35:54 +0000 | [diff] [blame] | 615 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 616 | sio_write(0x2E, 0x07, 0x07); /* Select GPIO device. */ |
| 617 | baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61); |
| 618 | if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) { |
| 619 | msg_perr("PC87360: invalid GPIO base address %04x\n", |
| 620 | baseport); |
| 621 | return -1; |
| 622 | } |
| 623 | sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device. */ |
| 624 | sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin); |
| 625 | sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output. */ |
mkarcher | b507b7b | 2010-02-27 18:35:54 +0000 | [diff] [blame] | 626 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 627 | val = INB(baseport + bankbase[gpio_bank]); |
| 628 | if (raise) |
| 629 | val |= 1 << gpio_pin; |
| 630 | else |
| 631 | val &= ~(1 << gpio_pin); |
| 632 | OUTB(val, baseport + bankbase[gpio_bank]); |
mkarcher | b507b7b | 2010-02-27 18:35:54 +0000 | [diff] [blame] | 633 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 634 | return 0; |
mkarcher | b507b7b | 2010-02-27 18:35:54 +0000 | [diff] [blame] | 635 | } |
| 636 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 637 | /* |
| 638 | * VIA VT823x: Set one of the GPIO pins. |
uwe | 6ab4b7b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 639 | */ |
libv | 53f5814 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 640 | static int via_vt823x_gpio_set(uint8_t gpio, int raise) |
uwe | 6ab4b7b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 641 | { |
libv | 53f5814 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 642 | struct pci_dev *dev; |
uwe | 6ab4b7b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 643 | uint16_t base; |
libv | c89fddc | 2009-12-09 07:53:01 +0000 | [diff] [blame] | 644 | uint8_t val, bit, offset; |
uwe | 6ab4b7b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 645 | |
libv | 53f5814 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 646 | dev = pci_dev_find_vendorclass(0x1106, 0x0601); |
| 647 | switch (dev->device_id) { |
| 648 | case 0x3177: /* VT8235 */ |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 649 | case 0x3227: /* VT8237/VT8237R */ |
libv | 53f5814 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 650 | case 0x3337: /* VT8237A */ |
| 651 | break; |
| 652 | default: |
snelson | e42c380 | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 653 | msg_perr("\nERROR: VT823x ISA bridge not found.\n"); |
libv | 53f5814 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 654 | return -1; |
| 655 | } |
| 656 | |
libv | 785ec42 | 2009-06-19 13:53:59 +0000 | [diff] [blame] | 657 | if ((gpio >= 12) && (gpio <= 15)) { |
| 658 | /* GPIO12-15 -> output */ |
| 659 | val = pci_read_byte(dev, 0xE4); |
| 660 | val |= 0x10; |
| 661 | pci_write_byte(dev, 0xE4, val); |
| 662 | } else if (gpio == 9) { |
| 663 | /* GPIO9 -> Output */ |
| 664 | val = pci_read_byte(dev, 0xE4); |
| 665 | val |= 0x20; |
| 666 | pci_write_byte(dev, 0xE4, val); |
libv | c89fddc | 2009-12-09 07:53:01 +0000 | [diff] [blame] | 667 | } else if (gpio == 5) { |
| 668 | val = pci_read_byte(dev, 0xE4); |
| 669 | val |= 0x01; |
| 670 | pci_write_byte(dev, 0xE4, val); |
libv | 785ec42 | 2009-06-19 13:53:59 +0000 | [diff] [blame] | 671 | } else { |
snelson | e42c380 | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 672 | msg_perr("\nERROR: " |
uwe | 6ab4b7b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 673 | "VT823x GPIO%02d is not implemented.\n", gpio); |
libv | 53f5814 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 674 | return -1; |
uwe | f664164 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 675 | } |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 676 | |
uwe | 6ab4b7b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 677 | /* We need the I/O Base Address for this board's flash enable. */ |
| 678 | base = pci_read_word(dev, 0x88) & 0xff80; |
| 679 | |
libv | c89fddc | 2009-12-09 07:53:01 +0000 | [diff] [blame] | 680 | offset = 0x4C + gpio / 8; |
| 681 | bit = 0x01 << (gpio % 8); |
| 682 | |
| 683 | val = INB(base + offset); |
uwe | 6ab4b7b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 684 | if (raise) |
| 685 | val |= bit; |
| 686 | else |
| 687 | val &= ~bit; |
libv | c89fddc | 2009-12-09 07:53:01 +0000 | [diff] [blame] | 688 | OUTB(val, base + offset); |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 689 | |
uwe | f664164 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 690 | return 0; |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 691 | } |
| 692 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 693 | /* |
| 694 | * Suited for: |
| 695 | * - ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 696 | */ |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 697 | static int via_vt823x_gpio5_raise(void) |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 698 | { |
libv | 53f5814 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 699 | /* On M2V-MX: GPO5 is connected to WP# and TBL#. */ |
| 700 | return via_vt823x_gpio_set(5, 1); |
uwe | 6ab4b7b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 701 | } |
| 702 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 703 | /* |
| 704 | * Suited for: |
| 705 | * - VIA EPIA EK & N & NL |
libv | 785ec42 | 2009-06-19 13:53:59 +0000 | [diff] [blame] | 706 | */ |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 707 | static int via_vt823x_gpio9_raise(void) |
libv | 785ec42 | 2009-06-19 13:53:59 +0000 | [diff] [blame] | 708 | { |
libv | 53f5814 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 709 | return via_vt823x_gpio_set(9, 1); |
libv | 785ec42 | 2009-06-19 13:53:59 +0000 | [diff] [blame] | 710 | } |
| 711 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 712 | /* |
| 713 | * Suited for: |
| 714 | * - VIA EPIA M and MII (and maybe other CLE266 based EPIAs) |
libv | 53f5814 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 715 | * |
| 716 | * We don't need to do this for EPIA M when using coreboot, GPIO15 is never |
| 717 | * lowered there. |
uwe | 6ab4b7b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 718 | */ |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 719 | static int via_vt823x_gpio15_raise(void) |
uwe | 6ab4b7b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 720 | { |
libv | 53f5814 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 721 | return via_vt823x_gpio_set(15, 1); |
| 722 | } |
| 723 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 724 | /* |
libv | 53f5814 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 725 | * Winbond W83697HF Super I/O + VIA VT8235 southbridge |
| 726 | * |
| 727 | * Suited for: |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 728 | * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235 |
| 729 | * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235 |
libv | 53f5814 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 730 | */ |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 731 | static int board_msi_kt4v(void) |
libv | 53f5814 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 732 | { |
| 733 | int ret; |
| 734 | |
| 735 | ret = via_vt823x_gpio_set(12, 1); |
uwe | 6ab4b7b | 2009-05-09 14:26:04 +0000 | [diff] [blame] | 736 | w836xx_memw_enable(0x2E); |
hailfinger | 755073f | 2008-02-09 02:03:06 +0000 | [diff] [blame] | 737 | |
libv | 53f5814 | 2009-12-23 00:54:26 +0000 | [diff] [blame] | 738 | return ret; |
hailfinger | 755073f | 2008-02-09 02:03:06 +0000 | [diff] [blame] | 739 | } |
| 740 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 741 | /* |
| 742 | * Suited for: |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 743 | * - ASUS P3B-F |
| 744 | * |
| 745 | * We are talking to a proprietary device on SMBus: the AS99127F which does |
| 746 | * much more than the Winbond W83781D it tries to be compatible with. |
| 747 | */ |
| 748 | static int board_asus_p3b_f(void) |
| 749 | { |
| 750 | /* |
| 751 | * Find where the SMBus host is. ASUS sets it to 0xE800; coreboot sets it to 0x0F00. |
| 752 | */ |
| 753 | struct pci_dev *dev; |
| 754 | uint16_t smbba; |
| 755 | uint8_t b; |
| 756 | |
| 757 | dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4, PM/SMBus function. */ |
| 758 | if (!dev) { |
| 759 | msg_perr("\nERROR: Intel PIIX4 PM not found.\n"); |
| 760 | return -1; |
| 761 | } |
| 762 | |
| 763 | smbba = pci_read_word(dev, 0x90) & 0xfff0; |
| 764 | |
| 765 | OUTB(0xFF, smbba); /* Clear previous SMBus status. */ |
| 766 | OUTB(0x48 << 1, smbba + 4); |
| 767 | OUTB(0x80, smbba + 3); |
| 768 | OUTB(0x80, smbba + 5); |
| 769 | OUTB(0x48, smbba + 2); |
| 770 | |
| 771 | /* Wait until SMBus transaction is complete. */ |
| 772 | b = 0x1; |
| 773 | while (b & 0x01) { |
| 774 | b = INB(0x80); |
| 775 | b = INB(smbba); |
| 776 | } |
| 777 | |
| 778 | /* Write failed if any status is set. */ |
| 779 | if (b & 0x1e) { |
| 780 | msg_perr("Failed to write to device.\n"); |
| 781 | return -1; |
| 782 | } |
| 783 | |
| 784 | return 0; |
| 785 | } |
| 786 | |
| 787 | /* |
| 788 | * Suited for: |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 789 | * - ASUS P5A |
uwe | 691ddb6 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 790 | * |
| 791 | * This is rather nasty code, but there's no way to do this cleanly. |
| 792 | * We're basically talking to some unknown device on SMBus, my guess |
| 793 | * is that it is the Winbond W83781D that lives near the DIP BIOS. |
| 794 | */ |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 795 | static int board_asus_p5a(void) |
uwe | 691ddb6 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 796 | { |
| 797 | uint8_t tmp; |
| 798 | int i; |
| 799 | |
| 800 | #define ASUSP5A_LOOP 5000 |
| 801 | |
hailfinger | e1f062f | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 802 | OUTB(0x00, 0xE807); |
| 803 | OUTB(0xEF, 0xE803); |
uwe | 691ddb6 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 804 | |
hailfinger | e1f062f | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 805 | OUTB(0xFF, 0xE800); |
uwe | 691ddb6 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 806 | |
| 807 | for (i = 0; i < ASUSP5A_LOOP; i++) { |
hailfinger | e1f062f | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 808 | OUTB(0xE1, 0xFF); |
| 809 | if (INB(0xE800) & 0x04) |
uwe | 691ddb6 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 810 | break; |
| 811 | } |
| 812 | |
| 813 | if (i == ASUSP5A_LOOP) { |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 814 | msg_perr("Unable to contact device.\n"); |
uwe | 691ddb6 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 815 | return -1; |
| 816 | } |
| 817 | |
hailfinger | e1f062f | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 818 | OUTB(0x20, 0xE801); |
| 819 | OUTB(0x20, 0xE1); |
uwe | 691ddb6 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 820 | |
hailfinger | e1f062f | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 821 | OUTB(0xFF, 0xE802); |
uwe | 691ddb6 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 822 | |
| 823 | for (i = 0; i < ASUSP5A_LOOP; i++) { |
hailfinger | e1f062f | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 824 | tmp = INB(0xE800); |
uwe | 691ddb6 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 825 | if (tmp & 0x70) |
| 826 | break; |
| 827 | } |
| 828 | |
| 829 | if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) { |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 830 | msg_perr("Failed to read device.\n"); |
uwe | 691ddb6 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 831 | return -1; |
| 832 | } |
| 833 | |
hailfinger | e1f062f | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 834 | tmp = INB(0xE804); |
uwe | 691ddb6 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 835 | tmp &= ~0x02; |
| 836 | |
hailfinger | e1f062f | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 837 | OUTB(0x00, 0xE807); |
| 838 | OUTB(0xEE, 0xE803); |
uwe | 691ddb6 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 839 | |
hailfinger | e1f062f | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 840 | OUTB(tmp, 0xE804); |
uwe | 691ddb6 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 841 | |
hailfinger | e1f062f | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 842 | OUTB(0xFF, 0xE800); |
| 843 | OUTB(0xE1, 0xFF); |
uwe | 691ddb6 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 844 | |
hailfinger | e1f062f | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 845 | OUTB(0x20, 0xE801); |
| 846 | OUTB(0x20, 0xE1); |
uwe | 691ddb6 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 847 | |
hailfinger | e1f062f | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 848 | OUTB(0xFF, 0xE802); |
uwe | 691ddb6 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 849 | |
| 850 | for (i = 0; i < ASUSP5A_LOOP; i++) { |
hailfinger | e1f062f | 2008-05-22 13:22:45 +0000 | [diff] [blame] | 851 | tmp = INB(0xE800); |
uwe | 691ddb6 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 852 | if (tmp & 0x70) |
| 853 | break; |
| 854 | } |
| 855 | |
| 856 | if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) { |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 857 | msg_perr("Failed to write to device.\n"); |
uwe | 691ddb6 | 2007-05-20 16:16:13 +0000 | [diff] [blame] | 858 | return -1; |
| 859 | } |
| 860 | |
| 861 | return 0; |
| 862 | } |
| 863 | |
libv | 6a74dbe | 2009-12-09 11:39:02 +0000 | [diff] [blame] | 864 | /* |
| 865 | * Set GPIO lines in the Broadcom HT-1000 southbridge. |
| 866 | * |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 867 | * It's not a Super I/O but it uses the same index/data port method. |
libv | 6a74dbe | 2009-12-09 11:39:02 +0000 | [diff] [blame] | 868 | */ |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 869 | static int board_hp_dl145_g3_enable(void) |
libv | 6a74dbe | 2009-12-09 11:39:02 +0000 | [diff] [blame] | 870 | { |
| 871 | /* GPIO 0 reg from PM regs */ |
| 872 | /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */ |
| 873 | sio_mask(0xcd6, 0x44, 0x24, 0x24); |
| 874 | |
| 875 | return 0; |
| 876 | } |
| 877 | |
hailfinger | 08c281b | 2010-07-01 11:16:28 +0000 | [diff] [blame] | 878 | /* |
| 879 | * Set GPIO lines in the Broadcom HT-1000 southbridge. |
| 880 | * |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 881 | * It's not a Super I/O but it uses the same index/data port method. |
hailfinger | 08c281b | 2010-07-01 11:16:28 +0000 | [diff] [blame] | 882 | */ |
| 883 | static int board_hp_dl165_g6_enable(void) |
| 884 | { |
| 885 | /* Variant of DL145, with slightly different pin placement. */ |
| 886 | sio_mask(0xcd6, 0x44, 0x80, 0x80); /* TBL# */ |
| 887 | sio_mask(0xcd6, 0x46, 0x04, 0x04); /* WP# */ |
| 888 | |
| 889 | return 0; |
| 890 | } |
| 891 | |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 892 | static int board_ibm_x3455(void) |
stepan | 60b4d87 | 2007-06-05 12:51:52 +0000 | [diff] [blame] | 893 | { |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 894 | /* Raise GPIO13. */ |
hailfinger | 9c47a70 | 2009-06-01 21:30:42 +0000 | [diff] [blame] | 895 | sio_mask(0xcd6, 0x45, 0x20, 0x20); |
stepan | 60b4d87 | 2007-06-05 12:51:52 +0000 | [diff] [blame] | 896 | |
| 897 | return 0; |
| 898 | } |
| 899 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 900 | /* |
| 901 | * Suited for: |
mhm | bf2aff9 | 2010-09-16 22:09:18 +0000 | [diff] [blame] | 902 | * - Elitegroup GeForce6100SM-M: NVIDIA MCP61 + ITE IT8726F |
| 903 | */ |
mhm | bf2aff9 | 2010-09-16 22:09:18 +0000 | [diff] [blame] | 904 | static int board_ecs_geforce6100sm_m(void) |
| 905 | { |
| 906 | struct pci_dev *dev; |
| 907 | uint32_t tmp; |
| 908 | |
| 909 | dev = pci_dev_find(0x10DE, 0x03EB); /* NVIDIA MCP61 SMBus. */ |
| 910 | if (!dev) { |
| 911 | msg_perr("\nERROR: NVIDIA MCP61 SMBus not found.\n"); |
| 912 | return -1; |
| 913 | } |
| 914 | |
| 915 | tmp = pci_read_byte(dev, 0xE0); |
| 916 | tmp &= ~(1 << 3); |
| 917 | pci_write_byte(dev, 0xE0, tmp); |
| 918 | |
| 919 | return 0; |
| 920 | } |
| 921 | |
| 922 | /* |
libv | 6db37e6 | 2009-12-03 12:25:34 +0000 | [diff] [blame] | 923 | * Very similar to AMD 8111 IO Hub. |
libv | 5ac6e5c | 2009-10-05 16:07:00 +0000 | [diff] [blame] | 924 | */ |
libv | 6db37e6 | 2009-12-03 12:25:34 +0000 | [diff] [blame] | 925 | static int nvidia_mcp_gpio_set(int gpio, int raise) |
libv | 5ac6e5c | 2009-10-05 16:07:00 +0000 | [diff] [blame] | 926 | { |
libv | 6db37e6 | 2009-12-03 12:25:34 +0000 | [diff] [blame] | 927 | struct pci_dev *dev; |
uwe | 8d342eb | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 928 | uint16_t base, devclass; |
libv | 5ac6e5c | 2009-10-05 16:07:00 +0000 | [diff] [blame] | 929 | uint8_t tmp; |
| 930 | |
libv | 8068cf9 | 2009-12-22 13:04:13 +0000 | [diff] [blame] | 931 | if ((gpio < 0) || (gpio >= 0x40)) { |
snelson | e42c380 | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 932 | msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio); |
libv | 5736b07 | 2009-06-03 07:50:39 +0000 | [diff] [blame] | 933 | return -1; |
| 934 | } |
| 935 | |
hailfinger | b91c08c | 2011-08-15 19:54:20 +0000 | [diff] [blame] | 936 | /* Check for the ISA bridge first. */ |
libv | 8068cf9 | 2009-12-22 13:04:13 +0000 | [diff] [blame] | 937 | dev = pci_dev_find_vendorclass(0x10DE, 0x0601); |
libv | 6db37e6 | 2009-12-03 12:25:34 +0000 | [diff] [blame] | 938 | switch (dev->device_id) { |
| 939 | case 0x0030: /* CK804 */ |
| 940 | case 0x0050: /* MCP04 */ |
| 941 | case 0x0060: /* MCP2 */ |
mkarcher | d2189b4 | 2010-06-12 23:07:26 +0000 | [diff] [blame] | 942 | case 0x00E0: /* CK8 */ |
libv | 6db37e6 | 2009-12-03 12:25:34 +0000 | [diff] [blame] | 943 | break; |
mkarcher | bb42158 | 2010-06-01 16:09:06 +0000 | [diff] [blame] | 944 | case 0x0260: /* MCP51 */ |
mkarcher | 41c7134 | 2011-03-06 12:09:05 +0000 | [diff] [blame] | 945 | case 0x0261: /* MCP51 */ |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 946 | case 0x0360: /* MCP55 */ |
mkarcher | bb42158 | 2010-06-01 16:09:06 +0000 | [diff] [blame] | 947 | case 0x0364: /* MCP55 */ |
| 948 | /* find SMBus controller on *this* southbridge */ |
| 949 | /* The infamous Tyan S2915-E has two south bridges; they are |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 950 | easily told apart from each other by the class of the |
mkarcher | bb42158 | 2010-06-01 16:09:06 +0000 | [diff] [blame] | 951 | LPC bridge, but have the same SMBus bridge IDs */ |
| 952 | if (dev->func != 0) { |
| 953 | msg_perr("MCP LPC bridge at unexpected function" |
| 954 | " number %d\n", dev->func); |
| 955 | return -1; |
| 956 | } |
| 957 | |
hailfinger | 86da8ff | 2010-07-17 22:28:05 +0000 | [diff] [blame] | 958 | #if PCI_LIB_VERSION >= 0x020200 |
mkarcher | bb42158 | 2010-06-01 16:09:06 +0000 | [diff] [blame] | 959 | dev = pci_get_dev(pacc, dev->domain, dev->bus, dev->dev, 1); |
hailfinger | 86da8ff | 2010-07-17 22:28:05 +0000 | [diff] [blame] | 960 | #else |
| 961 | /* pciutils/libpci before version 2.2 is too old to support |
| 962 | * PCI domains. Such old machines usually don't have domains |
| 963 | * besides domain 0, so this is not a problem. |
| 964 | */ |
| 965 | dev = pci_get_dev(pacc, dev->bus, dev->dev, 1); |
| 966 | #endif |
mkarcher | bb42158 | 2010-06-01 16:09:06 +0000 | [diff] [blame] | 967 | if (!dev) { |
| 968 | msg_perr("MCP SMBus controller could not be found\n"); |
| 969 | return -1; |
| 970 | } |
| 971 | devclass = pci_read_word(dev, PCI_CLASS_DEVICE); |
| 972 | if (devclass != 0x0C05) { |
| 973 | msg_perr("Unexpected device class %04x for SMBus" |
| 974 | " controller\n", devclass); |
| 975 | return -1; |
| 976 | } |
libv | 8068cf9 | 2009-12-22 13:04:13 +0000 | [diff] [blame] | 977 | break; |
mkarcher | bb42158 | 2010-06-01 16:09:06 +0000 | [diff] [blame] | 978 | default: |
snelson | e42c380 | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 979 | msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n"); |
libv | 6db37e6 | 2009-12-03 12:25:34 +0000 | [diff] [blame] | 980 | return -1; |
| 981 | } |
| 982 | |
| 983 | base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */ |
| 984 | base += 0xC0; |
| 985 | |
| 986 | tmp = INB(base + gpio); |
| 987 | tmp &= ~0x0F; /* null lower nibble */ |
| 988 | tmp |= 0x04; /* gpio -> output. */ |
| 989 | if (raise) |
| 990 | tmp |= 0x01; |
| 991 | OUTB(tmp, base + gpio); |
libv | 5736b07 | 2009-06-03 07:50:39 +0000 | [diff] [blame] | 992 | |
| 993 | return 0; |
| 994 | } |
| 995 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 996 | /* |
| 997 | * Suited for: |
stefanct | d7a2778 | 2011-08-07 13:17:20 +0000 | [diff] [blame] | 998 | * - ASUS A8M2N-LA (HP OEM "NodusM3-GL8E"): NVIDIA MCP51 |
uwe | 75074aa | 2010-08-15 14:36:18 +0000 | [diff] [blame] | 999 | * - ASUS A8N-LA (HP OEM "Nagami-GL8E"): NVIDIA MCP51 |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1000 | * - ASUS M2NBP-VM CSM: NVIDIA MCP51 |
mkarcher | 28d6c87 | 2010-03-07 16:42:55 +0000 | [diff] [blame] | 1001 | */ |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1002 | static int nvidia_mcp_gpio0_raise(void) |
mkarcher | 28d6c87 | 2010-03-07 16:42:55 +0000 | [diff] [blame] | 1003 | { |
| 1004 | return nvidia_mcp_gpio_set(0x00, 1); |
| 1005 | } |
| 1006 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1007 | /* |
| 1008 | * Suited for: |
| 1009 | * - abit KN8 Ultra: NVIDIA CK804 |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 1010 | * - abit KN9 Ultra: NVIDIA MCP55 |
snelson | e1eaba9 | 2010-03-19 22:37:29 +0000 | [diff] [blame] | 1011 | */ |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1012 | static int nvidia_mcp_gpio2_lower(void) |
snelson | e1eaba9 | 2010-03-19 22:37:29 +0000 | [diff] [blame] | 1013 | { |
| 1014 | return nvidia_mcp_gpio_set(0x02, 0); |
| 1015 | } |
| 1016 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1017 | /* |
| 1018 | * Suited for: |
mkarcher | fcd97f8 | 2011-04-14 23:14:27 +0000 | [diff] [blame] | 1019 | * - Foxconn 6150K8MD-8EKRSH: Socket 939 + NVIDIA MCP51 |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 1020 | * - MSI K8N Neo4(-F/-FI/-FX/Platinum): NVIDIA CK804 |
uwe | 0b7a6ba | 2010-08-15 15:26:30 +0000 | [diff] [blame] | 1021 | * - MSI K8NGM2-L: NVIDIA MCP51 |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 1022 | * - MSI K9N SLI: NVIDIA MCP55 |
libv | 64ace52 | 2009-12-23 03:01:36 +0000 | [diff] [blame] | 1023 | */ |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1024 | static int nvidia_mcp_gpio2_raise(void) |
libv | 64ace52 | 2009-12-23 03:01:36 +0000 | [diff] [blame] | 1025 | { |
| 1026 | return nvidia_mcp_gpio_set(0x02, 1); |
| 1027 | } |
| 1028 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1029 | /* |
| 1030 | * Suited for: |
uwe | e2c9f9b | 2010-10-18 22:32:03 +0000 | [diff] [blame] | 1031 | * - EPoX EP-8NPA7I: Socket 754 + NVIDIA nForce4 4X |
uwe | e05404d | 2010-10-15 23:02:15 +0000 | [diff] [blame] | 1032 | */ |
| 1033 | static int nvidia_mcp_gpio4_raise(void) |
| 1034 | { |
| 1035 | return nvidia_mcp_gpio_set(0x04, 1); |
| 1036 | } |
| 1037 | |
| 1038 | /* |
| 1039 | * Suited for: |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1040 | * - HP xw9400 (Tyan S2915-E OEM): Dual(!) NVIDIA MCP55 |
| 1041 | * |
| 1042 | * Notes: a) There are two MCP55 chips, so also two SMBus bridges on that |
| 1043 | * board. We can't tell the SMBus logical devices apart, but we |
| 1044 | * can tell the LPC bridge functions apart. |
| 1045 | * We need to choose the SMBus bridge next to the LPC bridge with |
| 1046 | * ID 0x364 and the "LPC bridge" class. |
| 1047 | * b) #TBL is hardwired on that board to a pull-down. It can be |
| 1048 | * overridden by connecting the two solder points next to F2. |
mkarcher | bb42158 | 2010-06-01 16:09:06 +0000 | [diff] [blame] | 1049 | */ |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1050 | static int nvidia_mcp_gpio5_raise(void) |
mkarcher | bb42158 | 2010-06-01 16:09:06 +0000 | [diff] [blame] | 1051 | { |
| 1052 | return nvidia_mcp_gpio_set(0x05, 1); |
| 1053 | } |
| 1054 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1055 | /* |
| 1056 | * Suited for: |
| 1057 | * - abit NF7-S: NVIDIA CK804 |
mkarcher | 8b7b04a | 2010-04-11 21:01:06 +0000 | [diff] [blame] | 1058 | */ |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1059 | static int nvidia_mcp_gpio8_raise(void) |
mkarcher | 8b7b04a | 2010-04-11 21:01:06 +0000 | [diff] [blame] | 1060 | { |
| 1061 | return nvidia_mcp_gpio_set(0x08, 1); |
| 1062 | } |
| 1063 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1064 | /* |
| 1065 | * Suited for: |
stefanct | 371e7e8 | 2011-07-07 19:56:58 +0000 | [diff] [blame] | 1066 | * - GIGABYTE GA-K8NS Pro-939: Socket 939 + NVIDIA nForce3 + CK8 |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 1067 | * - Probably other versions of the GA-K8NS |
stefanct | 8fb644d | 2011-06-13 16:58:54 +0000 | [diff] [blame] | 1068 | */ |
| 1069 | static int nvidia_mcp_gpio0a_raise(void) |
| 1070 | { |
| 1071 | return nvidia_mcp_gpio_set(0x0a, 1); |
| 1072 | } |
| 1073 | |
| 1074 | /* |
| 1075 | * Suited for: |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 1076 | * - MSI K8N Neo Platinum: Socket 754 + nForce3 Ultra + CK8 |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1077 | * - MSI K8N Neo2 Platinum: Socket 939 + nForce3 Ultra + CK8 |
mkarcher | d2189b4 | 2010-06-12 23:07:26 +0000 | [diff] [blame] | 1078 | */ |
mkarcher | d291e75 | 2010-06-12 23:14:03 +0000 | [diff] [blame] | 1079 | static int nvidia_mcp_gpio0c_raise(void) |
mkarcher | d2189b4 | 2010-06-12 23:07:26 +0000 | [diff] [blame] | 1080 | { |
| 1081 | return nvidia_mcp_gpio_set(0x0c, 1); |
| 1082 | } |
| 1083 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1084 | /* |
| 1085 | * Suited for: |
| 1086 | * - abit NF-M2 nView: Socket AM2 + NVIDIA MCP51 |
mkarcher | 0013138 | 2010-07-24 22:50:54 +0000 | [diff] [blame] | 1087 | */ |
| 1088 | static int nvidia_mcp_gpio4_lower(void) |
| 1089 | { |
| 1090 | return nvidia_mcp_gpio_set(0x04, 0); |
| 1091 | } |
| 1092 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1093 | /* |
| 1094 | * Suited for: |
| 1095 | * - ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04 |
libv | 5ac6e5c | 2009-10-05 16:07:00 +0000 | [diff] [blame] | 1096 | */ |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1097 | static int nvidia_mcp_gpio10_raise(void) |
libv | 5ac6e5c | 2009-10-05 16:07:00 +0000 | [diff] [blame] | 1098 | { |
libv | 6db37e6 | 2009-12-03 12:25:34 +0000 | [diff] [blame] | 1099 | return nvidia_mcp_gpio_set(0x10, 1); |
| 1100 | } |
libv | 5ac6e5c | 2009-10-05 16:07:00 +0000 | [diff] [blame] | 1101 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1102 | /* |
| 1103 | * Suited for: |
| 1104 | * - GIGABYTE GA-K8N-SLI: AMD socket 939 + NVIDIA CK804 + ITE IT8712F |
libv | 6db37e6 | 2009-12-03 12:25:34 +0000 | [diff] [blame] | 1105 | */ |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1106 | static int nvidia_mcp_gpio21_raise(void) |
libv | 6db37e6 | 2009-12-03 12:25:34 +0000 | [diff] [blame] | 1107 | { |
| 1108 | return nvidia_mcp_gpio_set(0x21, 0x01); |
libv | 5ac6e5c | 2009-10-05 16:07:00 +0000 | [diff] [blame] | 1109 | } |
| 1110 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1111 | /* |
| 1112 | * Suited for: |
| 1113 | * - EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2 |
libv | b804381 | 2009-10-05 18:46:35 +0000 | [diff] [blame] | 1114 | */ |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1115 | static int nvidia_mcp_gpio31_raise(void) |
libv | b804381 | 2009-10-05 18:46:35 +0000 | [diff] [blame] | 1116 | { |
libv | 6db37e6 | 2009-12-03 12:25:34 +0000 | [diff] [blame] | 1117 | return nvidia_mcp_gpio_set(0x31, 0x01); |
libv | b804381 | 2009-10-05 18:46:35 +0000 | [diff] [blame] | 1118 | } |
libv | 5ac6e5c | 2009-10-05 16:07:00 +0000 | [diff] [blame] | 1119 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1120 | /* |
| 1121 | * Suited for: |
mkarcher | 41c7134 | 2011-03-06 12:09:05 +0000 | [diff] [blame] | 1122 | * - GIGABYTE GA-K8N51GMF: Socket 754 + Geforce 6100 + MCP51 |
| 1123 | * - GIGABYTE GA-K8N51GMF-9: Socket 939 + Geforce 6100 + MCP51 |
uwe | 70640ba | 2010-09-07 17:52:09 +0000 | [diff] [blame] | 1124 | */ |
| 1125 | static int nvidia_mcp_gpio3b_raise(void) |
| 1126 | { |
| 1127 | return nvidia_mcp_gpio_set(0x3b, 1); |
| 1128 | } |
| 1129 | |
| 1130 | /* |
| 1131 | * Suited for: |
stefanct | 634adc8 | 2011-11-02 14:31:18 +0000 | [diff] [blame] | 1132 | * - Sun Ultra 40 M2: Dual Socket F (1207) + MCP55 |
| 1133 | */ |
| 1134 | static int board_sun_ultra_40_m2(void) |
| 1135 | { |
| 1136 | int ret; |
| 1137 | uint8_t reg; |
| 1138 | uint16_t base; |
| 1139 | struct pci_dev *dev; |
| 1140 | |
| 1141 | ret = nvidia_mcp_gpio4_lower(); |
| 1142 | if (ret) |
| 1143 | return ret; |
| 1144 | |
| 1145 | dev = pci_dev_find(0x10de, 0x0364); /* NVIDIA MCP55 LPC bridge */ |
| 1146 | if (!dev) { |
| 1147 | msg_perr("\nERROR: NVIDIA MCP55 LPC bridge not found.\n"); |
| 1148 | return -1; |
| 1149 | } |
| 1150 | |
| 1151 | base = pci_read_word(dev, 0xb4); /* some IO BAR? */ |
| 1152 | if (!base) |
| 1153 | return -1; |
| 1154 | |
| 1155 | reg = INB(base + 0x4b); |
| 1156 | reg |= 0x10; |
| 1157 | OUTB(reg, base + 0x4b); |
| 1158 | |
| 1159 | return 0; |
| 1160 | } |
| 1161 | |
| 1162 | /* |
| 1163 | * Suited for: |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1164 | * - Artec Group DBE61 and DBE62 |
stepan | f778f52 | 2008-02-20 11:11:18 +0000 | [diff] [blame] | 1165 | */ |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1166 | static int board_artecgroup_dbe6x(void) |
stepan | f778f52 | 2008-02-20 11:11:18 +0000 | [diff] [blame] | 1167 | { |
| 1168 | #define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015 |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1169 | #define DBE6x_PRI_BOOT_LOC_SHIFT 2 |
| 1170 | #define DBE6x_BOOT_OP_LATCHED_SHIFT 8 |
| 1171 | #define DBE6x_SEC_BOOT_LOC_SHIFT 10 |
stepan | f778f52 | 2008-02-20 11:11:18 +0000 | [diff] [blame] | 1172 | #define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT) |
| 1173 | #define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT) |
| 1174 | #define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT) |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1175 | #define DBE6x_BOOT_LOC_FLASH 2 |
| 1176 | #define DBE6x_BOOT_LOC_FWHUB 3 |
stepan | f778f52 | 2008-02-20 11:11:18 +0000 | [diff] [blame] | 1177 | |
stepan | f251ff8 | 2009-08-12 18:25:24 +0000 | [diff] [blame] | 1178 | msr_t msr; |
stepan | f778f52 | 2008-02-20 11:11:18 +0000 | [diff] [blame] | 1179 | unsigned long boot_loc; |
| 1180 | |
stepan | f251ff8 | 2009-08-12 18:25:24 +0000 | [diff] [blame] | 1181 | /* Geode only has a single core */ |
| 1182 | if (setup_cpu_msr(0)) |
stepan | f778f52 | 2008-02-20 11:11:18 +0000 | [diff] [blame] | 1183 | return -1; |
stepan | f778f52 | 2008-02-20 11:11:18 +0000 | [diff] [blame] | 1184 | |
stepan | f251ff8 | 2009-08-12 18:25:24 +0000 | [diff] [blame] | 1185 | msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS); |
stepan | f778f52 | 2008-02-20 11:11:18 +0000 | [diff] [blame] | 1186 | |
stepan | f251ff8 | 2009-08-12 18:25:24 +0000 | [diff] [blame] | 1187 | if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) == |
stepan | f778f52 | 2008-02-20 11:11:18 +0000 | [diff] [blame] | 1188 | (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT)) |
| 1189 | boot_loc = DBE6x_BOOT_LOC_FWHUB; |
| 1190 | else |
| 1191 | boot_loc = DBE6x_BOOT_LOC_FLASH; |
| 1192 | |
stepan | f251ff8 | 2009-08-12 18:25:24 +0000 | [diff] [blame] | 1193 | msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC); |
| 1194 | msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) | |
uwe | fa98ca1 | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 1195 | (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT)); |
stepan | f778f52 | 2008-02-20 11:11:18 +0000 | [diff] [blame] | 1196 | |
stepan | f251ff8 | 2009-08-12 18:25:24 +0000 | [diff] [blame] | 1197 | wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr); |
stepan | f778f52 | 2008-02-20 11:11:18 +0000 | [diff] [blame] | 1198 | |
stepan | f251ff8 | 2009-08-12 18:25:24 +0000 | [diff] [blame] | 1199 | cleanup_cpu_msr(); |
stepan | f778f52 | 2008-02-20 11:11:18 +0000 | [diff] [blame] | 1200 | |
stepan | f778f52 | 2008-02-20 11:11:18 +0000 | [diff] [blame] | 1201 | return 0; |
| 1202 | } |
| 1203 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1204 | /* |
stefanct | dda0e21 | 2011-05-17 13:31:55 +0000 | [diff] [blame] | 1205 | * Suited for: |
uwe | 8d342eb | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 1206 | * - ASUS A8AE-LE (Codename AmberineM; used in Compaq Presario 061) |
stefanct | dda0e21 | 2011-05-17 13:31:55 +0000 | [diff] [blame] | 1207 | * Datasheet(s) used: |
| 1208 | * - AMD document 43009 "AMD SB700/710/750 Register Reference Guide" rev. 1.00 |
| 1209 | */ |
| 1210 | static int amd_sbxxx_gpio9_raise(void) |
| 1211 | { |
| 1212 | struct pci_dev *dev; |
| 1213 | uint32_t reg; |
| 1214 | |
uwe | 8d342eb | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 1215 | dev = pci_dev_find(0x1002, 0x4372); /* AMD SMBus controller */ |
stefanct | dda0e21 | 2011-05-17 13:31:55 +0000 | [diff] [blame] | 1216 | if (!dev) { |
| 1217 | msg_perr("\nERROR: AMD SMBus Controller (0x4372) not found.\n"); |
| 1218 | return -1; |
| 1219 | } |
| 1220 | |
| 1221 | reg = pci_read_long(dev, 0xA8); /* GPIO_12_to_4_Cntrl CI_Reg: A8h-ABh */ |
| 1222 | /* enable output (0: enable, 1: tristate): |
| 1223 | GPIO9 output enable is at bit 5 in 0xA9 */ |
| 1224 | reg &= ~((uint32_t)1<<(8+5)); |
| 1225 | /* raise: |
| 1226 | GPIO9 output register is at bit 5 in 0xA8 */ |
| 1227 | reg |= (1<<5); |
| 1228 | pci_write_long(dev, 0xA8, reg); |
| 1229 | |
| 1230 | return 0; |
| 1231 | } |
| 1232 | |
| 1233 | /* |
uwe | 3a3ab2f | 2010-03-25 23:18:41 +0000 | [diff] [blame] | 1234 | * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}. |
libv | 8d90861 | 2009-12-14 10:41:58 +0000 | [diff] [blame] | 1235 | */ |
| 1236 | static int intel_piix4_gpo_set(unsigned int gpo, int raise) |
| 1237 | { |
mkarcher | 681bc02 | 2010-02-24 00:00:21 +0000 | [diff] [blame] | 1238 | unsigned int gpo_byte, gpo_bit; |
libv | 8d90861 | 2009-12-14 10:41:58 +0000 | [diff] [blame] | 1239 | struct pci_dev *dev; |
| 1240 | uint32_t tmp, base; |
| 1241 | |
hailfinger | b91c08c | 2011-08-15 19:54:20 +0000 | [diff] [blame] | 1242 | /* GPO{0,8,27,28,30} are always available. */ |
| 1243 | static const uint32_t nonmuxed_gpos = 0x58000101; |
mkarcher | 6757a5e | 2010-08-15 22:35:31 +0000 | [diff] [blame] | 1244 | |
| 1245 | static const struct {unsigned int reg, mask, value; } piix4_gpo[] = { |
uwe | 8d342eb | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 1246 | {0}, |
| 1247 | {0xB0, 0x0001, 0x0000}, /* GPO1... */ |
| 1248 | {0xB0, 0x0001, 0x0000}, |
| 1249 | {0xB0, 0x0001, 0x0000}, |
| 1250 | {0xB0, 0x0001, 0x0000}, |
| 1251 | {0xB0, 0x0001, 0x0000}, |
| 1252 | {0xB0, 0x0001, 0x0000}, |
| 1253 | {0xB0, 0x0001, 0x0000}, /* ...GPO7: GENCFG bit 0 */ |
| 1254 | {0}, |
| 1255 | {0xB0, 0x0100, 0x0000}, /* GPO9: GENCFG bit 8 */ |
| 1256 | {0xB0, 0x0200, 0x0000}, /* GPO10: GENCFG bit 9 */ |
| 1257 | {0xB0, 0x0400, 0x0000}, /* GPO11: GENCFG bit 10 */ |
| 1258 | {0x4E, 0x0100, 0x0000}, /* GPO12... */ |
| 1259 | {0x4E, 0x0100, 0x0000}, |
| 1260 | {0x4E, 0x0100, 0x0000}, /* ...GPO14: XBCS bit 8 */ |
| 1261 | {0xB2, 0x0002, 0x0002}, /* GPO15... */ |
| 1262 | {0xB2, 0x0002, 0x0002}, /* ...GPO16: GENCFG bit 17 */ |
| 1263 | {0xB2, 0x0004, 0x0004}, /* GPO17: GENCFG bit 18 */ |
| 1264 | {0xB2, 0x0008, 0x0008}, /* GPO18: GENCFG bit 19 */ |
| 1265 | {0xB2, 0x0010, 0x0010}, /* GPO19: GENCFG bit 20 */ |
| 1266 | {0xB2, 0x0020, 0x0020}, /* GPO20: GENCFG bit 21 */ |
| 1267 | {0xB2, 0x0040, 0x0040}, /* GPO21: GENCFG bit 22 */ |
| 1268 | {0xB2, 0x1000, 0x1000}, /* GPO22... */ |
| 1269 | {0xB2, 0x1000, 0x1000}, /* ...GPO23: GENCFG bit 28 */ |
| 1270 | {0xB2, 0x2000, 0x2000}, /* GPO24: GENCFG bit 29 */ |
| 1271 | {0xB2, 0x4000, 0x4000}, /* GPO25: GENCFG bit 30 */ |
| 1272 | {0xB2, 0x8000, 0x8000}, /* GPO26: GENCFG bit 31 */ |
| 1273 | {0}, |
| 1274 | {0}, |
| 1275 | {0x4E, 0x0100, 0x0000}, /* ...GPO29: XBCS bit 8 */ |
| 1276 | {0} |
mkarcher | 6757a5e | 2010-08-15 22:35:31 +0000 | [diff] [blame] | 1277 | }; |
| 1278 | |
libv | 8d90861 | 2009-12-14 10:41:58 +0000 | [diff] [blame] | 1279 | dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */ |
| 1280 | if (!dev) { |
snelson | e42c380 | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1281 | msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n"); |
libv | 8d90861 | 2009-12-14 10:41:58 +0000 | [diff] [blame] | 1282 | return -1; |
| 1283 | } |
| 1284 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1285 | /* Sanity check. */ |
libv | 8d90861 | 2009-12-14 10:41:58 +0000 | [diff] [blame] | 1286 | if (gpo > 30) { |
snelson | e42c380 | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1287 | msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo); |
libv | 8d90861 | 2009-12-14 10:41:58 +0000 | [diff] [blame] | 1288 | return -1; |
| 1289 | } |
| 1290 | |
uwe | 8d342eb | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 1291 | if ((((1 << gpo) & nonmuxed_gpos) == 0) && |
hailfinger | b91c08c | 2011-08-15 19:54:20 +0000 | [diff] [blame] | 1292 | ((pci_read_word(dev, piix4_gpo[gpo].reg) & piix4_gpo[gpo].mask) != |
| 1293 | piix4_gpo[gpo].value)) { |
| 1294 | msg_perr("\nERROR: PIIX4 GPO%d not programmed for output.\n", gpo); |
uwe | 8d342eb | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 1295 | return -1; |
libv | 8d90861 | 2009-12-14 10:41:58 +0000 | [diff] [blame] | 1296 | } |
| 1297 | |
libv | 8d90861 | 2009-12-14 10:41:58 +0000 | [diff] [blame] | 1298 | dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */ |
| 1299 | if (!dev) { |
snelson | e42c380 | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1300 | msg_perr("\nERROR: Intel PIIX4 PM not found.\n"); |
libv | 8d90861 | 2009-12-14 10:41:58 +0000 | [diff] [blame] | 1301 | return -1; |
| 1302 | } |
| 1303 | |
| 1304 | /* PM IO base */ |
| 1305 | base = pci_read_long(dev, 0x40) & 0x0000FFC0; |
| 1306 | |
mkarcher | 681bc02 | 2010-02-24 00:00:21 +0000 | [diff] [blame] | 1307 | gpo_byte = gpo >> 3; |
| 1308 | gpo_bit = gpo & 7; |
| 1309 | tmp = INB(base + 0x34 + gpo_byte); /* GPO register */ |
libv | 8d90861 | 2009-12-14 10:41:58 +0000 | [diff] [blame] | 1310 | if (raise) |
mkarcher | 681bc02 | 2010-02-24 00:00:21 +0000 | [diff] [blame] | 1311 | tmp |= 0x01 << gpo_bit; |
libv | 8d90861 | 2009-12-14 10:41:58 +0000 | [diff] [blame] | 1312 | else |
mkarcher | 681bc02 | 2010-02-24 00:00:21 +0000 | [diff] [blame] | 1313 | tmp &= ~(0x01 << gpo_bit); |
| 1314 | OUTB(tmp, base + 0x34 + gpo_byte); |
libv | 8d90861 | 2009-12-14 10:41:58 +0000 | [diff] [blame] | 1315 | |
| 1316 | return 0; |
| 1317 | } |
| 1318 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1319 | /* |
| 1320 | * Suited for: |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 1321 | * - ASUS OPLX-M |
mhm | 4791ef9 | 2010-09-01 01:21:34 +0000 | [diff] [blame] | 1322 | * - ASUS P2B-N |
| 1323 | */ |
| 1324 | static int intel_piix4_gpo18_lower(void) |
| 1325 | { |
| 1326 | return intel_piix4_gpo_set(18, 0); |
| 1327 | } |
| 1328 | |
| 1329 | /* |
| 1330 | * Suited for: |
mhm | aac0fda | 2010-09-13 18:22:36 +0000 | [diff] [blame] | 1331 | * - MSI MS-6163 v2 (MS-6163 Pro): Intel 440BX + PIIX4E + Winbond W83977EF |
| 1332 | */ |
| 1333 | static int intel_piix4_gpo14_raise(void) |
| 1334 | { |
| 1335 | return intel_piix4_gpo_set(14, 1); |
| 1336 | } |
| 1337 | |
| 1338 | /* |
| 1339 | * Suited for: |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1340 | * - EPoX EP-BX3 |
libv | 8d90861 | 2009-12-14 10:41:58 +0000 | [diff] [blame] | 1341 | */ |
mkarcher | 6757a5e | 2010-08-15 22:35:31 +0000 | [diff] [blame] | 1342 | static int intel_piix4_gpo22_raise(void) |
libv | 8d90861 | 2009-12-14 10:41:58 +0000 | [diff] [blame] | 1343 | { |
| 1344 | return intel_piix4_gpo_set(22, 1); |
| 1345 | } |
| 1346 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1347 | /* |
| 1348 | * Suited for: |
uwe | 50d483e | 2010-09-13 23:00:57 +0000 | [diff] [blame] | 1349 | * - abit BM6 |
| 1350 | */ |
| 1351 | static int intel_piix4_gpo26_lower(void) |
| 1352 | { |
| 1353 | return intel_piix4_gpo_set(26, 0); |
| 1354 | } |
| 1355 | |
| 1356 | /* |
| 1357 | * Suited for: |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1358 | * - Intel SE440BX-2 |
snelson | aa2f3d9 | 2010-03-19 22:35:21 +0000 | [diff] [blame] | 1359 | */ |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1360 | static int intel_piix4_gpo27_lower(void) |
snelson | aa2f3d9 | 2010-03-19 22:35:21 +0000 | [diff] [blame] | 1361 | { |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1362 | return intel_piix4_gpo_set(27, 0); |
snelson | aa2f3d9 | 2010-03-19 22:35:21 +0000 | [diff] [blame] | 1363 | } |
| 1364 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1365 | /* |
mhm | 4f2a2b6 | 2010-10-05 21:32:29 +0000 | [diff] [blame] | 1366 | * Suited for: |
| 1367 | * - Dell OptiPlex GX1 |
| 1368 | */ |
| 1369 | static int intel_piix4_gpo30_lower(void) |
| 1370 | { |
| 1371 | return intel_piix4_gpo_set(30, 0); |
| 1372 | } |
| 1373 | |
| 1374 | /* |
uwe | 3a3ab2f | 2010-03-25 23:18:41 +0000 | [diff] [blame] | 1375 | * Set a GPIO line on a given Intel ICH LPC controller. |
uwe | cc6ecc5 | 2008-05-22 21:19:38 +0000 | [diff] [blame] | 1376 | */ |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1377 | static int intel_ich_gpio_set(int gpio, int raise) |
uwe | cc6ecc5 | 2008-05-22 21:19:38 +0000 | [diff] [blame] | 1378 | { |
uwe | 3a3ab2f | 2010-03-25 23:18:41 +0000 | [diff] [blame] | 1379 | /* Table mapping the different Intel ICH LPC chipsets. */ |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1380 | static struct { |
| 1381 | uint16_t id; |
| 1382 | uint8_t base_reg; |
| 1383 | uint32_t bank0; |
| 1384 | uint32_t bank1; |
| 1385 | uint32_t bank2; |
| 1386 | } intel_ich_gpio_table[] = { |
| 1387 | {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */ |
| 1388 | {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */ |
| 1389 | {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */ |
| 1390 | {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */ |
| 1391 | {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */ |
| 1392 | {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */ |
| 1393 | {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */ |
| 1394 | {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */ |
| 1395 | {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */ |
| 1396 | {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */ |
| 1397 | {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */ |
| 1398 | {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */ |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 1399 | {0x27B0, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GDH (ICH7 DH) */ |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1400 | {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */ |
| 1401 | {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */ |
| 1402 | {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */ |
| 1403 | {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */ |
| 1404 | {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */ |
| 1405 | {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */ |
| 1406 | {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */ |
| 1407 | {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */ |
| 1408 | {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */ |
| 1409 | {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */ |
| 1410 | {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */ |
| 1411 | {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */ |
| 1412 | {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */ |
| 1413 | {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */ |
| 1414 | {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */ |
| 1415 | {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */ |
| 1416 | {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */ |
| 1417 | {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */ |
| 1418 | {0, 0, 0, 0, 0} /* end marker */ |
| 1419 | }; |
uwe | cc6ecc5 | 2008-05-22 21:19:38 +0000 | [diff] [blame] | 1420 | |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1421 | struct pci_dev *dev; |
| 1422 | uint16_t base; |
| 1423 | uint32_t tmp; |
| 1424 | int i, allowed; |
| 1425 | |
| 1426 | /* First, look for a known LPC bridge */ |
hailfinger | d9bfbe2 | 2009-12-14 04:24:42 +0000 | [diff] [blame] | 1427 | for (dev = pacc->devices; dev; dev = dev->next) { |
hailfinger | 2b8fc0b | 2010-05-21 23:00:56 +0000 | [diff] [blame] | 1428 | uint16_t device_class; |
| 1429 | /* libpci before version 2.2.4 does not store class info. */ |
| 1430 | device_class = pci_read_word(dev, PCI_CLASS_DEVICE); |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1431 | if ((dev->vendor_id == 0x8086) && |
uwe | 8d342eb | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 1432 | (device_class == 0x0601)) { /* ISA bridge */ |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1433 | /* Is this device in our list? */ |
| 1434 | for (i = 0; intel_ich_gpio_table[i].id; i++) |
| 1435 | if (dev->device_id == intel_ich_gpio_table[i].id) |
| 1436 | break; |
| 1437 | |
| 1438 | if (intel_ich_gpio_table[i].id) |
| 1439 | break; |
| 1440 | } |
hailfinger | d9bfbe2 | 2009-12-14 04:24:42 +0000 | [diff] [blame] | 1441 | } |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1442 | |
uwe | cc6ecc5 | 2008-05-22 21:19:38 +0000 | [diff] [blame] | 1443 | if (!dev) { |
uwe | 8d342eb | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 1444 | msg_perr("\nERROR: No known Intel LPC bridge found.\n"); |
uwe | cc6ecc5 | 2008-05-22 21:19:38 +0000 | [diff] [blame] | 1445 | return -1; |
| 1446 | } |
| 1447 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1448 | /* |
| 1449 | * According to the datasheets, all Intel ICHs have the GPIO bar 5:1 |
| 1450 | * strapped to zero. From some mobile ICH9 version on, this becomes |
| 1451 | * 6:1. The mask below catches all. |
| 1452 | */ |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1453 | base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0; |
uwe | cc6ecc5 | 2008-05-22 21:19:38 +0000 | [diff] [blame] | 1454 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1455 | /* Check whether the line is allowed. */ |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1456 | if (gpio < 32) |
| 1457 | allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01; |
| 1458 | else if (gpio < 64) |
| 1459 | allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01; |
| 1460 | else |
| 1461 | allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01; |
| 1462 | |
| 1463 | if (!allowed) { |
uwe | 8d342eb | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 1464 | msg_perr("\nERROR: This Intel LPC bridge does not allow" |
| 1465 | " setting GPIO%02d\n", gpio); |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1466 | return -1; |
| 1467 | } |
| 1468 | |
uwe | 8d342eb | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 1469 | msg_pdbg("\nIntel ICH LPC bridge: %sing GPIO%02d.\n", |
| 1470 | raise ? "Rais" : "Dropp", gpio); |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1471 | |
| 1472 | if (gpio < 32) { |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1473 | /* Set line to GPIO. */ |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1474 | tmp = INL(base); |
| 1475 | /* ICH/ICH0 multiplexes 27/28 on the line set. */ |
| 1476 | if ((gpio == 28) && |
| 1477 | ((dev->device_id == 0x2410) || (dev->device_id == 0x2420))) |
| 1478 | tmp |= 1 << 27; |
| 1479 | else |
| 1480 | tmp |= 1 << gpio; |
| 1481 | OUTL(tmp, base); |
| 1482 | |
| 1483 | /* As soon as we are talking to ICH8 and above, this register |
| 1484 | decides whether we can set the gpio or not. */ |
| 1485 | if (dev->device_id > 0x2800) { |
| 1486 | tmp = INL(base); |
| 1487 | if (!(tmp & (1 << gpio))) { |
uwe | 8d342eb | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 1488 | msg_perr("\nERROR: This Intel LPC bridge" |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1489 | " does not allow setting GPIO%02d\n", |
| 1490 | gpio); |
| 1491 | return -1; |
| 1492 | } |
| 1493 | } |
| 1494 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1495 | /* Set GPIO to OUTPUT. */ |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1496 | tmp = INL(base + 0x04); |
| 1497 | tmp &= ~(1 << gpio); |
| 1498 | OUTL(tmp, base + 0x04); |
| 1499 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1500 | /* Raise GPIO line. */ |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1501 | tmp = INL(base + 0x0C); |
| 1502 | if (raise) |
| 1503 | tmp |= 1 << gpio; |
| 1504 | else |
| 1505 | tmp &= ~(1 << gpio); |
| 1506 | OUTL(tmp, base + 0x0C); |
| 1507 | } else if (gpio < 64) { |
| 1508 | gpio -= 32; |
| 1509 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1510 | /* Set line to GPIO. */ |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1511 | tmp = INL(base + 0x30); |
| 1512 | tmp |= 1 << gpio; |
| 1513 | OUTL(tmp, base + 0x30); |
| 1514 | |
| 1515 | /* As soon as we are talking to ICH8 and above, this register |
| 1516 | decides whether we can set the gpio or not. */ |
| 1517 | if (dev->device_id > 0x2800) { |
| 1518 | tmp = INL(base + 30); |
| 1519 | if (!(tmp & (1 << gpio))) { |
uwe | 8d342eb | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 1520 | msg_perr("\nERROR: This Intel LPC bridge" |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1521 | " does not allow setting GPIO%02d\n", |
| 1522 | gpio + 32); |
| 1523 | return -1; |
| 1524 | } |
| 1525 | } |
| 1526 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1527 | /* Set GPIO to OUTPUT. */ |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1528 | tmp = INL(base + 0x34); |
| 1529 | tmp &= ~(1 << gpio); |
| 1530 | OUTL(tmp, base + 0x34); |
| 1531 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1532 | /* Raise GPIO line. */ |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1533 | tmp = INL(base + 0x38); |
| 1534 | if (raise) |
| 1535 | tmp |= 1 << gpio; |
| 1536 | else |
| 1537 | tmp &= ~(1 << gpio); |
| 1538 | OUTL(tmp, base + 0x38); |
| 1539 | } else { |
| 1540 | gpio -= 64; |
| 1541 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1542 | /* Set line to GPIO. */ |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1543 | tmp = INL(base + 0x40); |
| 1544 | tmp |= 1 << gpio; |
| 1545 | OUTL(tmp, base + 0x40); |
| 1546 | |
| 1547 | tmp = INL(base + 40); |
| 1548 | if (!(tmp & (1 << gpio))) { |
uwe | 8d342eb | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 1549 | msg_perr("\nERROR: This Intel LPC bridge does " |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1550 | "not allow setting GPIO%02d\n", gpio + 64); |
| 1551 | return -1; |
| 1552 | } |
| 1553 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1554 | /* Set GPIO to OUTPUT. */ |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1555 | tmp = INL(base + 0x44); |
| 1556 | tmp &= ~(1 << gpio); |
| 1557 | OUTL(tmp, base + 0x44); |
| 1558 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1559 | /* Raise GPIO line. */ |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1560 | tmp = INL(base + 0x48); |
| 1561 | if (raise) |
| 1562 | tmp |= 1 << gpio; |
| 1563 | else |
| 1564 | tmp &= ~(1 << gpio); |
| 1565 | OUTL(tmp, base + 0x48); |
| 1566 | } |
uwe | cc6ecc5 | 2008-05-22 21:19:38 +0000 | [diff] [blame] | 1567 | |
| 1568 | return 0; |
| 1569 | } |
| 1570 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1571 | /* |
| 1572 | * Suited for: |
| 1573 | * - abit IP35: Intel P35 + ICH9R |
| 1574 | * - abit IP35 Pro: Intel P35 + ICH9R |
stefanct | 275b253 | 2011-08-11 04:21:34 +0000 | [diff] [blame] | 1575 | * - ASUS P5LD2 |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 1576 | * - ASUS P5LD2-MQ |
| 1577 | * - ASUS P5LD2-VM |
| 1578 | * - ASUS P5LD2-VM DH |
uwe | cc6ecc5 | 2008-05-22 21:19:38 +0000 | [diff] [blame] | 1579 | */ |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1580 | static int intel_ich_gpio16_raise(void) |
uwe | cc6ecc5 | 2008-05-22 21:19:38 +0000 | [diff] [blame] | 1581 | { |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1582 | return intel_ich_gpio_set(16, 1); |
uwe | cc6ecc5 | 2008-05-22 21:19:38 +0000 | [diff] [blame] | 1583 | } |
| 1584 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1585 | /* |
| 1586 | * Suited for: |
| 1587 | * - HP Puffer2-UL8E (ASUS PTGD-LA OEM): LGA775 + 915 + ICH6 |
mkarcher | 5f3a7e1 | 2010-07-24 11:14:37 +0000 | [diff] [blame] | 1588 | */ |
| 1589 | static int intel_ich_gpio18_raise(void) |
| 1590 | { |
| 1591 | return intel_ich_gpio_set(18, 1); |
| 1592 | } |
| 1593 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1594 | /* |
| 1595 | * Suited for: |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1596 | * - MSI MS-7046: LGA775 + 915P + ICH6 |
hailfinger | 3fa8d84 | 2009-09-23 02:05:12 +0000 | [diff] [blame] | 1597 | */ |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1598 | static int intel_ich_gpio19_raise(void) |
hailfinger | 3fa8d84 | 2009-09-23 02:05:12 +0000 | [diff] [blame] | 1599 | { |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1600 | return intel_ich_gpio_set(19, 1); |
hailfinger | 3fa8d84 | 2009-09-23 02:05:12 +0000 | [diff] [blame] | 1601 | } |
| 1602 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1603 | /* |
libv | dc84fa3 | 2009-11-28 18:26:21 +0000 | [diff] [blame] | 1604 | * Suited for: |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 1605 | * - ASUS P5BV-R: LGA775 + 3200 + ICH7 |
| 1606 | * - AOpen i965GMt-LA: Intel Socket479 + 965GM + ICH8M |
| 1607 | */ |
| 1608 | static int intel_ich_gpio20_raise(void) |
| 1609 | { |
| 1610 | return intel_ich_gpio_set(20, 1); |
| 1611 | } |
| 1612 | |
| 1613 | /* |
| 1614 | * Suited for: |
| 1615 | * - ASUS CUSL2-C: Intel socket370 + 815 + ICH2 |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1616 | * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2 |
| 1617 | * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5 |
mkarcher | d8c4e14 | 2010-09-10 14:54:18 +0000 | [diff] [blame] | 1618 | * - ASUS P4P800: Intel socket478 + 865PE + ICH5R |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1619 | * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R |
hailfinger | 4fb0ef7 | 2011-03-06 22:52:55 +0000 | [diff] [blame] | 1620 | * - ASUS P4P800-VM: Intel socket478 + 865PE + ICH5R |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 1621 | * - ASUS P4P800-X: Intel socket478 + 865PE + ICH5R |
| 1622 | * - ASUS P4P800SE: Intel socket478 + 865PE + ICH5R |
mkarcher | 15ea7eb | 2010-09-10 14:46:46 +0000 | [diff] [blame] | 1623 | * - ASUS P5GD1 Pro: Intel LGA 775 + 915P + ICH6R |
stefanct | dbca675 | 2011-08-11 05:47:32 +0000 | [diff] [blame] | 1624 | * - ASUS P5GD2 Premium: Intel LGA775 + 915G + ICH6R |
hailfinger | 45434bb | 2010-09-13 14:02:22 +0000 | [diff] [blame] | 1625 | * - ASUS P5GDC Deluxe: Intel socket775 + 915P + ICH6R |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1626 | * - ASUS P5PE-VM: Intel LGA775 + 865G + ICH5 |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 1627 | * - ASUS TUSL2-C: Intel socket370 + 815 + ICH2 |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1628 | * - Samsung Polaris 32: socket478 + 865P + ICH5 |
stuge | 81664dd | 2009-02-02 22:55:26 +0000 | [diff] [blame] | 1629 | */ |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1630 | static int intel_ich_gpio21_raise(void) |
stuge | 81664dd | 2009-02-02 22:55:26 +0000 | [diff] [blame] | 1631 | { |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1632 | return intel_ich_gpio_set(21, 1); |
stuge | 81664dd | 2009-02-02 22:55:26 +0000 | [diff] [blame] | 1633 | } |
| 1634 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1635 | /* |
mkarcher | 11f8f3c | 2010-03-07 16:32:32 +0000 | [diff] [blame] | 1636 | * Suited for: |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1637 | * - ASUS P4B266: socket478 + Intel 845D + ICH2 |
uwe | 3a3ab2f | 2010-03-25 23:18:41 +0000 | [diff] [blame] | 1638 | * - ASUS P4B533-E: socket478 + 845E + ICH4 |
| 1639 | * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2 |
Rudolf Marek | 1d455e2 | 2016-08-04 18:14:47 -0700 | [diff] [blame] | 1640 | * - TriGem Anaheim-3: socket370 + Intel 810 + ICH |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1641 | */ |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1642 | static int intel_ich_gpio22_raise(void) |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1643 | { |
| 1644 | return intel_ich_gpio_set(22, 1); |
| 1645 | } |
| 1646 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1647 | /* |
| 1648 | * Suited for: |
stefanct | dfd5883 | 2011-07-25 20:38:52 +0000 | [diff] [blame] | 1649 | * - ASUS A8Jm (laptop): Intel 945 + ICH7 |
stefanct | 950bded | 2011-08-25 14:06:50 +0000 | [diff] [blame] | 1650 | * - ASUS P5LP-LE used in ... |
| 1651 | * - HP Media Center m7270.fr Desktop PC as "Lithium-UL8E" |
| 1652 | * - Epson Endeavor MT7700 |
stefanct | dfd5883 | 2011-07-25 20:38:52 +0000 | [diff] [blame] | 1653 | */ |
| 1654 | static int intel_ich_gpio34_raise(void) |
| 1655 | { |
| 1656 | return intel_ich_gpio_set(34, 1); |
| 1657 | } |
| 1658 | |
| 1659 | /* |
| 1660 | * Suited for: |
Carl-Daniel Hailfinger | 289f4e9 | 2016-08-04 15:48:57 -0700 | [diff] [blame] | 1661 | * - AOpen i945GMx-VFX: Intel 945GM + ICH7-M used in ... |
Stefan Tauner | 718d1eb | 2016-08-18 18:00:53 -0700 | [diff] [blame] | 1662 | * - FSC ESPRIMO Q5010 (SMBIOS: D2544-B1) |
Carl-Daniel Hailfinger | 289f4e9 | 2016-08-04 15:48:57 -0700 | [diff] [blame] | 1663 | */ |
| 1664 | static int intel_ich_gpio38_raise(void) |
| 1665 | { |
| 1666 | return intel_ich_gpio_set(38, 1); |
| 1667 | } |
| 1668 | |
| 1669 | /* |
| 1670 | * Suited for: |
stefanct | 58c2d77 | 2011-07-09 19:46:53 +0000 | [diff] [blame] | 1671 | * - ASUS M6Ne (laptop): socket 479M (guessed) + Intel 855PM + ICH4-M |
| 1672 | */ |
| 1673 | static int intel_ich_gpio43_raise(void) |
| 1674 | { |
| 1675 | return intel_ich_gpio_set(43, 1); |
| 1676 | } |
| 1677 | |
| 1678 | /* |
| 1679 | * Suited for: |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1680 | * - HP Vectra VL400: 815 + ICH + PC87360 |
mkarcher | b507b7b | 2010-02-27 18:35:54 +0000 | [diff] [blame] | 1681 | */ |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1682 | static int board_hp_vl400(void) |
mkarcher | b507b7b | 2010-02-27 18:35:54 +0000 | [diff] [blame] | 1683 | { |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1684 | int ret; |
| 1685 | ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */ |
| 1686 | if (!ret) |
mkarcher | fc0a1e1 | 2011-03-06 12:07:19 +0000 | [diff] [blame] | 1687 | ret = pc8736x_gpio_set(PC87360_ID, 0x09, 1); /* #WP ? */ |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1688 | if (!ret) |
mkarcher | fc0a1e1 | 2011-03-06 12:07:19 +0000 | [diff] [blame] | 1689 | ret = pc8736x_gpio_set(PC87360_ID, 0x27, 1); /* #TBL */ |
| 1690 | return ret; |
| 1691 | } |
| 1692 | |
| 1693 | /* |
| 1694 | * Suited for: |
| 1695 | * - HP e-Vectra P2706T: 810E + ICH + PC87364 |
| 1696 | */ |
| 1697 | static int board_hp_p2706t(void) |
| 1698 | { |
| 1699 | int ret; |
| 1700 | ret = pc8736x_gpio_set(PC87364_ID, 0x25, 1); |
| 1701 | if (!ret) |
| 1702 | ret = pc8736x_gpio_set(PC87364_ID, 0x26, 1); |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1703 | return ret; |
mkarcher | b507b7b | 2010-02-27 18:35:54 +0000 | [diff] [blame] | 1704 | } |
| 1705 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1706 | /* |
libv | e42a7c6 | 2009-11-28 18:16:31 +0000 | [diff] [blame] | 1707 | * Suited for: |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1708 | * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R |
| 1709 | * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R |
| 1710 | * - ASRock 775i65G: Intel LGA 775 + 865G + ICH5 |
uwe | d6da7d5 | 2010-12-02 21:57:42 +0000 | [diff] [blame] | 1711 | * - MSI MS-6391 (845 Pro4): Intel Socket478 + 845 + ICH2 |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1712 | */ |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1713 | static int intel_ich_gpio23_raise(void) |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1714 | { |
| 1715 | return intel_ich_gpio_set(23, 1); |
| 1716 | } |
| 1717 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1718 | /* |
| 1719 | * Suited for: |
mkarcher | 0ea0ef5 | 2010-10-05 17:29:35 +0000 | [diff] [blame] | 1720 | * - GIGABYTE GA-6IEM: Intel Socket370 + i815 + ICH2 |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1721 | * - GIGABYTE GA-8IRML: Intel Socket478 + i845 + ICH2 |
mkarcher | 31a4bd4 | 2010-07-24 22:27:29 +0000 | [diff] [blame] | 1722 | */ |
| 1723 | static int intel_ich_gpio25_raise(void) |
| 1724 | { |
| 1725 | return intel_ich_gpio_set(25, 1); |
| 1726 | } |
| 1727 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1728 | /* |
| 1729 | * Suited for: |
| 1730 | * - IBASE MB899: i945GM + ICH7 |
snelson | 4e24992 | 2010-03-19 23:01:34 +0000 | [diff] [blame] | 1731 | */ |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1732 | static int intel_ich_gpio26_raise(void) |
snelson | 4e24992 | 2010-03-19 23:01:34 +0000 | [diff] [blame] | 1733 | { |
| 1734 | return intel_ich_gpio_set(26, 1); |
| 1735 | } |
| 1736 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1737 | /* |
| 1738 | * Suited for: |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 1739 | * - ASUS DSAN-DX |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1740 | * - P4SD-LA (HP OEM): i865 + ICH5 |
stefanct | 2ecec88 | 2011-06-13 16:59:01 +0000 | [diff] [blame] | 1741 | * - GIGABYTE GA-8IP775: 865P + ICH5 |
mkarcher | f401609 | 2010-08-13 12:49:01 +0000 | [diff] [blame] | 1742 | * - GIGABYTE GA-8PE667 Ultra 2: socket 478 + i845PE + ICH4 |
hailfinger | 344569c | 2011-06-09 20:59:30 +0000 | [diff] [blame] | 1743 | * - MSI MS-6788-40 (aka 848P Neo-V) |
mkarcher | 0b18357 | 2010-07-24 11:03:48 +0000 | [diff] [blame] | 1744 | */ |
hailfinger | 531e79c | 2010-07-24 18:47:45 +0000 | [diff] [blame] | 1745 | static int intel_ich_gpio32_raise(void) |
mkarcher | 0b18357 | 2010-07-24 11:03:48 +0000 | [diff] [blame] | 1746 | { |
| 1747 | return intel_ich_gpio_set(32, 1); |
| 1748 | } |
| 1749 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1750 | /* |
| 1751 | * Suited for: |
stefanct | f1c118f | 2011-05-18 01:32:16 +0000 | [diff] [blame] | 1752 | * - AOpen i975Xa-YDG: i975X + ICH7 + W83627EHF |
| 1753 | */ |
| 1754 | static int board_aopen_i975xa_ydg(void) |
| 1755 | { |
| 1756 | int ret; |
| 1757 | |
uwe | 8d342eb | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 1758 | /* Vendor BIOS ends up in LDN6... maybe the board enable is wrong, |
stefanct | f1c118f | 2011-05-18 01:32:16 +0000 | [diff] [blame] | 1759 | * or perhaps it's not needed at all? |
uwe | 8d342eb | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 1760 | * The regs it tries to touch are 0xF0, 0xF1, 0xF2 which means if it |
| 1761 | * were in the right LDN, it would have to be GPIO1 or GPIO3. |
stefanct | f1c118f | 2011-05-18 01:32:16 +0000 | [diff] [blame] | 1762 | */ |
| 1763 | /* |
| 1764 | ret = winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, x, 0) |
| 1765 | if (!ret) |
| 1766 | */ |
| 1767 | ret = intel_ich_gpio_set(33, 1); |
| 1768 | |
| 1769 | return ret; |
| 1770 | } |
| 1771 | |
| 1772 | /* |
| 1773 | * Suited for: |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1774 | * - Acorp 6A815EPD: socket 370 + intel 815 + ICH2 |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1775 | */ |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1776 | static int board_acorp_6a815epd(void) |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1777 | { |
| 1778 | int ret; |
| 1779 | |
| 1780 | /* Lower Blocks Lock -- pin 7 of PLCC32 */ |
| 1781 | ret = intel_ich_gpio_set(22, 1); |
| 1782 | if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */ |
| 1783 | ret = intel_ich_gpio_set(23, 1); |
| 1784 | |
| 1785 | return ret; |
| 1786 | } |
| 1787 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1788 | /* |
| 1789 | * Suited for: |
| 1790 | * - Kontron 986LCD-M: Socket478 + 915GM + ICH7R |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1791 | */ |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1792 | static int board_kontron_986lcd_m(void) |
stepan | b8361b9 | 2008-03-17 22:59:40 +0000 | [diff] [blame] | 1793 | { |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1794 | int ret; |
stepan | b8361b9 | 2008-03-17 22:59:40 +0000 | [diff] [blame] | 1795 | |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1796 | ret = intel_ich_gpio_set(34, 1); /* #TBL */ |
| 1797 | if (!ret) |
| 1798 | ret = intel_ich_gpio_set(35, 1); /* #WP */ |
stepan | b8361b9 | 2008-03-17 22:59:40 +0000 | [diff] [blame] | 1799 | |
libv | 5afe85c | 2009-11-28 18:07:51 +0000 | [diff] [blame] | 1800 | return ret; |
stepan | b8361b9 | 2008-03-17 22:59:40 +0000 | [diff] [blame] | 1801 | } |
| 1802 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1803 | /* |
| 1804 | * Suited for: |
| 1805 | * - Soyo SY-7VCA: Pro133A + VT82C686 |
libv | 88cd3d2 | 2009-06-17 14:43:24 +0000 | [diff] [blame] | 1806 | */ |
snelson | ef86df9 | 2010-03-19 22:49:09 +0000 | [diff] [blame] | 1807 | static int via_apollo_gpo_set(int gpio, int raise) |
libv | 88cd3d2 | 2009-06-17 14:43:24 +0000 | [diff] [blame] | 1808 | { |
snelson | ef86df9 | 2010-03-19 22:49:09 +0000 | [diff] [blame] | 1809 | struct pci_dev *dev; |
uwe | 8d342eb | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 1810 | uint32_t base, tmp; |
libv | 88cd3d2 | 2009-06-17 14:43:24 +0000 | [diff] [blame] | 1811 | |
uwe | 8d342eb | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 1812 | /* VT82C686 power management */ |
libv | 88cd3d2 | 2009-06-17 14:43:24 +0000 | [diff] [blame] | 1813 | dev = pci_dev_find(0x1106, 0x3057); |
| 1814 | if (!dev) { |
snelson | e42c380 | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1815 | msg_perr("\nERROR: VT82C686 PM device not found.\n"); |
libv | 88cd3d2 | 2009-06-17 14:43:24 +0000 | [diff] [blame] | 1816 | return -1; |
| 1817 | } |
| 1818 | |
snelson | e42c380 | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1819 | msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n", |
uwe | 8d342eb | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 1820 | raise ? "Rais" : "Dropp", gpio); |
snelson | ef86df9 | 2010-03-19 22:49:09 +0000 | [diff] [blame] | 1821 | |
uwe | 8d342eb | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 1822 | /* Select GPO function on multiplexed pins. */ |
libv | 88cd3d2 | 2009-06-17 14:43:24 +0000 | [diff] [blame] | 1823 | tmp = pci_read_byte(dev, 0x54); |
uwe | 8d342eb | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 1824 | switch (gpio) { |
| 1825 | case 0: |
| 1826 | tmp &= ~0x03; |
| 1827 | break; |
| 1828 | case 1: |
| 1829 | tmp |= 0x04; |
| 1830 | break; |
| 1831 | case 2: |
| 1832 | tmp |= 0x08; |
| 1833 | break; |
| 1834 | case 3: |
| 1835 | tmp |= 0x10; |
| 1836 | break; |
snelson | ef86df9 | 2010-03-19 22:49:09 +0000 | [diff] [blame] | 1837 | } |
libv | 88cd3d2 | 2009-06-17 14:43:24 +0000 | [diff] [blame] | 1838 | pci_write_byte(dev, 0x54, tmp); |
| 1839 | |
| 1840 | /* PM IO base */ |
| 1841 | base = pci_read_long(dev, 0x48) & 0x0000FF00; |
| 1842 | |
| 1843 | /* Drop GPO0 */ |
snelson | ef86df9 | 2010-03-19 22:49:09 +0000 | [diff] [blame] | 1844 | tmp = INL(base + 0x4C); |
| 1845 | if (raise) |
| 1846 | tmp |= 1U << gpio; |
| 1847 | else |
| 1848 | tmp &= ~(1U << gpio); |
| 1849 | OUTL(tmp, base + 0x4C); |
libv | 88cd3d2 | 2009-06-17 14:43:24 +0000 | [diff] [blame] | 1850 | |
| 1851 | return 0; |
| 1852 | } |
| 1853 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1854 | /* |
| 1855 | * Suited for: |
| 1856 | * - abit VT6X4: Pro133x + VT82C686A |
mkarcher | e68b815 | 2010-08-15 22:43:23 +0000 | [diff] [blame] | 1857 | * - abit VA6: Pro133x + VT82C686A |
snelson | e52df7d | 2010-03-19 22:30:49 +0000 | [diff] [blame] | 1858 | */ |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1859 | static int via_apollo_gpo4_lower(void) |
snelson | e52df7d | 2010-03-19 22:30:49 +0000 | [diff] [blame] | 1860 | { |
| 1861 | return via_apollo_gpo_set(4, 0); |
| 1862 | } |
| 1863 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1864 | /* |
| 1865 | * Suited for: |
| 1866 | * - Soyo SY-7VCA: Pro133A + VT82C686 |
snelson | ef86df9 | 2010-03-19 22:49:09 +0000 | [diff] [blame] | 1867 | */ |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1868 | static int via_apollo_gpo0_lower(void) |
snelson | ef86df9 | 2010-03-19 22:49:09 +0000 | [diff] [blame] | 1869 | { |
| 1870 | return via_apollo_gpo_set(0, 0); |
| 1871 | } |
| 1872 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1873 | /* |
mkarcher | 2b630cf | 2011-07-25 17:25:24 +0000 | [diff] [blame] | 1874 | * Enable some GPIO pin on SiS southbridge and enables SIO flash writes. |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1875 | * |
| 1876 | * Suited for: |
| 1877 | * - MSI 651M-L: SiS651 / SiS962 |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 1878 | * - GIGABYTE GA-8SIMLFS 2.0 |
mkarcher | 2b630cf | 2011-07-25 17:25:24 +0000 | [diff] [blame] | 1879 | * - GIGABYTE GA-8SIMLH |
mkarcher | cd46064 | 2010-01-09 17:36:06 +0000 | [diff] [blame] | 1880 | */ |
mkarcher | 2b630cf | 2011-07-25 17:25:24 +0000 | [diff] [blame] | 1881 | static int sis_gpio0_raise_and_w836xx_memw(void) |
mkarcher | cd46064 | 2010-01-09 17:36:06 +0000 | [diff] [blame] | 1882 | { |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1883 | struct pci_dev *dev; |
uwe | f6f94d4 | 2010-03-13 17:28:29 +0000 | [diff] [blame] | 1884 | uint16_t base, temp; |
mkarcher | cd46064 | 2010-01-09 17:36:06 +0000 | [diff] [blame] | 1885 | |
| 1886 | dev = pci_dev_find(0x1039, 0x0962); |
| 1887 | if (!dev) { |
snelson | e42c380 | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1888 | msg_perr("Expected south bridge not found\n"); |
mkarcher | cd46064 | 2010-01-09 17:36:06 +0000 | [diff] [blame] | 1889 | return 1; |
| 1890 | } |
| 1891 | |
mkarcher | cd46064 | 2010-01-09 17:36:06 +0000 | [diff] [blame] | 1892 | base = pci_read_word(dev, 0x74); |
| 1893 | temp = INW(base + 0x68); |
| 1894 | temp &= ~(1 << 0); /* Make pin output? */ |
mkarcher | c9602fb | 2010-01-09 23:31:13 +0000 | [diff] [blame] | 1895 | OUTW(temp, base + 0x68); |
mkarcher | cd46064 | 2010-01-09 17:36:06 +0000 | [diff] [blame] | 1896 | |
| 1897 | temp = INW(base + 0x64); |
| 1898 | temp |= (1 << 0); /* Raise output? */ |
| 1899 | OUTW(temp, base + 0x64); |
| 1900 | |
| 1901 | w836xx_memw_enable(0x2E); |
| 1902 | |
| 1903 | return 0; |
| 1904 | } |
| 1905 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1906 | /* |
libv | 5bcbdea | 2009-06-19 13:00:24 +0000 | [diff] [blame] | 1907 | * Find the runtime registers of an SMSC Super I/O, after verifying its |
| 1908 | * chip ID. |
| 1909 | * |
| 1910 | * Returns the base port of the runtime register block, or 0 on error. |
| 1911 | */ |
| 1912 | static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id, |
| 1913 | uint8_t logical_device) |
| 1914 | { |
| 1915 | uint16_t rt_port = 0; |
| 1916 | |
| 1917 | /* Verify the chip ID. */ |
uwe | 619a15a | 2009-06-28 23:26:37 +0000 | [diff] [blame] | 1918 | OUTB(0x55, sio_port); /* Enable configuration. */ |
libv | 5bcbdea | 2009-06-19 13:00:24 +0000 | [diff] [blame] | 1919 | if (sio_read(sio_port, 0x20) != chip_id) { |
snelson | e42c380 | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1920 | msg_perr("\nERROR: SMSC Super I/O not found.\n"); |
libv | 5bcbdea | 2009-06-19 13:00:24 +0000 | [diff] [blame] | 1921 | goto out; |
| 1922 | } |
| 1923 | |
| 1924 | /* If the runtime block is active, get its address. */ |
| 1925 | sio_write(sio_port, 0x07, logical_device); |
| 1926 | if (sio_read(sio_port, 0x30) & 1) { |
| 1927 | rt_port = (sio_read(sio_port, 0x60) << 8) |
| 1928 | | sio_read(sio_port, 0x61); |
| 1929 | } |
| 1930 | |
| 1931 | if (rt_port == 0) { |
snelson | e42c380 | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1932 | msg_perr("\nERROR: " |
libv | 5bcbdea | 2009-06-19 13:00:24 +0000 | [diff] [blame] | 1933 | "Super I/O runtime interface not available.\n"); |
| 1934 | } |
| 1935 | out: |
uwe | 619a15a | 2009-06-28 23:26:37 +0000 | [diff] [blame] | 1936 | OUTB(0xaa, sio_port); /* Disable configuration. */ |
libv | 5bcbdea | 2009-06-19 13:00:24 +0000 | [diff] [blame] | 1937 | return rt_port; |
| 1938 | } |
| 1939 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1940 | /* |
| 1941 | * Disable write protection on the Mitac 6513WU. WP# on the FWH is |
libv | 5bcbdea | 2009-06-19 13:00:24 +0000 | [diff] [blame] | 1942 | * connected to GP30 on the Super I/O, and TBL# is always high. |
| 1943 | */ |
uwe | eb26b6e | 2010-06-07 19:06:26 +0000 | [diff] [blame] | 1944 | static int board_mitac_6513wu(void) |
libv | 5bcbdea | 2009-06-19 13:00:24 +0000 | [diff] [blame] | 1945 | { |
| 1946 | struct pci_dev *dev; |
| 1947 | uint16_t rt_port; |
| 1948 | uint8_t val; |
| 1949 | |
| 1950 | dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */ |
| 1951 | if (!dev) { |
snelson | e42c380 | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 1952 | msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n"); |
libv | 5bcbdea | 2009-06-19 13:00:24 +0000 | [diff] [blame] | 1953 | return -1; |
| 1954 | } |
| 1955 | |
uwe | 619a15a | 2009-06-28 23:26:37 +0000 | [diff] [blame] | 1956 | rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa); |
libv | 5bcbdea | 2009-06-19 13:00:24 +0000 | [diff] [blame] | 1957 | if (rt_port == 0) |
| 1958 | return -1; |
| 1959 | |
| 1960 | /* Configure the GPIO pin. */ |
| 1961 | val = INB(rt_port + 0x33); /* GP30 config */ |
uwe | 619a15a | 2009-06-28 23:26:37 +0000 | [diff] [blame] | 1962 | val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */ |
libv | 5bcbdea | 2009-06-19 13:00:24 +0000 | [diff] [blame] | 1963 | OUTB(val, rt_port + 0x33); |
| 1964 | |
| 1965 | /* Disable write protection. */ |
| 1966 | val = INB(rt_port + 0x4d); /* GP3 values */ |
uwe | 619a15a | 2009-06-28 23:26:37 +0000 | [diff] [blame] | 1967 | val |= 0x01; /* Set GP30 high. */ |
libv | 5bcbdea | 2009-06-19 13:00:24 +0000 | [diff] [blame] | 1968 | OUTB(val, rt_port + 0x4d); |
| 1969 | |
| 1970 | return 0; |
| 1971 | } |
| 1972 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1973 | /* |
| 1974 | * Suited for: |
stefanct | cfc2c39 | 2011-10-21 13:20:11 +0000 | [diff] [blame] | 1975 | * - abit AV8: Socket939 + K8T800Pro + VT8237 |
| 1976 | */ |
| 1977 | static int board_abit_av8(void) |
| 1978 | { |
| 1979 | uint8_t val; |
| 1980 | |
| 1981 | /* Raise GPO pins GP22 & GP23 */ |
| 1982 | val = INB(0x404E); |
| 1983 | val |= 0xC0; |
| 1984 | OUTB(val, 0x404E); |
| 1985 | |
| 1986 | return 0; |
| 1987 | } |
| 1988 | |
| 1989 | /* |
| 1990 | * Suited for: |
uwe | 5b4dd55 | 2010-09-14 23:20:35 +0000 | [diff] [blame] | 1991 | * - ASUS A7V333: VIA KT333 + VT8233A + IT8703F |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1992 | * - ASUS A7V8X: VIA KT400 + VT8235 + IT8703F |
libv | 1569a56 | 2009-07-13 12:40:17 +0000 | [diff] [blame] | 1993 | */ |
uwe | 5b4dd55 | 2010-09-14 23:20:35 +0000 | [diff] [blame] | 1994 | static int it8703f_gpio51_raise(void) |
libv | 1569a56 | 2009-07-13 12:40:17 +0000 | [diff] [blame] | 1995 | { |
| 1996 | uint16_t id, base; |
| 1997 | uint8_t tmp; |
| 1998 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 1999 | /* Find the IT8703F. */ |
libv | 1569a56 | 2009-07-13 12:40:17 +0000 | [diff] [blame] | 2000 | w836xx_ext_enter(0x2E); |
| 2001 | id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21); |
| 2002 | w836xx_ext_leave(0x2E); |
| 2003 | |
| 2004 | if (id != 0x8701) { |
snelson | e42c380 | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 2005 | msg_perr("\nERROR: IT8703F Super I/O not found.\n"); |
libv | 1569a56 | 2009-07-13 12:40:17 +0000 | [diff] [blame] | 2006 | return -1; |
| 2007 | } |
| 2008 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 2009 | /* Get the GP567 I/O base. */ |
libv | 1569a56 | 2009-07-13 12:40:17 +0000 | [diff] [blame] | 2010 | w836xx_ext_enter(0x2E); |
| 2011 | sio_write(0x2E, 0x07, 0x0C); |
| 2012 | base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61); |
| 2013 | w836xx_ext_leave(0x2E); |
| 2014 | |
| 2015 | if (!base) { |
snelson | e42c380 | 2010-05-07 20:09:04 +0000 | [diff] [blame] | 2016 | msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO" |
libv | 1569a56 | 2009-07-13 12:40:17 +0000 | [diff] [blame] | 2017 | " Base.\n"); |
| 2018 | return -1; |
| 2019 | } |
| 2020 | |
| 2021 | /* Raise GP51. */ |
| 2022 | tmp = INB(base); |
| 2023 | tmp |= 0x02; |
| 2024 | OUTB(tmp, base); |
| 2025 | |
| 2026 | return 0; |
| 2027 | } |
| 2028 | |
libv | 9c4d2b2 | 2009-09-01 21:22:23 +0000 | [diff] [blame] | 2029 | /* |
stefanct | 54a39ee | 2011-11-14 13:00:12 +0000 | [diff] [blame] | 2030 | * General routine for raising/dropping GPIO lines on the ITE IT87xx. |
libv | 9c4d2b2 | 2009-09-01 21:22:23 +0000 | [diff] [blame] | 2031 | */ |
stefanct | 54a39ee | 2011-11-14 13:00:12 +0000 | [diff] [blame] | 2032 | static int it87_gpio_set(unsigned int gpio, int raise) |
libv | 9c4d2b2 | 2009-09-01 21:22:23 +0000 | [diff] [blame] | 2033 | { |
stefanct | 54a39ee | 2011-11-14 13:00:12 +0000 | [diff] [blame] | 2034 | int allowed, sio; |
libv | 9c4d2b2 | 2009-09-01 21:22:23 +0000 | [diff] [blame] | 2035 | unsigned int port; |
stefanct | 54a39ee | 2011-11-14 13:00:12 +0000 | [diff] [blame] | 2036 | uint16_t base, sioport; |
libv | 9c4d2b2 | 2009-09-01 21:22:23 +0000 | [diff] [blame] | 2037 | uint8_t tmp; |
| 2038 | |
stefanct | 54a39ee | 2011-11-14 13:00:12 +0000 | [diff] [blame] | 2039 | /* IT87 GPIO configuration table */ |
| 2040 | static const struct it87cfg { |
| 2041 | uint16_t id; |
| 2042 | uint8_t base_reg; |
| 2043 | uint32_t bank0; |
| 2044 | uint32_t bank1; |
| 2045 | uint32_t bank2; |
| 2046 | } it87_gpio_table[] = { |
| 2047 | {0x8712, 0x62, 0xCFF3FC00, 0x00FCFF3F, 0}, |
| 2048 | {0x8718, 0x62, 0xCFF37C00, 0xF3FCDF3F, 0x0000000F}, |
| 2049 | {0, 0, 0, 0, 0} /* end marker */ |
| 2050 | }; |
| 2051 | const struct it87cfg *cfg = NULL; |
libv | 9c4d2b2 | 2009-09-01 21:22:23 +0000 | [diff] [blame] | 2052 | |
stefanct | 54a39ee | 2011-11-14 13:00:12 +0000 | [diff] [blame] | 2053 | /* Find the Super I/O in the probed list */ |
| 2054 | for (sio = 0; sio < superio_count; sio++) { |
| 2055 | int i; |
| 2056 | if (superios[sio].vendor != SUPERIO_VENDOR_ITE) |
| 2057 | continue; |
| 2058 | |
| 2059 | /* Is this device in our list? */ |
| 2060 | for (i = 0; it87_gpio_table[i].id; i++) |
| 2061 | if (superios[sio].model == it87_gpio_table[i].id) { |
| 2062 | cfg = &it87_gpio_table[i]; |
| 2063 | goto found; |
| 2064 | } |
| 2065 | } |
| 2066 | |
| 2067 | if (cfg == NULL) { |
| 2068 | msg_perr("\nERROR: No IT87 Super I/O GPIO configuration " |
| 2069 | "found.\n"); |
uwe | 8d342eb | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 2070 | return -1; |
libv | 9c4d2b2 | 2009-09-01 21:22:23 +0000 | [diff] [blame] | 2071 | } |
| 2072 | |
stefanct | 54a39ee | 2011-11-14 13:00:12 +0000 | [diff] [blame] | 2073 | found: |
| 2074 | /* Check whether the gpio is allowed. */ |
| 2075 | if (gpio < 32) |
| 2076 | allowed = (cfg->bank0 >> gpio) & 0x01; |
| 2077 | else if (gpio < 64) |
| 2078 | allowed = (cfg->bank1 >> (gpio - 32)) & 0x01; |
| 2079 | else if (gpio < 96) |
| 2080 | allowed = (cfg->bank2 >> (gpio - 64)) & 0x01; |
| 2081 | else |
| 2082 | allowed = 0; |
libv | 9c4d2b2 | 2009-09-01 21:22:23 +0000 | [diff] [blame] | 2083 | |
stefanct | 54a39ee | 2011-11-14 13:00:12 +0000 | [diff] [blame] | 2084 | if (!allowed) { |
| 2085 | msg_perr("\nERROR: IT%02X does not allow setting GPIO%02u.\n", |
| 2086 | cfg->id, gpio); |
libv | 9c4d2b2 | 2009-09-01 21:22:23 +0000 | [diff] [blame] | 2087 | return -1; |
| 2088 | } |
| 2089 | |
stefanct | 54a39ee | 2011-11-14 13:00:12 +0000 | [diff] [blame] | 2090 | /* Read the Simple I/O Base Address Register */ |
| 2091 | sioport = superios[sio].port; |
| 2092 | enter_conf_mode_ite(sioport); |
| 2093 | sio_write(sioport, 0x07, 0x07); |
| 2094 | base = (sio_read(sioport, cfg->base_reg) << 8) | |
| 2095 | sio_read(sioport, cfg->base_reg + 1); |
| 2096 | exit_conf_mode_ite(sioport); |
libv | 9c4d2b2 | 2009-09-01 21:22:23 +0000 | [diff] [blame] | 2097 | |
| 2098 | if (!base) { |
stefanct | 54a39ee | 2011-11-14 13:00:12 +0000 | [diff] [blame] | 2099 | msg_perr("\nERROR: Failed to read IT87 Super I/O GPIO Base.\n"); |
libv | 9c4d2b2 | 2009-09-01 21:22:23 +0000 | [diff] [blame] | 2100 | return -1; |
| 2101 | } |
| 2102 | |
stefanct | 54a39ee | 2011-11-14 13:00:12 +0000 | [diff] [blame] | 2103 | msg_pdbg("Using IT87 GPIO base 0x%04x\n", base); |
| 2104 | |
| 2105 | port = gpio / 10 - 1; |
| 2106 | gpio %= 10; |
| 2107 | |
| 2108 | /* set GPIO. */ |
libv | 9c4d2b2 | 2009-09-01 21:22:23 +0000 | [diff] [blame] | 2109 | tmp = INB(base + port); |
| 2110 | if (raise) |
stefanct | 54a39ee | 2011-11-14 13:00:12 +0000 | [diff] [blame] | 2111 | tmp |= 1 << gpio; |
libv | 9c4d2b2 | 2009-09-01 21:22:23 +0000 | [diff] [blame] | 2112 | else |
stefanct | 54a39ee | 2011-11-14 13:00:12 +0000 | [diff] [blame] | 2113 | tmp &= ~(1 << gpio); |
libv | 9c4d2b2 | 2009-09-01 21:22:23 +0000 | [diff] [blame] | 2114 | OUTB(tmp, base + port); |
| 2115 | |
| 2116 | return 0; |
| 2117 | } |
| 2118 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 2119 | /* |
mkarcher | cccf139 | 2010-03-09 16:57:06 +0000 | [diff] [blame] | 2120 | * Suited for: |
stefanct | dbdba19 | 2011-11-19 19:31:17 +0000 | [diff] [blame] | 2121 | * - ASUS A7N8X-VM/400: NVIDIA nForce2 IGP2 + IT8712F |
| 2122 | */ |
| 2123 | static int it8712f_gpio12_raise(void) |
| 2124 | { |
| 2125 | return it87_gpio_set(12, 1); |
| 2126 | } |
| 2127 | |
| 2128 | /* |
| 2129 | * Suited for: |
uwe | 3a3ab2f | 2010-03-25 23:18:41 +0000 | [diff] [blame] | 2130 | * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F |
| 2131 | * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F |
libv | 9c4d2b2 | 2009-09-01 21:22:23 +0000 | [diff] [blame] | 2132 | */ |
stefanct | 54a39ee | 2011-11-14 13:00:12 +0000 | [diff] [blame] | 2133 | static int it8712f_gpio31_raise(void) |
libv | 9c4d2b2 | 2009-09-01 21:22:23 +0000 | [diff] [blame] | 2134 | { |
stefanct | 54a39ee | 2011-11-14 13:00:12 +0000 | [diff] [blame] | 2135 | return it87_gpio_set(32, 1); |
| 2136 | } |
| 2137 | |
| 2138 | /* |
| 2139 | * Suited for: |
| 2140 | * - ASUS P5N-D: NVIDIA MCP51 + IT8718F |
| 2141 | * - ASUS P5N-E SLI: NVIDIA MCP51 + IT8718F |
| 2142 | */ |
| 2143 | static int it8718f_gpio63_raise(void) |
| 2144 | { |
| 2145 | return it87_gpio_set(63, 1); |
libv | 9c4d2b2 | 2009-09-01 21:22:23 +0000 | [diff] [blame] | 2146 | } |
| 2147 | |
Carl-Daniel Hailfinger | 289f4e9 | 2016-08-04 15:48:57 -0700 | [diff] [blame] | 2148 | /* |
| 2149 | * Suited for all boards with ambiguous DMI chassis information, which should be |
| 2150 | * whitelisted because they are known to work: |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2151 | * - ASRock IMB-A180(-H) |
| 2152 | * - Intel D945GCNL |
Carl-Daniel Hailfinger | 289f4e9 | 2016-08-04 15:48:57 -0700 | [diff] [blame] | 2153 | * - MSC Q7 Tunnel Creek Module (Q7-TCTC) |
| 2154 | */ |
| 2155 | static int p2_not_a_laptop(void) |
| 2156 | { |
| 2157 | /* label this board as not a laptop */ |
| 2158 | is_laptop = 0; |
| 2159 | msg_pdbg("Laptop detection overridden by P2 board enable.\n"); |
| 2160 | return 0; |
| 2161 | } |
| 2162 | |
Edward O'Callaghan | f93dcb4 | 2020-10-10 12:56:35 +1100 | [diff] [blame^] | 2163 | /* |
| 2164 | * Suited for all laptops, which are known to *not* have interfering embedded controllers. |
| 2165 | */ |
| 2166 | static int p2_whitelist_laptop(void) |
| 2167 | { |
| 2168 | is_laptop = 1; |
| 2169 | laptop_ok = 1; |
| 2170 | msg_pdbg("Whitelisted laptop detected.\n"); |
| 2171 | return 0; |
| 2172 | } |
| 2173 | |
hailfinger | 324a9cc | 2010-05-26 01:45:41 +0000 | [diff] [blame] | 2174 | #endif |
| 2175 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 2176 | /* |
uwe | c0751f4 | 2009-10-06 13:00:00 +0000 | [diff] [blame] | 2177 | * Below is the list of boards which need a special "board enable" code in |
| 2178 | * flashrom before their ROM chip can be accessed/written to. |
| 2179 | * |
| 2180 | * NOTE: Please add boards that _don't_ need such enables or don't work yet |
| 2181 | * to the respective tables in print.c. Thanks! |
| 2182 | * |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2183 | * We use 2 sets of PCI IDs here, you're free to choose which is which. This |
uwe | be4477b | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 2184 | * is to provide a very high degree of certainty when matching a board on |
| 2185 | * the basis of subsystem/card IDs. As not every vendor handles |
| 2186 | * subsystem/card IDs in a sane manner. |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 2187 | * |
stuge | 8465984 | 2009-04-20 12:38:17 +0000 | [diff] [blame] | 2188 | * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2189 | * and the dmi identifier NULLed if they don't identify the board fully to disable autodetection. |
hailfinger | 7fcb5b7 | 2010-02-04 11:12:04 +0000 | [diff] [blame] | 2190 | * But please take care to provide an as complete set of pci ids as possible; |
| 2191 | * autodetection is the preferred behaviour and we would like to make sure that |
| 2192 | * matches are unique. |
stepan | f778f52 | 2008-02-20 11:11:18 +0000 | [diff] [blame] | 2193 | * |
mkarcher | 803b404 | 2010-01-20 14:14:11 +0000 | [diff] [blame] | 2194 | * If PCI IDs are not sufficient for board matching, the match can be further |
| 2195 | * constrained by a string that has to be present in the DMI database for |
uwe | 3a3ab2f | 2010-03-25 23:18:41 +0000 | [diff] [blame] | 2196 | * the baseboard or the system entry. The pattern is matched by case sensitive |
mkarcher | 803b404 | 2010-01-20 14:14:11 +0000 | [diff] [blame] | 2197 | * substring match, unless it is anchored to the beginning (with a ^ in front) |
| 2198 | * or the end (with a $ at the end). Both anchors may be specified at the |
| 2199 | * same time to match the full field. |
| 2200 | * |
hailfinger | 7fcb5b7 | 2010-02-04 11:12:04 +0000 | [diff] [blame] | 2201 | * When a board is matched through DMI, the first and second main PCI IDs |
| 2202 | * and the first subsystem PCI ID have to match as well. If you specify the |
| 2203 | * first subsystem ID as 0x0:0x0, the DMI matching code expects that the |
| 2204 | * subsystem ID of that device is indeed zero. |
| 2205 | * |
stuge | 8465984 | 2009-04-20 12:38:17 +0000 | [diff] [blame] | 2206 | * The coreboot ids are used two fold. When running with a coreboot firmware, |
| 2207 | * the ids uniquely matches the coreboot board identification string. When a |
| 2208 | * legacy bios is installed and when autodetection is not possible, these ids |
Carl-Daniel Hailfinger | e5ec66e | 2016-08-03 16:10:19 -0700 | [diff] [blame] | 2209 | * can be used to identify the board through the -p internal:mainboard= |
| 2210 | * programmer parameter. |
stuge | 8465984 | 2009-04-20 12:38:17 +0000 | [diff] [blame] | 2211 | * |
| 2212 | * When a board is identified through its coreboot ids (in both cases), the |
| 2213 | * main pci ids are still required to match, as a safeguard. |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 2214 | */ |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 2215 | |
uwe | c7f7eda | 2009-05-08 16:23:34 +0000 | [diff] [blame] | 2216 | /* Please keep this list alphabetically ordered by vendor/board name. */ |
hailfinger | 4640bdb | 2011-08-31 16:19:50 +0000 | [diff] [blame] | 2217 | const struct board_match board_matches[] = { |
uwe | 869efa0 | 2009-06-21 20:50:22 +0000 | [diff] [blame] | 2218 | |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2219 | /* first pci-id set [4], second pci-id set [4], dmi identifier, coreboot id [2], phase, vendor name, board name max_rom_... OK? flash enable */ |
hailfinger | 324a9cc | 2010-05-26 01:45:41 +0000 | [diff] [blame] | 2220 | #if defined(__i386__) || defined(__x86_64__) |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2221 | {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, P3, "abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise}, |
stefanct | cfc2c39 | 2011-10-21 13:20:11 +0000 | [diff] [blame] | 2222 | {0x1106, 0x0282, 0x147B, 0x1415, 0x1106, 0x3227, 0x147B, 0x1415, "^AV8 ", NULL, NULL, P3, "abit", "AV8", 0, OK, board_abit_av8}, |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2223 | {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, NULL /* "^I440BX-W977$" */, "abit", "bf6", P3, "abit", "BF6", 0, OK, intel_piix4_gpo26_lower}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2224 | {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^i440BX-W977 (BM6)$", NULL, NULL, P3, "abit", "BM6", 0, OK, intel_piix4_gpo26_lower}, |
| 2225 | {0x8086, 0x24d3, 0x147b, 0x1014, 0x8086, 0x2578, 0x147b, 0x1014, NULL, NULL, NULL, P3, "abit", "IC7", 0, NT, intel_ich_gpio23_raise}, |
| 2226 | {0x8086, 0x2930, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, P3, "abit", "IP35", 0, OK, intel_ich_gpio16_raise}, |
| 2227 | {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, P3, "abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise}, |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2228 | {0x10de, 0x0050, 0x147b, 0x1c1a, 0x10de, 0x0052, 0x147b, 0x1c1a, NULL, NULL, NULL, P3, "abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower}, |
| 2229 | {0x10de, 0x0369, 0x147b, 0x1c20, 0x10de, 0x0360, 0x147b, 0x1c20, "^KN9(NF-MCP55 series)$", NULL, NULL, P3, "abit", "KN9 Ultra", 0, OK, nvidia_mcp_gpio2_lower}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2230 | {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, P3, "abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise}, |
Stefan Tauner | 718d1eb | 2016-08-18 18:00:53 -0700 | [diff] [blame] | 2231 | {0x10de, 0x02f0, 0x147b, 0x1c26, 0x10de, 0x0260, 0x147b, 0x1c26, NULL, NULL, NULL, P3, "abit", "NF-M2 nView", 0, OK, nvidia_mcp_gpio4_lower}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2232 | {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, "(VA6)$", NULL, NULL, P3, "abit", "VA6", 0, OK, via_apollo_gpo4_lower}, |
| 2233 | {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", P3, "abit", "VT6X4", 0, OK, via_apollo_gpo4_lower}, |
| 2234 | {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, P3, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd}, |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2235 | {0x1022, 0x746B, 0, 0, 0x1022, 0x7460, 0, 0, NULL, "AGAMI", "ARUMA", P3, "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2236 | {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, P3, "Albatron", "PM266A Pro", 0, OK, w836xx_memw_enable_2e}, |
| 2237 | {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", P3, "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x}, |
| 2238 | {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", P3, "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x}, |
Carl-Daniel Hailfinger | 289f4e9 | 2016-08-04 15:48:57 -0700 | [diff] [blame] | 2239 | {0x8086, 0x27b9, 0xa0a0, 0x0632, 0x8086, 0x27da, 0xa0a0, 0x0632, NULL, NULL, NULL, P3, "AOpen", "i945GMx-VFX", 0, OK, intel_ich_gpio38_raise}, |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2240 | {0x8086, 0x2a00, 0xa0a0, 0x063e, 0x8086, 0x2815, 0xa0a0, 0x063e, NULL, NULL, NULL, P3, "AOpen", "i965GMt-LA", 0, OK, intel_ich_gpio20_raise}, |
stefanct | f1c118f | 2011-05-18 01:32:16 +0000 | [diff] [blame] | 2241 | {0x8086, 0x277c, 0xa0a0, 0x060b, 0x8086, 0x27da, 0xa0a0, 0x060b, NULL, NULL, NULL, P3, "AOpen", "i975Xa-YDG", 0, OK, board_aopen_i975xa_ydg}, |
Edward O'Callaghan | f93dcb4 | 2020-10-10 12:56:35 +1100 | [diff] [blame^] | 2242 | {0x8086, 0x27A0, 0x8086, 0x7270, 0x8086, 0x27B9, 0x8086, 0x7270, "^iMac5,2$", NULL, NULL, P2, "Apple", "iMac5,2", 0, OK, p2_whitelist_laptop}, |
| 2243 | {0x8086, 0x27A0, 0x8086, 0x7270, 0x8086, 0x27B9, 0x8086, 0x7270, "^MacBook2,1$", NULL, NULL, P2, "Apple", "MacBook2,1", 0, OK, p2_whitelist_laptop}, |
stefanct | 1bf6186 | 2011-11-16 22:08:11 +0000 | [diff] [blame] | 2244 | {0x8086, 0x27b8, 0x1849, 0x27b8, 0x8086, 0x27da, 0x1849, 0x27da, "^ConRoeXFire-eSATA2", NULL, NULL, P3, "ASRock", "ConRoeXFire-eSATA2", 0, OK, intel_ich_gpio16_raise}, |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2245 | {0x1022, 0x1536, 0x1849, 0x1536, 0x1022, 0x780e, 0x1849, 0x780e, "^Kabini CRB$", NULL, NULL, P2, "ASRock", "IMB-A180(-H)", 0, OK, p2_not_a_laptop}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2246 | {0x1039, 0x0741, 0x1849, 0x0741, 0x1039, 0x5513, 0x1849, 0x5513, "^K7S41 $", NULL, NULL, P3, "ASRock", "K7S41", 0, OK, w836xx_memw_enable_2e}, |
uwe | 0e21469 | 2011-06-19 16:52:48 +0000 | [diff] [blame] | 2247 | {0x1039, 0x0741, 0x1849, 0x0741, 0x1039, 0x5513, 0x1849, 0x5513, "^K7S41GX$", NULL, NULL, P3, "ASRock", "K7S41GX", 0, OK, w836xx_memw_enable_2e}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2248 | {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, P3, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise}, |
| 2249 | {0x8086, 0x2570, 0x1849, 0x2570, 0x8086, 0x24d3, 0x1849, 0x24d0, NULL, NULL, NULL, P3, "ASRock", "775i65G", 0, OK, intel_ich_gpio23_raise}, |
stefanct | dbdba19 | 2011-11-19 19:31:17 +0000 | [diff] [blame] | 2250 | {0x10DE, 0x0060, 0x1043, 0x80AD, 0x10DE, 0x01E0, 0x1043, 0x80C0, NULL, NULL, NULL, P3, "ASUS", "A7N8X-VM/400", 0, OK, it8712f_gpio12_raise}, |
stefanct | 54a39ee | 2011-11-14 13:00:12 +0000 | [diff] [blame] | 2251 | {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, P3, "ASUS", "A7V600-X", 0, OK, it8712f_gpio31_raise}, |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2252 | {0x1106, 0x3177, 0x1043, 0x80F9, 0x1106, 0x3205, 0x1043, 0x80F9, NULL, NULL, NULL, P3, "ASUS", "A7V8X-MX", 0, OK, w836xx_memw_enable_2e}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2253 | {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, P3, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e}, |
| 2254 | {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, P3, "ASUS", "A7V8X", 0, OK, it8703f_gpio51_raise}, |
| 2255 | {0x1106, 0x3099, 0x1043, 0x807F, 0x1106, 0x3147, 0x1043, 0x808C, NULL, NULL, NULL, P3, "ASUS", "A7V333", 0, OK, it8703f_gpio51_raise}, |
stefanct | 54a39ee | 2011-11-14 13:00:12 +0000 | [diff] [blame] | 2256 | {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, P3, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio31_raise}, |
stefanct | dda0e21 | 2011-05-17 13:31:55 +0000 | [diff] [blame] | 2257 | {0x1002, 0x4372, 0x103c, 0x2a26, 0x1002, 0x4377, 0x103c, 0x2a26, NULL, NULL, NULL, P3, "ASUS", "A8AE-LE", 0, OK, amd_sbxxx_gpio9_raise}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2258 | {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, P3, "ASUS", "A8Jm", 0, NT, intel_ich_gpio34_raise}, |
stefanct | d7a2778 | 2011-08-07 13:17:20 +0000 | [diff] [blame] | 2259 | {0x10DE, 0x0260, 0x103C, 0x2A34, 0x10DE, 0x0264, 0x103C, 0x2A34, "NODUSM3", NULL, NULL, P3, "ASUS", "A8M2N-LA (NodusM3-GL8E)", 0, OK, nvidia_mcp_gpio0_raise}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2260 | {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI2L", NULL, NULL, P3, "ASUS", "A8N-LA (Nagami-GL8E)", 0, OK, nvidia_mcp_gpio0_raise}, |
stefanct | bf8ef7d | 2011-07-20 16:34:18 +0000 | [diff] [blame] | 2261 | {0x10de, 0x0264, 0x1043, 0x81bc, 0x10de, 0x02f0, 0x1043, 0x81cd, NULL, NULL, NULL, P3, "ASUS", "A8N-VM CSM", 0, OK, w83627ehf_gpio22_raise_2e}, |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2262 | {0x8086, 0x65c0, 0x1043, 0x8301, 0x8086, 0x2916, 0x1043, 0x82a6, "^DSAN-DX$", NULL, NULL, P3, "ASUS", "DSAN-DX", 0, NT, intel_ich_gpio32_raise}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2263 | {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, P3, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise}, |
| 2264 | {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, P3, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise}, |
stefanct | 58c2d77 | 2011-07-09 19:46:53 +0000 | [diff] [blame] | 2265 | {0x8086, 0x24cc, 0, 0, 0x8086, 0x24c3, 0x1043, 0x1869, "^M6Ne$", NULL, NULL, P3, "ASUS", "M6Ne", 0, NT, intel_ich_gpio43_raise}, |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2266 | {0x8086, 0x7180, 0, 0, 0x8086, 0x7110, 0, 0, "^OPLX-M$", NULL, NULL, P3, "ASUS", "OPLX-M", 0, NT, intel_piix4_gpo18_lower}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2267 | {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^P2B-N$", NULL, NULL, P3, "ASUS", "P2B-N", 0, OK, intel_piix4_gpo18_lower}, |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2268 | {0x8086, 0x7190, 0x1043, 0x8024, 0x8086, 0x7110, 0, 0, "P3B-F", "asus", "p3b-f", P3, "ASUS", "P3B-F", 0, OK, board_asus_p3b_f}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2269 | {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, P3, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise}, |
| 2270 | {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, P3, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise}, |
| 2271 | {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, P3, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise}, |
stefanct | 1d40d86 | 2011-11-15 08:08:15 +0000 | [diff] [blame] | 2272 | {0x8086, 0x2560, 0x103C, 0x2A00, 0x8086, 0x24C3, 0x103C, 0x2A01, "^Guppy", NULL, NULL, P3, "ASUS", "P4GV-LA (Guppy)", 0, OK, intel_ich_gpio21_raise}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2273 | {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, P3, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise}, |
| 2274 | {0x8086, 0x2570, 0x1043, 0x80F2, 0x8086, 0x24D5, 0x1043, 0x80F3, NULL, NULL, NULL, P3, "ASUS", "P4P800", 0, NT, intel_ich_gpio21_raise}, |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2275 | {0x8086, 0x2570, 0x1043, 0x80f2, 0x8086, 0x24d3, 0x1043, 0x80a6, "^P4P800-E$", NULL, NULL, P3, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise}, |
| 2276 | {0x8086, 0x2570, 0x1043, 0x80a5, 0x8086, 0x24d3, 0x1043, 0x80a6, "^P4P800-VM$", NULL, NULL, P3, "ASUS", "P4P800-VM", 0, OK, intel_ich_gpio21_raise}, |
| 2277 | {0x8086, 0x2570, 0x1043, 0x80f2, 0x8086, 0x24d3, 0x1043, 0x80a6, "^P4P800-X$", NULL, NULL, P3, "ASUS", "P4P800-X", 0, OK, intel_ich_gpio21_raise}, |
| 2278 | {0x8086, 0x2570, 0x1043, 0x80f2, 0x8086, 0x24d3, 0, 0, "^P4P800SE$", NULL, NULL, P3, "ASUS", "P4P800SE", 0, OK, intel_ich_gpio21_raise}, |
| 2279 | {0x8086, 0x2570, 0x1043, 0x80b2, 0x8086, 0x24c3, 0x1043, 0x8089, "^P4PE-X/TE$",NULL, NULL, P3, "ASUS", "P4PE-X/TE", 0, NT, intel_ich_gpio21_raise}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2280 | {0x1039, 0x0651, 0x1043, 0x8081, 0x1039, 0x0962, 0, 0, NULL, NULL, NULL, P3, "ASUS", "P4SC-E", 0, OK, it8707f_write_enable_2e}, |
| 2281 | {0x8086, 0x2570, 0x1043, 0x80A5, 0x105A, 0x24D3, 0x1043, 0x80A6, NULL, NULL, NULL, P3, "ASUS", "P4SD-LA", 0, NT, intel_ich_gpio32_raise}, |
| 2282 | {0x1039, 0x0661, 0x1043, 0x8113, 0x1039, 0x5513, 0x1043, 0x8087, NULL, NULL, NULL, P3, "ASUS", "P4S800-MX", 512, OK, w836xx_memw_enable_2e}, |
| 2283 | {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", P3, "ASUS", "P5A", 0, OK, board_asus_p5a}, |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2284 | {0x8086, 0x27b8, 0x1043, 0x819e, 0x8086, 0x29f0, 0x1043, 0x82a5, "^P5BV-R$", NULL, NULL, P3, "ASUS", "P5BV-R", 0, OK, intel_ich_gpio20_raise}, |
stefanct | 26b40f2 | 2011-10-22 22:01:09 +0000 | [diff] [blame] | 2285 | {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, "^P5GD1 PRO$", NULL, NULL, P3, "ASUS", "P5GD1 Pro", 0, OK, intel_ich_gpio21_raise}, |
| 2286 | {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, "^P5GD1-VM$", NULL, NULL, P3, "ASUS", "P5GD1-VM/S", 0, OK, intel_ich_gpio21_raise}, |
| 2287 | {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, NULL, NULL, NULL, P3, "ASUS", "P5GD1(-VM)", 0, NT, intel_ich_gpio21_raise}, |
stefanct | dbca675 | 2011-08-11 05:47:32 +0000 | [diff] [blame] | 2288 | {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, "^P5GD2-Premium$", NULL, NULL, P3, "ASUS", "P5GD2 Premium", 0, OK, intel_ich_gpio21_raise}, |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2289 | {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x81a6, "^P5GD2-X$", NULL, NULL, P3, "ASUS", "P5GD2-X", 0, OK, intel_ich_gpio21_raise}, |
stefanct | 26b40f2 | 2011-10-22 22:01:09 +0000 | [diff] [blame] | 2290 | {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, "^P5GDC-V$", NULL, NULL, P3, "ASUS", "P5GDC-V Deluxe", 0, OK, intel_ich_gpio21_raise}, |
| 2291 | {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, "^P5GDC$", NULL, NULL, P3, "ASUS", "P5GDC Deluxe", 0, OK, intel_ich_gpio21_raise}, |
| 2292 | {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, NULL, NULL, NULL, P3, "ASUS", "P5GD2/C variants", 0, NT, intel_ich_gpio21_raise}, |
stefanct | 950bded | 2011-08-25 14:06:50 +0000 | [diff] [blame] | 2293 | {0x8086, 0x27b8, 0x103c, 0x2a22, 0x8086, 0x2770, 0x103c, 0x2a22, "^LITHIUM$", NULL, NULL, P3, "ASUS", "P5LP-LE (Lithium-UL8E)",0, OK, intel_ich_gpio34_raise}, |
| 2294 | {0x8086, 0x27b8, 0x1043, 0x2a22, 0x8086, 0x2770, 0x1043, 0x2a22, "^P5LP-LE$", NULL, NULL, P3, "ASUS", "P5LP-LE (Epson OEM)", 0, OK, intel_ich_gpio34_raise}, |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2295 | {0x8086, 0x27da, 0x1043, 0x8179, 0x8086, 0x27b8, 0x1043, 0x8179, "^P5LD2$", NULL, NULL, P3, "ASUS", "P5LD2", 0, OK, intel_ich_gpio16_raise}, |
| 2296 | {0x8086, 0x27da, 0x1043, 0x8179, 0x8086, 0x27b0, 0x1043, 0x8179, "^P5LD2-MQ$", NULL, NULL, P3, "ASUS", "P5LD2-MQ", 0, OK, intel_ich_gpio16_raise}, |
| 2297 | {0x8086, 0x27da, 0x1043, 0x8179, 0x8086, 0x27b8, 0x1043, 0x8179, "^P5LD2-VM$", NULL, NULL, P3, "ASUS", "P5LD2-VM", 0, OK, intel_ich_gpio16_raise}, |
| 2298 | {0x8086, 0x27b0, 0x1043, 0x8179, 0x8086, 0x2770, 0x1043, 0x817a, "^P5LD2-VM DH$", NULL, NULL, P3, "ASUS", "P5LD2-VM DH", 0, OK, intel_ich_gpio16_raise}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2299 | {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, P3, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise}, |
stefanct | 54a39ee | 2011-11-14 13:00:12 +0000 | [diff] [blame] | 2300 | {0x10DE, 0x0260, 0x1043, 0x81BC, 0x10DE, 0x026C, 0x1043, 0x829E, "^P5N-D$", NULL, NULL, P3, "ASUS", "P5N-D", 0, OK, it8718f_gpio63_raise}, |
| 2301 | {0x10DE, 0x0260, 0x1043, 0x81BC, 0x10DE, 0x026C, 0x1043, 0x8249, "^P5N-E SLI$",NULL, NULL, P3, "ASUS", "P5N-E SLI", 0, NT, it8718f_gpio63_raise}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2302 | {0x8086, 0x24dd, 0x1043, 0x80a6, 0x8086, 0x2570, 0x1043, 0x8157, NULL, NULL, NULL, P3, "ASUS", "P5PE-VM", 0, OK, intel_ich_gpio21_raise}, |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2303 | {0x8086, 0x2443, 0x1043, 0x8027, 0x8086, 0x1130, 0x1043, 0x8027, "^CUSL2-C", NULL, NULL, P3, "ASUS", "CUSL2-C", 0, OK, intel_ich_gpio21_raise}, |
| 2304 | {0x8086, 0x2443, 0x1043, 0x8027, 0x8086, 0x1130, 0x1043, 0x8027, "^TUSL2-C", NULL, NULL, P3, "ASUS", "TUSL2-C", 0, NT, intel_ich_gpio21_raise}, |
Edward O'Callaghan | f93dcb4 | 2020-10-10 12:56:35 +1100 | [diff] [blame^] | 2305 | {0x1022, 0x780E, 0x1043, 0x1437, 0x1022, 0x780B, 0x1043, 0x1437, "^U38N$", NULL, NULL, P2, "ASUS", "U38N", 0, OK, p2_whitelist_laptop}, |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2306 | {0x1106, 0x3059, 0x1106, 0x4161, 0x1106, 0x3065, 0x1106, 0x0102, NULL, NULL, NULL, P3, "Bcom/Clientron", "WinNET P680", 0, OK, w836xx_memw_enable_2e}, |
| 2307 | {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3116, 0x1106, 0x3116, "^KM266-8235$", "biostar", "m7viq", P3, "Biostar", "M7VIQ", 0, NT, w83697xx_memw_enable_2e}, |
Edward O'Callaghan | f93dcb4 | 2020-10-10 12:56:35 +1100 | [diff] [blame^] | 2308 | {0x8086, 0x283e, 0x1028, 0x01f9, 0x8086, 0x2a01, 0, 0, "^Latitude D630", NULL, NULL, P2, "Dell", "Latitude D630", 0, OK, p2_whitelist_laptop}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2309 | {0x10b7, 0x9055, 0x1028, 0x0082, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, P3, "Dell", "OptiPlex GX1", 0, OK, intel_piix4_gpo30_lower}, |
| 2310 | {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, P3, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise}, |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2311 | {0x1106, 0x3189, 0x1106, 0x3189, 0x1106, 0x3177, 0x1106, 0x3177, "^AD77", "dfi", "ad77", P3, "DFI", "AD77", 0, NT, w836xx_memw_enable_2e}, |
Edward O'Callaghan | f93dcb4 | 2020-10-10 12:56:35 +1100 | [diff] [blame^] | 2312 | {0x1039, 0x6325, 0x1019, 0x0f05, 0x1039, 0x0016, 0, 0, NULL, NULL, NULL, P2, "Elitegroup", "A928", 0, OK, p2_whitelist_laptop}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2313 | {0x10de, 0x03ea, 0x1019, 0x2602, 0x10de, 0x03e0, 0x1019, 0x2602, NULL, NULL, NULL, P3, "Elitegroup", "GeForce6100SM-M", 0, OK, board_ecs_geforce6100sm_m}, |
| 2314 | {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, P3, "Elitegroup", "K7VTA3", 256, OK, NULL}, |
| 2315 | {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, P3, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e}, |
stefanct | f5689f9 | 2011-08-06 16:16:33 +0000 | [diff] [blame] | 2316 | {0x10DE, 0x005E, 0x1695, 0x1010, 0x10DE, 0x0050, 0x1695, 0x1010, "8NPA7I", NULL, NULL, P3, "EPoX", "EP-8NPA7I", 0, OK, nvidia_mcp_gpio4_raise}, |
| 2317 | {0x10DE, 0x005E, 0x1695, 0x1010, 0x10DE, 0x0050, 0x1695, 0x1010, "9NPA7I", NULL, NULL, P3, "EPoX", "EP-9NPA7I", 0, OK, nvidia_mcp_gpio4_raise}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2318 | {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, P3, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise}, |
| 2319 | {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", P3, "EPoX", "EP-BX3", 0, NT, intel_piix4_gpo22_raise}, |
| 2320 | {0x10de, 0x02f0, 0x105b, 0x0d01, 0x10de, 0x0264, 0x105b, 0x0d01, NULL, NULL, NULL, P3, "Foxconn", "6150K8MD-8EKRSH", 0, NT, nvidia_mcp_gpio2_raise}, |
Edward O'Callaghan | f93dcb4 | 2020-10-10 12:56:35 +1100 | [diff] [blame^] | 2321 | {0x8086, 0x2A40, 0x1734, 0x1148, 0x8086, 0x2930, 0x1734, 0x1148, "^XY680", NULL, NULL, P2, "Fujitsu", "Amilo Xi 3650", 0, OK, p2_whitelist_laptop}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2322 | {0x8086, 0x2443, 0x8086, 0x2442, 0x8086, 0x1130, 0x8086, 0x1130, "^6IEM ", NULL, NULL, P3, "GIGABYTE", "GA-6IEM", 0, NT, intel_ich_gpio25_raise}, |
| 2323 | {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, P3, "GIGABYTE", "GA-7ZM", 512, OK, NULL}, |
stefanct | 2ecec88 | 2011-06-13 16:59:01 +0000 | [diff] [blame] | 2324 | {0x8086, 0x2570, 0x1458, 0x2570, 0x8086, 0x24d0, 0, 0, "^8IP775/-G$",NULL, NULL, P3, "GIGABYTE", "GA-8IP775", 0, OK, intel_ich_gpio32_raise}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2325 | {0x8086, 0x244b, 0x8086, 0x2442, 0x8086, 0x2445, 0x1458, 0xa002, NULL, NULL, NULL, P3, "GIGABYTE", "GA-8IRML", 0, OK, intel_ich_gpio25_raise}, |
| 2326 | {0x8086, 0x24c3, 0x1458, 0x24c2, 0x8086, 0x24cd, 0x1458, 0x5004, NULL, NULL, NULL, P3, "GIGABYTE", "GA-8PE667 Ultra 2", 0, OK, intel_ich_gpio32_raise}, |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2327 | {0x1039, 0x0650, 0x1039, 0x0650, 0x1039, 0x7012, 0x1458, 0xA002, "^GA-8SIMLFS20$", NULL, NULL, P3, "GIGABYTE", "GA-8SIMLFS 2.0", 0, OK, sis_gpio0_raise_and_w836xx_memw}, |
stefanct | dfd5883 | 2011-07-25 20:38:52 +0000 | [diff] [blame] | 2328 | {0x1039, 0x0651, 0x1039, 0x0651, 0x1039, 0x7002, 0x1458, 0x5004, "^GA-8SIMLH$",NULL, NULL, P3, "GIGABYTE", "GA-8SIMLH", 0, OK, sis_gpio0_raise_and_w836xx_memw}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2329 | {0x10DE, 0x02F1, 0x1458, 0x5000, 0x10DE, 0x0261, 0x1458, 0x5001, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N51GMF", 0, OK, nvidia_mcp_gpio3b_raise}, |
| 2330 | {0x10DE, 0x026C, 0x1458, 0xA102, 0x10DE, 0x0260, 0x1458, 0x5001, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N51GMF-9", 0, OK, nvidia_mcp_gpio3b_raise}, |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2331 | {0x10DE, 0x00E4, 0x1458, 0x0C11, 0x10DE, 0x00E0, 0x1458, 0x0C11, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8NS", 0, OK, nvidia_mcp_gpio0a_raise}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2332 | {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, P3, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise}, |
stefanct | 8fb644d | 2011-06-13 16:58:54 +0000 | [diff] [blame] | 2333 | {0x8086, 0x2415, 0x103c, 0x1250, 0x10b7, 0x9200, 0x103c, 0x1247, NULL, NULL, NULL, P3, "HP", "e-Vectra P2706T", 0, OK, board_hp_p2706t}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2334 | {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1678, 0x103c, 0x703e, NULL, "hp", "dl145_g3", P3, "HP", "ProLiant DL145 G3", 0, OK, board_hp_dl145_g3_enable}, |
| 2335 | {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1648, 0x103c, 0x310f, NULL, "hp", "dl165_g6", P3, "HP", "ProLiant DL165 G6", 0, OK, board_hp_dl165_g6_enable}, |
| 2336 | {0x8086, 0x2580, 0x103c, 0x2a08, 0x8086, 0x2640, 0x103c, 0x2a0a, NULL, NULL, NULL, P3, "HP", "Puffer2-UL8E", 0, OK, intel_ich_gpio18_raise}, |
stefanct | 8fb644d | 2011-06-13 16:58:54 +0000 | [diff] [blame] | 2337 | {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, P3, "HP", "Vectra VL400", 0, OK, board_hp_vl400}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2338 | {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, P3, "HP", "Vectra VL420 SFF", 0, OK, intel_ich_gpio22_raise}, |
| 2339 | {0x10de, 0x0369, 0x103c, 0x12fe, 0x10de, 0x0364, 0x103c, 0x12fe, NULL, "hp", "xw9400", P3, "HP", "xw9400", 0, OK, nvidia_mcp_gpio5_raise}, |
| 2340 | {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", P3, "IBASE", "MB899", 0, OK, intel_ich_gpio26_raise}, |
| 2341 | {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, P3, "IBM", "x3455", 0, OK, board_ibm_x3455}, |
| 2342 | {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, P3, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi}, |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2343 | {0x8086, 0x27b8, 0x8086, 0xd606, 0x8086, 0x2770, 0x8086, 0xd606, "^D945GCNL$", NULL, NULL, P2, "Intel", "D945GCNL", 0, OK, p2_not_a_laptop}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2344 | {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, P3, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower}, |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2345 | {0x1022, 0x7468, 0, 0, 0x1022, 0x7460, 0, 0, NULL, "iwill", "dk8_htx", P3, "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2346 | {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", P3, "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m}, |
Edward O'Callaghan | f93dcb4 | 2020-10-10 12:56:35 +1100 | [diff] [blame^] | 2347 | {0x8086, 0x2917, 0x17AA, 0x20F5, 0x8086, 0x2930, 0x17AA, 0x20F9, "^ThinkPad R400", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad R400", 0, OK, p2_whitelist_laptop}, |
| 2348 | {0x8086, 0x2917, 0x17AA, 0x20F5, 0x8086, 0x2930, 0x17AA, 0x20F9, "^ThinkPad T400", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad T400", 0, OK, p2_whitelist_laptop}, |
| 2349 | {0x8086, 0x2917, 0x17AA, 0x20F5, 0x8086, 0x2930, 0x17AA, 0x20F9, "^ThinkPad T500", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad T500", 0, OK, p2_whitelist_laptop}, |
| 2350 | {0x8086, 0x1E22, 0x17AA, 0x21F6, 0x8086, 0x1E55, 0x17AA, 0x21F6, "^ThinkPad T530", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad T530", 0, OK, p2_whitelist_laptop}, |
| 2351 | {0x8086, 0x27a0, 0x17aa, 0x2015, 0x8086, 0x27b9, 0x17aa, 0x2009, "^ThinkPad T60", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad T60", 0, OK, p2_whitelist_laptop}, |
| 2352 | {0x8086, 0x27a0, 0x17aa, 0x2017, 0x8086, 0x27b9, 0x17aa, 0x2009, "^ThinkPad T60", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad T60(s)", 0, OK, p2_whitelist_laptop}, |
| 2353 | {0x8086, 0x2917, 0x17AA, 0x20F5, 0x8086, 0x2930, 0x17AA, 0x20F9, "^ThinkPad W500", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad W500", 0, OK, p2_whitelist_laptop}, |
| 2354 | {0x8086, 0x2917, 0x17AA, 0x20F5, 0x8086, 0x2930, 0x17AA, 0x20F9, "^ThinkPad X200", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad X200", 0, OK, p2_whitelist_laptop}, |
| 2355 | {0x8086, 0x3B07, 0x17AA, 0x2166, 0x8086, 0x3B30, 0x17AA, 0x2167, "^ThinkPad X201", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad X201", 0, OK, p2_whitelist_laptop}, |
| 2356 | {0x8086, 0x1C22, 0x17AA, 0x21DB, 0x8086, 0x1C4F, 0x17AA, 0x21DB, NULL, "lenovo", "x220", P2, "IBM/Lenovo", "ThinkPad X220", 0, OK, p2_whitelist_laptop}, |
| 2357 | {0x8086, 0x1E22, 0x17AA, 0x21FA, 0x8086, 0x1E55, 0x17AA, 0x21FA, "^ThinkPad X230", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad X230", 0, OK, p2_whitelist_laptop}, |
| 2358 | {0x8086, 0x27A0, 0x17AA, 0x2017, 0x8086, 0x27B9, 0x17AA, 0x2009, "^ThinkPad X60", NULL, NULL, P2, "IBM/Lenovo", "ThinkPad X60(s)", 0, OK, p2_whitelist_laptop}, |
| 2359 | {0x8086, 0x2917, 0x17AA, 0x20F5, 0x8086, 0x2930, 0x17AA, 0x20F9, "^Taurinus X200", "Libiquity", "Taurinus X200", P2, "Libiquity", "ThinkPad X200", 0, OK, p2_whitelist_laptop}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2360 | {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, P3, "Mitac", "6513WU", 0, OK, board_mitac_6513wu}, |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2361 | {0x8086, 0x8186, 0x8086, 0x8186, 0x8086, 0x8800, 0, 0, "^MSC Vertriebs GmbH$", NULL, NULL, P2, "MSC", "Q7-TCTC", 0, OK, p2_not_a_laptop}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2362 | {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^MS-6163 (i440BX)$", NULL, NULL, P3, "MSI", "MS-6163 (MS-6163 Pro)", 0, OK, intel_piix4_gpo14_raise}, |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2363 | {0x8086, 0x244b, 0x1462, 0x3910, 0x8086, 0x2442, 0x1462, 0x3910, NULL, NULL, NULL, P3, "MSI", "MS-6391 (845 Pro4)", 0, OK, intel_ich_gpio23_raise}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2364 | {0x1039, 0x0745, 0, 0, 0x1039, 0x0018, 0, 0, "^MS-6561", NULL, NULL, P3, "MSI", "MS-6561 (745 Ultra)", 0, OK, w836xx_memw_enable_2e}, |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2365 | {0x8086, 0x2560, 0x1462, 0x5770, 0x8086, 0x24C3, 0x1462, 0x5770, NULL, NULL, NULL, P3, "MSI", "MS-6577 (Xenon)", 0, OK, w83627hf_gpio25_raise_2e}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2366 | {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, P3, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v}, |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2367 | {0x1106, 0x0282, 0x1106, 0x0282, 0x1106, 0x3227, 0x1106, 0x3227, "^MS-7094$", NULL, NULL, P3, "MSI", "MS-7094 (K8T Neo2-F V2.0)", 0, OK, w83627thf_gpio44_raise_2e}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2368 | {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, P3, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v}, |
| 2369 | {0x1106, 0x3148, 0 , 0 , 0x1106, 0x3177, 0 , 0 , NULL, "msi", "ms6787", P3, "MSI", "MS-6787 (P4MAM-V/P4MAM-L)", 0, OK, w836xx_memw_enable_2e}, |
hailfinger | 344569c | 2011-06-09 20:59:30 +0000 | [diff] [blame] | 2370 | {0x8086, 0x24d3, 0x1462, 0x7880, 0x8086, 0x2570, 0, 0, NULL, NULL, NULL, P3, "MSI", "MS-6788-040 (848P NeoV)", 0, OK, intel_ich_gpio32_raise}, |
mkarcher | 2b630cf | 2011-07-25 17:25:24 +0000 | [diff] [blame] | 2371 | {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, P3, "MSI", "MS-7005 (651M-L)", 0, OK, sis_gpio0_raise_and_w836xx_memw}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2372 | {0x10DE, 0x00E0, 0x1462, 0x0250, 0x10DE, 0x00E1, 0x1462, 0x0250, NULL, NULL, NULL, P3, "MSI", "MS-7025 (K8N Neo2 Platinum)", 0, OK, nvidia_mcp_gpio0c_raise}, |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2373 | {0x10DE, 0x00E0, 0x1462, 0x0300, 0x10DE, 0x00E1, 0x1462, 0x0300, NULL, NULL, NULL, P3, "MSI", "MS-7030 (K8N Neo Platinum)", 0, OK, nvidia_mcp_gpio0c_raise}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2374 | {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, P3, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2375 | {0x1106, 0x3149, 0x1462, 0x7061, 0x1106, 0x3227, 0, 0, NULL, NULL, NULL, P3, "MSI", "MS-7061 (KM4M-V/KM4AM-V)", 0, OK, w836xx_memw_enable_2e}, |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2376 | {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, P3, "MSI", "MS-7125 (K8N Neo4(-F/-FI/-FX/Platinum))", 0, OK, nvidia_mcp_gpio2_raise}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2377 | {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", P3, "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio44_raise_4e}, |
| 2378 | {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, P3, "MSI", "MS-7207 (K8NGM2-L)", 0, NT, nvidia_mcp_gpio2_raise}, |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2379 | {0x10DE, 0x0360, 0x1462, 0x7250, 0x10DE, 0x0368, 0x1462, 0x7250, NULL, NULL, NULL, P3, "MSI", "MS-7250 (K9N SLI)", 0, OK, nvidia_mcp_gpio2_raise}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2380 | {0x1011, 0x0019, 0xaa55, 0xaa55, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, P3, "Nokia", "IP530", 0, OK, fdc37b787_gpio50_raise_3f0}, |
Edward O'Callaghan | f93dcb4 | 2020-10-10 12:56:35 +1100 | [diff] [blame^] | 2381 | {0x8086, 0x3B30, 0x1025, 0x0379, 0x8086, 0x3B09, 0x1025, 0x0379, "^EasyNote LM85$", NULL, NULL, P2, "Packard Bell","EasyNote LM85", 0, OK, p2_whitelist_laptop}, |
| 2382 | {0x8086, 0x0154, 0x8086, 0x0154, 0x8086, 0x1e55, 0x8086, 0x1e55, "RV11$", "Roda", "Lizard RV11", P2, "Roda", "RV11", 0, OK, p2_whitelist_laptop}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2383 | {0x8086, 0x24d3, 0x144d, 0xb025, 0x8086, 0x1050, 0x144d, 0xb025, NULL, NULL, NULL, P3, "Samsung", "Polaris 32", 0, OK, intel_ich_gpio21_raise}, |
| 2384 | {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", P3, "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e}, |
| 2385 | {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, P3, "Shuttle", "AK38N", 256, OK, NULL}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2386 | {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, P3, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower}, |
stefanct | 634adc8 | 2011-11-02 14:31:18 +0000 | [diff] [blame] | 2387 | {0x10de, 0x0364, 0x108e, 0x6676, 0x10de, 0x0369, 0x108e, 0x6676, "^Sun Ultra 40 M2", NULL, NULL, P3, "Sun", "Ultra 40 M2", 0, OK, board_sun_ultra_40_m2}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2388 | {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, P3, "Tekram", "P6Pro-A5", 256, OK, NULL}, |
| 2389 | {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, P3, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e}, |
Rudolf Marek | 1d455e2 | 2016-08-04 18:14:47 -0700 | [diff] [blame] | 2390 | {0x8086, 0x7120, 0x109f, 0x3157, 0x8086, 0x2410, 0, 0, NULL, NULL, NULL, P3, "TriGem", "Anaheim-3", 0, OK, intel_ich_gpio22_raise}, |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2391 | {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, P3, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e}, |
| 2392 | {0x1106, 0x0259, 0x1106, 0xAA07, 0x1106, 0x3227, 0x1106, 0xAA07, NULL, NULL, NULL, P3, "VIA", "EPIA EK", 0, NT, via_vt823x_gpio9_raise}, |
| 2393 | {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, P3, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise}, |
| 2394 | {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, P3, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise}, |
hailfinger | 324a9cc | 2010-05-26 01:45:41 +0000 | [diff] [blame] | 2395 | #endif |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2396 | { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, P3, NULL, NULL, 0, NT, NULL}, /* end marker */ |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 2397 | }; |
| 2398 | |
Edward O'Callaghan | 4c0e7dc | 2020-10-09 23:31:22 +1100 | [diff] [blame] | 2399 | int selfcheck_board_enables(void) |
| 2400 | { |
| 2401 | if (board_matches[ARRAY_SIZE(board_matches) - 1].vendor_name != NULL) { |
| 2402 | msg_gerr("Board enables table miscompilation!\n"); |
| 2403 | return 1; |
| 2404 | } |
| 2405 | |
| 2406 | int ret = 0; |
| 2407 | unsigned int i; |
| 2408 | for (i = 0; i + 1 < ARRAY_SIZE(board_matches); i++) { |
| 2409 | const struct board_match *b = &board_matches[i]; |
| 2410 | if (b->vendor_name == NULL || b->board_name == NULL) { |
| 2411 | msg_gerr("ERROR: Board enable #%d does not define a vendor and board name.\n" |
| 2412 | "Please report a bug at flashrom@flashrom.org\n", i); |
| 2413 | ret = 1; |
| 2414 | continue; |
| 2415 | } |
| 2416 | if ((b->first_vendor == 0 || b->first_device == 0 || |
| 2417 | b->second_vendor == 0 || b->second_device == 0) || |
| 2418 | ((b->lb_vendor == NULL) ^ (b->lb_part == NULL)) || |
| 2419 | (b->max_rom_decode_parallel == 0 && b->enable == NULL)) { |
| 2420 | msg_gerr("ERROR: Board enable for %s %s is misdefined.\n" |
| 2421 | "Please report a bug at flashrom@flashrom.org\n", |
| 2422 | b->vendor_name, b->board_name); |
| 2423 | ret = 1; |
| 2424 | } |
| 2425 | } |
| 2426 | return ret; |
| 2427 | } |
| 2428 | |
Edward O'Callaghan | f85623c | 2020-10-09 23:24:19 +1100 | [diff] [blame] | 2429 | /* Parse the <vendor>:<board> string specified by the user as part of -p internal:mainboard=<vendor>:<board>. |
| 2430 | * Parameters vendor and model will be overwritten. Returns 0 on success. |
| 2431 | * Note: strtok modifies the original string, so we work on a copy and allocate memory for the results. |
| 2432 | */ |
| 2433 | int board_parse_parameter(const char *boardstring, char **vendor, char **model) |
| 2434 | { |
| 2435 | /* strtok may modify the original string. */ |
| 2436 | char *tempstr = strdup(boardstring); |
| 2437 | char *tempstr2 = NULL; |
| 2438 | strtok(tempstr, ":"); |
| 2439 | tempstr2 = strtok(NULL, ":"); |
| 2440 | if (tempstr == NULL || tempstr2 == NULL) { |
| 2441 | free(tempstr); |
| 2442 | msg_pinfo("Please supply the board vendor and model name with the " |
| 2443 | "-p internal:mainboard=<vendor>:<model> option.\n"); |
| 2444 | return 1; |
| 2445 | } |
| 2446 | *vendor = strdup(tempstr); |
| 2447 | *model = strdup(tempstr2); |
| 2448 | msg_pspew("-p internal:mainboard: vendor=\"%s\", model=\"%s\"\n", tempstr, tempstr2); |
| 2449 | free(tempstr); |
| 2450 | return 0; |
| 2451 | } |
| 2452 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 2453 | /* |
Edward O'Callaghan | 27ff328 | 2020-10-10 12:52:52 +1100 | [diff] [blame] | 2454 | * Match boards on vendor and model name. |
| 2455 | * The string parameters can come either from the coreboot table or the command line (i.e. the user). |
| 2456 | * The boolean needs to be set accordingly to compare them to the right entries of the board enables table. |
uwe | be4477b | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 2457 | * Require main PCI IDs to match too as extra safety. |
Edward O'Callaghan | 27ff328 | 2020-10-10 12:52:52 +1100 | [diff] [blame] | 2458 | * Parameters vendor and model must be non-NULL! |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 2459 | */ |
Edward O'Callaghan | 27ff328 | 2020-10-10 12:52:52 +1100 | [diff] [blame] | 2460 | static const struct board_match *board_match_name(const char *vendor, const char *model, bool cb) |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 2461 | { |
hailfinger | 4640bdb | 2011-08-31 16:19:50 +0000 | [diff] [blame] | 2462 | const struct board_match *board = board_matches; |
| 2463 | const struct board_match *partmatch = NULL; |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 2464 | |
uwe | 4b650af | 2009-05-09 00:47:04 +0000 | [diff] [blame] | 2465 | for (; board->vendor_name; board++) { |
Edward O'Callaghan | 27ff328 | 2020-10-10 12:52:52 +1100 | [diff] [blame] | 2466 | const char *cur_vendor = cb ? board->lb_vendor : board->vendor_name; |
| 2467 | const char *cur_model = cb ? board->lb_part : board->board_name; |
| 2468 | |
| 2469 | if (!cur_vendor || strcasecmp(cur_vendor, vendor)) |
uwe | f664164 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 2470 | continue; |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 2471 | |
Edward O'Callaghan | 27ff328 | 2020-10-10 12:52:52 +1100 | [diff] [blame] | 2472 | if (!cur_model || strcasecmp(cur_model, model)) |
uwe | f664164 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 2473 | continue; |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 2474 | |
Edward O'Callaghan | 27ff328 | 2020-10-10 12:52:52 +1100 | [diff] [blame] | 2475 | if (!pci_dev_find(board->first_vendor, board->first_device)) { |
| 2476 | msg_pdbg("Odd. Board name \"%s\":\"%s\" matches, but first PCI device %04x:%04x " |
| 2477 | "doesn't.\n", vendor, model, board->first_vendor, board->first_device); |
uwe | f664164 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 2478 | continue; |
Edward O'Callaghan | 27ff328 | 2020-10-10 12:52:52 +1100 | [diff] [blame] | 2479 | } |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 2480 | |
Edward O'Callaghan | 27ff328 | 2020-10-10 12:52:52 +1100 | [diff] [blame] | 2481 | if (!pci_dev_find(board->second_vendor, board->second_device)) { |
| 2482 | msg_pdbg("Odd. Board name \"%s\":\"%s\" matches, but second PCI device %04x:%04x " |
| 2483 | "doesn't.\n", vendor, model, board->second_vendor, board->second_device); |
uwe | f664164 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 2484 | continue; |
Edward O'Callaghan | 27ff328 | 2020-10-10 12:52:52 +1100 | [diff] [blame] | 2485 | } |
stuge | b9b411f | 2008-01-27 16:21:21 +0000 | [diff] [blame] | 2486 | |
| 2487 | if (partmatch) { |
Edward O'Callaghan | 27ff328 | 2020-10-10 12:52:52 +1100 | [diff] [blame] | 2488 | /* More than one entry has a matching name. */ |
| 2489 | msg_perr("Board name \"%s\":\"%s\" and PCI IDs matched more than one board enable " |
| 2490 | "entry. Please report a bug at flashrom@flashrom.org\n", vendor, model); |
stuge | b9b411f | 2008-01-27 16:21:21 +0000 | [diff] [blame] | 2491 | return NULL; |
| 2492 | } |
| 2493 | partmatch = board; |
uwe | f664164 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 2494 | } |
uwe | 6ed6d95 | 2007-12-04 21:49:06 +0000 | [diff] [blame] | 2495 | |
stuge | b9b411f | 2008-01-27 16:21:21 +0000 | [diff] [blame] | 2496 | if (partmatch) |
| 2497 | return partmatch; |
| 2498 | |
uwe | f664164 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 2499 | return NULL; |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 2500 | } |
| 2501 | |
uwe | e15beb9 | 2010-08-08 17:01:18 +0000 | [diff] [blame] | 2502 | /* |
uwe | be4477b | 2007-08-23 16:08:21 +0000 | [diff] [blame] | 2503 | * Match boards on PCI IDs and subsystem IDs. |
hailfinger | 4640bdb | 2011-08-31 16:19:50 +0000 | [diff] [blame] | 2504 | * Second set of IDs can be either main+subsystem IDs, main IDs or no IDs. |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 2505 | */ |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2506 | static const struct board_match *board_match_pci_ids(enum board_match_phase phase) |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 2507 | { |
hailfinger | 4640bdb | 2011-08-31 16:19:50 +0000 | [diff] [blame] | 2508 | const struct board_match *board = board_matches; |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 2509 | |
uwe | 4b650af | 2009-05-09 00:47:04 +0000 | [diff] [blame] | 2510 | for (; board->vendor_name; board++) { |
mkarcher | 58fbded | 2010-02-04 10:58:50 +0000 | [diff] [blame] | 2511 | if ((!board->first_card_vendor || !board->first_card_device) && |
| 2512 | !board->dmi_pattern) |
uwe | f664164 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 2513 | continue; |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2514 | if (board->phase != phase) |
| 2515 | continue; |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 2516 | |
uwe | f664164 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 2517 | if (!pci_card_find(board->first_vendor, board->first_device, |
uwe | fa98ca1 | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 2518 | board->first_card_vendor, |
| 2519 | board->first_card_device)) |
uwe | f664164 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 2520 | continue; |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 2521 | |
uwe | f664164 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 2522 | if (board->second_vendor) { |
| 2523 | if (board->second_card_vendor) { |
| 2524 | if (!pci_card_find(board->second_vendor, |
uwe | fa98ca1 | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 2525 | board->second_device, |
| 2526 | board->second_card_vendor, |
| 2527 | board->second_card_device)) |
uwe | f664164 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 2528 | continue; |
| 2529 | } else { |
| 2530 | if (!pci_dev_find(board->second_vendor, |
uwe | fa98ca1 | 2008-10-18 21:14:13 +0000 | [diff] [blame] | 2531 | board->second_device)) |
uwe | f664164 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 2532 | continue; |
| 2533 | } |
| 2534 | } |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 2535 | |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2536 | #if defined(__i386__) || defined(__x86_64__) |
mkarcher | 803b404 | 2010-01-20 14:14:11 +0000 | [diff] [blame] | 2537 | if (board->dmi_pattern) { |
| 2538 | if (!has_dmi_support) { |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2539 | msg_pwarn("Warning: Can't autodetect %s %s, DMI info unavailable.\n", |
| 2540 | board->vendor_name, board->board_name); |
| 2541 | msg_pinfo("Please supply the board vendor and model name with the " |
| 2542 | "-p internal:mainboard=<vendor>:<model> option.\n"); |
mkarcher | 803b404 | 2010-01-20 14:14:11 +0000 | [diff] [blame] | 2543 | continue; |
| 2544 | } else { |
| 2545 | if (!dmi_match(board->dmi_pattern)) |
| 2546 | continue; |
| 2547 | } |
| 2548 | } |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2549 | #endif // defined(__i386__) || defined(__x86_64__) |
uwe | f664164 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 2550 | return board; |
| 2551 | } |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 2552 | |
uwe | f664164 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 2553 | return NULL; |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 2554 | } |
| 2555 | |
Edward O'Callaghan | 951ddb9 | 2020-10-09 23:36:45 +1100 | [diff] [blame] | 2556 | static int board_enable_safetycheck(const struct board_match *board) |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2557 | { |
| 2558 | if (!board) |
| 2559 | return 1; |
| 2560 | |
| 2561 | if (board->status == OK) |
| 2562 | return 0; |
| 2563 | |
| 2564 | if (!force_boardenable) { |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2565 | msg_pwarn("Warning: The mainboard-specific code for %s %s has not been tested,\n" |
| 2566 | "and thus will not be executed by default. Depending on your hardware,\n" |
| 2567 | "erasing, writing or even probing can fail without running this code.\n\n" |
uwe | 8d342eb | 2011-07-28 08:13:25 +0000 | [diff] [blame] | 2568 | "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n" |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2569 | "\"internal programmer\") for details.\n", board->vendor_name, board->board_name); |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2570 | return 1; |
| 2571 | } |
Edward O'Callaghan | e7357e2 | 2020-09-18 21:14:13 +1000 | [diff] [blame] | 2572 | msg_pwarn("NOTE: Running an untested board enable procedure.\n" |
| 2573 | "Please report success/failure to flashrom@flashrom.org.\n"); |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2574 | return 0; |
| 2575 | } |
| 2576 | |
| 2577 | /* FIXME: Should this be identical to board_flash_enable? */ |
| 2578 | static int board_handle_phase(enum board_match_phase phase) |
| 2579 | { |
hailfinger | 4640bdb | 2011-08-31 16:19:50 +0000 | [diff] [blame] | 2580 | const struct board_match *board = NULL; |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2581 | |
hailfinger | 4640bdb | 2011-08-31 16:19:50 +0000 | [diff] [blame] | 2582 | board = board_match_pci_ids(phase); |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2583 | |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2584 | if (!board) |
| 2585 | return 0; |
| 2586 | |
Edward O'Callaghan | 951ddb9 | 2020-10-09 23:36:45 +1100 | [diff] [blame] | 2587 | if (board_enable_safetycheck(board)) |
| 2588 | return 0; |
| 2589 | |
hailfinger | e52e9f8 | 2011-05-05 07:12:40 +0000 | [diff] [blame] | 2590 | if (!board->enable) { |
| 2591 | /* Not sure if there is a valid case for this. */ |
| 2592 | msg_perr("Board match found, but nothing to do?\n"); |
| 2593 | return 0; |
| 2594 | } |
| 2595 | |
| 2596 | return board->enable(); |
| 2597 | } |
| 2598 | |
| 2599 | void board_handle_before_superio(void) |
| 2600 | { |
| 2601 | board_handle_phase(P1); |
| 2602 | } |
| 2603 | |
| 2604 | void board_handle_before_laptop(void) |
| 2605 | { |
| 2606 | board_handle_phase(P2); |
| 2607 | } |
| 2608 | |
Edward O'Callaghan | 27ff328 | 2020-10-10 12:52:52 +1100 | [diff] [blame] | 2609 | int board_flash_enable(const char *vendor, const char *model, const char *cb_vendor, const char *cb_model) |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 2610 | { |
hailfinger | 4640bdb | 2011-08-31 16:19:50 +0000 | [diff] [blame] | 2611 | const struct board_match *board = NULL; |
uwe | f664164 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 2612 | int ret = 0; |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 2613 | |
Edward O'Callaghan | 27ff328 | 2020-10-10 12:52:52 +1100 | [diff] [blame] | 2614 | if (vendor != NULL && model != NULL) { |
| 2615 | board = board_match_name(vendor, model, false); |
| 2616 | if (!board) { /* If a board was given by the user it has to match, else we abort here. */ |
| 2617 | msg_perr("No suitable board enable found for vendor=\"%s\", model=\"%s\".\n", |
| 2618 | vendor, model); |
| 2619 | return 1; |
| 2620 | } |
| 2621 | } |
| 2622 | if (board == NULL && cb_vendor != NULL && cb_model != NULL) { |
| 2623 | board = board_match_name(cb_vendor, cb_model, true); |
| 2624 | if (!board) { /* Failure is an option here, because many cb boards don't require an enable. */ |
| 2625 | msg_pdbg2("No board enable found matching coreboot IDs vendor=\"%s\", model=\"%s\".\n", |
| 2626 | cb_vendor, cb_model); |
| 2627 | } |
| 2628 | } |
| 2629 | if (board == NULL) { |
hailfinger | 4640bdb | 2011-08-31 16:19:50 +0000 | [diff] [blame] | 2630 | board = board_match_pci_ids(P3); |
Edward O'Callaghan | 27ff328 | 2020-10-10 12:52:52 +1100 | [diff] [blame] | 2631 | if (!board) /* i.e. there is just no board enable available for this board */ |
| 2632 | return 0; |
| 2633 | } |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 2634 | |
Edward O'Callaghan | 951ddb9 | 2020-10-09 23:36:45 +1100 | [diff] [blame] | 2635 | if (board_enable_safetycheck(board)) |
Edward O'Callaghan | 27ff328 | 2020-10-10 12:52:52 +1100 | [diff] [blame] | 2636 | return 1; |
mkarcher | 29a8085 | 2010-03-07 22:29:28 +0000 | [diff] [blame] | 2637 | |
Edward O'Callaghan | 27ff328 | 2020-10-10 12:52:52 +1100 | [diff] [blame] | 2638 | /* limit the maximum size of the parallel bus */ |
| 2639 | if (board->max_rom_decode_parallel) |
| 2640 | max_rom_decode.parallel = board->max_rom_decode_parallel * 1024; |
libv | e9b336e | 2010-01-20 14:45:03 +0000 | [diff] [blame] | 2641 | |
Edward O'Callaghan | 27ff328 | 2020-10-10 12:52:52 +1100 | [diff] [blame] | 2642 | if (board->enable != NULL) { |
| 2643 | msg_pinfo("Enabling full flash access for board \"%s %s\"... ", |
| 2644 | board->vendor_name, board->board_name); |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 2645 | |
Edward O'Callaghan | 27ff328 | 2020-10-10 12:52:52 +1100 | [diff] [blame] | 2646 | ret = board->enable(); |
| 2647 | if (ret) |
| 2648 | msg_pinfo("FAILED!\n"); |
| 2649 | else |
| 2650 | msg_pinfo("OK.\n"); |
uwe | f664164 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 2651 | } |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 2652 | |
uwe | f664164 | 2007-05-09 10:17:44 +0000 | [diff] [blame] | 2653 | return ret; |
stepan | 927d4e2 | 2007-04-04 22:45:58 +0000 | [diff] [blame] | 2654 | } |