blob: cfa5c69d3a4ba951ef1d4e69a1244ce9f7173d4f [file] [log] [blame]
David Hendricksd1c55d72010-08-24 15:14:19 -07001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2010 Google Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
David Hendricksd1c55d72010-08-24 15:14:19 -070016 */
17
David Hendricksf7924d12010-06-10 21:26:44 -070018#include <stdlib.h>
19#include <string.h>
Edward O'Callaghanb4300ca2019-09-03 16:15:21 +100020#include <strings.h>
David Hendricksf7924d12010-06-10 21:26:44 -070021
22#include "flash.h"
23#include "flashchips.h"
24#include "chipdrivers.h"
Louis Yung-Chieh Lo52aa9302010-09-06 10:45:02 +080025#include "spi.h"
David Hendricks23cd7782010-08-25 12:42:38 -070026#include "writeprotect.h"
David Hendricksf7924d12010-06-10 21:26:44 -070027
David Hendricks1c09f802012-10-03 11:03:48 -070028/*
David Hendricksf7924d12010-06-10 21:26:44 -070029 * The following procedures rely on look-up tables to match the user-specified
30 * range with the chip's supported ranges. This turned out to be the most
31 * elegant approach since diferent flash chips use different levels of
32 * granularity and methods to determine protected ranges. In other words,
David Hendrickse0512a72014-07-15 20:30:47 -070033 * be stupid and simple since clever arithmetic will not work for many chips.
David Hendricksf7924d12010-06-10 21:26:44 -070034 */
35
36struct wp_range {
37 unsigned int start; /* starting address */
38 unsigned int len; /* len */
39};
40
41enum bit_state {
42 OFF = 0,
43 ON = 1,
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +080044 X = -1 /* don't care. Must be bigger than max # of bp. */
David Hendricksf7924d12010-06-10 21:26:44 -070045};
46
David Hendrickse0512a72014-07-15 20:30:47 -070047/*
48 * Generic write-protection schema for 25-series SPI flash chips. This assumes
49 * there is a status register that contains one or more consecutive bits which
50 * determine which address range is protected.
51 */
52
53struct status_register_layout {
54 int bp0_pos; /* position of BP0 */
55 int bp_bits; /* number of block protect bits */
56 int srp_pos; /* position of status register protect enable bit */
57};
58
59struct generic_range {
David Hendricks148a4bf2015-03-13 21:02:42 -070060 struct generic_modifier_bits m;
David Hendrickse0512a72014-07-15 20:30:47 -070061 unsigned int bp; /* block protect bitfield */
62 struct wp_range range;
63};
64
65struct generic_wp {
66 struct status_register_layout sr1; /* status register 1 */
67 struct generic_range *ranges;
David Hendricks148a4bf2015-03-13 21:02:42 -070068
69 /*
70 * Some chips store modifier bits in one or more special control
71 * registers instead of the status register like many older SPI NOR
72 * flash chips did. get_modifier_bits() and set_modifier_bits() will do
73 * any chip-specific operations necessary to get/set these bit values.
74 */
Souvik Ghoshd75cd672016-06-17 14:21:39 -070075 int (*get_modifier_bits)(const struct flashctx *flash,
David Hendricks148a4bf2015-03-13 21:02:42 -070076 struct generic_modifier_bits *m);
Souvik Ghoshd75cd672016-06-17 14:21:39 -070077 int (*set_modifier_bits)(const struct flashctx *flash,
David Hendricks148a4bf2015-03-13 21:02:42 -070078 struct generic_modifier_bits *m);
David Hendrickse0512a72014-07-15 20:30:47 -070079};
80
81/*
82 * The following ranges and functions are useful for representing Winbond-
83 * style writeprotect schema in which there are typically 5 bits of
84 * relevant information stored in status register 1:
85 * sec: This bit indicates the units (sectors vs. blocks)
86 * tb: The top-bottom bit indicates if the affected range is at the top of
87 * the flash memory's address space or at the bottom.
Duncan Laurie1801f7c2019-01-09 18:02:51 -080088 * bp: Bitmask representing the number of affected sectors/blocks.
David Hendrickse0512a72014-07-15 20:30:47 -070089 */
David Hendricksf7924d12010-06-10 21:26:44 -070090struct w25q_range {
Duncan Laurie1801f7c2019-01-09 18:02:51 -080091 enum bit_state sec; /* if 1, bp bits describe sectors */
David Hendricksf7924d12010-06-10 21:26:44 -070092 enum bit_state tb; /* top/bottom select */
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +080093 int bp; /* block protect bitfield */
David Hendricksf7924d12010-06-10 21:26:44 -070094 struct wp_range range;
95};
96
David Hendrickse0512a72014-07-15 20:30:47 -070097/*
98 * Mask to extract write-protect enable and range bits
99 * Status register 1:
100 * SRP0: bit 7
101 * range(BP2-BP0): bit 4-2
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800102 * range(BP3-BP0): bit 5-2 (large chips)
David Hendrickse0512a72014-07-15 20:30:47 -0700103 * Status register 2:
104 * SRP1: bit 1
105 */
106#define MASK_WP_AREA (0x9C)
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800107#define MASK_WP_AREA_LARGE (0x9C)
David Hendrickse0512a72014-07-15 20:30:47 -0700108#define MASK_WP2_AREA (0x01)
109
David Hendricks57566ed2010-08-16 18:24:45 -0700110struct w25q_range en25f40_ranges[] = {
111 { X, X, 0, {0, 0} }, /* none */
112 { 0, 0, 0x1, {0x000000, 504 * 1024} },
113 { 0, 0, 0x2, {0x000000, 496 * 1024} },
114 { 0, 0, 0x3, {0x000000, 480 * 1024} },
115 { 0, 0, 0x4, {0x000000, 448 * 1024} },
116 { 0, 0, 0x5, {0x000000, 384 * 1024} },
117 { 0, 0, 0x6, {0x000000, 256 * 1024} },
118 { 0, 0, 0x7, {0x000000, 512 * 1024} },
119};
120
David Hendrickse185bf22011-05-24 15:34:18 -0700121struct w25q_range en25q40_ranges[] = {
122 { 0, 0, 0, {0, 0} }, /* none */
123 { 0, 0, 0x1, {0x000000, 504 * 1024} },
124 { 0, 0, 0x2, {0x000000, 496 * 1024} },
125 { 0, 0, 0x3, {0x000000, 480 * 1024} },
126
127 { 0, 1, 0x0, {0x000000, 448 * 1024} },
128 { 0, 1, 0x1, {0x000000, 384 * 1024} },
129 { 0, 1, 0x2, {0x000000, 256 * 1024} },
130 { 0, 1, 0x3, {0x000000, 512 * 1024} },
131};
132
133struct w25q_range en25q80_ranges[] = {
134 { 0, 0, 0, {0, 0} }, /* none */
135 { 0, 0, 0x1, {0x000000, 1016 * 1024} },
136 { 0, 0, 0x2, {0x000000, 1008 * 1024} },
137 { 0, 0, 0x3, {0x000000, 992 * 1024} },
138 { 0, 0, 0x4, {0x000000, 960 * 1024} },
139 { 0, 0, 0x5, {0x000000, 896 * 1024} },
140 { 0, 0, 0x6, {0x000000, 768 * 1024} },
141 { 0, 0, 0x7, {0x000000, 1024 * 1024} },
142};
143
144struct w25q_range en25q32_ranges[] = {
145 { 0, 0, 0, {0, 0} }, /* none */
146 { 0, 0, 0x1, {0x000000, 4032 * 1024} },
147 { 0, 0, 0x2, {0x000000, 3968 * 1024} },
148 { 0, 0, 0x3, {0x000000, 3840 * 1024} },
149 { 0, 0, 0x4, {0x000000, 3584 * 1024} },
150 { 0, 0, 0x5, {0x000000, 3072 * 1024} },
151 { 0, 0, 0x6, {0x000000, 2048 * 1024} },
152 { 0, 0, 0x7, {0x000000, 4096 * 1024} },
153
154 { 0, 1, 0, {0, 0} }, /* none */
155 { 0, 1, 0x1, {0x010000, 4032 * 1024} },
156 { 0, 1, 0x2, {0x020000, 3968 * 1024} },
157 { 0, 1, 0x3, {0x040000, 3840 * 1024} },
158 { 0, 1, 0x4, {0x080000, 3584 * 1024} },
159 { 0, 1, 0x5, {0x100000, 3072 * 1024} },
160 { 0, 1, 0x6, {0x200000, 2048 * 1024} },
161 { 0, 1, 0x7, {0x000000, 4096 * 1024} },
162};
163
164struct w25q_range en25q64_ranges[] = {
165 { 0, 0, 0, {0, 0} }, /* none */
166 { 0, 0, 0x1, {0x000000, 8128 * 1024} },
167 { 0, 0, 0x2, {0x000000, 8064 * 1024} },
168 { 0, 0, 0x3, {0x000000, 7936 * 1024} },
169 { 0, 0, 0x4, {0x000000, 7680 * 1024} },
170 { 0, 0, 0x5, {0x000000, 7168 * 1024} },
171 { 0, 0, 0x6, {0x000000, 6144 * 1024} },
172 { 0, 0, 0x7, {0x000000, 8192 * 1024} },
173
174 { 0, 1, 0, {0, 0} }, /* none */
175 { 0, 1, 0x1, {0x010000, 8128 * 1024} },
176 { 0, 1, 0x2, {0x020000, 8064 * 1024} },
177 { 0, 1, 0x3, {0x040000, 7936 * 1024} },
178 { 0, 1, 0x4, {0x080000, 7680 * 1024} },
179 { 0, 1, 0x5, {0x100000, 7168 * 1024} },
180 { 0, 1, 0x6, {0x200000, 6144 * 1024} },
181 { 0, 1, 0x7, {0x000000, 8192 * 1024} },
182};
183
184struct w25q_range en25q128_ranges[] = {
185 { 0, 0, 0, {0, 0} }, /* none */
186 { 0, 0, 0x1, {0x000000, 16320 * 1024} },
187 { 0, 0, 0x2, {0x000000, 16256 * 1024} },
188 { 0, 0, 0x3, {0x000000, 16128 * 1024} },
189 { 0, 0, 0x4, {0x000000, 15872 * 1024} },
190 { 0, 0, 0x5, {0x000000, 15360 * 1024} },
191 { 0, 0, 0x6, {0x000000, 14336 * 1024} },
192 { 0, 0, 0x7, {0x000000, 16384 * 1024} },
193
194 { 0, 1, 0, {0, 0} }, /* none */
195 { 0, 1, 0x1, {0x010000, 16320 * 1024} },
196 { 0, 1, 0x2, {0x020000, 16256 * 1024} },
197 { 0, 1, 0x3, {0x040000, 16128 * 1024} },
198 { 0, 1, 0x4, {0x080000, 15872 * 1024} },
199 { 0, 1, 0x5, {0x100000, 15360 * 1024} },
200 { 0, 1, 0x6, {0x200000, 14336 * 1024} },
201 { 0, 1, 0x7, {0x000000, 16384 * 1024} },
202};
203
Marc Jonesb2f90022014-04-29 17:37:23 -0600204struct w25q_range en25s64_ranges[] = {
205 { 0, 0, 0, {0, 0} }, /* none */
206 { 0, 0, 0x1, {0x000000, 8064 * 1024} },
207 { 0, 0, 0x2, {0x000000, 7936 * 1024} },
208 { 0, 0, 0x3, {0x000000, 7680 * 1024} },
209 { 0, 0, 0x4, {0x000000, 7168 * 1024} },
210 { 0, 0, 0x5, {0x000000, 6144 * 1024} },
211 { 0, 0, 0x6, {0x000000, 4096 * 1024} },
212 { 0, 0, 0x7, {0x000000, 8192 * 1024} },
213
214 { 0, 1, 0, {0, 0} }, /* none */
215 { 0, 1, 0x1, {0x7e0000, 128 * 1024} },
216 { 0, 1, 0x2, {0x7c0000, 256 * 1024} },
217 { 0, 1, 0x3, {0x780000, 512 * 1024} },
218 { 0, 1, 0x4, {0x700000, 1024 * 1024} },
219 { 0, 1, 0x5, {0x600000, 2048 * 1024} },
220 { 0, 1, 0x6, {0x400000, 4096 * 1024} },
221 { 0, 1, 0x7, {0x000000, 8192 * 1024} },
222};
223
David Hendricksf8f00c72011-02-01 12:39:46 -0800224/* mx25l1005 ranges also work for the mx25l1005c */
225static struct w25q_range mx25l1005_ranges[] = {
226 { X, X, 0, {0, 0} }, /* none */
227 { X, X, 0x1, {0x010000, 64 * 1024} },
228 { X, X, 0x2, {0x000000, 128 * 1024} },
229 { X, X, 0x3, {0x000000, 128 * 1024} },
230};
231
232static struct w25q_range mx25l2005_ranges[] = {
233 { X, X, 0, {0, 0} }, /* none */
234 { X, X, 0x1, {0x030000, 64 * 1024} },
235 { X, X, 0x2, {0x020000, 128 * 1024} },
236 { X, X, 0x3, {0x000000, 256 * 1024} },
237};
238
239static struct w25q_range mx25l4005_ranges[] = {
240 { X, X, 0, {0, 0} }, /* none */
241 { X, X, 0x1, {0x070000, 64 * 1 * 1024} }, /* block 7 */
242 { X, X, 0x2, {0x060000, 64 * 2 * 1024} }, /* blocks 6-7 */
243 { X, X, 0x3, {0x040000, 64 * 4 * 1024} }, /* blocks 4-7 */
244 { X, X, 0x4, {0x000000, 512 * 1024} },
245 { X, X, 0x5, {0x000000, 512 * 1024} },
246 { X, X, 0x6, {0x000000, 512 * 1024} },
247 { X, X, 0x7, {0x000000, 512 * 1024} },
248};
249
250static struct w25q_range mx25l8005_ranges[] = {
251 { X, X, 0, {0, 0} }, /* none */
252 { X, X, 0x1, {0x0f0000, 64 * 1 * 1024} }, /* block 15 */
253 { X, X, 0x2, {0x0e0000, 64 * 2 * 1024} }, /* blocks 14-15 */
254 { X, X, 0x3, {0x0c0000, 64 * 4 * 1024} }, /* blocks 12-15 */
255 { X, X, 0x4, {0x080000, 64 * 8 * 1024} }, /* blocks 8-15 */
256 { X, X, 0x5, {0x000000, 1024 * 1024} },
257 { X, X, 0x6, {0x000000, 1024 * 1024} },
258 { X, X, 0x7, {0x000000, 1024 * 1024} },
259};
260
261#if 0
262/* FIXME: mx25l1605 has the same IDs as the mx25l1605d */
263static struct w25q_range mx25l1605_ranges[] = {
264 { X, X, 0, {0, 0} }, /* none */
265 { X, X, 0x1, {0x1f0000, 64 * 1024} }, /* block 31 */
266 { X, X, 0x2, {0x1e0000, 128 * 1024} }, /* blocks 30-31 */
267 { X, X, 0x3, {0x1c0000, 256 * 1024} }, /* blocks 28-31 */
268 { X, X, 0x4, {0x180000, 512 * 1024} }, /* blocks 24-31 */
269 { X, X, 0x4, {0x100000, 1024 * 1024} }, /* blocks 16-31 */
270 { X, X, 0x6, {0x000000, 2048 * 1024} },
271 { X, X, 0x7, {0x000000, 2048 * 1024} },
272};
273#endif
274
275#if 0
276/* FIXME: mx25l6405 has the same IDs as the mx25l6405d */
277static struct w25q_range mx25l6405_ranges[] = {
278 { X, 0, 0, {0, 0} }, /* none */
279 { X, 0, 0x1, {0x7f0000, 64 * 1 * 1024} }, /* block 127 */
280 { X, 0, 0x2, {0x7e0000, 64 * 2 * 1024} }, /* blocks 126-127 */
281 { X, 0, 0x3, {0x7c0000, 64 * 4 * 1024} }, /* blocks 124-127 */
282 { X, 0, 0x4, {0x780000, 64 * 8 * 1024} }, /* blocks 120-127 */
283 { X, 0, 0x5, {0x700000, 64 * 16 * 1024} }, /* blocks 112-127 */
284 { X, 0, 0x6, {0x600000, 64 * 32 * 1024} }, /* blocks 96-127 */
285 { X, 0, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
286
287 { X, 1, 0x0, {0x000000, 8192 * 1024} },
288 { X, 1, 0x1, {0x000000, 8192 * 1024} },
289 { X, 1, 0x2, {0x000000, 8192 * 1024} },
290 { X, 1, 0x3, {0x000000, 8192 * 1024} },
291 { X, 1, 0x4, {0x000000, 8192 * 1024} },
292 { X, 1, 0x5, {0x000000, 8192 * 1024} },
293 { X, 1, 0x6, {0x000000, 8192 * 1024} },
294 { X, 1, 0x7, {0x000000, 8192 * 1024} },
295};
296#endif
297
298static struct w25q_range mx25l1605d_ranges[] = {
299 { X, 0, 0, {0, 0} }, /* none */
300 { X, 0, 0x1, {0x1f0000, 64 * 1 * 1024} }, /* block 31 */
301 { X, 0, 0x2, {0x1e0000, 64 * 2 * 1024} }, /* blocks 30-31 */
302 { X, 0, 0x3, {0x1c0000, 64 * 4 * 1024} }, /* blocks 28-31 */
303 { X, 0, 0x4, {0x180000, 64 * 8 * 1024} }, /* blocks 24-31 */
304 { X, 0, 0x5, {0x100000, 64 * 16 * 1024} }, /* blocks 16-31 */
305 { X, 0, 0x6, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
306 { X, 0, 0x7, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
307
308 { X, 1, 0x0, {0x000000, 2048 * 1024} },
309 { X, 1, 0x1, {0x000000, 2048 * 1024} },
310 { X, 1, 0x2, {0x000000, 64 * 16 * 1024} }, /* blocks 0-15 */
311 { X, 1, 0x3, {0x000000, 64 * 24 * 1024} }, /* blocks 0-23 */
312 { X, 1, 0x4, {0x000000, 64 * 28 * 1024} }, /* blocks 0-27 */
313 { X, 1, 0x5, {0x000000, 64 * 30 * 1024} }, /* blocks 0-29 */
314 { X, 1, 0x6, {0x000000, 64 * 31 * 1024} }, /* blocks 0-30 */
315 { X, 1, 0x7, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
316};
317
318/* FIXME: Is there an mx25l3205 (without a trailing letter)? */
David Hendricksac72e362010-08-16 18:20:03 -0700319static struct w25q_range mx25l3205d_ranges[] = {
320 { X, 0, 0, {0, 0} }, /* none */
321 { X, 0, 0x1, {0x3f0000, 64 * 1024} },
322 { X, 0, 0x2, {0x3e0000, 128 * 1024} },
323 { X, 0, 0x3, {0x3c0000, 256 * 1024} },
324 { X, 0, 0x4, {0x380000, 512 * 1024} },
325 { X, 0, 0x5, {0x300000, 1024 * 1024} },
326 { X, 0, 0x6, {0x200000, 2048 * 1024} },
327 { X, 0, 0x7, {0x000000, 4096 * 1024} },
328
329 { X, 1, 0x0, {0x000000, 4096 * 1024} },
330 { X, 1, 0x1, {0x000000, 2048 * 1024} },
331 { X, 1, 0x2, {0x000000, 3072 * 1024} },
332 { X, 1, 0x3, {0x000000, 3584 * 1024} },
333 { X, 1, 0x4, {0x000000, 3840 * 1024} },
334 { X, 1, 0x5, {0x000000, 3968 * 1024} },
335 { X, 1, 0x6, {0x000000, 4032 * 1024} },
336 { X, 1, 0x7, {0x000000, 4096 * 1024} },
337};
338
Vincent Palatin87e092a2013-02-28 15:46:14 -0800339static struct w25q_range mx25u3235e_ranges[] = {
340 { X, 0, 0, {0, 0} }, /* none */
341 { 0, 0, 0x1, {0x3f0000, 64 * 1024} },
342 { 0, 0, 0x2, {0x3e0000, 128 * 1024} },
343 { 0, 0, 0x3, {0x3c0000, 256 * 1024} },
344 { 0, 0, 0x4, {0x380000, 512 * 1024} },
345 { 0, 0, 0x5, {0x300000, 1024 * 1024} },
346 { 0, 0, 0x6, {0x200000, 2048 * 1024} },
347 { 0, 0, 0x7, {0x000000, 4096 * 1024} },
348
349 { 0, 1, 0x0, {0x000000, 4096 * 1024} },
350 { 0, 1, 0x1, {0x000000, 2048 * 1024} },
351 { 0, 1, 0x2, {0x000000, 3072 * 1024} },
352 { 0, 1, 0x3, {0x000000, 3584 * 1024} },
353 { 0, 1, 0x4, {0x000000, 3840 * 1024} },
354 { 0, 1, 0x5, {0x000000, 3968 * 1024} },
355 { 0, 1, 0x6, {0x000000, 4032 * 1024} },
356 { 0, 1, 0x7, {0x000000, 4096 * 1024} },
357};
358
Jongpil66a96492014-08-14 17:59:06 +0900359static struct w25q_range mx25u6435e_ranges[] = {
360 { X, 0, 0, {0, 0} }, /* none */
361 { 0, 0, 0x1, {0x7f0000, 1 * 64 * 1024} }, /* block 127 */
362 { 0, 0, 0x2, {0x7e0000, 2 * 64 * 1024} }, /* blocks 126-127 */
363 { 0, 0, 0x3, {0x7c0000, 4 * 64 * 1024} }, /* blocks 124-127 */
364 { 0, 0, 0x4, {0x780000, 8 * 64 * 1024} }, /* blocks 120-127 */
365 { 0, 0, 0x5, {0x700000, 16 * 64 * 1024} }, /* blocks 112-127 */
366 { 0, 0, 0x6, {0x600000, 32 * 64 * 1024} }, /* blocks 96-127 */
367 { 0, 0, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
368
369 { 0, 1, 0x0, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
370 { 0, 1, 0x1, {0x000000, 96 * 64 * 1024} }, /* blocks 0-95 */
371 { 0, 1, 0x2, {0x000000, 112 * 64 * 1024} }, /* blocks 0-111 */
372 { 0, 1, 0x3, {0x000000, 120 * 64 * 1024} }, /* blocks 0-119 */
373 { 0, 1, 0x4, {0x000000, 124 * 64 * 1024} }, /* blocks 0-123 */
374 { 0, 1, 0x5, {0x000000, 126 * 64 * 1024} }, /* blocks 0-125 */
375 { 0, 1, 0x6, {0x000000, 127 * 64 * 1024} }, /* blocks 0-126 */
376 { 0, 1, 0x7, {0x000000, 128 * 64 * 1024} }, /* blocks 0-127 */
377};
378
Karthikeyan Ramasubramanianfb166b72019-06-24 12:38:55 -0600379#define MX25U12835E_TB (1 << 3)
380static struct w25q_range mx25u12835e_tb0_ranges[] = {
Paul Fagerburg90571582019-03-15 11:32:57 -0600381 { X, X, 0, {0, 0} }, /* none */
Alex Lu831c6092017-11-02 23:19:34 -0700382 { 0, 0, 0x1, {0xff0000, 1 * 64 * 1024} }, /* block 255 */
383 { 0, 0, 0x2, {0xfe0000, 2 * 64 * 1024} }, /* blocks 254-255 */
384 { 0, 0, 0x3, {0xfc0000, 4 * 64 * 1024} }, /* blocks 252-255 */
385 { 0, 0, 0x4, {0xf80000, 8 * 64 * 1024} }, /* blocks 248-255 */
386 { 0, 0, 0x5, {0xf00000, 16 * 64 * 1024} }, /* blocks 240-255 */
387 { 0, 0, 0x6, {0xe00000, 32 * 64 * 1024} }, /* blocks 224-255 */
388 { 0, 0, 0x7, {0xc00000, 64 * 64 * 1024} }, /* blocks 192-255 */
Paul Fagerburg90571582019-03-15 11:32:57 -0600389 { 0, 0, 0x8, {0x800000, 128 * 64 * 1024} }, /* blocks 128-255 */
390 { 0, 0, 0x9, {0x000000, 256 * 64 * 1024} }, /* blocks all */
391 { 0, 0, 0xa, {0x000000, 256 * 64 * 1024} }, /* blocks all */
392 { 0, 0, 0xb, {0x000000, 256 * 64 * 1024} }, /* blocks all */
393 { 0, 0, 0xc, {0x000000, 256 * 64 * 1024} }, /* blocks all */
394 { 0, 0, 0xd, {0x000000, 256 * 64 * 1024} }, /* blocks all */
395 { 0, 0, 0xe, {0x000000, 256 * 64 * 1024} }, /* blocks all */
396 { 0, 0, 0xf, {0x000000, 256 * 64 * 1024} }, /* blocks all */
Karthikeyan Ramasubramanianfb166b72019-06-24 12:38:55 -0600397};
Alex Lu831c6092017-11-02 23:19:34 -0700398
Karthikeyan Ramasubramanianfb166b72019-06-24 12:38:55 -0600399static struct w25q_range mx25u12835e_tb1_ranges[] = {
Paul Fagerburg90571582019-03-15 11:32:57 -0600400 { 0, 1, 0x1, {0x000000, 1 * 64 * 1024} }, /* block 0 */
401 { 0, 1, 0x2, {0x000000, 2 * 64 * 1024} }, /* blocks 0-1 */
402 { 0, 1, 0x3, {0x000000, 4 * 64 * 1024} }, /* blocks 0-3 */
403 { 0, 1, 0x4, {0x000000, 8 * 64 * 1024} }, /* blocks 0-7 */
404 { 0, 1, 0x5, {0x000000, 16 * 64 * 1024} }, /* blocks 0-15 */
405 { 0, 1, 0x6, {0x000000, 32 * 64 * 1024} }, /* blocks 0-31 */
406 { 0, 1, 0x7, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
407 { 0, 1, 0x8, {0x000000, 128 * 64 * 1024} }, /* blocks 0-127 */
408 { 0, 1, 0x9, {0x000000, 256 * 64 * 1024} }, /* blocks all */
409 { 0, 1, 0xa, {0x000000, 256 * 64 * 1024} }, /* blocks all */
410 { 0, 1, 0xb, {0x000000, 256 * 64 * 1024} }, /* blocks all */
411 { 0, 1, 0xc, {0x000000, 256 * 64 * 1024} }, /* blocks all */
412 { 0, 1, 0xd, {0x000000, 256 * 64 * 1024} }, /* blocks all */
413 { 0, 1, 0xe, {0x000000, 256 * 64 * 1024} }, /* blocks all */
414 { 0, 1, 0xf, {0x000000, 256 * 64 * 1024} }, /* blocks all */
Alex Lu831c6092017-11-02 23:19:34 -0700415};
416
David Hendricksbfa624b2012-07-24 12:47:59 -0700417static struct w25q_range n25q064_ranges[] = {
David Hendricksfe9123b2015-04-21 13:18:31 -0700418 /*
419 * Note: For N25Q064, sec (usually in bit position 6) is called BP3
420 * (block protect bit 3). It is only useful when all blocks are to
421 * be write-protected.
422 */
David Hendricks42a549a2015-04-22 11:25:07 -0700423 { 0, 0, 0, {0, 0} }, /* none */
David Hendricksbfa624b2012-07-24 12:47:59 -0700424
425 { 0, 0, 0x1, {0x7f0000, 64 * 1024} }, /* block 127 */
426 { 0, 0, 0x2, {0x7e0000, 2 * 64 * 1024} }, /* blocks 126-127 */
427 { 0, 0, 0x3, {0x7c0000, 4 * 64 * 1024} }, /* blocks 124-127 */
428 { 0, 0, 0x4, {0x780000, 8 * 64 * 1024} }, /* blocks 120-127 */
429 { 0, 0, 0x5, {0x700000, 16 * 64 * 1024} }, /* blocks 112-127 */
430 { 0, 0, 0x6, {0x600000, 32 * 64 * 1024} }, /* blocks 96-127 */
431 { 0, 0, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
432
David Hendricksfe9123b2015-04-21 13:18:31 -0700433 { 0, 1, 0x1, {0x000000, 64 * 1024} }, /* block 0 */
434 { 0, 1, 0x2, {0x000000, 2 * 64 * 1024} }, /* blocks 0-1 */
435 { 0, 1, 0x3, {0x000000, 4 * 64 * 1024} }, /* blocks 0-3 */
436 { 0, 1, 0x4, {0x000000, 8 * 64 * 1024} }, /* blocks 0-7 */
437 { 0, 1, 0x5, {0x000000, 16 * 64 * 1024} }, /* blocks 0-15 */
438 { 0, 1, 0x6, {0x000000, 32 * 64 * 1024} }, /* blocks 0-31 */
439 { 0, 1, 0x7, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
David Hendricksbfa624b2012-07-24 12:47:59 -0700440
441 { X, 1, 0x0, {0x000000, 128 * 64 * 1024} }, /* all */
442 { X, 1, 0x1, {0x000000, 128 * 64 * 1024} }, /* all */
443 { X, 1, 0x2, {0x000000, 128 * 64 * 1024} }, /* all */
444 { X, 1, 0x3, {0x000000, 128 * 64 * 1024} }, /* all */
445 { X, 1, 0x4, {0x000000, 128 * 64 * 1024} }, /* all */
446 { X, 1, 0x5, {0x000000, 128 * 64 * 1024} }, /* all */
447 { X, 1, 0x6, {0x000000, 128 * 64 * 1024} }, /* all */
448 { X, 1, 0x7, {0x000000, 128 * 64 * 1024} }, /* all */
449};
450
David Hendricksf7924d12010-06-10 21:26:44 -0700451static struct w25q_range w25q16_ranges[] = {
452 { X, X, 0, {0, 0} }, /* none */
453 { 0, 0, 0x1, {0x1f0000, 64 * 1024} },
454 { 0, 0, 0x2, {0x1e0000, 128 * 1024} },
455 { 0, 0, 0x3, {0x1c0000, 256 * 1024} },
456 { 0, 0, 0x4, {0x180000, 512 * 1024} },
457 { 0, 0, 0x5, {0x100000, 1024 * 1024} },
458
459 { 0, 1, 0x1, {0x000000, 64 * 1024} },
460 { 0, 1, 0x2, {0x000000, 128 * 1024} },
461 { 0, 1, 0x3, {0x000000, 256 * 1024} },
462 { 0, 1, 0x4, {0x000000, 512 * 1024} },
463 { 0, 1, 0x5, {0x000000, 1024 * 1024} },
464 { X, X, 0x6, {0x000000, 2048 * 1024} },
465 { X, X, 0x7, {0x000000, 2048 * 1024} },
466
467 { 1, 0, 0x1, {0x1ff000, 4 * 1024} },
468 { 1, 0, 0x2, {0x1fe000, 8 * 1024} },
469 { 1, 0, 0x3, {0x1fc000, 16 * 1024} },
470 { 1, 0, 0x4, {0x1f8000, 32 * 1024} },
Paul Fagerburg90571582019-03-15 11:32:57 -0600471 { 1, 0, 0x5, {0x1f8000, 32 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700472
473 { 1, 1, 0x1, {0x000000, 4 * 1024} },
474 { 1, 1, 0x2, {0x000000, 8 * 1024} },
475 { 1, 1, 0x3, {0x000000, 16 * 1024} },
Paul Fagerburg90571582019-03-15 11:32:57 -0600476 { 1, 1, 0x4, {0x000000, 32 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700477 { 1, 1, 0x5, {0x000000, 32 * 1024} },
478};
479
480static struct w25q_range w25q32_ranges[] = {
481 { X, X, 0, {0, 0} }, /* none */
482 { 0, 0, 0x1, {0x3f0000, 64 * 1024} },
483 { 0, 0, 0x2, {0x3e0000, 128 * 1024} },
484 { 0, 0, 0x3, {0x3c0000, 256 * 1024} },
485 { 0, 0, 0x4, {0x380000, 512 * 1024} },
486 { 0, 0, 0x5, {0x300000, 1024 * 1024} },
David Hendricks05653ff2010-06-15 16:05:12 -0700487 { 0, 0, 0x6, {0x200000, 2048 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700488
489 { 0, 1, 0x1, {0x000000, 64 * 1024} },
490 { 0, 1, 0x2, {0x000000, 128 * 1024} },
491 { 0, 1, 0x3, {0x000000, 256 * 1024} },
492 { 0, 1, 0x4, {0x000000, 512 * 1024} },
493 { 0, 1, 0x5, {0x000000, 1024 * 1024} },
494 { 0, 1, 0x6, {0x000000, 2048 * 1024} },
495 { X, X, 0x7, {0x000000, 4096 * 1024} },
496
497 { 1, 0, 0x1, {0x3ff000, 4 * 1024} },
498 { 1, 0, 0x2, {0x3fe000, 8 * 1024} },
499 { 1, 0, 0x3, {0x3fc000, 16 * 1024} },
500 { 1, 0, 0x4, {0x3f8000, 32 * 1024} },
Paul Fagerburg90571582019-03-15 11:32:57 -0600501 { 1, 0, 0x5, {0x3f8000, 32 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700502
503 { 1, 1, 0x1, {0x000000, 4 * 1024} },
504 { 1, 1, 0x2, {0x000000, 8 * 1024} },
505 { 1, 1, 0x3, {0x000000, 16 * 1024} },
506 { 1, 1, 0x4, {0x000000, 32 * 1024} },
507 { 1, 1, 0x5, {0x000000, 32 * 1024} },
508};
509
510static struct w25q_range w25q80_ranges[] = {
511 { X, X, 0, {0, 0} }, /* none */
512 { 0, 0, 0x1, {0x0f0000, 64 * 1024} },
513 { 0, 0, 0x2, {0x0e0000, 128 * 1024} },
514 { 0, 0, 0x3, {0x0c0000, 256 * 1024} },
515 { 0, 0, 0x4, {0x080000, 512 * 1024} },
516
517 { 0, 1, 0x1, {0x000000, 64 * 1024} },
518 { 0, 1, 0x2, {0x000000, 128 * 1024} },
519 { 0, 1, 0x3, {0x000000, 256 * 1024} },
520 { 0, 1, 0x4, {0x000000, 512 * 1024} },
David Hendricks05653ff2010-06-15 16:05:12 -0700521 { X, X, 0x6, {0x000000, 1024 * 1024} },
522 { X, X, 0x7, {0x000000, 1024 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700523
524 { 1, 0, 0x1, {0x1ff000, 4 * 1024} },
525 { 1, 0, 0x2, {0x1fe000, 8 * 1024} },
526 { 1, 0, 0x3, {0x1fc000, 16 * 1024} },
527 { 1, 0, 0x4, {0x1f8000, 32 * 1024} },
528 { 1, 0, 0x5, {0x1f8000, 32 * 1024} },
529
530 { 1, 1, 0x1, {0x000000, 4 * 1024} },
531 { 1, 1, 0x2, {0x000000, 8 * 1024} },
532 { 1, 1, 0x3, {0x000000, 16 * 1024} },
533 { 1, 1, 0x4, {0x000000, 32 * 1024} },
534 { 1, 1, 0x5, {0x000000, 32 * 1024} },
535};
536
David Hendricks2c4a76c2010-06-28 14:00:43 -0700537static struct w25q_range w25q64_ranges[] = {
538 { X, X, 0, {0, 0} }, /* none */
539
540 { 0, 0, 0x1, {0x7e0000, 128 * 1024} },
541 { 0, 0, 0x2, {0x7c0000, 256 * 1024} },
542 { 0, 0, 0x3, {0x780000, 512 * 1024} },
543 { 0, 0, 0x4, {0x700000, 1024 * 1024} },
544 { 0, 0, 0x5, {0x600000, 2048 * 1024} },
545 { 0, 0, 0x6, {0x400000, 4096 * 1024} },
546
547 { 0, 1, 0x1, {0x000000, 128 * 1024} },
548 { 0, 1, 0x2, {0x000000, 256 * 1024} },
549 { 0, 1, 0x3, {0x000000, 512 * 1024} },
550 { 0, 1, 0x4, {0x000000, 1024 * 1024} },
551 { 0, 1, 0x5, {0x000000, 2048 * 1024} },
552 { 0, 1, 0x6, {0x000000, 4096 * 1024} },
553 { X, X, 0x7, {0x000000, 8192 * 1024} },
554
555 { 1, 0, 0x1, {0x7ff000, 4 * 1024} },
556 { 1, 0, 0x2, {0x7fe000, 8 * 1024} },
557 { 1, 0, 0x3, {0x7fc000, 16 * 1024} },
558 { 1, 0, 0x4, {0x7f8000, 32 * 1024} },
559 { 1, 0, 0x5, {0x7f8000, 32 * 1024} },
560
561 { 1, 1, 0x1, {0x000000, 4 * 1024} },
562 { 1, 1, 0x2, {0x000000, 8 * 1024} },
563 { 1, 1, 0x3, {0x000000, 16 * 1024} },
564 { 1, 1, 0x4, {0x000000, 32 * 1024} },
565 { 1, 1, 0x5, {0x000000, 32 * 1024} },
566};
567
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700568static struct w25q_range w25rq128_cmp0_ranges[] = {
569 { X, X, 0, {0, 0} }, /* NONE */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530570
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700571 { 0, 0, 0x1, {0xfc0000, 256 * 1024} }, /* Upper 1/64 */
572 { 0, 0, 0x2, {0xf80000, 512 * 1024} }, /* Upper 1/32 */
573 { 0, 0, 0x3, {0xf00000, 1024 * 1024} }, /* Upper 1/16 */
574 { 0, 0, 0x4, {0xe00000, 2048 * 1024} }, /* Upper 1/8 */
575 { 0, 0, 0x5, {0xc00000, 4096 * 1024} }, /* Upper 1/4 */
576 { 0, 0, 0x6, {0x800000, 8192 * 1024} }, /* Upper 1/2 */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530577
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700578 { 0, 1, 0x1, {0x000000, 256 * 1024} }, /* Lower 1/64 */
579 { 0, 1, 0x2, {0x000000, 512 * 1024} }, /* Lower 1/32 */
580 { 0, 1, 0x3, {0x000000, 1024 * 1024} }, /* Lower 1/16 */
581 { 0, 1, 0x4, {0x000000, 2048 * 1024} }, /* Lower 1/8 */
582 { 0, 1, 0x5, {0x000000, 4096 * 1024} }, /* Lower 1/4 */
583 { 0, 1, 0x6, {0x000000, 8192 * 1024} }, /* Lower 1/2 */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530584
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700585 { X, X, 0x7, {0x000000, 16384 * 1024} }, /* ALL */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530586
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700587 { 1, 0, 0x1, {0xfff000, 4 * 1024} }, /* Upper 1/4096 */
588 { 1, 0, 0x2, {0xffe000, 8 * 1024} }, /* Upper 1/2048 */
589 { 1, 0, 0x3, {0xffc000, 16 * 1024} }, /* Upper 1/1024 */
590 { 1, 0, 0x4, {0xff8000, 32 * 1024} }, /* Upper 1/512 */
591 { 1, 0, 0x5, {0xff8000, 32 * 1024} }, /* Upper 1/512 */
592
593 { 1, 1, 0x1, {0x000000, 4 * 1024} }, /* Lower 1/4096 */
594 { 1, 1, 0x2, {0x000000, 8 * 1024} }, /* Lower 1/2048 */
595 { 1, 1, 0x3, {0x000000, 16 * 1024} }, /* Lower 1/1024 */
596 { 1, 1, 0x4, {0x000000, 32 * 1024} }, /* Lower 1/512 */
597 { 1, 1, 0x5, {0x000000, 32 * 1024} }, /* Lower 1/512 */
598};
599
600static struct w25q_range w25rq128_cmp1_ranges[] = {
601 { X, X, 0x0, {0x000000, 16 * 1024 * 1024} }, /* ALL */
602
603 { 0, 0, 0x1, {0x000000, 16128 * 1024} }, /* Lower 63/64 */
604 { 0, 0, 0x2, {0x000000, 15872 * 1024} }, /* Lower 31/32 */
605 { 0, 0, 0x3, {0x000000, 15 * 1024 * 1024} }, /* Lower 15/16 */
606 { 0, 0, 0x4, {0x000000, 14 * 1024 * 1024} }, /* Lower 7/8 */
607 { 0, 0, 0x5, {0x000000, 12 * 1024 * 1024} }, /* Lower 3/4 */
608 { 0, 0, 0x6, {0x000000, 8 * 1024 * 1024} }, /* Lower 1/2 */
609
610 { 0, 1, 0x1, {0x040000, 16128 * 1024} }, /* Upper 63/64 */
611 { 0, 1, 0x2, {0x080000, 15872 * 1024} }, /* Upper 31/32 */
612 { 0, 1, 0x3, {0x100000, 15 * 1024 * 1024} }, /* Upper 15/16 */
613 { 0, 1, 0x4, {0x200000, 14 * 1024 * 1024} }, /* Upper 7/8 */
614 { 0, 1, 0x5, {0x400000, 12 * 1024 * 1024} }, /* Upper 3/4 */
615 { 0, 1, 0x6, {0x800000, 8 * 1024 * 1024} }, /* Upper 1/2 */
616
617 { X, X, 0x7, {0x000000, 0} }, /* NONE */
618
619 { 1, 0, 0x1, {0x000000, 16380 * 1024} }, /* Lower 4095/4096 */
620 { 1, 0, 0x2, {0x000000, 16376 * 1024} }, /* Lower 2048/2048 */
621 { 1, 0, 0x3, {0x000000, 16368 * 1024} }, /* Lower 1023/1024 */
622 { 1, 0, 0x4, {0x000000, 16352 * 1024} }, /* Lower 511/512 */
623 { 1, 0, 0x5, {0x000000, 16352 * 1024} }, /* Lower 511/512 */
624
625 { 1, 1, 0x1, {0x001000, 16380 * 1024} }, /* Upper 4095/4096 */
626 { 1, 1, 0x2, {0x002000, 16376 * 1024} }, /* Upper 2047/2048 */
627 { 1, 1, 0x3, {0x004000, 16368 * 1024} }, /* Upper 1023/1024 */
628 { 1, 1, 0x4, {0x008000, 16352 * 1024} }, /* Upper 511/512 */
629 { 1, 1, 0x5, {0x008000, 16352 * 1024} }, /* Upper 511/512 */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530630};
631
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800632static struct w25q_range w25rq256_cmp0_ranges[] = {
633 { X, X, 0x0, {0x0000000, 0x0000000} }, /* NONE */
634
635 { X, 0, 0x1, {0x1ff0000, 64 * 1 * 1024} }, /* Upper 1/512 */
636 { X, 0, 0x2, {0x1fe0000, 64 * 2 * 1024} }, /* Upper 1/256 */
637 { X, 0, 0x3, {0x1fc0000, 64 * 4 * 1024} }, /* Upper 1/128 */
638 { X, 0, 0x4, {0x1f80000, 64 * 8 * 1024} }, /* Upper 1/64 */
639 { X, 0, 0x5, {0x1f00000, 64 * 16 * 1024} }, /* Upper 1/32 */
640 { X, 0, 0x6, {0x1e00000, 64 * 32 * 1024} }, /* Upper 1/16 */
641 { X, 0, 0x7, {0x1c00000, 64 * 64 * 1024} }, /* Upper 1/8 */
642 { X, 0, 0x8, {0x1800000, 64 * 128 * 1024} }, /* Upper 1/4 */
643 { X, 0, 0x9, {0x1000000, 64 * 256 * 1024} }, /* Upper 1/2 */
644
645 { X, 1, 0x1, {0x0000000, 64 * 1 * 1024} }, /* Lower 1/512 */
646 { X, 1, 0x2, {0x0000000, 64 * 2 * 1024} }, /* Lower 1/256 */
647 { X, 1, 0x3, {0x0000000, 64 * 4 * 1024} }, /* Lower 1/128 */
648 { X, 1, 0x4, {0x0000000, 64 * 8 * 1024} }, /* Lower 1/64 */
649 { X, 1, 0x5, {0x0000000, 64 * 16 * 1024} }, /* Lower 1/32 */
650 { X, 1, 0x6, {0x0000000, 64 * 32 * 1024} }, /* Lower 1/16 */
651 { X, 1, 0x7, {0x0000000, 64 * 64 * 1024} }, /* Lower 1/8 */
652 { X, 1, 0x8, {0x0000000, 64 * 128 * 1024} }, /* Lower 1/4 */
653 { X, 1, 0x9, {0x0000000, 64 * 256 * 1024} }, /* Lower 1/2 */
654
655 { X, X, 0xa, {0x0000000, 64 * 512 * 1024} }, /* ALL */
656 { X, X, 0xb, {0x0000000, 64 * 512 * 1024} }, /* ALL */
657 { X, X, 0xc, {0x0000000, 64 * 512 * 1024} }, /* ALL */
658 { X, X, 0xd, {0x0000000, 64 * 512 * 1024} }, /* ALL */
659 { X, X, 0xe, {0x0000000, 64 * 512 * 1024} }, /* ALL */
660 { X, X, 0xf, {0x0000000, 64 * 512 * 1024} }, /* ALL */
661};
662
663static struct w25q_range w25rq256_cmp1_ranges[] = {
664 { X, X, 0x0, {0x0000000, 64 * 512 * 1024} }, /* ALL */
665
666 { X, 0, 0x1, {0x0000000, 64 * 511 * 1024} }, /* Lower 511/512 */
667 { X, 0, 0x2, {0x0000000, 64 * 510 * 1024} }, /* Lower 255/256 */
668 { X, 0, 0x3, {0x0000000, 64 * 508 * 1024} }, /* Lower 127/128 */
669 { X, 0, 0x4, {0x0000000, 64 * 504 * 1024} }, /* Lower 63/64 */
670 { X, 0, 0x5, {0x0000000, 64 * 496 * 1024} }, /* Lower 31/32 */
671 { X, 0, 0x6, {0x0000000, 64 * 480 * 1024} }, /* Lower 15/16 */
672 { X, 0, 0x7, {0x0000000, 64 * 448 * 1024} }, /* Lower 7/8 */
673 { X, 0, 0x8, {0x0000000, 64 * 384 * 1024} }, /* Lower 3/4 */
674 { X, 0, 0x9, {0x0000000, 64 * 256 * 1024} }, /* Lower 1/2 */
675
676 { X, 1, 0x1, {0x0010000, 64 * 511 * 1024} }, /* Upper 511/512 */
677 { X, 1, 0x2, {0x0020000, 64 * 510 * 1024} }, /* Upper 255/256 */
678 { X, 1, 0x3, {0x0040000, 64 * 508 * 1024} }, /* Upper 127/128 */
679 { X, 1, 0x4, {0x0080000, 64 * 504 * 1024} }, /* Upper 63/64 */
680 { X, 1, 0x5, {0x0100000, 64 * 496 * 1024} }, /* Upper 31/32 */
681 { X, 1, 0x6, {0x0200000, 64 * 480 * 1024} }, /* Upper 15/16 */
682 { X, 1, 0x7, {0x0400000, 64 * 448 * 1024} }, /* Upper 7/8 */
683 { X, 1, 0x8, {0x0800000, 64 * 384 * 1024} }, /* Upper 3/4 */
684 { X, 1, 0x9, {0x1000000, 64 * 256 * 1024} }, /* Upper 1/2 */
685
686 { X, X, 0xa, {0x0000000, 0x0000000} }, /* NONE */
687 { X, X, 0xb, {0x0000000, 0x0000000} }, /* NONE */
688 { X, X, 0xc, {0x0000000, 0x0000000} }, /* NONE */
689 { X, X, 0xd, {0x0000000, 0x0000000} }, /* NONE */
690 { X, X, 0xe, {0x0000000, 0x0000000} }, /* NONE */
691 { X, X, 0xf, {0x0000000, 0x0000000} }, /* NONE */
692};
693
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800694struct w25q_range w25x10_ranges[] = {
695 { X, X, 0, {0, 0} }, /* none */
696 { 0, 0, 0x1, {0x010000, 64 * 1024} },
697 { 0, 1, 0x1, {0x000000, 64 * 1024} },
698 { X, X, 0x2, {0x000000, 128 * 1024} },
699 { X, X, 0x3, {0x000000, 128 * 1024} },
700};
701
702struct w25q_range w25x20_ranges[] = {
703 { X, X, 0, {0, 0} }, /* none */
704 { 0, 0, 0x1, {0x030000, 64 * 1024} },
705 { 0, 0, 0x2, {0x020000, 128 * 1024} },
706 { 0, 1, 0x1, {0x000000, 64 * 1024} },
707 { 0, 1, 0x2, {0x000000, 128 * 1024} },
708 { 0, X, 0x3, {0x000000, 256 * 1024} },
709};
710
David Hendricks470ca952010-08-13 14:01:53 -0700711struct w25q_range w25x40_ranges[] = {
712 { X, X, 0, {0, 0} }, /* none */
713 { 0, 0, 0x1, {0x070000, 64 * 1024} },
714 { 0, 0, 0x2, {0x060000, 128 * 1024} },
715 { 0, 0, 0x3, {0x040000, 256 * 1024} },
716 { 0, 1, 0x1, {0x000000, 64 * 1024} },
717 { 0, 1, 0x2, {0x000000, 128 * 1024} },
718 { 0, 1, 0x3, {0x000000, 256 * 1024} },
719 { 0, X, 0x4, {0x000000, 512 * 1024} },
David Hendricksb389abb2016-06-17 16:47:00 -0700720 { 0, X, 0x5, {0x000000, 512 * 1024} },
721 { 0, X, 0x6, {0x000000, 512 * 1024} },
722 { 0, X, 0x7, {0x000000, 512 * 1024} },
David Hendricks470ca952010-08-13 14:01:53 -0700723};
724
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800725struct w25q_range w25x80_ranges[] = {
726 { X, X, 0, {0, 0} }, /* none */
727 { 0, 0, 0x1, {0x0F0000, 64 * 1024} },
728 { 0, 0, 0x2, {0x0E0000, 128 * 1024} },
729 { 0, 0, 0x3, {0x0C0000, 256 * 1024} },
730 { 0, 0, 0x4, {0x080000, 512 * 1024} },
731 { 0, 1, 0x1, {0x000000, 64 * 1024} },
732 { 0, 1, 0x2, {0x000000, 128 * 1024} },
733 { 0, 1, 0x3, {0x000000, 256 * 1024} },
734 { 0, 1, 0x4, {0x000000, 512 * 1024} },
735 { 0, X, 0x5, {0x000000, 1024 * 1024} },
736 { 0, X, 0x6, {0x000000, 1024 * 1024} },
737 { 0, X, 0x7, {0x000000, 1024 * 1024} },
738};
739
Martin Rothf3c3d5f2017-04-28 14:56:41 -0600740static struct w25q_range gd25q40_cmp0_ranges[] = {
741 { X, X, 0, {0, 0} }, /* None */
742 { 0, 0, 0x1, {0x070000, 64 * 1024} },
743 { 0, 0, 0x2, {0x060000, 128 * 1024} },
744 { 0, 0, 0x3, {0x040000, 256 * 1024} },
745 { 0, 1, 0x1, {0x000000, 64 * 1024} },
746 { 0, 1, 0x2, {0x000000, 128 * 1024} },
747 { 0, 1, 0x3, {0x000000, 256 * 1024} },
748 { 0, X, 0x4, {0x000000, 512 * 1024} }, /* All */
749 { 0, X, 0x5, {0x000000, 512 * 1024} }, /* All */
750 { 0, X, 0x6, {0x000000, 512 * 1024} }, /* All */
751 { 0, X, 0x7, {0x000000, 512 * 1024} }, /* All */
752 { 1, 0, 0x1, {0x07F000, 4 * 1024} },
753 { 1, 0, 0x2, {0x07E000, 8 * 1024} },
754 { 1, 0, 0x3, {0x07C000, 16 * 1024} },
755 { 1, 0, 0x4, {0x078000, 32 * 1024} },
756 { 1, 0, 0x5, {0x078000, 32 * 1024} },
757 { 1, 0, 0x6, {0x078000, 32 * 1024} },
758 { 1, 1, 0x1, {0x000000, 4 * 1024} },
759 { 1, 1, 0x2, {0x000000, 8 * 1024} },
760 { 1, 1, 0x3, {0x000000, 16 * 1024} },
761 { 1, 1, 0x4, {0x000000, 32 * 1024} },
762 { 1, 1, 0x5, {0x000000, 32 * 1024} },
763 { 1, 1, 0x6, {0x000000, 32 * 1024} },
764 { 1, X, 0x7, {0x000000, 512 * 1024} }, /* All */
765};
766
767static struct w25q_range gd25q40_cmp1_ranges[] = {
768 { X, X, 0x0, {0x000000, 512 * 1024} }, /* ALL */
769 { 0, 0, 0x1, {0x000000, 448 * 1024} },
770 { 0, 0, 0x2, {0x000000, 384 * 1024} },
771 { 0, 0, 0x3, {0x000000, 256 * 1024} },
772
773 { 0, 1, 0x1, {0x010000, 448 * 1024} },
774 { 0, 1, 0x2, {0x020000, 384 * 1024} },
775 { 0, 1, 0x3, {0x040000, 256 * 1024} },
776
777 { 0, X, 0x4, {0x000000, 0} }, /* None */
778 { 0, X, 0x5, {0x000000, 0} }, /* None */
779 { 0, X, 0x6, {0x000000, 0} }, /* None */
780 { 0, X, 0x7, {0x000000, 0} }, /* None */
781
782 { 1, 0, 0x1, {0x000000, 508 * 1024} },
783 { 1, 0, 0x2, {0x000000, 504 * 1024} },
784 { 1, 0, 0x3, {0x000000, 496 * 1024} },
785 { 1, 0, 0x4, {0x000000, 480 * 1024} },
786 { 1, 0, 0x5, {0x000000, 480 * 1024} },
787 { 1, 0, 0x6, {0x000000, 480 * 1024} },
788
789 { 1, 1, 0x1, {0x001000, 508 * 1024} },
790 { 1, 1, 0x2, {0x002000, 504 * 1024} },
791 { 1, 1, 0x3, {0x004000, 496 * 1024} },
792 { 1, 1, 0x4, {0x008000, 480 * 1024} },
793 { 1, 1, 0x5, {0x008000, 480 * 1024} },
794 { 1, 1, 0x6, {0x008000, 480 * 1024} },
795
796 { 1, X, 0x7, {0x000000, 0} }, /* None */
797};
798
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -0700799static struct w25q_range gd25q64_ranges[] = {
800 { X, X, 0, {0, 0} }, /* none */
801 { 0, 0, 0x1, {0x7e0000, 128 * 1024} },
802 { 0, 0, 0x2, {0x7c0000, 256 * 1024} },
803 { 0, 0, 0x3, {0x780000, 512 * 1024} },
804 { 0, 0, 0x4, {0x700000, 1024 * 1024} },
805 { 0, 0, 0x5, {0x600000, 2048 * 1024} },
806 { 0, 0, 0x6, {0x400000, 4096 * 1024} },
807
808 { 0, 1, 0x1, {0x000000, 128 * 1024} },
809 { 0, 1, 0x2, {0x000000, 256 * 1024} },
810 { 0, 1, 0x3, {0x000000, 512 * 1024} },
811 { 0, 1, 0x4, {0x000000, 1024 * 1024} },
812 { 0, 1, 0x5, {0x000000, 2048 * 1024} },
813 { 0, 1, 0x6, {0x000000, 4096 * 1024} },
814 { X, X, 0x7, {0x000000, 8192 * 1024} },
815
816 { 1, 0, 0x1, {0x7ff000, 4 * 1024} },
817 { 1, 0, 0x2, {0x7fe000, 8 * 1024} },
818 { 1, 0, 0x3, {0x7fc000, 16 * 1024} },
819 { 1, 0, 0x4, {0x7f8000, 32 * 1024} },
820 { 1, 0, 0x5, {0x7f8000, 32 * 1024} },
821 { 1, 0, 0x6, {0x7f8000, 32 * 1024} },
822
823 { 1, 1, 0x1, {0x000000, 4 * 1024} },
824 { 1, 1, 0x2, {0x000000, 8 * 1024} },
825 { 1, 1, 0x3, {0x000000, 16 * 1024} },
826 { 1, 1, 0x4, {0x000000, 32 * 1024} },
827 { 1, 1, 0x5, {0x000000, 32 * 1024} },
828 { 1, 1, 0x6, {0x000000, 32 * 1024} },
829};
830
Louis Yung-Chieh Loc8ec7152012-09-17 17:38:35 +0800831static struct w25q_range a25l040_ranges[] = {
832 { X, X, 0x0, {0, 0} }, /* none */
833 { X, X, 0x1, {0x70000, 64 * 1024} },
834 { X, X, 0x2, {0x60000, 128 * 1024} },
835 { X, X, 0x3, {0x40000, 256 * 1024} },
836 { X, X, 0x4, {0x00000, 512 * 1024} },
837 { X, X, 0x5, {0x00000, 512 * 1024} },
838 { X, X, 0x6, {0x00000, 512 * 1024} },
839 { X, X, 0x7, {0x00000, 512 * 1024} },
840};
841
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700842static uint8_t do_read_status(const struct flashctx *flash)
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +0530843{
Patrick Georgif3fa2992017-02-02 16:24:44 +0100844 if (flash->chip->read_status)
845 return flash->chip->read_status(flash);
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +0530846 else
847 return spi_read_status_register(flash);
848}
849
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700850static int do_write_status(const struct flashctx *flash, int status)
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +0530851{
Patrick Georgif3fa2992017-02-02 16:24:44 +0100852 if (flash->chip->write_status)
853 return flash->chip->write_status(flash, status);
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +0530854 else
855 return spi_write_status_register(flash, status);
856}
857
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700858/* FIXME: Move to spi25.c if it's a JEDEC standard opcode */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700859static uint8_t w25q_read_status_register_2(const struct flashctx *flash)
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700860{
861 static const unsigned char cmd[JEDEC_RDSR_OUTSIZE] = { 0x35 };
862 unsigned char readarr[2];
863 int ret;
864
865 /* Read Status Register */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700866 ret = spi_send_command(flash, sizeof(cmd), sizeof(readarr), cmd, readarr);
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700867 if (ret) {
868 /*
869 * FIXME: make this a benign failure for now in case we are
870 * unable to execute the opcode
871 */
872 msg_cdbg("RDSR2 failed!\n");
873 readarr[0] = 0x00;
874 }
875
876 return readarr[0];
877}
878
Karthikeyan Ramasubramanianfb166b72019-06-24 12:38:55 -0600879/* FIXME: Move to spi25.c if it's a JEDEC standard opcode */
880uint8_t mx25l_read_config_register(const struct flashctx *flash)
881{
882 static const unsigned char cmd[JEDEC_RDSR_OUTSIZE] = { 0x15 };
883 unsigned char readarr[2]; /* leave room for dummy byte */
884 int ret;
885
886 ret = spi_send_command(flash, sizeof(cmd), sizeof(readarr), cmd, readarr);
887 if (ret) {
888 msg_cdbg("RDCR failed!\n");
889 readarr[0] = 0x00;
890 }
891
892 return readarr[0];
893}
894
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800895/* Given a flash chip, this function returns its range table. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700896static int w25_range_table(const struct flashctx *flash,
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800897 struct w25q_range **w25q_ranges,
898 int *num_entries)
David Hendricksf7924d12010-06-10 21:26:44 -0700899{
Karthikeyan Ramasubramanianfb166b72019-06-24 12:38:55 -0600900 uint8_t cr;
901
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800902 *w25q_ranges = 0;
903 *num_entries = 0;
David Hendricksf7924d12010-06-10 21:26:44 -0700904
Patrick Georgif3fa2992017-02-02 16:24:44 +0100905 switch (flash->chip->manufacture_id) {
David Hendricksd494b0a2010-08-16 16:28:50 -0700906 case WINBOND_NEX_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +0100907 switch(flash->chip->model_id) {
David Hendricksc801adb2010-12-09 16:58:56 -0800908 case WINBOND_NEX_W25X10:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800909 *w25q_ranges = w25x10_ranges;
910 *num_entries = ARRAY_SIZE(w25x10_ranges);
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800911 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800912 case WINBOND_NEX_W25X20:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800913 *w25q_ranges = w25x20_ranges;
914 *num_entries = ARRAY_SIZE(w25x20_ranges);
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800915 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800916 case WINBOND_NEX_W25X40:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800917 *w25q_ranges = w25x40_ranges;
918 *num_entries = ARRAY_SIZE(w25x40_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700919 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800920 case WINBOND_NEX_W25X80:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800921 *w25q_ranges = w25x80_ranges;
922 *num_entries = ARRAY_SIZE(w25x80_ranges);
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800923 break;
Patrick Georgicc04a452017-02-06 12:14:43 +0100924 case WINBOND_NEX_W25Q80_V:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800925 *w25q_ranges = w25q80_ranges;
926 *num_entries = ARRAY_SIZE(w25q80_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700927 break;
Patrick Georgicc04a452017-02-06 12:14:43 +0100928 case WINBOND_NEX_W25Q16_V:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800929 *w25q_ranges = w25q16_ranges;
930 *num_entries = ARRAY_SIZE(w25q16_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700931 break;
Patrick Georgicc04a452017-02-06 12:14:43 +0100932 case WINBOND_NEX_W25Q32_V:
933 case WINBOND_NEX_W25Q32_W:
Edward O'Callaghand80cf712019-05-24 22:06:36 +1000934 case WINBOND_NEX_W25Q32JW:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800935 *w25q_ranges = w25q32_ranges;
936 *num_entries = ARRAY_SIZE(w25q32_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700937 break;
Patrick Georgicc04a452017-02-06 12:14:43 +0100938 case WINBOND_NEX_W25Q64_V:
939 case WINBOND_NEX_W25Q64_W:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800940 *w25q_ranges = w25q64_ranges;
941 *num_entries = ARRAY_SIZE(w25q64_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700942 break;
Alan Green77a95de2019-07-01 16:40:39 +1000943 case WINBOND_NEX_W25Q128_V_M:
Patrick Georgicc04a452017-02-06 12:14:43 +0100944 case WINBOND_NEX_W25Q128_V:
945 case WINBOND_NEX_W25Q128_W:
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700946 if (w25q_read_status_register_2(flash) & (1 << 6)) {
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700947 /* CMP == 1 */
948 *w25q_ranges = w25rq128_cmp1_ranges;
949 *num_entries = ARRAY_SIZE(w25rq128_cmp1_ranges);
950 } else {
951 /* CMP == 0 */
952 *w25q_ranges = w25rq128_cmp0_ranges;
953 *num_entries = ARRAY_SIZE(w25rq128_cmp0_ranges);
954 }
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530955 break;
Alan Green77a95de2019-07-01 16:40:39 +1000956 case WINBOND_NEX_W25Q256JV_M:
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800957 if (w25q_read_status_register_2(flash) & (1 << 6)) {
958 /* CMP == 1 */
959 *w25q_ranges = w25rq256_cmp1_ranges;
960 *num_entries = ARRAY_SIZE(w25rq256_cmp1_ranges);
961 } else {
962 /* CMP == 0 */
963 *w25q_ranges = w25rq256_cmp0_ranges;
964 *num_entries = ARRAY_SIZE(w25rq256_cmp0_ranges);
965 }
966 break;
David Hendricksd494b0a2010-08-16 16:28:50 -0700967 default:
968 msg_cerr("%s() %d: WINBOND flash chip mismatch (0x%04x)"
969 ", aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +0100970 flash->chip->model_id);
David Hendricksd494b0a2010-08-16 16:28:50 -0700971 return -1;
972 }
David Hendricks2c4a76c2010-06-28 14:00:43 -0700973 break;
David Hendricks57566ed2010-08-16 18:24:45 -0700974 case EON_ID_NOPREFIX:
Patrick Georgif3fa2992017-02-02 16:24:44 +0100975 switch (flash->chip->model_id) {
David Hendricksc801adb2010-12-09 16:58:56 -0800976 case EON_EN25F40:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800977 *w25q_ranges = en25f40_ranges;
978 *num_entries = ARRAY_SIZE(en25f40_ranges);
David Hendricks57566ed2010-08-16 18:24:45 -0700979 break;
David Hendrickse185bf22011-05-24 15:34:18 -0700980 case EON_EN25Q40:
981 *w25q_ranges = en25q40_ranges;
982 *num_entries = ARRAY_SIZE(en25q40_ranges);
983 break;
984 case EON_EN25Q80:
985 *w25q_ranges = en25q80_ranges;
986 *num_entries = ARRAY_SIZE(en25q80_ranges);
987 break;
988 case EON_EN25Q32:
989 *w25q_ranges = en25q32_ranges;
990 *num_entries = ARRAY_SIZE(en25q32_ranges);
991 break;
992 case EON_EN25Q64:
993 *w25q_ranges = en25q64_ranges;
994 *num_entries = ARRAY_SIZE(en25q64_ranges);
995 break;
996 case EON_EN25Q128:
997 *w25q_ranges = en25q128_ranges;
998 *num_entries = ARRAY_SIZE(en25q128_ranges);
999 break;
Marc Jonesb2f90022014-04-29 17:37:23 -06001000 case EON_EN25S64:
1001 *w25q_ranges = en25s64_ranges;
1002 *num_entries = ARRAY_SIZE(en25s64_ranges);
1003 break;
David Hendricks57566ed2010-08-16 18:24:45 -07001004 default:
1005 msg_cerr("%s():%d: EON flash chip mismatch (0x%04x)"
1006 ", aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +01001007 flash->chip->model_id);
David Hendricks57566ed2010-08-16 18:24:45 -07001008 return -1;
1009 }
1010 break;
David Hendricksc801adb2010-12-09 16:58:56 -08001011 case MACRONIX_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +01001012 switch (flash->chip->model_id) {
David Hendricksf8f00c72011-02-01 12:39:46 -08001013 case MACRONIX_MX25L1005:
1014 *w25q_ranges = mx25l1005_ranges;
1015 *num_entries = ARRAY_SIZE(mx25l1005_ranges);
1016 break;
1017 case MACRONIX_MX25L2005:
1018 *w25q_ranges = mx25l2005_ranges;
1019 *num_entries = ARRAY_SIZE(mx25l2005_ranges);
1020 break;
1021 case MACRONIX_MX25L4005:
1022 *w25q_ranges = mx25l4005_ranges;
1023 *num_entries = ARRAY_SIZE(mx25l4005_ranges);
1024 break;
1025 case MACRONIX_MX25L8005:
1026 *w25q_ranges = mx25l8005_ranges;
1027 *num_entries = ARRAY_SIZE(mx25l8005_ranges);
1028 break;
1029 case MACRONIX_MX25L1605:
1030 /* FIXME: MX25L1605 and MX25L1605D have different write
1031 * protection capabilities, but share IDs */
1032 *w25q_ranges = mx25l1605d_ranges;
1033 *num_entries = ARRAY_SIZE(mx25l1605d_ranges);
1034 break;
David Hendricksc801adb2010-12-09 16:58:56 -08001035 case MACRONIX_MX25L3205:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001036 *w25q_ranges = mx25l3205d_ranges;
1037 *num_entries = ARRAY_SIZE(mx25l3205d_ranges);
David Hendricksac72e362010-08-16 18:20:03 -07001038 break;
Vincent Palatin87e092a2013-02-28 15:46:14 -08001039 case MACRONIX_MX25U3235E:
1040 *w25q_ranges = mx25u3235e_ranges;
1041 *num_entries = ARRAY_SIZE(mx25u3235e_ranges);
1042 break;
Jongpil66a96492014-08-14 17:59:06 +09001043 case MACRONIX_MX25U6435E:
1044 *w25q_ranges = mx25u6435e_ranges;
1045 *num_entries = ARRAY_SIZE(mx25u6435e_ranges);
1046 break;
Alan Greendc0792e2019-07-01 15:01:34 +10001047 case MACRONIX_MX25U12835E:
Karthikeyan Ramasubramanianfb166b72019-06-24 12:38:55 -06001048 cr = mx25l_read_config_register(flash);
1049 if (cr & MX25U12835E_TB) { /* T/B == 1 */
1050 *w25q_ranges = mx25u12835e_tb1_ranges;
1051 *num_entries = ARRAY_SIZE(mx25u12835e_tb1_ranges);
1052 } else { /* T/B == 0 */
1053 *w25q_ranges = mx25u12835e_tb0_ranges;
1054 *num_entries = ARRAY_SIZE(mx25u12835e_tb0_ranges);
1055 }
Alex Lu831c6092017-11-02 23:19:34 -07001056 break;
David Hendricksac72e362010-08-16 18:20:03 -07001057 default:
1058 msg_cerr("%s():%d: MXIC flash chip mismatch (0x%04x)"
1059 ", aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +01001060 flash->chip->model_id);
David Hendricksac72e362010-08-16 18:20:03 -07001061 return -1;
1062 }
1063 break;
David Hendricksbfa624b2012-07-24 12:47:59 -07001064 case ST_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +01001065 switch(flash->chip->model_id) {
David Hendricksbfa624b2012-07-24 12:47:59 -07001066 case ST_N25Q064__1E:
1067 case ST_N25Q064__3E:
1068 *w25q_ranges = n25q064_ranges;
1069 *num_entries = ARRAY_SIZE(n25q064_ranges);
1070 break;
1071 default:
1072 msg_cerr("%s() %d: Micron flash chip mismatch"
1073 " (0x%04x), aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +01001074 flash->chip->model_id);
David Hendricksbfa624b2012-07-24 12:47:59 -07001075 return -1;
1076 }
1077 break;
Bryan Freed9a0051f2012-05-22 16:06:09 -07001078 case GIGADEVICE_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +01001079 switch(flash->chip->model_id) {
Bryan Freed9a0051f2012-05-22 16:06:09 -07001080 case GIGADEVICE_GD25LQ32:
1081 *w25q_ranges = w25q32_ranges;
1082 *num_entries = ARRAY_SIZE(w25q32_ranges);
1083 break;
Martin Rothf3c3d5f2017-04-28 14:56:41 -06001084 case GIGADEVICE_GD25Q40:
1085 if (w25q_read_status_register_2(flash) & (1 << 6)) {
1086 /* CMP == 1 */
1087 *w25q_ranges = gd25q40_cmp1_ranges;
1088 *num_entries = ARRAY_SIZE(gd25q40_cmp1_ranges);
1089 } else {
1090 *w25q_ranges = gd25q40_cmp0_ranges;
1091 *num_entries = ARRAY_SIZE(gd25q40_cmp0_ranges);
1092 }
1093 break;
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -07001094 case GIGADEVICE_GD25Q64:
Marc Jonesb18734f2014-04-03 16:19:47 -06001095 case GIGADEVICE_GD25LQ64:
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -07001096 *w25q_ranges = gd25q64_ranges;
1097 *num_entries = ARRAY_SIZE(gd25q64_ranges);
1098 break;
Martin Roth1fd87ed2017-02-27 20:50:50 -07001099 case GIGADEVICE_GD25Q128:
Aaron Durbin6c957d72018-08-20 09:31:01 -06001100 case GIGADEVICE_GD25LQ128CD:
Martin Roth1fd87ed2017-02-27 20:50:50 -07001101 if (w25q_read_status_register_2(flash) & (1 << 6)) {
1102 /* CMP == 1 */
1103 *w25q_ranges = w25rq128_cmp1_ranges;
1104 *num_entries = ARRAY_SIZE(w25rq128_cmp1_ranges);
1105 } else {
1106 /* CMP == 0 */
1107 *w25q_ranges = w25rq128_cmp0_ranges;
1108 *num_entries = ARRAY_SIZE(w25rq128_cmp0_ranges);
1109 }
1110 break;
Duncan Laurie0c383552019-03-16 12:35:16 -07001111 case GIGADEVICE_GD25Q256D:
1112 *w25q_ranges = w25rq256_cmp0_ranges;
1113 *num_entries = ARRAY_SIZE(w25rq256_cmp0_ranges);
1114 break;
Bryan Freed9a0051f2012-05-22 16:06:09 -07001115 default:
1116 msg_cerr("%s() %d: GigaDevice flash chip mismatch"
1117 " (0x%04x), aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +01001118 flash->chip->model_id);
Bryan Freed9a0051f2012-05-22 16:06:09 -07001119 return -1;
1120 }
1121 break;
Louis Yung-Chieh Loc8ec7152012-09-17 17:38:35 +08001122 case AMIC_ID_NOPREFIX:
Patrick Georgif3fa2992017-02-02 16:24:44 +01001123 switch(flash->chip->model_id) {
Louis Yung-Chieh Loc8ec7152012-09-17 17:38:35 +08001124 case AMIC_A25L040:
1125 *w25q_ranges = a25l040_ranges;
1126 *num_entries = ARRAY_SIZE(a25l040_ranges);
1127 break;
1128 default:
1129 msg_cerr("%s() %d: AMIC flash chip mismatch"
1130 " (0x%04x), aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +01001131 flash->chip->model_id);
Louis Yung-Chieh Loc8ec7152012-09-17 17:38:35 +08001132 return -1;
1133 }
1134 break;
Furquan Shaikhb4df8ef2017-01-05 15:05:35 -08001135 case ATMEL_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +01001136 switch(flash->chip->model_id) {
Edward O'Callaghan1fa87e02019-05-03 02:27:24 -04001137 case ATMEL_AT25SF128A:
Furquan Shaikhb4df8ef2017-01-05 15:05:35 -08001138 case ATMEL_AT25SL128A:
1139 if (w25q_read_status_register_2(flash) & (1 << 6)) {
1140 /* CMP == 1 */
1141 *w25q_ranges = w25rq128_cmp1_ranges;
1142 *num_entries = ARRAY_SIZE(w25rq128_cmp1_ranges);
1143 } else {
1144 /* CMP == 0 */
1145 *w25q_ranges = w25rq128_cmp0_ranges;
1146 *num_entries = ARRAY_SIZE(w25rq128_cmp0_ranges);
1147 }
1148 break;
1149 default:
1150 msg_cerr("%s() %d: Atmel flash chip mismatch"
1151 " (0x%04x), aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +01001152 flash->chip->model_id);
Furquan Shaikhb4df8ef2017-01-05 15:05:35 -08001153 return -1;
1154 }
1155 break;
David Hendricksf7924d12010-06-10 21:26:44 -07001156 default:
David Hendricksd494b0a2010-08-16 16:28:50 -07001157 msg_cerr("%s: flash vendor (0x%x) not found, aborting\n",
Patrick Georgif3fa2992017-02-02 16:24:44 +01001158 __func__, flash->chip->manufacture_id);
David Hendricksf7924d12010-06-10 21:26:44 -07001159 return -1;
1160 }
1161
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001162 return 0;
1163}
1164
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001165int w25_range_to_status(const struct flashctx *flash,
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001166 unsigned int start, unsigned int len,
1167 struct w25q_status *status)
1168{
1169 struct w25q_range *w25q_ranges;
1170 int i, range_found = 0;
1171 int num_entries;
1172
1173 if (w25_range_table(flash, &w25q_ranges, &num_entries)) return -1;
David Hendricksf7924d12010-06-10 21:26:44 -07001174 for (i = 0; i < num_entries; i++) {
1175 struct wp_range *r = &w25q_ranges[i].range;
1176
1177 msg_cspew("comparing range 0x%x 0x%x / 0x%x 0x%x\n",
1178 start, len, r->start, r->len);
1179 if ((start == r->start) && (len == r->len)) {
David Hendricksd494b0a2010-08-16 16:28:50 -07001180 status->bp0 = w25q_ranges[i].bp & 1;
1181 status->bp1 = w25q_ranges[i].bp >> 1;
1182 status->bp2 = w25q_ranges[i].bp >> 2;
1183 status->tb = w25q_ranges[i].tb;
1184 status->sec = w25q_ranges[i].sec;
David Hendricksf7924d12010-06-10 21:26:44 -07001185
1186 range_found = 1;
1187 break;
1188 }
1189 }
1190
1191 if (!range_found) {
1192 msg_cerr("matching range not found\n");
1193 return -1;
1194 }
David Hendricksd494b0a2010-08-16 16:28:50 -07001195 return 0;
1196}
1197
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001198int w25_status_to_range(const struct flashctx *flash,
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001199 const struct w25q_status *status,
1200 unsigned int *start, unsigned int *len)
1201{
1202 struct w25q_range *w25q_ranges;
1203 int i, status_found = 0;
1204 int num_entries;
1205
1206 if (w25_range_table(flash, &w25q_ranges, &num_entries)) return -1;
1207 for (i = 0; i < num_entries; i++) {
1208 int bp;
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +08001209 int table_bp, table_tb, table_sec;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001210
1211 bp = status->bp0 | (status->bp1 << 1) | (status->bp2 << 2);
1212 msg_cspew("comparing 0x%x 0x%x / 0x%x 0x%x / 0x%x 0x%x\n",
1213 bp, w25q_ranges[i].bp,
1214 status->tb, w25q_ranges[i].tb,
1215 status->sec, w25q_ranges[i].sec);
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +08001216 table_bp = w25q_ranges[i].bp;
1217 table_tb = w25q_ranges[i].tb;
1218 table_sec = w25q_ranges[i].sec;
1219 if ((bp == table_bp || table_bp == X) &&
1220 (status->tb == table_tb || table_tb == X) &&
1221 (status->sec == table_sec || table_sec == X)) {
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001222 *start = w25q_ranges[i].range.start;
1223 *len = w25q_ranges[i].range.len;
1224
1225 status_found = 1;
1226 break;
1227 }
1228 }
1229
1230 if (!status_found) {
1231 msg_cerr("matching status not found\n");
1232 return -1;
1233 }
1234 return 0;
1235}
1236
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001237/* Given a [start, len], this function calls w25_range_to_status() to convert
1238 * it to flash-chip-specific range bits, then sets into status register.
1239 */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001240static int w25_set_range(const struct flashctx *flash,
David Hendricksd494b0a2010-08-16 16:28:50 -07001241 unsigned int start, unsigned int len)
1242{
1243 struct w25q_status status;
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001244 int tmp = 0;
1245 int expected = 0;
David Hendricksd494b0a2010-08-16 16:28:50 -07001246
1247 memset(&status, 0, sizeof(status));
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05301248 tmp = do_read_status(flash);
David Hendricksd494b0a2010-08-16 16:28:50 -07001249 memcpy(&status, &tmp, 1);
1250 msg_cdbg("%s: old status: 0x%02x\n", __func__, tmp);
1251
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001252 if (w25_range_to_status(flash, start, len, &status)) return -1;
David Hendricksf7924d12010-06-10 21:26:44 -07001253
1254 msg_cdbg("status.busy: %x\n", status.busy);
1255 msg_cdbg("status.wel: %x\n", status.wel);
1256 msg_cdbg("status.bp0: %x\n", status.bp0);
1257 msg_cdbg("status.bp1: %x\n", status.bp1);
1258 msg_cdbg("status.bp2: %x\n", status.bp2);
1259 msg_cdbg("status.tb: %x\n", status.tb);
1260 msg_cdbg("status.sec: %x\n", status.sec);
1261 msg_cdbg("status.srp0: %x\n", status.srp0);
1262
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001263 memcpy(&expected, &status, sizeof(status));
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05301264 do_write_status(flash, expected);
David Hendricksf7924d12010-06-10 21:26:44 -07001265
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05301266 tmp = do_read_status(flash);
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001267 msg_cdbg("%s: new status: 0x%02x\n", __func__, tmp);
1268 if ((tmp & MASK_WP_AREA) == (expected & MASK_WP_AREA)) {
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001269 return 0;
1270 } else {
David Hendricksc801adb2010-12-09 16:58:56 -08001271 msg_cerr("expected=0x%02x, but actual=0x%02x.\n",
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001272 expected, tmp);
1273 return 1;
1274 }
David Hendricksf7924d12010-06-10 21:26:44 -07001275}
1276
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001277/* Print out the current status register value with human-readable text. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001278static int w25_wp_status(const struct flashctx *flash)
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001279{
1280 struct w25q_status status;
1281 int tmp;
David Hendricksce8ded32010-10-08 11:23:38 -07001282 unsigned int start, len;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001283 int ret = 0;
1284
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001285 memset(&status, 0, sizeof(status));
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05301286 tmp = do_read_status(flash);
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001287 memcpy(&status, &tmp, 1);
1288 msg_cinfo("WP: status: 0x%02x\n", tmp);
1289 msg_cinfo("WP: status.srp0: %x\n", status.srp0);
1290 msg_cinfo("WP: write protect is %s.\n",
1291 status.srp0 ? "enabled" : "disabled");
1292
1293 msg_cinfo("WP: write protect range: ");
1294 if (w25_status_to_range(flash, &status, &start, &len)) {
1295 msg_cinfo("(cannot resolve the range)\n");
1296 ret = -1;
1297 } else {
1298 msg_cinfo("start=0x%08x, len=0x%08x\n", start, len);
1299 }
1300
1301 return ret;
1302}
1303
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001304static int w25q_large_range_to_status(const struct flashctx *flash,
1305 unsigned int start, unsigned int len,
1306 struct w25q_status_large *status)
1307{
1308 struct w25q_range *w25q_ranges;
1309 int i, range_found = 0;
1310 int num_entries;
1311
1312 if (w25_range_table(flash, &w25q_ranges, &num_entries))
1313 return -1;
1314 for (i = 0; i < num_entries; i++) {
1315 struct wp_range *r = &w25q_ranges[i].range;
1316
1317 msg_cspew("comparing range 0x%x 0x%x / 0x%x 0x%x\n",
1318 start, len, r->start, r->len);
1319 if ((start == r->start) && (len == r->len)) {
1320 status->bp0 = w25q_ranges[i].bp & 1;
1321 status->bp1 = w25q_ranges[i].bp >> 1;
1322 status->bp2 = w25q_ranges[i].bp >> 2;
1323 status->bp3 = w25q_ranges[i].bp >> 3;
Karthikeyan Ramasubramanianfb166b72019-06-24 12:38:55 -06001324 /*
1325 * For MX25U12835E chip, Top/Bottom (T/B) bit is not
1326 * part of status register and in that bit position is
1327 * Quad Enable (QE)
1328 */
1329 if (flash->chip->manufacture_id != MACRONIX_ID ||
1330 flash->chip->model_id != MACRONIX_MX25U12835E)
1331 status->tb = w25q_ranges[i].tb;
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001332
1333 range_found = 1;
1334 break;
1335 }
1336 }
1337
1338 if (!range_found) {
1339 msg_cerr("matching range not found\n");
1340 return -1;
1341 }
1342 return 0;
1343}
1344
1345static int w25_large_status_to_range(const struct flashctx *flash,
1346 const struct w25q_status_large *status,
1347 unsigned int *start, unsigned int *len)
1348{
1349 struct w25q_range *w25q_ranges;
1350 int i, status_found = 0;
1351 int num_entries;
1352
1353 if (w25_range_table(flash, &w25q_ranges, &num_entries))
1354 return -1;
1355 for (i = 0; i < num_entries; i++) {
1356 int bp;
1357 int table_bp, table_tb;
1358
1359 bp = status->bp0 | (status->bp1 << 1) | (status->bp2 << 2) |
1360 (status->bp3 << 3);
1361 msg_cspew("comparing 0x%x 0x%x / 0x%x 0x%x\n",
1362 bp, w25q_ranges[i].bp,
1363 status->tb, w25q_ranges[i].tb);
1364 table_bp = w25q_ranges[i].bp;
1365 table_tb = w25q_ranges[i].tb;
1366 if ((bp == table_bp || table_bp == X) &&
1367 (status->tb == table_tb || table_tb == X)) {
1368 *start = w25q_ranges[i].range.start;
1369 *len = w25q_ranges[i].range.len;
1370
1371 status_found = 1;
1372 break;
1373 }
1374 }
1375
1376 if (!status_found) {
1377 msg_cerr("matching status not found\n");
1378 return -1;
1379 }
1380 return 0;
1381}
1382
1383/* Given a [start, len], this function calls w25_range_to_status() to convert
1384 * it to flash-chip-specific range bits, then sets into status register.
1385 * Returns 0 if successful, -1 on error, and 1 if reading back was different.
1386 */
1387static int w25q_large_set_range(const struct flashctx *flash,
1388 unsigned int start, unsigned int len)
1389{
1390 struct w25q_status_large status;
1391 int tmp;
1392 int expected = 0;
1393
1394 memset(&status, 0, sizeof(status));
1395 tmp = do_read_status(flash);
1396 memcpy(&status, &tmp, 1);
1397 msg_cdbg("%s: old status: 0x%02x\n", __func__, tmp);
1398
1399 if (w25q_large_range_to_status(flash, start, len, &status))
1400 return -1;
1401
1402 msg_cdbg("status.busy: %x\n", status.busy);
1403 msg_cdbg("status.wel: %x\n", status.wel);
1404 msg_cdbg("status.bp0: %x\n", status.bp0);
1405 msg_cdbg("status.bp1: %x\n", status.bp1);
1406 msg_cdbg("status.bp2: %x\n", status.bp2);
1407 msg_cdbg("status.bp3: %x\n", status.bp3);
1408 msg_cdbg("status.tb: %x\n", status.tb);
1409 msg_cdbg("status.srp0: %x\n", status.srp0);
1410
1411 memcpy(&expected, &status, sizeof(status));
1412 do_write_status(flash, expected);
1413
1414 tmp = do_read_status(flash);
1415 msg_cdbg("%s: new status: 0x%02x\n", __func__, tmp);
1416 if ((tmp & MASK_WP_AREA_LARGE) == (expected & MASK_WP_AREA_LARGE)) {
1417 return 0;
1418 } else {
1419 msg_cerr("expected=0x%02x, but actual=0x%02x.\n",
1420 expected, tmp);
1421 return 1;
1422 }
1423}
1424
1425static int w25q_large_wp_status(const struct flashctx *flash)
1426{
1427 struct w25q_status_large sr1;
1428 struct w25q_status_2 sr2;
1429 uint8_t tmp[2];
1430 unsigned int start, len;
1431 int ret = 0;
1432
1433 memset(&sr1, 0, sizeof(sr1));
1434 tmp[0] = do_read_status(flash);
1435 memcpy(&sr1, &tmp[0], 1);
1436
1437 memset(&sr2, 0, sizeof(sr2));
1438 tmp[1] = w25q_read_status_register_2(flash);
1439 memcpy(&sr2, &tmp[1], 1);
1440
1441 msg_cinfo("WP: status: 0x%02x%02x\n", tmp[1], tmp[0]);
1442 msg_cinfo("WP: status.srp0: %x\n", sr1.srp0);
1443 msg_cinfo("WP: status.srp1: %x\n", sr2.srp1);
1444 msg_cinfo("WP: write protect is %s.\n",
1445 (sr1.srp0 || sr2.srp1) ? "enabled" : "disabled");
1446
1447 msg_cinfo("WP: write protect range: ");
1448 if (w25_large_status_to_range(flash, &sr1, &start, &len)) {
1449 msg_cinfo("(cannot resolve the range)\n");
1450 ret = -1;
1451 } else {
1452 msg_cinfo("start=0x%08x, len=0x%08x\n", start, len);
1453 }
1454
1455 return ret;
1456}
1457
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001458/* Set/clear the SRP0 bit in the status register. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001459static int w25_set_srp0(const struct flashctx *flash, int enable)
David Hendricksf7924d12010-06-10 21:26:44 -07001460{
1461 struct w25q_status status;
1462 int tmp = 0;
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001463 int expected = 0;
David Hendricksf7924d12010-06-10 21:26:44 -07001464
1465 memset(&status, 0, sizeof(status));
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05301466 tmp = do_read_status(flash);
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001467 /* FIXME: this is NOT endian-free copy. */
David Hendricksf7924d12010-06-10 21:26:44 -07001468 memcpy(&status, &tmp, 1);
1469 msg_cdbg("%s: old status: 0x%02x\n", __func__, tmp);
1470
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001471 status.srp0 = enable ? 1 : 0;
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001472 memcpy(&expected, &status, sizeof(status));
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05301473 do_write_status(flash, expected);
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001474
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05301475 tmp = do_read_status(flash);
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001476 msg_cdbg("%s: new status: 0x%02x\n", __func__, tmp);
1477 if ((tmp & MASK_WP_AREA) != (expected & MASK_WP_AREA))
1478 return 1;
David Hendricksf7924d12010-06-10 21:26:44 -07001479
1480 return 0;
1481}
1482
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001483static int w25_enable_writeprotect(const struct flashctx *flash,
David Hendricks1c09f802012-10-03 11:03:48 -07001484 enum wp_mode wp_mode)
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001485{
1486 int ret;
1487
David Hendricks1c09f802012-10-03 11:03:48 -07001488 switch (wp_mode) {
1489 case WP_MODE_HARDWARE:
1490 ret = w25_set_srp0(flash, 1);
1491 break;
1492 default:
1493 msg_cerr("%s(): unsupported write-protect mode\n", __func__);
1494 return 1;
1495 }
1496
David Hendricksc801adb2010-12-09 16:58:56 -08001497 if (ret)
1498 msg_cerr("%s(): error=%d.\n", __func__, ret);
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001499 return ret;
1500}
1501
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001502static int w25_disable_writeprotect(const struct flashctx *flash)
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001503{
1504 int ret;
1505
1506 ret = w25_set_srp0(flash, 0);
David Hendricksc801adb2010-12-09 16:58:56 -08001507 if (ret)
1508 msg_cerr("%s(): error=%d.\n", __func__, ret);
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001509 return ret;
1510}
1511
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001512static int w25_list_ranges(const struct flashctx *flash)
David Hendricks0f7f5382011-02-11 18:12:31 -08001513{
1514 struct w25q_range *w25q_ranges;
1515 int i, num_entries;
1516
1517 if (w25_range_table(flash, &w25q_ranges, &num_entries)) return -1;
1518 for (i = 0; i < num_entries; i++) {
1519 msg_cinfo("start: 0x%06x, length: 0x%06x\n",
1520 w25q_ranges[i].range.start,
1521 w25q_ranges[i].range.len);
1522 }
1523
1524 return 0;
1525}
1526
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001527static int w25q_wp_status(const struct flashctx *flash)
David Hendricks1c09f802012-10-03 11:03:48 -07001528{
1529 struct w25q_status sr1;
1530 struct w25q_status_2 sr2;
David Hendricksf1bd8802012-10-30 11:37:57 -07001531 uint8_t tmp[2];
David Hendricks1c09f802012-10-03 11:03:48 -07001532 unsigned int start, len;
1533 int ret = 0;
1534
1535 memset(&sr1, 0, sizeof(sr1));
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05301536 tmp[0] = do_read_status(flash);
David Hendricksf1bd8802012-10-30 11:37:57 -07001537 memcpy(&sr1, &tmp[0], 1);
David Hendricks1c09f802012-10-03 11:03:48 -07001538
David Hendricksf1bd8802012-10-30 11:37:57 -07001539 memset(&sr2, 0, sizeof(sr2));
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001540 tmp[1] = w25q_read_status_register_2(flash);
David Hendricksf1bd8802012-10-30 11:37:57 -07001541 memcpy(&sr2, &tmp[1], 1);
1542
1543 msg_cinfo("WP: status: 0x%02x%02x\n", tmp[1], tmp[0]);
David Hendricks1c09f802012-10-03 11:03:48 -07001544 msg_cinfo("WP: status.srp0: %x\n", sr1.srp0);
1545 msg_cinfo("WP: status.srp1: %x\n", sr2.srp1);
1546 msg_cinfo("WP: write protect is %s.\n",
1547 (sr1.srp0 || sr2.srp1) ? "enabled" : "disabled");
1548
1549 msg_cinfo("WP: write protect range: ");
1550 if (w25_status_to_range(flash, &sr1, &start, &len)) {
1551 msg_cinfo("(cannot resolve the range)\n");
1552 ret = -1;
1553 } else {
1554 msg_cinfo("start=0x%08x, len=0x%08x\n", start, len);
1555 }
1556
1557 return ret;
1558}
1559
1560/*
1561 * W25Q adds an optional byte to the standard WRSR opcode. If /CS is
1562 * de-asserted after the first byte, then it acts like a JEDEC-standard
1563 * WRSR command. if /CS is asserted, then the next data byte is written
1564 * into status register 2.
1565 */
1566#define W25Q_WRSR_OUTSIZE 0x03
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001567static int w25q_write_status_register_WREN(const struct flashctx *flash, uint8_t s1, uint8_t s2)
David Hendricks1c09f802012-10-03 11:03:48 -07001568{
1569 int result;
1570 struct spi_command cmds[] = {
1571 {
1572 /* FIXME: WRSR requires either EWSR or WREN depending on chip type. */
1573 .writecnt = JEDEC_WREN_OUTSIZE,
1574 .writearr = (const unsigned char[]){ JEDEC_WREN },
1575 .readcnt = 0,
1576 .readarr = NULL,
1577 }, {
1578 .writecnt = W25Q_WRSR_OUTSIZE,
1579 .writearr = (const unsigned char[]){ JEDEC_WRSR, s1, s2 },
1580 .readcnt = 0,
1581 .readarr = NULL,
1582 }, {
1583 .writecnt = 0,
1584 .writearr = NULL,
1585 .readcnt = 0,
1586 .readarr = NULL,
1587 }};
1588
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001589 result = spi_send_multicommand(flash, cmds);
David Hendricks1c09f802012-10-03 11:03:48 -07001590 if (result) {
1591 msg_cerr("%s failed during command execution\n",
1592 __func__);
1593 }
1594
1595 /* WRSR performs a self-timed erase before the changes take effect. */
David Hendricks60824042014-12-11 17:22:06 -08001596 programmer_delay(100 * 1000);
David Hendricks1c09f802012-10-03 11:03:48 -07001597
1598 return result;
1599}
1600
1601/*
1602 * Set/clear the SRP1 bit in status register 2.
1603 * FIXME: make this more generic if other chips use the same SR2 layout
1604 */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001605static int w25q_set_srp1(const struct flashctx *flash, int enable)
David Hendricks1c09f802012-10-03 11:03:48 -07001606{
1607 struct w25q_status sr1;
1608 struct w25q_status_2 sr2;
1609 uint8_t tmp, expected;
1610
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05301611 tmp = do_read_status(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001612 memcpy(&sr1, &tmp, 1);
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001613 tmp = w25q_read_status_register_2(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001614 memcpy(&sr2, &tmp, 1);
1615
1616 msg_cdbg("%s: old status 2: 0x%02x\n", __func__, tmp);
1617
1618 sr2.srp1 = enable ? 1 : 0;
1619
1620 memcpy(&expected, &sr2, 1);
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001621 w25q_write_status_register_WREN(flash, *((uint8_t *)&sr1), *((uint8_t *)&sr2));
David Hendricks1c09f802012-10-03 11:03:48 -07001622
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001623 tmp = w25q_read_status_register_2(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001624 msg_cdbg("%s: new status 2: 0x%02x\n", __func__, tmp);
1625 if ((tmp & MASK_WP2_AREA) != (expected & MASK_WP2_AREA))
1626 return 1;
1627
1628 return 0;
1629}
1630
1631enum wp_mode get_wp_mode(const char *mode_str)
1632{
1633 enum wp_mode wp_mode = WP_MODE_UNKNOWN;
1634
1635 if (!strcasecmp(mode_str, "hardware"))
1636 wp_mode = WP_MODE_HARDWARE;
1637 else if (!strcasecmp(mode_str, "power_cycle"))
1638 wp_mode = WP_MODE_POWER_CYCLE;
1639 else if (!strcasecmp(mode_str, "permanent"))
1640 wp_mode = WP_MODE_PERMANENT;
1641
1642 return wp_mode;
1643}
1644
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001645static int w25q_disable_writeprotect(const struct flashctx *flash,
David Hendricks1c09f802012-10-03 11:03:48 -07001646 enum wp_mode wp_mode)
1647{
1648 int ret = 1;
David Hendricks1c09f802012-10-03 11:03:48 -07001649 struct w25q_status_2 sr2;
1650 uint8_t tmp;
1651
1652 switch (wp_mode) {
1653 case WP_MODE_HARDWARE:
1654 ret = w25_set_srp0(flash, 0);
1655 break;
1656 case WP_MODE_POWER_CYCLE:
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001657 tmp = w25q_read_status_register_2(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001658 memcpy(&sr2, &tmp, 1);
1659 if (sr2.srp1) {
1660 msg_cerr("%s(): must disconnect power to disable "
1661 "write-protection\n", __func__);
1662 } else {
1663 ret = 0;
1664 }
1665 break;
1666 case WP_MODE_PERMANENT:
1667 msg_cerr("%s(): cannot disable permanent write-protection\n",
1668 __func__);
1669 break;
1670 default:
1671 msg_cerr("%s(): invalid mode specified\n", __func__);
1672 break;
1673 }
1674
1675 if (ret)
1676 msg_cerr("%s(): error=%d.\n", __func__, ret);
1677 return ret;
1678}
1679
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001680static int w25q_disable_writeprotect_default(const struct flashctx *flash)
David Hendricks1c09f802012-10-03 11:03:48 -07001681{
1682 return w25q_disable_writeprotect(flash, WP_MODE_HARDWARE);
1683}
1684
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001685static int w25q_enable_writeprotect(const struct flashctx *flash,
David Hendricks1c09f802012-10-03 11:03:48 -07001686 enum wp_mode wp_mode)
1687{
1688 int ret = 1;
1689 struct w25q_status sr1;
1690 struct w25q_status_2 sr2;
1691 uint8_t tmp;
1692
1693 switch (wp_mode) {
1694 case WP_MODE_HARDWARE:
1695 if (w25q_disable_writeprotect(flash, WP_MODE_POWER_CYCLE)) {
1696 msg_cerr("%s(): cannot disable power cycle WP mode\n",
1697 __func__);
1698 break;
1699 }
1700
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05301701 tmp = do_read_status(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001702 memcpy(&sr1, &tmp, 1);
1703 if (sr1.srp0)
1704 ret = 0;
1705 else
1706 ret = w25_set_srp0(flash, 1);
1707
1708 break;
1709 case WP_MODE_POWER_CYCLE:
1710 if (w25q_disable_writeprotect(flash, WP_MODE_HARDWARE)) {
1711 msg_cerr("%s(): cannot disable hardware WP mode\n",
1712 __func__);
1713 break;
1714 }
1715
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001716 tmp = w25q_read_status_register_2(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001717 memcpy(&sr2, &tmp, 1);
1718 if (sr2.srp1)
1719 ret = 0;
1720 else
1721 ret = w25q_set_srp1(flash, 1);
1722
1723 break;
1724 case WP_MODE_PERMANENT:
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05301725 tmp = do_read_status(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001726 memcpy(&sr1, &tmp, 1);
1727 if (sr1.srp0 == 0) {
1728 ret = w25_set_srp0(flash, 1);
1729 if (ret) {
David Hendricksf1bd8802012-10-30 11:37:57 -07001730 msg_perr("%s(): cannot enable SRP0 for "
David Hendricks1c09f802012-10-03 11:03:48 -07001731 "permanent WP\n", __func__);
1732 break;
1733 }
1734 }
1735
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001736 tmp = w25q_read_status_register_2(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001737 memcpy(&sr2, &tmp, 1);
1738 if (sr2.srp1 == 0) {
1739 ret = w25q_set_srp1(flash, 1);
1740 if (ret) {
David Hendricksf1bd8802012-10-30 11:37:57 -07001741 msg_perr("%s(): cannot enable SRP1 for "
David Hendricks1c09f802012-10-03 11:03:48 -07001742 "permanent WP\n", __func__);
1743 break;
1744 }
1745 }
1746
1747 break;
David Hendricksf1bd8802012-10-30 11:37:57 -07001748 default:
1749 msg_perr("%s(): invalid mode %d\n", __func__, wp_mode);
1750 break;
David Hendricks1c09f802012-10-03 11:03:48 -07001751 }
1752
1753 if (ret)
1754 msg_cerr("%s(): error=%d.\n", __func__, ret);
1755 return ret;
1756}
1757
1758/* W25P, W25X, and many flash chips from various vendors */
David Hendricksf7924d12010-06-10 21:26:44 -07001759struct wp wp_w25 = {
David Hendricks0f7f5382011-02-11 18:12:31 -08001760 .list_ranges = w25_list_ranges,
David Hendricksf7924d12010-06-10 21:26:44 -07001761 .set_range = w25_set_range,
1762 .enable = w25_enable_writeprotect,
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001763 .disable = w25_disable_writeprotect,
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001764 .wp_status = w25_wp_status,
David Hendricks1c09f802012-10-03 11:03:48 -07001765
1766};
1767
1768/* W25Q series has features such as a second status register and SFDP */
1769struct wp wp_w25q = {
1770 .list_ranges = w25_list_ranges,
1771 .set_range = w25_set_range,
1772 .enable = w25q_enable_writeprotect,
1773 /*
1774 * By default, disable hardware write-protection. We may change
1775 * this later if we want to add fine-grained write-protect disable
1776 * as a command-line option.
1777 */
1778 .disable = w25q_disable_writeprotect_default,
1779 .wp_status = w25q_wp_status,
David Hendricksf7924d12010-06-10 21:26:44 -07001780};
David Hendrickse0512a72014-07-15 20:30:47 -07001781
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001782/* W25Q large series has 4 block-protect bits */
1783struct wp wp_w25q_large = {
1784 .list_ranges = w25_list_ranges,
1785 .set_range = w25q_large_set_range,
1786 .enable = w25q_enable_writeprotect,
1787 /*
1788 * By default, disable hardware write-protection. We may change
1789 * this later if we want to add fine-grained write-protect disable
1790 * as a command-line option.
1791 */
1792 .disable = w25q_disable_writeprotect_default,
1793 .wp_status = w25q_large_wp_status,
1794};
1795
David Hendricksaf3944a2014-07-28 18:37:40 -07001796struct generic_range gd25q32_cmp0_ranges[] = {
1797 /* none, bp4 and bp3 => don't care */
David Hendricks148a4bf2015-03-13 21:02:42 -07001798 { { }, 0x00, {0, 0} },
1799 { { }, 0x08, {0, 0} },
1800 { { }, 0x10, {0, 0} },
1801 { { }, 0x18, {0, 0} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001802
David Hendricks148a4bf2015-03-13 21:02:42 -07001803 { { }, 0x01, {0x3f0000, 64 * 1024} },
1804 { { }, 0x02, {0x3e0000, 128 * 1024} },
1805 { { }, 0x03, {0x3c0000, 256 * 1024} },
1806 { { }, 0x04, {0x380000, 512 * 1024} },
1807 { { }, 0x05, {0x300000, 1024 * 1024} },
1808 { { }, 0x06, {0x200000, 2048 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001809
David Hendricks148a4bf2015-03-13 21:02:42 -07001810 { { }, 0x09, {0x000000, 64 * 1024} },
1811 { { }, 0x0a, {0x000000, 128 * 1024} },
1812 { { }, 0x0b, {0x000000, 256 * 1024} },
1813 { { }, 0x0c, {0x000000, 512 * 1024} },
1814 { { }, 0x0d, {0x000000, 1024 * 1024} },
1815 { { }, 0x0e, {0x000000, 2048 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001816
1817 /* all, bp4 and bp3 => don't care */
David Hendricks148a4bf2015-03-13 21:02:42 -07001818 { { }, 0x07, {0x000000, 4096 * 1024} },
1819 { { }, 0x0f, {0x000000, 4096 * 1024} },
1820 { { }, 0x17, {0x000000, 4096 * 1024} },
1821 { { }, 0x1f, {0x000000, 4096 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001822
David Hendricks148a4bf2015-03-13 21:02:42 -07001823 { { }, 0x11, {0x3ff000, 4 * 1024} },
1824 { { }, 0x12, {0x3fe000, 8 * 1024} },
1825 { { }, 0x13, {0x3fc000, 16 * 1024} },
1826 { { }, 0x14, {0x3f8000, 32 * 1024} }, /* bp0 => don't care */
1827 { { }, 0x15, {0x3f8000, 32 * 1024} }, /* bp0 => don't care */
1828 { { }, 0x16, {0x3f8000, 32 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001829
David Hendricks148a4bf2015-03-13 21:02:42 -07001830 { { }, 0x19, {0x000000, 4 * 1024} },
1831 { { }, 0x1a, {0x000000, 8 * 1024} },
1832 { { }, 0x1b, {0x000000, 16 * 1024} },
1833 { { }, 0x1c, {0x000000, 32 * 1024} }, /* bp0 => don't care */
1834 { { }, 0x1d, {0x000000, 32 * 1024} }, /* bp0 => don't care */
1835 { { }, 0x1e, {0x000000, 32 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001836};
1837
1838struct generic_range gd25q32_cmp1_ranges[] = {
Martin Roth563a1fe2017-04-18 14:26:27 -06001839 /* All, bp4 and bp3 => don't care */
1840 { { }, 0x00, {0x000000, 4096 * 1024} }, /* All */
1841 { { }, 0x08, {0x000000, 4096 * 1024} },
1842 { { }, 0x10, {0x000000, 4096 * 1024} },
1843 { { }, 0x18, {0x000000, 4096 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001844
David Hendricks148a4bf2015-03-13 21:02:42 -07001845 { { }, 0x01, {0x000000, 4032 * 1024} },
1846 { { }, 0x02, {0x000000, 3968 * 1024} },
1847 { { }, 0x03, {0x000000, 3840 * 1024} },
1848 { { }, 0x04, {0x000000, 3584 * 1024} },
1849 { { }, 0x05, {0x000000, 3 * 1024 * 1024} },
1850 { { }, 0x06, {0x000000, 2 * 1024 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001851
David Hendricks148a4bf2015-03-13 21:02:42 -07001852 { { }, 0x09, {0x010000, 4032 * 1024} },
1853 { { }, 0x0a, {0x020000, 3968 * 1024} },
1854 { { }, 0x0b, {0x040000, 3840 * 1024} },
1855 { { }, 0x0c, {0x080000, 3584 * 1024} },
1856 { { }, 0x0d, {0x100000, 3 * 1024 * 1024} },
1857 { { }, 0x0e, {0x200000, 2 * 1024 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001858
Martin Roth563a1fe2017-04-18 14:26:27 -06001859 /* None, bp4 and bp3 => don't care */
1860 { { }, 0x07, {0, 0} }, /* None */
1861 { { }, 0x0f, {0, 0} },
1862 { { }, 0x17, {0, 0} },
1863 { { }, 0x1f, {0, 0} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001864
David Hendricks148a4bf2015-03-13 21:02:42 -07001865 { { }, 0x11, {0x000000, 4092 * 1024} },
1866 { { }, 0x12, {0x000000, 4088 * 1024} },
1867 { { }, 0x13, {0x000000, 4080 * 1024} },
1868 { { }, 0x14, {0x000000, 4064 * 1024} }, /* bp0 => don't care */
1869 { { }, 0x15, {0x000000, 4064 * 1024} }, /* bp0 => don't care */
1870 { { }, 0x16, {0x000000, 4064 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001871
David Hendricks148a4bf2015-03-13 21:02:42 -07001872 { { }, 0x19, {0x001000, 4092 * 1024} },
1873 { { }, 0x1a, {0x002000, 4088 * 1024} },
1874 { { }, 0x1b, {0x040000, 4080 * 1024} },
1875 { { }, 0x1c, {0x080000, 4064 * 1024} }, /* bp0 => don't care */
1876 { { }, 0x1d, {0x080000, 4064 * 1024} }, /* bp0 => don't care */
1877 { { }, 0x1e, {0x080000, 4064 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001878};
1879
1880static struct generic_wp gd25q32_wp = {
1881 /* TODO: map second status register */
1882 .sr1 = { .bp0_pos = 2, .bp_bits = 5, .srp_pos = 7 },
1883};
1884
David Hendricks1e9d7ca2016-03-14 15:50:34 -07001885struct generic_range gd25q128_cmp0_ranges[] = {
1886 /* none, bp4 and bp3 => don't care, others = 0 */
1887 { { .tb = 0 }, 0x00, {0, 0} },
1888 { { .tb = 0 }, 0x08, {0, 0} },
1889 { { .tb = 0 }, 0x10, {0, 0} },
1890 { { .tb = 0 }, 0x18, {0, 0} },
1891
1892 { { .tb = 0 }, 0x01, {0xfc0000, 256 * 1024} },
1893 { { .tb = 0 }, 0x02, {0xf80000, 512 * 1024} },
1894 { { .tb = 0 }, 0x03, {0xf00000, 1024 * 1024} },
1895 { { .tb = 0 }, 0x04, {0xe00000, 2048 * 1024} },
1896 { { .tb = 0 }, 0x05, {0xc00000, 4096 * 1024} },
1897 { { .tb = 0 }, 0x06, {0x800000, 8192 * 1024} },
1898
1899 { { .tb = 0 }, 0x09, {0x000000, 256 * 1024} },
1900 { { .tb = 0 }, 0x0a, {0x000000, 512 * 1024} },
1901 { { .tb = 0 }, 0x0b, {0x000000, 1024 * 1024} },
1902 { { .tb = 0 }, 0x0c, {0x000000, 2048 * 1024} },
1903 { { .tb = 0 }, 0x0d, {0x000000, 4096 * 1024} },
1904 { { .tb = 0 }, 0x0e, {0x000000, 8192 * 1024} },
1905
1906 /* all, bp4 and bp3 => don't care, others = 1 */
1907 { { .tb = 0 }, 0x07, {0x000000, 16384 * 1024} },
1908 { { .tb = 0 }, 0x0f, {0x000000, 16384 * 1024} },
1909 { { .tb = 0 }, 0x17, {0x000000, 16384 * 1024} },
1910 { { .tb = 0 }, 0x1f, {0x000000, 16384 * 1024} },
1911
1912 { { .tb = 0 }, 0x11, {0xfff000, 4 * 1024} },
1913 { { .tb = 0 }, 0x12, {0xffe000, 8 * 1024} },
1914 { { .tb = 0 }, 0x13, {0xffc000, 16 * 1024} },
1915 { { .tb = 0 }, 0x14, {0xff8000, 32 * 1024} }, /* bp0 => don't care */
1916 { { .tb = 0 }, 0x15, {0xff8000, 32 * 1024} }, /* bp0 => don't care */
1917
1918 { { .tb = 0 }, 0x19, {0x000000, 4 * 1024} },
1919 { { .tb = 0 }, 0x1a, {0x000000, 8 * 1024} },
1920 { { .tb = 0 }, 0x1b, {0x000000, 16 * 1024} },
1921 { { .tb = 0 }, 0x1c, {0x000000, 32 * 1024} }, /* bp0 => don't care */
1922 { { .tb = 0 }, 0x1d, {0x000000, 32 * 1024} }, /* bp0 => don't care */
1923 { { .tb = 0 }, 0x1e, {0x000000, 32 * 1024} },
1924};
1925
1926struct generic_range gd25q128_cmp1_ranges[] = {
1927 /* none, bp4 and bp3 => don't care, others = 0 */
1928 { { .tb = 1 }, 0x00, {0x000000, 16384 * 1024} },
1929 { { .tb = 1 }, 0x08, {0x000000, 16384 * 1024} },
1930 { { .tb = 1 }, 0x10, {0x000000, 16384 * 1024} },
1931 { { .tb = 1 }, 0x18, {0x000000, 16384 * 1024} },
1932
1933 { { .tb = 1 }, 0x01, {0x000000, 16128 * 1024} },
1934 { { .tb = 1 }, 0x02, {0x000000, 15872 * 1024} },
1935 { { .tb = 1 }, 0x03, {0x000000, 15360 * 1024} },
1936 { { .tb = 1 }, 0x04, {0x000000, 14336 * 1024} },
1937 { { .tb = 1 }, 0x05, {0x000000, 12288 * 1024} },
1938 { { .tb = 1 }, 0x06, {0x000000, 8192 * 1024} },
1939
1940 { { .tb = 1 }, 0x09, {0x000000, 16128 * 1024} },
1941 { { .tb = 1 }, 0x0a, {0x000000, 15872 * 1024} },
1942 { { .tb = 1 }, 0x0b, {0x000000, 15360 * 1024} },
1943 { { .tb = 1 }, 0x0c, {0x000000, 14336 * 1024} },
1944 { { .tb = 1 }, 0x0d, {0x000000, 12288 * 1024} },
1945 { { .tb = 1 }, 0x0e, {0x000000, 8192 * 1024} },
1946
1947 /* none, bp4 and bp3 => don't care, others = 1 */
1948 { { .tb = 1 }, 0x07, {0x000000, 16384 * 1024} },
1949 { { .tb = 1 }, 0x08, {0x000000, 16384 * 1024} },
1950 { { .tb = 1 }, 0x0f, {0x000000, 16384 * 1024} },
1951 { { .tb = 1 }, 0x17, {0x000000, 16384 * 1024} },
1952 { { .tb = 1 }, 0x1f, {0x000000, 16384 * 1024} },
1953
1954 { { .tb = 1 }, 0x11, {0x000000, 16380 * 1024} },
1955 { { .tb = 1 }, 0x12, {0x000000, 16376 * 1024} },
1956 { { .tb = 1 }, 0x13, {0x000000, 16368 * 1024} },
1957 { { .tb = 1 }, 0x14, {0x000000, 16352 * 1024} }, /* bp0 => don't care */
1958 { { .tb = 1 }, 0x15, {0x000000, 16352 * 1024} }, /* bp0 => don't care */
1959
1960 { { .tb = 1 }, 0x19, {0x001000, 16380 * 1024} },
1961 { { .tb = 1 }, 0x1a, {0x002000, 16376 * 1024} },
1962 { { .tb = 1 }, 0x1b, {0x004000, 16368 * 1024} },
1963 { { .tb = 1 }, 0x1c, {0x008000, 16352 * 1024} }, /* bp0 => don't care */
1964 { { .tb = 1 }, 0x1d, {0x008000, 16352 * 1024} }, /* bp0 => don't care */
1965 { { .tb = 1 }, 0x1e, {0x008000, 16352 * 1024} },
1966};
1967
1968static struct generic_wp gd25q128_wp = {
1969 /* TODO: map second and third status registers */
1970 .sr1 = { .bp0_pos = 2, .bp_bits = 5, .srp_pos = 7 },
1971};
1972
David Hendricks83541d32014-07-15 20:58:21 -07001973#if 0
1974/* FIXME: MX25L6405D has same ID as MX25L6406 */
1975static struct w25q_range mx25l6405d_ranges[] = {
1976 { X, 0, 0, {0, 0} }, /* none */
1977 { X, 0, 0x1, {0x7e0000, 2 * 64 * 1024} }, /* blocks 126-127 */
1978 { X, 0, 0x2, {0x7c0000, 4 * 64 * 1024} }, /* blocks 124-127 */
1979 { X, 0, 0x3, {0x780000, 8 * 64 * 1024} }, /* blocks 120-127 */
1980 { X, 0, 0x4, {0x700000, 16 * 64 * 1024} }, /* blocks 112-127 */
1981 { X, 0, 0x5, {0x600000, 32 * 64 * 1024} }, /* blocks 96-127 */
1982 { X, 0, 0x6, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
1983 { X, 0, 0x7, {0x000000, 64 * 128 * 1024} }, /* blocks 0-127 */
1984
1985 { X, 1, 0x0, {0x000000, 8192 * 1024} },
1986 { X, 1, 0x1, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
1987 { X, 1, 0x2, {0x000000, 64 * 96 * 1024} }, /* blocks 0-95 */
1988 { X, 1, 0x3, {0x000000, 64 * 112 * 1024} }, /* blocks 0-111 */
1989 { X, 1, 0x4, {0x000000, 64 * 120 * 1024} }, /* blocks 0-119 */
1990 { X, 1, 0x5, {0x000000, 64 * 124 * 1024} }, /* blocks 0-123 */
1991 { X, 1, 0x6, {0x000000, 64 * 126 * 1024} }, /* blocks 0-125 */
1992 { X, 1, 0x7, {0x000000, 64 * 128 * 1024} }, /* blocks 0-127 */
1993};
1994#endif
1995
1996/* FIXME: MX25L6406 has same ID as MX25L6405D */
1997struct generic_range mx25l6406e_ranges[] = {
David Hendricks148a4bf2015-03-13 21:02:42 -07001998 { { }, 0, {0, 0} }, /* none */
1999 { { }, 0x1, {0x7e0000, 64 * 2 * 1024} }, /* blocks 126-127 */
2000 { { }, 0x2, {0x7c0000, 64 * 4 * 1024} }, /* blocks 124-127 */
2001 { { }, 0x3, {0x7a0000, 64 * 8 * 1024} }, /* blocks 120-127 */
2002 { { }, 0x4, {0x700000, 64 * 16 * 1024} }, /* blocks 112-127 */
2003 { { }, 0x5, {0x600000, 64 * 32 * 1024} }, /* blocks 96-127 */
2004 { { }, 0x6, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
David Hendricks83541d32014-07-15 20:58:21 -07002005
David Hendricks148a4bf2015-03-13 21:02:42 -07002006 { { }, 0x7, {0x000000, 64 * 128 * 1024} }, /* all */
2007 { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* all */
2008 { { }, 0x9, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
2009 { { }, 0xa, {0x000000, 64 * 96 * 1024} }, /* blocks 0-95 */
2010 { { }, 0xb, {0x000000, 64 * 112 * 1024} }, /* blocks 0-111 */
2011 { { }, 0xc, {0x000000, 64 * 120 * 1024} }, /* blocks 0-119 */
2012 { { }, 0xd, {0x000000, 64 * 124 * 1024} }, /* blocks 0-123 */
2013 { { }, 0xe, {0x000000, 64 * 126 * 1024} }, /* blocks 0-125 */
2014 { { }, 0xf, {0x000000, 64 * 128 * 1024} }, /* all */
David Hendricks83541d32014-07-15 20:58:21 -07002015};
2016
2017static struct generic_wp mx25l6406e_wp = {
2018 .sr1 = { .bp0_pos = 2, .bp_bits = 4, .srp_pos = 7 },
2019 .ranges = &mx25l6406e_ranges[0],
2020};
David Hendrickse0512a72014-07-15 20:30:47 -07002021
David Hendricksc3496092014-11-13 17:20:55 -08002022struct generic_range mx25l6495f_tb0_ranges[] = {
David Hendricks148a4bf2015-03-13 21:02:42 -07002023 { { }, 0, {0, 0} }, /* none */
2024 { { }, 0x1, {0x7f0000, 64 * 1 * 1024} }, /* block 127 */
2025 { { }, 0x2, {0x7e0000, 64 * 2 * 1024} }, /* blocks 126-127 */
2026 { { }, 0x3, {0x7c0000, 64 * 4 * 1024} }, /* blocks 124-127 */
David Hendricksc3496092014-11-13 17:20:55 -08002027
David Hendricks148a4bf2015-03-13 21:02:42 -07002028 { { }, 0x4, {0x780000, 64 * 8 * 1024} }, /* blocks 120-127 */
2029 { { }, 0x5, {0x700000, 64 * 16 * 1024} }, /* blocks 112-127 */
2030 { { }, 0x6, {0x600000, 64 * 32 * 1024} }, /* blocks 96-127 */
2031 { { }, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
2032 { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* all */
2033 { { }, 0x9, {0x000000, 64 * 128 * 1024} }, /* all */
2034 { { }, 0xa, {0x000000, 64 * 128 * 1024} }, /* all */
2035 { { }, 0xb, {0x000000, 64 * 128 * 1024} }, /* all */
2036 { { }, 0xc, {0x000000, 64 * 128 * 1024} }, /* all */
2037 { { }, 0xd, {0x000000, 64 * 128 * 1024} }, /* all */
2038 { { }, 0xe, {0x000000, 64 * 128 * 1024} }, /* all */
2039 { { }, 0xf, {0x000000, 64 * 128 * 1024} }, /* all */
David Hendricksc3496092014-11-13 17:20:55 -08002040};
2041
2042struct generic_range mx25l6495f_tb1_ranges[] = {
David Hendricks148a4bf2015-03-13 21:02:42 -07002043 { { }, 0, {0, 0} }, /* none */
2044 { { }, 0x1, {0x000000, 64 * 1 * 1024} }, /* block 0 */
2045 { { }, 0x2, {0x000000, 64 * 2 * 1024} }, /* blocks 0-1 */
2046 { { }, 0x3, {0x000000, 64 * 4 * 1024} }, /* blocks 0-3 */
2047 { { }, 0x4, {0x000000, 64 * 8 * 1024} }, /* blocks 0-7 */
2048 { { }, 0x5, {0x000000, 64 * 16 * 1024} }, /* blocks 0-15 */
2049 { { }, 0x6, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
2050 { { }, 0x7, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
2051 { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* all */
2052 { { }, 0x9, {0x000000, 64 * 128 * 1024} }, /* all */
2053 { { }, 0xa, {0x000000, 64 * 128 * 1024} }, /* all */
2054 { { }, 0xb, {0x000000, 64 * 128 * 1024} }, /* all */
2055 { { }, 0xc, {0x000000, 64 * 128 * 1024} }, /* all */
2056 { { }, 0xd, {0x000000, 64 * 128 * 1024} }, /* all */
2057 { { }, 0xe, {0x000000, 64 * 128 * 1024} }, /* all */
2058 { { }, 0xf, {0x000000, 64 * 128 * 1024} }, /* all */
David Hendricksc3496092014-11-13 17:20:55 -08002059};
2060
2061static struct generic_wp mx25l6495f_wp = {
2062 .sr1 = { .bp0_pos = 2, .bp_bits = 4, .srp_pos = 7 },
2063};
2064
Vic Yang848bfd12018-03-23 10:24:07 -07002065struct generic_range mx25l25635f_tb0_ranges[] = {
2066 { { }, 0, {0, 0} }, /* none */
2067 { { }, 0x1, {0x1ff0000, 64 * 1 * 1024} }, /* block 511 */
2068 { { }, 0x2, {0x1fe0000, 64 * 2 * 1024} }, /* blocks 510-511 */
2069 { { }, 0x3, {0x1fc0000, 64 * 4 * 1024} }, /* blocks 508-511 */
2070 { { }, 0x4, {0x1f80000, 64 * 8 * 1024} }, /* blocks 504-511 */
2071 { { }, 0x5, {0x1f00000, 64 * 16 * 1024} }, /* blocks 496-511 */
2072 { { }, 0x6, {0x1e00000, 64 * 32 * 1024} }, /* blocks 480-511 */
2073 { { }, 0x7, {0x1c00000, 64 * 64 * 1024} }, /* blocks 448-511 */
2074 { { }, 0x8, {0x1800000, 64 * 128 * 1024} }, /* blocks 384-511 */
2075 { { }, 0x9, {0x1000000, 64 * 256 * 1024} }, /* blocks 256-511 */
2076 { { }, 0xa, {0x0000000, 64 * 512 * 1024} }, /* all */
2077 { { }, 0xb, {0x0000000, 64 * 512 * 1024} }, /* all */
2078 { { }, 0xc, {0x0000000, 64 * 512 * 1024} }, /* all */
2079 { { }, 0xd, {0x0000000, 64 * 512 * 1024} }, /* all */
2080 { { }, 0xe, {0x0000000, 64 * 512 * 1024} }, /* all */
2081 { { }, 0xf, {0x0000000, 64 * 512 * 1024} }, /* all */
2082};
2083
2084struct generic_range mx25l25635f_tb1_ranges[] = {
2085 { { }, 0, {0, 0} }, /* none */
2086 { { }, 0x1, {0x000000, 64 * 1 * 1024} }, /* block 0 */
2087 { { }, 0x2, {0x000000, 64 * 2 * 1024} }, /* blocks 0-1 */
2088 { { }, 0x3, {0x000000, 64 * 4 * 1024} }, /* blocks 0-3 */
2089 { { }, 0x4, {0x000000, 64 * 8 * 1024} }, /* blocks 0-7 */
2090 { { }, 0x5, {0x000000, 64 * 16 * 1024} }, /* blocks 0-15 */
2091 { { }, 0x6, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
2092 { { }, 0x7, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
2093 { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* blocks 0-127 */
2094 { { }, 0x9, {0x000000, 64 * 256 * 1024} }, /* blocks 0-255 */
2095 { { }, 0xa, {0x000000, 64 * 512 * 1024} }, /* all */
2096 { { }, 0xb, {0x000000, 64 * 512 * 1024} }, /* all */
2097 { { }, 0xc, {0x000000, 64 * 512 * 1024} }, /* all */
2098 { { }, 0xd, {0x000000, 64 * 512 * 1024} }, /* all */
2099 { { }, 0xe, {0x000000, 64 * 512 * 1024} }, /* all */
2100 { { }, 0xf, {0x000000, 64 * 512 * 1024} }, /* all */
2101};
2102
2103static struct generic_wp mx25l25635f_wp = {
2104 .sr1 = { .bp0_pos = 2, .bp_bits = 4, .srp_pos = 7 },
2105};
2106
David Hendricks148a4bf2015-03-13 21:02:42 -07002107struct generic_range s25fs128s_ranges[] = {
2108 { { .tb = 1 }, 0, {0, 0} }, /* none */
2109 { { .tb = 1 }, 0x1, {0x000000, 256 * 1024} }, /* lower 64th */
2110 { { .tb = 1 }, 0x2, {0x000000, 512 * 1024} }, /* lower 32nd */
2111 { { .tb = 1 }, 0x3, {0x000000, 1024 * 1024} }, /* lower 16th */
2112 { { .tb = 1 }, 0x4, {0x000000, 2048 * 1024} }, /* lower 8th */
2113 { { .tb = 1 }, 0x5, {0x000000, 4096 * 1024} }, /* lower 4th */
2114 { { .tb = 1 }, 0x6, {0x000000, 8192 * 1024} }, /* lower half */
2115 { { .tb = 1 }, 0x7, {0x000000, 16384 * 1024} }, /* all */
David Hendricksa9884852014-12-11 15:31:12 -08002116
David Hendricks148a4bf2015-03-13 21:02:42 -07002117 { { .tb = 0 }, 0, {0, 0} }, /* none */
2118 { { .tb = 0 }, 0x1, {0xfc0000, 256 * 1024} }, /* upper 64th */
2119 { { .tb = 0 }, 0x2, {0xf80000, 512 * 1024} }, /* upper 32nd */
2120 { { .tb = 0 }, 0x3, {0xf00000, 1024 * 1024} }, /* upper 16th */
2121 { { .tb = 0 }, 0x4, {0xe00000, 2048 * 1024} }, /* upper 8th */
2122 { { .tb = 0 }, 0x5, {0xc00000, 4096 * 1024} }, /* upper 4th */
2123 { { .tb = 0 }, 0x6, {0x800000, 8192 * 1024} }, /* upper half */
2124 { { .tb = 0 }, 0x7, {0x000000, 16384 * 1024} }, /* all */
David Hendricksa9884852014-12-11 15:31:12 -08002125};
2126
2127static struct generic_wp s25fs128s_wp = {
2128 .sr1 = { .bp0_pos = 2, .bp_bits = 3, .srp_pos = 7 },
David Hendricks148a4bf2015-03-13 21:02:42 -07002129 .get_modifier_bits = s25f_get_modifier_bits,
2130 .set_modifier_bits = s25f_set_modifier_bits,
David Hendricksa9884852014-12-11 15:31:12 -08002131};
2132
David Hendricksc694bb82015-02-25 14:52:17 -08002133
David Hendricks148a4bf2015-03-13 21:02:42 -07002134struct generic_range s25fl256s_ranges[] = {
2135 { { .tb = 1 }, 0, {0, 0} }, /* none */
2136 { { .tb = 1 }, 0x1, {0x000000, 512 * 1024} }, /* lower 64th */
2137 { { .tb = 1 }, 0x2, {0x000000, 1024 * 1024} }, /* lower 32nd */
2138 { { .tb = 1 }, 0x3, {0x000000, 2048 * 1024} }, /* lower 16th */
2139 { { .tb = 1 }, 0x4, {0x000000, 4096 * 1024} }, /* lower 8th */
2140 { { .tb = 1 }, 0x5, {0x000000, 8192 * 1024} }, /* lower 4th */
2141 { { .tb = 1 }, 0x6, {0x000000, 16384 * 1024} }, /* lower half */
2142 { { .tb = 1 }, 0x7, {0x000000, 32768 * 1024} }, /* all */
2143
2144 { { .tb = 0 }, 0, {0, 0} }, /* none */
2145 { { .tb = 0 }, 0x1, {0x1f80000, 512 * 1024} }, /* upper 64th */
2146 { { .tb = 0 }, 0x2, {0x1f00000, 1024 * 1024} }, /* upper 32nd */
2147 { { .tb = 0 }, 0x3, {0x1e00000, 2048 * 1024} }, /* upper 16th */
2148 { { .tb = 0 }, 0x4, {0x1c00000, 4096 * 1024} }, /* upper 8th */
2149 { { .tb = 0 }, 0x5, {0x1800000, 8192 * 1024} }, /* upper 4th */
2150 { { .tb = 0 }, 0x6, {0x1000000, 16384 * 1024} }, /* upper half */
2151 { { .tb = 0 }, 0x7, {0x000000, 32768 * 1024} }, /* all */
David Hendricksc694bb82015-02-25 14:52:17 -08002152};
2153
2154static struct generic_wp s25fl256s_wp = {
2155 .sr1 = { .bp0_pos = 2, .bp_bits = 3, .srp_pos = 7 },
David Hendricks148a4bf2015-03-13 21:02:42 -07002156 .get_modifier_bits = s25f_get_modifier_bits,
2157 .set_modifier_bits = s25f_set_modifier_bits,
David Hendricksc694bb82015-02-25 14:52:17 -08002158};
2159
David Hendrickse0512a72014-07-15 20:30:47 -07002160/* Given a flash chip, this function returns its writeprotect info. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002161static int generic_range_table(const struct flashctx *flash,
David Hendrickse0512a72014-07-15 20:30:47 -07002162 struct generic_wp **wp,
2163 int *num_entries)
2164{
2165 *wp = NULL;
2166 *num_entries = 0;
2167
Patrick Georgif3fa2992017-02-02 16:24:44 +01002168 switch (flash->chip->manufacture_id) {
David Hendricksaf3944a2014-07-28 18:37:40 -07002169 case GIGADEVICE_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +01002170 switch(flash->chip->model_id) {
David Hendricks1e9d7ca2016-03-14 15:50:34 -07002171
Martin Roth563a1fe2017-04-18 14:26:27 -06002172 case GIGADEVICE_GD25LQ32:
David Hendricksaf3944a2014-07-28 18:37:40 -07002173 case GIGADEVICE_GD25Q32: {
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002174 uint8_t sr1 = w25q_read_status_register_2(flash);
David Hendricksaf3944a2014-07-28 18:37:40 -07002175 *wp = &gd25q32_wp;
David Hendricks1e9d7ca2016-03-14 15:50:34 -07002176
David Hendricksaf3944a2014-07-28 18:37:40 -07002177 if (!(sr1 & (1 << 6))) { /* CMP == 0 */
2178 (*wp)->ranges = &gd25q32_cmp0_ranges[0];
2179 *num_entries = ARRAY_SIZE(gd25q32_cmp0_ranges);
2180 } else { /* CMP == 1 */
2181 (*wp)->ranges = &gd25q32_cmp1_ranges[0];
2182 *num_entries = ARRAY_SIZE(gd25q32_cmp1_ranges);
2183 }
2184
2185 break;
David Hendricks1e9d7ca2016-03-14 15:50:34 -07002186 }
Furquan Shaikh62cd8102016-07-17 23:04:06 -07002187 case GIGADEVICE_GD25Q128:
Aaron Durbin6c957d72018-08-20 09:31:01 -06002188 case GIGADEVICE_GD25LQ128CD: {
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002189 uint8_t sr1 = w25q_read_status_register_2(flash);
David Hendricks1e9d7ca2016-03-14 15:50:34 -07002190 *wp = &gd25q128_wp;
2191
2192 if (!(sr1 & (1 << 6))) { /* CMP == 0 */
2193 (*wp)->ranges = &gd25q128_cmp0_ranges[0];
2194 *num_entries = ARRAY_SIZE(gd25q128_cmp0_ranges);
2195 } else { /* CMP == 1 */
2196 (*wp)->ranges = &gd25q128_cmp1_ranges[0];
2197 *num_entries = ARRAY_SIZE(gd25q128_cmp1_ranges);
2198 }
2199
2200 break;
David Hendricksaf3944a2014-07-28 18:37:40 -07002201 }
2202 default:
2203 msg_cerr("%s() %d: GigaDevice flash chip mismatch"
2204 " (0x%04x), aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +01002205 flash->chip->model_id);
David Hendricksaf3944a2014-07-28 18:37:40 -07002206 return -1;
2207 }
2208 break;
David Hendricks83541d32014-07-15 20:58:21 -07002209 case MACRONIX_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +01002210 switch (flash->chip->model_id) {
David Hendricks83541d32014-07-15 20:58:21 -07002211 case MACRONIX_MX25L6405:
2212 /* FIXME: MX25L64* chips have mixed capabilities and
2213 share IDs */
2214 *wp = &mx25l6406e_wp;
2215 *num_entries = ARRAY_SIZE(mx25l6406e_ranges);
2216 break;
David Hendricksc3496092014-11-13 17:20:55 -08002217 case MACRONIX_MX25L6495F: {
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002218 uint8_t cr = mx25l_read_config_register(flash);
David Hendricksc3496092014-11-13 17:20:55 -08002219
2220 *wp = &mx25l6495f_wp;
2221 if (!(cr & (1 << 3))) { /* T/B == 0 */
2222 (*wp)->ranges = &mx25l6495f_tb0_ranges[0];
2223 *num_entries = ARRAY_SIZE(mx25l6495f_tb0_ranges);
2224 } else { /* T/B == 1 */
2225 (*wp)->ranges = &mx25l6495f_tb1_ranges[0];
2226 *num_entries = ARRAY_SIZE(mx25l6495f_tb1_ranges);
2227 }
2228 break;
2229 }
Vic Yang848bfd12018-03-23 10:24:07 -07002230 case MACRONIX_MX25L25635F: {
2231 uint8_t cr = mx25l_read_config_register(flash);
2232
2233 *wp = &mx25l25635f_wp;
2234 if (!(cr & (1 << 3))) { /* T/B == 0 */
2235 (*wp)->ranges = &mx25l25635f_tb0_ranges[0];
2236 *num_entries = ARRAY_SIZE(mx25l25635f_tb0_ranges);
2237 } else { /* T/B == 1 */
2238 (*wp)->ranges = &mx25l25635f_tb1_ranges[0];
2239 *num_entries = ARRAY_SIZE(mx25l25635f_tb1_ranges);
2240 }
2241 break;
2242 }
David Hendricks83541d32014-07-15 20:58:21 -07002243 default:
2244 msg_cerr("%s():%d: MXIC flash chip mismatch (0x%04x)"
2245 ", aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +01002246 flash->chip->model_id);
David Hendricks83541d32014-07-15 20:58:21 -07002247 return -1;
2248 }
2249 break;
David Hendricksa9884852014-12-11 15:31:12 -08002250 case SPANSION_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +01002251 switch (flash->chip->model_id) {
David Hendricksa9884852014-12-11 15:31:12 -08002252 case SPANSION_S25FS128S_L:
2253 case SPANSION_S25FS128S_S: {
David Hendricksa9884852014-12-11 15:31:12 -08002254 *wp = &s25fs128s_wp;
David Hendricks148a4bf2015-03-13 21:02:42 -07002255 (*wp)->ranges = s25fs128s_ranges;
2256 *num_entries = ARRAY_SIZE(s25fs128s_ranges);
David Hendricksa9884852014-12-11 15:31:12 -08002257 break;
2258 }
David Hendricksc694bb82015-02-25 14:52:17 -08002259 case SPANSION_S25FL256S_UL:
2260 case SPANSION_S25FL256S_US: {
David Hendricksc694bb82015-02-25 14:52:17 -08002261 *wp = &s25fl256s_wp;
David Hendricks148a4bf2015-03-13 21:02:42 -07002262 (*wp)->ranges = s25fl256s_ranges;
2263 *num_entries = ARRAY_SIZE(s25fl256s_ranges);
David Hendricksc694bb82015-02-25 14:52:17 -08002264 break;
2265 }
David Hendricksa9884852014-12-11 15:31:12 -08002266 default:
2267 msg_cerr("%s():%d Spansion flash chip mismatch (0x%04x)"
Patrick Georgif3fa2992017-02-02 16:24:44 +01002268 ", aborting\n", __func__, __LINE__,
2269 flash->chip->model_id);
David Hendricksa9884852014-12-11 15:31:12 -08002270 return -1;
2271 }
2272 break;
David Hendrickse0512a72014-07-15 20:30:47 -07002273 default:
2274 msg_cerr("%s: flash vendor (0x%x) not found, aborting\n",
Patrick Georgif3fa2992017-02-02 16:24:44 +01002275 __func__, flash->chip->manufacture_id);
David Hendrickse0512a72014-07-15 20:30:47 -07002276 return -1;
2277 }
2278
2279 return 0;
2280}
2281
2282/* Given a [start, len], this function finds a block protect bit combination
2283 * (if possible) and sets the corresponding bits in "status". Remaining bits
2284 * are preserved. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002285static int generic_range_to_status(const struct flashctx *flash,
David Hendrickse0512a72014-07-15 20:30:47 -07002286 unsigned int start, unsigned int len,
2287 uint8_t *status)
2288{
2289 struct generic_wp *wp;
2290 struct generic_range *r;
2291 int i, range_found = 0, num_entries;
2292 uint8_t bp_mask;
2293
2294 if (generic_range_table(flash, &wp, &num_entries))
2295 return -1;
2296
2297 bp_mask = ((1 << (wp->sr1.bp0_pos + wp->sr1.bp_bits)) - 1) - \
2298 ((1 << wp->sr1.bp0_pos) - 1);
2299
2300 for (i = 0, r = &wp->ranges[0]; i < num_entries; i++, r++) {
2301 msg_cspew("comparing range 0x%x 0x%x / 0x%x 0x%x\n",
2302 start, len, r->range.start, r->range.len);
2303 if ((start == r->range.start) && (len == r->range.len)) {
2304 *status &= ~(bp_mask);
2305 *status |= r->bp << (wp->sr1.bp0_pos);
David Hendricks148a4bf2015-03-13 21:02:42 -07002306
2307 if (wp->set_modifier_bits) {
2308 if (wp->set_modifier_bits(flash, &r->m) < 0) {
2309 msg_cerr("error setting modifier "
2310 "bits for range.\n");
2311 return -1;
2312 }
2313 }
2314
David Hendrickse0512a72014-07-15 20:30:47 -07002315 range_found = 1;
2316 break;
2317 }
2318 }
2319
2320 if (!range_found) {
2321 msg_cerr("matching range not found\n");
2322 return -1;
2323 }
2324 return 0;
2325}
2326
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002327static int generic_status_to_range(const struct flashctx *flash,
David Hendrickse0512a72014-07-15 20:30:47 -07002328 const uint8_t sr1, unsigned int *start, unsigned int *len)
2329{
2330 struct generic_wp *wp;
2331 struct generic_range *r;
Duncan Laurie04ca1172015-03-12 09:25:34 -07002332 int num_entries, i, status_found = 0;
David Hendrickse0512a72014-07-15 20:30:47 -07002333 uint8_t sr1_bp;
David Hendricks148a4bf2015-03-13 21:02:42 -07002334 struct generic_modifier_bits m;
David Hendrickse0512a72014-07-15 20:30:47 -07002335
2336 if (generic_range_table(flash, &wp, &num_entries))
2337 return -1;
2338
David Hendricks148a4bf2015-03-13 21:02:42 -07002339 /* modifier bits may be compared more than once, so get them here */
2340 if (wp->get_modifier_bits) {
2341 if (wp->get_modifier_bits(flash, &m) < 0)
2342 return -1;
2343 }
2344
David Hendrickse0512a72014-07-15 20:30:47 -07002345 sr1_bp = (sr1 >> wp->sr1.bp0_pos) & ((1 << wp->sr1.bp_bits) - 1);
2346
2347 for (i = 0, r = &wp->ranges[0]; i < num_entries; i++, r++) {
David Hendricks148a4bf2015-03-13 21:02:42 -07002348 if (wp->get_modifier_bits) {
2349 if (memcmp(&m, &r->m, sizeof(m)))
2350 continue;
2351 }
David Hendrickse0512a72014-07-15 20:30:47 -07002352 msg_cspew("comparing 0x%02x 0x%02x\n", sr1_bp, r->bp);
2353 if (sr1_bp == r->bp) {
2354 *start = r->range.start;
2355 *len = r->range.len;
2356 status_found = 1;
2357 break;
2358 }
2359 }
2360
2361 if (!status_found) {
2362 msg_cerr("matching status not found\n");
2363 return -1;
2364 }
2365 return 0;
2366}
2367
2368/* Given a [start, len], this function calls generic_range_to_status() to
2369 * convert it to flash-chip-specific range bits, then sets into status register.
2370 */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002371static int generic_set_range(const struct flashctx *flash,
David Hendrickse0512a72014-07-15 20:30:47 -07002372 unsigned int start, unsigned int len)
2373{
2374 uint8_t status, expected;
2375
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05302376 status = do_read_status(flash);
David Hendrickse0512a72014-07-15 20:30:47 -07002377 msg_cdbg("%s: old status: 0x%02x\n", __func__, status);
2378
2379 expected = status; /* preserve non-bp bits */
2380 if (generic_range_to_status(flash, start, len, &expected))
2381 return -1;
2382
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05302383 do_write_status(flash, expected);
David Hendrickse0512a72014-07-15 20:30:47 -07002384
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05302385 status = do_read_status(flash);
David Hendrickse0512a72014-07-15 20:30:47 -07002386 msg_cdbg("%s: new status: 0x%02x\n", __func__, status);
2387 if (status != expected) {
2388 msg_cerr("expected=0x%02x, but actual=0x%02x.\n",
2389 expected, status);
2390 return 1;
2391 }
2392
2393 return 0;
2394}
2395
2396/* Set/clear the status regsiter write protect bit in SR1. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002397static int generic_set_srp0(const struct flashctx *flash, int enable)
David Hendrickse0512a72014-07-15 20:30:47 -07002398{
2399 uint8_t status, expected;
2400 struct generic_wp *wp;
2401 int num_entries;
2402
2403 if (generic_range_table(flash, &wp, &num_entries))
2404 return -1;
2405
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05302406 expected = do_read_status(flash);
David Hendrickse0512a72014-07-15 20:30:47 -07002407 msg_cdbg("%s: old status: 0x%02x\n", __func__, expected);
2408
2409 if (enable)
2410 expected |= 1 << wp->sr1.srp_pos;
2411 else
2412 expected &= ~(1 << wp->sr1.srp_pos);
2413
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05302414 do_write_status(flash, expected);
David Hendrickse0512a72014-07-15 20:30:47 -07002415
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05302416 status = do_read_status(flash);
David Hendrickse0512a72014-07-15 20:30:47 -07002417 msg_cdbg("%s: new status: 0x%02x\n", __func__, status);
2418 if (status != expected)
2419 return -1;
2420
2421 return 0;
2422}
2423
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002424static int generic_enable_writeprotect(const struct flashctx *flash,
David Hendrickse0512a72014-07-15 20:30:47 -07002425 enum wp_mode wp_mode)
2426{
2427 int ret;
2428
2429 switch (wp_mode) {
2430 case WP_MODE_HARDWARE:
2431 ret = generic_set_srp0(flash, 1);
2432 break;
2433 default:
2434 msg_cerr("%s(): unsupported write-protect mode\n", __func__);
2435 return 1;
2436 }
2437
2438 if (ret)
2439 msg_cerr("%s(): error=%d.\n", __func__, ret);
2440 return ret;
2441}
2442
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002443static int generic_disable_writeprotect(const struct flashctx *flash)
David Hendrickse0512a72014-07-15 20:30:47 -07002444{
2445 int ret;
2446
2447 ret = generic_set_srp0(flash, 0);
2448 if (ret)
2449 msg_cerr("%s(): error=%d.\n", __func__, ret);
2450 return ret;
2451}
2452
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002453static int generic_list_ranges(const struct flashctx *flash)
David Hendrickse0512a72014-07-15 20:30:47 -07002454{
2455 struct generic_wp *wp;
2456 struct generic_range *r;
2457 int i, num_entries;
2458
2459 if (generic_range_table(flash, &wp, &num_entries))
2460 return -1;
2461
2462 r = &wp->ranges[0];
2463 for (i = 0; i < num_entries; i++) {
2464 msg_cinfo("start: 0x%06x, length: 0x%06x\n",
2465 r->range.start, r->range.len);
2466 r++;
2467 }
2468
2469 return 0;
2470}
2471
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002472static int generic_wp_status(const struct flashctx *flash)
David Hendrickse0512a72014-07-15 20:30:47 -07002473{
2474 uint8_t sr1;
2475 unsigned int start, len;
2476 int ret = 0;
2477 struct generic_wp *wp;
David Hendrickse0512a72014-07-15 20:30:47 -07002478 int num_entries, wp_en;
2479
2480 if (generic_range_table(flash, &wp, &num_entries))
2481 return -1;
2482
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05302483 sr1 = do_read_status(flash);
David Hendrickse0512a72014-07-15 20:30:47 -07002484 wp_en = (sr1 >> wp->sr1.srp_pos) & 1;
2485
2486 msg_cinfo("WP: status: 0x%04x\n", sr1);
2487 msg_cinfo("WP: status.srp0: %x\n", wp_en);
2488 /* FIXME: SRP1 is not really generic, but we probably should print
2489 * it anyway to have consistent output. #legacycruft */
2490 msg_cinfo("WP: status.srp1: %x\n", 0);
2491 msg_cinfo("WP: write protect is %s.\n",
2492 wp_en ? "enabled" : "disabled");
2493
2494 msg_cinfo("WP: write protect range: ");
2495 if (generic_status_to_range(flash, sr1, &start, &len)) {
2496 msg_cinfo("(cannot resolve the range)\n");
2497 ret = -1;
2498 } else {
2499 msg_cinfo("start=0x%08x, len=0x%08x\n", start, len);
2500 }
2501
2502 return ret;
2503}
2504
2505struct wp wp_generic = {
2506 .list_ranges = generic_list_ranges,
2507 .set_range = generic_set_range,
2508 .enable = generic_enable_writeprotect,
2509 .disable = generic_disable_writeprotect,
2510 .wp_status = generic_wp_status,
2511};