blob: 8e6297678e1d5912f4ffc865b2be2dce78a36d62 [file] [log] [blame]
stepan927d4e22007-04-04 22:45:58 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
stepan927d4e22007-04-04 22:45:58 +00003 *
uweb25f1ea2007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
uwe6ab4b7b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
wardfbe9c652007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
stepan927d4e22007-04-04 22:45:58 +00008 *
uweb25f1ea2007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
stepan927d4e22007-04-04 22:45:58 +000012 *
uweb25f1ea2007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
stepan927d4e22007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
stepan927d4e22007-04-04 22:45:58 +000027#include <string.h>
stepan927d4e22007-04-04 22:45:58 +000028#include "flash.h"
hailfinger428f6852010-07-27 22:41:39 +000029#include "programmer.h"
stepan927d4e22007-04-04 22:45:58 +000030
hailfinger324a9cc2010-05-26 01:45:41 +000031#if defined(__i386__) || defined(__x86_64__)
stuge04909772007-05-04 04:47:04 +000032/*
uwebe4477b2007-08-23 16:08:21 +000033 * Helper functions for many Winbond Super I/Os of the W836xx range.
stuge04909772007-05-04 04:47:04 +000034 */
stuge04909772007-05-04 04:47:04 +000035/* Enter extended functions */
stugeaa35d392009-01-26 02:34:51 +000036void w836xx_ext_enter(uint16_t port)
uwe23438a02007-05-03 10:09:23 +000037{
hailfingere1f062f2008-05-22 13:22:45 +000038 OUTB(0x87, port);
39 OUTB(0x87, port);
stuge04909772007-05-04 04:47:04 +000040}
uwe23438a02007-05-03 10:09:23 +000041
stuge04909772007-05-04 04:47:04 +000042/* Leave extended functions */
stugeaa35d392009-01-26 02:34:51 +000043void w836xx_ext_leave(uint16_t port)
stuge04909772007-05-04 04:47:04 +000044{
hailfingere1f062f2008-05-22 13:22:45 +000045 OUTB(0xAA, port);
stuge04909772007-05-04 04:47:04 +000046}
uwe23438a02007-05-03 10:09:23 +000047
hailfinger7bac0e52009-05-25 23:26:50 +000048/* Generic Super I/O helper functions */
49uint8_t sio_read(uint16_t port, uint8_t reg)
stuge04909772007-05-04 04:47:04 +000050{
hailfinger7bac0e52009-05-25 23:26:50 +000051 OUTB(reg, port);
52 return INB(port + 1);
stuge04909772007-05-04 04:47:04 +000053}
uwe23438a02007-05-03 10:09:23 +000054
hailfinger7bac0e52009-05-25 23:26:50 +000055void sio_write(uint16_t port, uint8_t reg, uint8_t data)
stuge04909772007-05-04 04:47:04 +000056{
hailfinger7bac0e52009-05-25 23:26:50 +000057 OUTB(reg, port);
58 OUTB(data, port + 1);
stuge04909772007-05-04 04:47:04 +000059}
uwe23438a02007-05-03 10:09:23 +000060
hailfinger7bac0e52009-05-25 23:26:50 +000061void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
stuge04909772007-05-04 04:47:04 +000062{
rminnich6079a1c2007-10-12 21:22:40 +000063 uint8_t tmp;
uwe23438a02007-05-03 10:09:23 +000064
hailfinger7bac0e52009-05-25 23:26:50 +000065 OUTB(reg, port);
66 tmp = INB(port + 1) & ~mask;
67 OUTB(tmp | (data & mask), port + 1);
uwe23438a02007-05-03 10:09:23 +000068}
69
hailfingerc236f9e2009-12-22 23:42:04 +000070/* Not used yet. */
71#if 0
72static int enable_flash_decode_superio(void)
73{
74 int ret;
75 uint8_t tmp;
76
77 switch (superio.vendor) {
78 case SUPERIO_VENDOR_NONE:
79 ret = -1;
80 break;
81 case SUPERIO_VENDOR_ITE:
82 enter_conf_mode_ite(superio.port);
uwef6f94d42010-03-13 17:28:29 +000083 /* Enable flash mapping. Works for most old ITE style Super I/O. */
hailfingerc236f9e2009-12-22 23:42:04 +000084 tmp = sio_read(superio.port, 0x24);
85 tmp |= 0xfc;
86 sio_write(superio.port, 0x24, tmp);
87 exit_conf_mode_ite(superio.port);
88 ret = 0;
89 break;
90 default:
snelsone42c3802010-05-07 20:09:04 +000091 msg_pdbg("Unhandled Super I/O type!\n");
hailfingerc236f9e2009-12-22 23:42:04 +000092 ret = -1;
93 break;
94 }
95 return ret;
96}
97#endif
98
uwebe4477b2007-08-23 16:08:21 +000099/**
mkarcherb2505c02010-05-24 16:03:57 +0000100 * SMSC FDC37B787: Raise GPIO50
101 */
uweeb26b6e2010-06-07 19:06:26 +0000102static int fdc37b787_gpio50_raise(uint16_t port)
mkarcherb2505c02010-05-24 16:03:57 +0000103{
104 uint8_t id, val;
105
106 OUTB(0x55, port); /* enter conf mode */
107 id = sio_read(port, 0x20);
108 if (id != 0x44) {
uweeb26b6e2010-06-07 19:06:26 +0000109 msg_perr("\nERROR: FDC37B787: Wrong ID 0x%02X.\n", id);
mkarcherb2505c02010-05-24 16:03:57 +0000110 OUTB(0xAA, port); /* leave conf mode */
111 return -1;
112 }
113
114 sio_write(port, 0x07, 0x08); /* Select Aux I/O subdevice */
115
116 val = sio_read(port, 0xC8); /* GP50 */
117 if ((val & 0x1B) != 0x10) /* output, no invert, GPIO */
118 {
uweeb26b6e2010-06-07 19:06:26 +0000119 msg_perr("\nERROR: GPIO50 mode 0x%02X unexpected.\n", val);
mkarcherb2505c02010-05-24 16:03:57 +0000120 OUTB(0xAA, port);
121 return -1;
122 }
123
124 sio_mask(port, 0xF9, 0x01, 0x01);
125
126 OUTB(0xAA, port); /* Leave conf mode */
127 return 0;
128}
129
130/**
131 * Suited for Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
132 */
uweeb26b6e2010-06-07 19:06:26 +0000133static int fdc37b787_gpio50_raise_3f0(void)
mkarcherb2505c02010-05-24 16:03:57 +0000134{
uweeb26b6e2010-06-07 19:06:26 +0000135 return fdc37b787_gpio50_raise(0x3f0);
mkarcherb2505c02010-05-24 16:03:57 +0000136}
137
mkarcher51455562010-06-27 15:07:49 +0000138struct winbond_mux {
139 uint8_t reg; /* 0 if the corresponding pin is not muxed */
140 uint8_t data; /* reg/data/mask may be directly ... */
141 uint8_t mask; /* ... passed to sio_mask */
142};
143
144struct winbond_port {
145 const struct winbond_mux *mux; /* NULL or pointer to mux info for the 8 bits */
146 uint8_t ldn; /* LDN this GPIO register is located in */
147 uint8_t enable_bit; /* bit in 0x30 of that LDN to enable
148 the GPIO port */
149 uint8_t base; /* base register in that LDN for the port */
150};
151
152struct winbond_chip {
153 uint8_t device_id; /* reg 0x20 of the expected w83626x */
154 uint8_t gpio_port_count;
155 const struct winbond_port *port;
156};
157
158
159#define UNIMPLEMENTED_PORT {NULL, 0, 0, 0}
160
161enum winbond_id {
162 WINBOND_W83627HF_ID = 0x52,
mkarcher65f85742010-06-27 15:07:52 +0000163 WINBOND_W83627EHF_ID = 0x88,
mkarcher51455562010-06-27 15:07:49 +0000164 WINBOND_W83627THF_ID = 0x82,
165};
166
167static const struct winbond_mux w83627hf_port2_mux[8] = {
168 {0x2A, 0x01, 0x01}, /* or MIDI */
169 {0x2B, 0x80, 0x80}, /* or SPI */
170 {0x2B, 0x40, 0x40}, /* or SPI */
171 {0x2B, 0x20, 0x20}, /* or power LED */
172 {0x2B, 0x10, 0x10}, /* or watchdog */
173 {0x2B, 0x08, 0x08}, /* or infra red */
174 {0x2B, 0x04, 0x04}, /* or infra red */
175 {0x2B, 0x03, 0x03} /* or IRQ1 input */
176};
177
178static const struct winbond_port w83627hf[3] = {
179 UNIMPLEMENTED_PORT,
180 {w83627hf_port2_mux, 0x08, 0, 0xF0},
181 UNIMPLEMENTED_PORT
182};
183
mkarcher65f85742010-06-27 15:07:52 +0000184static const struct winbond_mux w83627ehf_port2_mux[8] = {
185 {0x29, 0x06, 0x02}, /* or MIDI */
186 {0x29, 0x06, 0x02},
187 {0x24, 0x02, 0x00}, /* or SPI ROM interface */
188 {0x24, 0x02, 0x00},
189 {0x2A, 0x01, 0x01}, /* or keyboard/mouse interface */
190 {0x2A, 0x01, 0x01},
191 {0x2A, 0x01, 0x01},
192 {0x2A, 0x01, 0x01}
193};
194
195static const struct winbond_port w83627ehf[6] = {
196 UNIMPLEMENTED_PORT,
197 {w83627ehf_port2_mux, 0x09, 0, 0xE3},
198 UNIMPLEMENTED_PORT,
199 UNIMPLEMENTED_PORT,
200 UNIMPLEMENTED_PORT,
201 UNIMPLEMENTED_PORT
202};
203
mkarcher51455562010-06-27 15:07:49 +0000204static const struct winbond_mux w83627thf_port4_mux[8] = {
205 {0x2D, 0x01, 0x01}, /* or watchdog or VID level strap */
206 {0x2D, 0x02, 0x02}, /* or resume reset */
207 {0x2D, 0x04, 0x04}, /* or S3 input */
208 {0x2D, 0x08, 0x08}, /* or PSON# */
209 {0x2D, 0x10, 0x10}, /* or PWROK */
210 {0x2D, 0x20, 0x20}, /* or suspend LED */
211 {0x2D, 0x40, 0x40}, /* or panel switch input */
212 {0x2D, 0x80, 0x80} /* or panel switch output */
213};
214
215static const struct winbond_port w83627thf[5] = {
216 UNIMPLEMENTED_PORT, /* GPIO1 */
217 UNIMPLEMENTED_PORT, /* GPIO2 */
218 UNIMPLEMENTED_PORT, /* GPIO3 */
219 {w83627thf_port4_mux, 0x09, 1, 0xF4},
220 UNIMPLEMENTED_PORT /* GPIO5 */
221};
222
223static const struct winbond_chip winbond_chips[] = {
224 {WINBOND_W83627HF_ID, ARRAY_SIZE(w83627hf), w83627hf },
mkarcher65f85742010-06-27 15:07:52 +0000225 {WINBOND_W83627EHF_ID, ARRAY_SIZE(w83627ehf), w83627ehf},
mkarcher51455562010-06-27 15:07:49 +0000226 {WINBOND_W83627THF_ID, ARRAY_SIZE(w83627thf), w83627thf},
227};
228
229/* Detects which Winbond Super I/O is responding at the given base
230 address, but takes no effort to make sure the chip is really a
231 Winbond Super I/O */
232
233static const struct winbond_chip * winbond_superio_detect(uint16_t base)
234{
235 uint8_t chipid;
236 const struct winbond_chip * chip = NULL;
237 int i;
238
239 w836xx_ext_enter(base);
240 chipid = sio_read(base, 0x20);
241 for (i = 0; i < ARRAY_SIZE(winbond_chips); i++)
242 if (winbond_chips[i].device_id == chipid)
243 {
244 chip = &winbond_chips[i];
245 break;
246 }
247
248 w836xx_ext_leave(base);
249 return chip;
250}
251
252/* The chipid parameter goes away as soon as we have Super I/O matching in the
253 board enable table. The call to winbond_superio_detect goes away as
254 soon as we have generic Super I/O detection code. */
255static int winbond_gpio_set(uint16_t base, enum winbond_id chipid,
256 int pin, int raise)
257{
258 const struct winbond_chip * chip = NULL;
259 const struct winbond_port * gpio;
260 int port = pin / 10;
261 int bit = pin % 10;
262
263 chip = winbond_superio_detect(base);
264 if (!chip) {
265 msg_perr("\nERROR: No supported Winbond Super I/O found\n");
266 return -1;
267 }
mkarcher87ee57f2010-06-29 14:44:40 +0000268 if (chip->device_id != chipid) {
269 msg_perr("\nERROR: Found Winbond chip with ID 0x%x, "
270 "expected %x\n", chip->device_id, chipid);
271 return -1;
272 }
mkarcher51455562010-06-27 15:07:49 +0000273 if (bit >= 8 || port == 0 || port > chip->gpio_port_count) {
274 msg_perr("\nERROR: winbond_gpio_set: Invalid GPIO number %d\n",
275 pin);
276 return -1;
277 }
278
279 gpio = &chip->port[port - 1];
280
281 if (gpio->ldn == 0) {
282 msg_perr("\nERROR: GPIO%d is not supported yet on this"
283 " winbond chip\n", port);
284 return -1;
285 }
286
287 w836xx_ext_enter(base);
288
289 /* Select logical device */
290 sio_write(base, 0x07, gpio->ldn);
291
292 /* Activate logical device. */
293 sio_mask(base, 0x30, 1 << gpio->enable_bit, 1 << gpio->enable_bit);
294
295 /* Select GPIO function of that pin */
296 if (gpio->mux && gpio->mux[bit].reg)
297 sio_mask(base, gpio->mux[bit].reg,
298 gpio->mux[bit].data, gpio->mux[bit].mask);
299
300 sio_mask(base, gpio->base + 0, 0, 1 << bit); /* make pin output */
301 sio_mask(base, gpio->base + 2, 0, 1 << bit); /* Clear inversion */
302 sio_mask(base, gpio->base + 1, raise << bit, 1 << bit);
303
304 w836xx_ext_leave(base);
305
306 return 0;
307}
308
mkarcherb2505c02010-05-24 16:03:57 +0000309/**
uwebe4477b2007-08-23 16:08:21 +0000310 * Winbond W83627HF: Raise GPIO24.
stuge04909772007-05-04 04:47:04 +0000311 *
312 * Suited for:
uwebe4477b2007-08-23 16:08:21 +0000313 * - Agami Aruma
314 * - IWILL DK8-HTX
stepan927d4e22007-04-04 22:45:58 +0000315 */
mkarcher51455562010-06-27 15:07:49 +0000316static int w83627hf_gpio24_raise_2e()
stepan927d4e22007-04-04 22:45:58 +0000317{
mkarcher51455562010-06-27 15:07:49 +0000318 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 24, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000319}
320
321/**
mkarcher101a27a2010-08-07 21:49:11 +0000322 * Winbond W83627HF: Raise GPIO25.
323 *
324 * Suited for:
325 * - MSI MS-6577
326 */
327static int w83627hf_gpio25_raise_2e()
328{
329 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 25, 1);
330}
331
332/**
mkarcher65f85742010-06-27 15:07:52 +0000333 * Winbond W83627EHF: Raise GPIO24.
334 *
335 * Suited for:
uwee99b5422010-08-01 00:13:49 +0000336 * - ASUS A8N-VM CSM: AMD Socket 939 + GeForce 6150 (C51) + MCP51.
mkarcher65f85742010-06-27 15:07:52 +0000337 */
338static int w83627ehf_gpio24_raise_2e()
339{
340 return winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, 24, 1);
341}
342
343/**
mkarcher51455562010-06-27 15:07:49 +0000344 * Winbond W83627THF: Raise GPIO 44.
rminnich6079a1c2007-10-12 21:22:40 +0000345 *
346 * Suited for:
stugea1efa0e2008-07-21 17:48:40 +0000347 * - MSI K8T Neo2-F
rminnich6079a1c2007-10-12 21:22:40 +0000348 */
mkarcher51455562010-06-27 15:07:49 +0000349static int w83627thf_gpio44_raise_2e()
rminnich6079a1c2007-10-12 21:22:40 +0000350{
mkarcher51455562010-06-27 15:07:49 +0000351 return winbond_gpio_set(0x2e, WINBOND_W83627THF_ID, 44, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000352}
353
mkarcher51455562010-06-27 15:07:49 +0000354/**
355 * Winbond W83627THF: Raise GPIO 44.
356 *
357 * Suited for:
358 * - MSI K8N Neo3
359 */
360static int w83627thf_gpio44_raise_4e()
stugea1efa0e2008-07-21 17:48:40 +0000361{
mkarcher51455562010-06-27 15:07:49 +0000362 return winbond_gpio_set(0x4e, WINBOND_W83627THF_ID, 44, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000363}
uwe6ed6d952007-12-04 21:49:06 +0000364
uwebe4477b2007-08-23 16:08:21 +0000365/**
mkarcher20636ae2010-08-02 08:29:34 +0000366 * Enable MEMW# and set ROM size to max.
367 * Supported chips:
368 * W83L517D, W83697HF/F/HG, W83697SF/UF/UG
stepan927d4e22007-04-04 22:45:58 +0000369 */
hailfinger7bac0e52009-05-25 23:26:50 +0000370static void w836xx_memw_enable(uint16_t port)
stepan927d4e22007-04-04 22:45:58 +0000371{
hailfinger7bac0e52009-05-25 23:26:50 +0000372 w836xx_ext_enter(port);
373 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
uwe6ab4b7b2009-05-09 14:26:04 +0000374 /* Enable MEMW# and set ROM size select to max. (4M). */
hailfinger7bac0e52009-05-25 23:26:50 +0000375 sio_mask(port, 0x24, 0x28, 0x28);
uwe6ab4b7b2009-05-09 14:26:04 +0000376 }
hailfinger7bac0e52009-05-25 23:26:50 +0000377 w836xx_ext_leave(port);
uwe6ab4b7b2009-05-09 14:26:04 +0000378}
379
380/**
libv53f58142009-12-23 00:54:26 +0000381 * Suited for:
382 * - EPoX EP-8K5A2: VIA KT333 + VT8235.
383 * - Albatron PM266A Pro: VIA P4M266A + VT8235.
384 * - Shuttle AK31 (all versions): VIA KT266 + VT8233.
385 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
386 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237.
uwe6ab4b7b2009-05-09 14:26:04 +0000387 */
uweeb26b6e2010-06-07 19:06:26 +0000388static int w836xx_memw_enable_2e(void)
uwe6ab4b7b2009-05-09 14:26:04 +0000389{
libv53f58142009-12-23 00:54:26 +0000390 w836xx_memw_enable(0x2E);
stepan927d4e22007-04-04 22:45:58 +0000391
libv53f58142009-12-23 00:54:26 +0000392 return 0;
uwe6ab4b7b2009-05-09 14:26:04 +0000393}
394
libv71e95f52010-01-20 14:45:07 +0000395/**
mkarchered00ee62010-03-21 13:36:20 +0000396 * Suited for:
397 * - Termtek TK-3370 (rev. 2.5b)
398 */
uweeb26b6e2010-06-07 19:06:26 +0000399static int w836xx_memw_enable_4e(void)
mkarchered00ee62010-03-21 13:36:20 +0000400{
401 w836xx_memw_enable(0x4E);
402
403 return 0;
404}
405
406/**
hailfingerc73ce6e2010-07-10 16:56:32 +0000407 * Suited for all boards with ITE IT8705F.
408 * The SIS950 Super I/O probably requires a similar flash write enable.
libv71e95f52010-01-20 14:45:07 +0000409 */
hailfingerc73ce6e2010-07-10 16:56:32 +0000410int it8705f_write_enable(uint8_t port)
libv71e95f52010-01-20 14:45:07 +0000411{
hailfingerc73ce6e2010-07-10 16:56:32 +0000412 uint8_t tmp;
413 int ret = 0;
414
libv71e95f52010-01-20 14:45:07 +0000415 enter_conf_mode_ite(port);
hailfingerc73ce6e2010-07-10 16:56:32 +0000416 tmp = sio_read(port, 0x24);
417 /* Check if at least one flash segment is enabled. */
418 if (tmp & 0xf0) {
419 /* The IT8705F will respond to LPC cycles and translate them. */
420 buses_supported = CHIP_BUSTYPE_PARALLEL;
421 /* Flash ROM I/F Writes Enable */
422 tmp |= 0x04;
423 msg_pdbg("Enabling IT8705F flash ROM interface write.\n");
424 if (tmp & 0x02) {
425 /* The data sheet contradicts itself about max size. */
426 max_rom_decode.parallel = 1024 * 1024;
427 msg_pinfo("IT8705F with very unusual settings. Please "
428 "send the output of \"flashrom -V\" to \n"
429 "flashrom@flashrom.org to help us finish "
430 "support for your Super I/O. Thanks.\n");
431 ret = 1;
432 } else if (tmp & 0x08) {
433 max_rom_decode.parallel = 512 * 1024;
434 } else {
435 max_rom_decode.parallel = 256 * 1024;
436 }
437 /* Safety checks. The data sheet is unclear here: Segments 1+3
438 * overlap, no segment seems to cover top - 1MB to top - 512kB.
439 * We assume that certain combinations make no sense.
440 */
441 if (((tmp & 0x02) && !(tmp & 0x08)) || /* 1 MB en, 512 kB dis */
442 (!(tmp & 0x10)) || /* 128 kB dis */
443 (!(tmp & 0x40))) { /* 256/512 kB dis */
444 msg_perr("Inconsistent IT8705F decode size!\n");
445 ret = 1;
446 }
447 if (sio_read(port, 0x25) != 0) {
448 msg_perr("IT8705F flash data pins disabled!\n");
449 ret = 1;
450 }
451 if (sio_read(port, 0x26) != 0) {
452 msg_perr("IT8705F flash address pins 0-7 disabled!\n");
453 ret = 1;
454 }
455 if (sio_read(port, 0x27) != 0) {
456 msg_perr("IT8705F flash address pins 8-15 disabled!\n");
457 ret = 1;
458 }
459 if ((sio_read(port, 0x29) & 0x10) != 0) {
460 msg_perr("IT8705F flash write enable pin disabled!\n");
461 ret = 1;
462 }
463 if ((sio_read(port, 0x29) & 0x08) != 0) {
464 msg_perr("IT8705F flash chip select pin disabled!\n");
465 ret = 1;
466 }
467 if ((sio_read(port, 0x29) & 0x04) != 0) {
468 msg_perr("IT8705F flash read strobe pin disabled!\n");
469 ret = 1;
470 }
471 if ((sio_read(port, 0x29) & 0x03) != 0) {
472 msg_perr("IT8705F flash address pins 16-17 disabled!\n");
473 /* Not really an error if you use flash chips smaller
474 * than 256 kByte, but such a configuration is unlikely.
475 */
476 ret = 1;
477 }
478 msg_pdbg("Maximum IT8705F parallel flash decode size is %u.\n",
479 max_rom_decode.parallel);
480 if (ret) {
481 msg_pinfo("Not enabling IT8705F flash write.\n");
482 } else {
483 sio_write(port, 0x24, tmp);
484 }
485 } else {
486 msg_pdbg("No IT8705F flash segment enabled.\n");
487 /* Not sure if this is an error or not. */
488 ret = 0;
489 }
libv71e95f52010-01-20 14:45:07 +0000490 exit_conf_mode_ite(port);
491
hailfingerc73ce6e2010-07-10 16:56:32 +0000492 return ret;
libv71e95f52010-01-20 14:45:07 +0000493}
libv53f58142009-12-23 00:54:26 +0000494
mkarcherb507b7b2010-02-27 18:35:54 +0000495static int pc87360_gpio_set(uint8_t gpio, int raise)
496{
497 static const int bankbase[] = {0, 4, 8, 10, 12};
498 int gpio_bank = gpio / 8;
499 int gpio_pin = gpio % 8;
500 uint16_t baseport;
uwef6f94d42010-03-13 17:28:29 +0000501 uint8_t id, val;
mkarcherb507b7b2010-02-27 18:35:54 +0000502
uwef6f94d42010-03-13 17:28:29 +0000503 if (gpio_bank > 4) {
snelsone42c3802010-05-07 20:09:04 +0000504 msg_perr("PC87360: Invalid GPIO %d\n", gpio);
mkarcherb507b7b2010-02-27 18:35:54 +0000505 return -1;
506 }
507
508 id = sio_read(0x2E, 0x20);
uwef6f94d42010-03-13 17:28:29 +0000509 if (id != 0xE1) {
snelsone42c3802010-05-07 20:09:04 +0000510 msg_perr("PC87360: unexpected ID %02x\n", id);
mkarcherb507b7b2010-02-27 18:35:54 +0000511 return -1;
512 }
513
uwef6f94d42010-03-13 17:28:29 +0000514 sio_write(0x2E, 0x07, 0x07); /* Select GPIO device */
mkarcherb507b7b2010-02-27 18:35:54 +0000515 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
uwef6f94d42010-03-13 17:28:29 +0000516 if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
snelsone42c3802010-05-07 20:09:04 +0000517 msg_perr("PC87360: invalid GPIO base address %04x\n",
mkarcherb507b7b2010-02-27 18:35:54 +0000518 baseport);
519 return -1;
520 }
521 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device */
uwef6f94d42010-03-13 17:28:29 +0000522 sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
mkarcherb507b7b2010-02-27 18:35:54 +0000523 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output */
524
525 val = INB(baseport + bankbase[gpio_bank]);
uwef6f94d42010-03-13 17:28:29 +0000526 if (raise)
mkarcherb507b7b2010-02-27 18:35:54 +0000527 val |= 1 << gpio_pin;
528 else
529 val &= ~(1 << gpio_pin);
530 OUTB(val, baseport + bankbase[gpio_bank]);
531
532 return 0;
533}
534
uwe6ab4b7b2009-05-09 14:26:04 +0000535/**
536 * VT823x: Set one of the GPIO pins.
537 */
libv53f58142009-12-23 00:54:26 +0000538static int via_vt823x_gpio_set(uint8_t gpio, int raise)
uwe6ab4b7b2009-05-09 14:26:04 +0000539{
libv53f58142009-12-23 00:54:26 +0000540 struct pci_dev *dev;
uwe6ab4b7b2009-05-09 14:26:04 +0000541 uint16_t base;
libvc89fddc2009-12-09 07:53:01 +0000542 uint8_t val, bit, offset;
uwe6ab4b7b2009-05-09 14:26:04 +0000543
libv53f58142009-12-23 00:54:26 +0000544 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
545 switch (dev->device_id) {
546 case 0x3177: /* VT8235 */
547 case 0x3227: /* VT8237R */
548 case 0x3337: /* VT8237A */
549 break;
550 default:
snelsone42c3802010-05-07 20:09:04 +0000551 msg_perr("\nERROR: VT823x ISA bridge not found.\n");
libv53f58142009-12-23 00:54:26 +0000552 return -1;
553 }
554
libv785ec422009-06-19 13:53:59 +0000555 if ((gpio >= 12) && (gpio <= 15)) {
556 /* GPIO12-15 -> output */
557 val = pci_read_byte(dev, 0xE4);
558 val |= 0x10;
559 pci_write_byte(dev, 0xE4, val);
560 } else if (gpio == 9) {
561 /* GPIO9 -> Output */
562 val = pci_read_byte(dev, 0xE4);
563 val |= 0x20;
564 pci_write_byte(dev, 0xE4, val);
libvc89fddc2009-12-09 07:53:01 +0000565 } else if (gpio == 5) {
566 val = pci_read_byte(dev, 0xE4);
567 val |= 0x01;
568 pci_write_byte(dev, 0xE4, val);
libv785ec422009-06-19 13:53:59 +0000569 } else {
snelsone42c3802010-05-07 20:09:04 +0000570 msg_perr("\nERROR: "
uwe6ab4b7b2009-05-09 14:26:04 +0000571 "VT823x GPIO%02d is not implemented.\n", gpio);
libv53f58142009-12-23 00:54:26 +0000572 return -1;
uwef6641642007-05-09 10:17:44 +0000573 }
stepan927d4e22007-04-04 22:45:58 +0000574
uwe6ab4b7b2009-05-09 14:26:04 +0000575 /* We need the I/O Base Address for this board's flash enable. */
576 base = pci_read_word(dev, 0x88) & 0xff80;
577
libvc89fddc2009-12-09 07:53:01 +0000578 offset = 0x4C + gpio / 8;
579 bit = 0x01 << (gpio % 8);
580
581 val = INB(base + offset);
uwe6ab4b7b2009-05-09 14:26:04 +0000582 if (raise)
583 val |= bit;
584 else
585 val &= ~bit;
libvc89fddc2009-12-09 07:53:01 +0000586 OUTB(val, base + offset);
stepan927d4e22007-04-04 22:45:58 +0000587
uwef6641642007-05-09 10:17:44 +0000588 return 0;
stepan927d4e22007-04-04 22:45:58 +0000589}
590
uwebe4477b2007-08-23 16:08:21 +0000591/**
uwe3a3ab2f2010-03-25 23:18:41 +0000592 * Suited for ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
stepan927d4e22007-04-04 22:45:58 +0000593 */
uweeb26b6e2010-06-07 19:06:26 +0000594static int via_vt823x_gpio5_raise(void)
stepan927d4e22007-04-04 22:45:58 +0000595{
libv53f58142009-12-23 00:54:26 +0000596 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
597 return via_vt823x_gpio_set(5, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000598}
599
600/**
mkarcher12e731f2010-06-12 17:27:44 +0000601 * Suited for VIA EPIA EK & N & NL.
libv785ec422009-06-19 13:53:59 +0000602 */
uweeb26b6e2010-06-07 19:06:26 +0000603static int via_vt823x_gpio9_raise(void)
libv785ec422009-06-19 13:53:59 +0000604{
libv53f58142009-12-23 00:54:26 +0000605 return via_vt823x_gpio_set(9, 1);
libv785ec422009-06-19 13:53:59 +0000606}
607
608/**
uwe3a3ab2f2010-03-25 23:18:41 +0000609 * Suited for VIA EPIA M and MII, and maybe other CLE266 based EPIAs.
libv53f58142009-12-23 00:54:26 +0000610 *
611 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
612 * lowered there.
uwe6ab4b7b2009-05-09 14:26:04 +0000613 */
uweeb26b6e2010-06-07 19:06:26 +0000614static int via_vt823x_gpio15_raise(void)
uwe6ab4b7b2009-05-09 14:26:04 +0000615{
libv53f58142009-12-23 00:54:26 +0000616 return via_vt823x_gpio_set(15, 1);
617}
618
619/**
620 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
621 *
622 * Suited for:
623 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
624 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
625 */
uweeb26b6e2010-06-07 19:06:26 +0000626static int board_msi_kt4v(void)
libv53f58142009-12-23 00:54:26 +0000627{
628 int ret;
629
630 ret = via_vt823x_gpio_set(12, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000631 w836xx_memw_enable(0x2E);
hailfinger755073f2008-02-09 02:03:06 +0000632
libv53f58142009-12-23 00:54:26 +0000633 return ret;
hailfinger755073f2008-02-09 02:03:06 +0000634}
635
636/**
uwe691ddb62007-05-20 16:16:13 +0000637 * Suited for ASUS P5A.
638 *
639 * This is rather nasty code, but there's no way to do this cleanly.
640 * We're basically talking to some unknown device on SMBus, my guess
641 * is that it is the Winbond W83781D that lives near the DIP BIOS.
642 */
uweeb26b6e2010-06-07 19:06:26 +0000643static int board_asus_p5a(void)
uwe691ddb62007-05-20 16:16:13 +0000644{
645 uint8_t tmp;
646 int i;
647
648#define ASUSP5A_LOOP 5000
649
hailfingere1f062f2008-05-22 13:22:45 +0000650 OUTB(0x00, 0xE807);
651 OUTB(0xEF, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000652
hailfingere1f062f2008-05-22 13:22:45 +0000653 OUTB(0xFF, 0xE800);
uwe691ddb62007-05-20 16:16:13 +0000654
655 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000656 OUTB(0xE1, 0xFF);
657 if (INB(0xE800) & 0x04)
uwe691ddb62007-05-20 16:16:13 +0000658 break;
659 }
660
661 if (i == ASUSP5A_LOOP) {
uweeb26b6e2010-06-07 19:06:26 +0000662 msg_perr("Unable to contact device.\n");
uwe691ddb62007-05-20 16:16:13 +0000663 return -1;
664 }
665
hailfingere1f062f2008-05-22 13:22:45 +0000666 OUTB(0x20, 0xE801);
667 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000668
hailfingere1f062f2008-05-22 13:22:45 +0000669 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000670
671 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000672 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000673 if (tmp & 0x70)
674 break;
675 }
676
677 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
uweeb26b6e2010-06-07 19:06:26 +0000678 msg_perr("Failed to read device.\n");
uwe691ddb62007-05-20 16:16:13 +0000679 return -1;
680 }
681
hailfingere1f062f2008-05-22 13:22:45 +0000682 tmp = INB(0xE804);
uwe691ddb62007-05-20 16:16:13 +0000683 tmp &= ~0x02;
684
hailfingere1f062f2008-05-22 13:22:45 +0000685 OUTB(0x00, 0xE807);
686 OUTB(0xEE, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000687
hailfingere1f062f2008-05-22 13:22:45 +0000688 OUTB(tmp, 0xE804);
uwe691ddb62007-05-20 16:16:13 +0000689
hailfingere1f062f2008-05-22 13:22:45 +0000690 OUTB(0xFF, 0xE800);
691 OUTB(0xE1, 0xFF);
uwe691ddb62007-05-20 16:16:13 +0000692
hailfingere1f062f2008-05-22 13:22:45 +0000693 OUTB(0x20, 0xE801);
694 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000695
hailfingere1f062f2008-05-22 13:22:45 +0000696 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000697
698 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000699 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000700 if (tmp & 0x70)
701 break;
702 }
703
704 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
uweeb26b6e2010-06-07 19:06:26 +0000705 msg_perr("Failed to write to device.\n");
uwe691ddb62007-05-20 16:16:13 +0000706 return -1;
707 }
708
709 return 0;
710}
711
libv6a74dbe2009-12-09 11:39:02 +0000712/*
713 * Set GPIO lines in the Broadcom HT-1000 southbridge.
714 *
715 * It's not a Super I/O but it uses the same index/data port method.
716 */
uweeb26b6e2010-06-07 19:06:26 +0000717static int board_hp_dl145_g3_enable(void)
libv6a74dbe2009-12-09 11:39:02 +0000718{
719 /* GPIO 0 reg from PM regs */
720 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
721 sio_mask(0xcd6, 0x44, 0x24, 0x24);
722
723 return 0;
724}
725
hailfinger08c281b2010-07-01 11:16:28 +0000726/*
727 * Set GPIO lines in the Broadcom HT-1000 southbridge.
728 *
729 * It's not a Super I/O but it uses the same index/data port method.
730 */
731static int board_hp_dl165_g6_enable(void)
732{
733 /* Variant of DL145, with slightly different pin placement. */
734 sio_mask(0xcd6, 0x44, 0x80, 0x80); /* TBL# */
735 sio_mask(0xcd6, 0x46, 0x04, 0x04); /* WP# */
736
737 return 0;
738}
739
uweeb26b6e2010-06-07 19:06:26 +0000740static int board_ibm_x3455(void)
stepan60b4d872007-06-05 12:51:52 +0000741{
libv6a74dbe2009-12-09 11:39:02 +0000742 /* raise gpio13 */
hailfinger9c47a702009-06-01 21:30:42 +0000743 sio_mask(0xcd6, 0x45, 0x20, 0x20);
stepan60b4d872007-06-05 12:51:52 +0000744
745 return 0;
746}
747
libv5736b072009-06-03 07:50:39 +0000748/**
uwe3a3ab2f2010-03-25 23:18:41 +0000749 * Suited for Shuttle FN25 (SN25P): AMD S939 + NVIDIA CK804 (nForce4).
libvb13ceec2009-10-21 12:05:50 +0000750 */
uweeb26b6e2010-06-07 19:06:26 +0000751static int board_shuttle_fn25(void)
libvb13ceec2009-10-21 12:05:50 +0000752{
753 struct pci_dev *dev;
754
755 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA Bridge. */
756 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +0000757 msg_perr("\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
libvb13ceec2009-10-21 12:05:50 +0000758 return -1;
759 }
760
761 /* one of those bits seems to be connected to TBL#, but -ENOINFO. */
762 pci_write_byte(dev, 0x92, 0);
763
764 return 0;
765}
766
767/**
libv6db37e62009-12-03 12:25:34 +0000768 * Very similar to AMD 8111 IO Hub.
libv5ac6e5c2009-10-05 16:07:00 +0000769 */
libv6db37e62009-12-03 12:25:34 +0000770static int nvidia_mcp_gpio_set(int gpio, int raise)
libv5ac6e5c2009-10-05 16:07:00 +0000771{
libv6db37e62009-12-03 12:25:34 +0000772 struct pci_dev *dev;
libv5ac6e5c2009-10-05 16:07:00 +0000773 uint16_t base;
mkarcherbb421582010-06-01 16:09:06 +0000774 uint16_t devclass;
libv5ac6e5c2009-10-05 16:07:00 +0000775 uint8_t tmp;
776
libv8068cf92009-12-22 13:04:13 +0000777 if ((gpio < 0) || (gpio >= 0x40)) {
snelsone42c3802010-05-07 20:09:04 +0000778 msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
libv5736b072009-06-03 07:50:39 +0000779 return -1;
780 }
781
libv8068cf92009-12-22 13:04:13 +0000782 /* First, check the ISA Bridge */
783 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
libv6db37e62009-12-03 12:25:34 +0000784 switch (dev->device_id) {
785 case 0x0030: /* CK804 */
786 case 0x0050: /* MCP04 */
787 case 0x0060: /* MCP2 */
mkarcherd2189b42010-06-12 23:07:26 +0000788 case 0x00E0: /* CK8 */
libv6db37e62009-12-03 12:25:34 +0000789 break;
mkarcherbb421582010-06-01 16:09:06 +0000790 case 0x0260: /* MCP51 */
791 case 0x0364: /* MCP55 */
792 /* find SMBus controller on *this* southbridge */
793 /* The infamous Tyan S2915-E has two south bridges; they are
794 easily told apart from each other by the class of the
795 LPC bridge, but have the same SMBus bridge IDs */
796 if (dev->func != 0) {
797 msg_perr("MCP LPC bridge at unexpected function"
798 " number %d\n", dev->func);
799 return -1;
800 }
801
hailfinger86da8ff2010-07-17 22:28:05 +0000802#if PCI_LIB_VERSION >= 0x020200
mkarcherbb421582010-06-01 16:09:06 +0000803 dev = pci_get_dev(pacc, dev->domain, dev->bus, dev->dev, 1);
hailfinger86da8ff2010-07-17 22:28:05 +0000804#else
805 /* pciutils/libpci before version 2.2 is too old to support
806 * PCI domains. Such old machines usually don't have domains
807 * besides domain 0, so this is not a problem.
808 */
809 dev = pci_get_dev(pacc, dev->bus, dev->dev, 1);
810#endif
mkarcherbb421582010-06-01 16:09:06 +0000811 if (!dev) {
812 msg_perr("MCP SMBus controller could not be found\n");
813 return -1;
814 }
815 devclass = pci_read_word(dev, PCI_CLASS_DEVICE);
816 if (devclass != 0x0C05) {
817 msg_perr("Unexpected device class %04x for SMBus"
818 " controller\n", devclass);
819 return -1;
820 }
libv8068cf92009-12-22 13:04:13 +0000821 break;
mkarcherbb421582010-06-01 16:09:06 +0000822 default:
snelsone42c3802010-05-07 20:09:04 +0000823 msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
libv6db37e62009-12-03 12:25:34 +0000824 return -1;
825 }
826
827 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
828 base += 0xC0;
829
830 tmp = INB(base + gpio);
831 tmp &= ~0x0F; /* null lower nibble */
832 tmp |= 0x04; /* gpio -> output. */
833 if (raise)
834 tmp |= 0x01;
835 OUTB(tmp, base + gpio);
libv5736b072009-06-03 07:50:39 +0000836
837 return 0;
838}
839
libv5ac6e5c2009-10-05 16:07:00 +0000840/**
snelsonedf5a882010-03-19 22:58:15 +0000841 * Suited for ASUS A8N-LA: nVidia MCP51.
uwe3a3ab2f2010-03-25 23:18:41 +0000842 * Suited for ASUS M2NBP-VM CSM: NVIDIA MCP51.
mkarcher28d6c872010-03-07 16:42:55 +0000843 */
uweeb26b6e2010-06-07 19:06:26 +0000844static int nvidia_mcp_gpio0_raise(void)
mkarcher28d6c872010-03-07 16:42:55 +0000845{
846 return nvidia_mcp_gpio_set(0x00, 1);
847}
848
849/**
snelsone1eaba92010-03-19 22:37:29 +0000850 * Suited for Abit KN8 Ultra: nVidia CK804.
851 */
uweeb26b6e2010-06-07 19:06:26 +0000852static int nvidia_mcp_gpio2_lower(void)
snelsone1eaba92010-03-19 22:37:29 +0000853{
854 return nvidia_mcp_gpio_set(0x02, 0);
855}
856
857/**
uwe3a3ab2f2010-03-25 23:18:41 +0000858 * Suited for MSI K8N Neo4: NVIDIA CK804.
859 * Suited for MSI K8N GM2-L: NVIDIA MCP51.
libv64ace522009-12-23 03:01:36 +0000860 */
uweeb26b6e2010-06-07 19:06:26 +0000861static int nvidia_mcp_gpio2_raise(void)
libv64ace522009-12-23 03:01:36 +0000862{
863 return nvidia_mcp_gpio_set(0x02, 1);
864}
865
mkarcherbb421582010-06-01 16:09:06 +0000866
867/**
868 * Suited for HP xw9400 (Tyan S2915-E OEM): Dual(!) nVidia MCP55.
869 * Notes: a) There are two MCP55 chips, so also two SMBus bridges on that
870 * board. We can't tell the SMBus logical devices apart, but we
871 * can tell the LPC bridge functions apart.
872 * We need to choose the SMBus bridge next to the LPC bridge with
873 * ID 0x364 and the "LPC bridge" class.
874 * b) #TBL is hardwired on that board to a pull-down. It can be
875 * overridden by connecting the two solder points next to F2.
876 */
uweeb26b6e2010-06-07 19:06:26 +0000877static int nvidia_mcp_gpio5_raise(void)
mkarcherbb421582010-06-01 16:09:06 +0000878{
879 return nvidia_mcp_gpio_set(0x05, 1);
880}
881
libv64ace522009-12-23 03:01:36 +0000882/**
mkarcher8b7b04a2010-04-11 21:01:06 +0000883 * Suited for Abit NF7-S: NVIDIA CK804.
884 */
uweeb26b6e2010-06-07 19:06:26 +0000885static int nvidia_mcp_gpio8_raise(void)
mkarcher8b7b04a2010-04-11 21:01:06 +0000886{
887 return nvidia_mcp_gpio_set(0x08, 1);
888}
889
890/**
mkarcherd2189b42010-06-12 23:07:26 +0000891 * Suited for MSI K8N Neo2 Platinum: Socket 939 + nForce3 Ultra + CK8.
892 */
mkarcherd291e752010-06-12 23:14:03 +0000893static int nvidia_mcp_gpio0c_raise(void)
mkarcherd2189b42010-06-12 23:07:26 +0000894{
895 return nvidia_mcp_gpio_set(0x0c, 1);
896}
897
898/**
mkarcher00131382010-07-24 22:50:54 +0000899 * Suited for abit NF-M2 nView: Socket AM2 + NVIDIA MCP51.
900 */
901static int nvidia_mcp_gpio4_lower(void)
902{
903 return nvidia_mcp_gpio_set(0x04, 0);
904}
905
906/**
libv5ac6e5c2009-10-05 16:07:00 +0000907 * Suited for ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04.
908 */
uweeb26b6e2010-06-07 19:06:26 +0000909static int nvidia_mcp_gpio10_raise(void)
libv5ac6e5c2009-10-05 16:07:00 +0000910{
libv6db37e62009-12-03 12:25:34 +0000911 return nvidia_mcp_gpio_set(0x10, 1);
912}
libv5ac6e5c2009-10-05 16:07:00 +0000913
libv6db37e62009-12-03 12:25:34 +0000914/**
915 * Suited for the Gigabyte GA-K8N-SLI: CK804 southbridge.
916 */
uweeb26b6e2010-06-07 19:06:26 +0000917static int nvidia_mcp_gpio21_raise(void)
libv6db37e62009-12-03 12:25:34 +0000918{
919 return nvidia_mcp_gpio_set(0x21, 0x01);
libv5ac6e5c2009-10-05 16:07:00 +0000920}
921
libvb8043812009-10-05 18:46:35 +0000922/**
923 * Suited for EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2.
924 */
uweeb26b6e2010-06-07 19:06:26 +0000925static int nvidia_mcp_gpio31_raise(void)
libvb8043812009-10-05 18:46:35 +0000926{
libv6db37e62009-12-03 12:25:34 +0000927 return nvidia_mcp_gpio_set(0x31, 0x01);
libvb8043812009-10-05 18:46:35 +0000928}
libv5ac6e5c2009-10-05 16:07:00 +0000929
uwe0b88fc32007-08-11 16:59:11 +0000930/**
stepanf778f522008-02-20 11:11:18 +0000931 * Suited for Artec Group DBE61 and DBE62.
932 */
uweeb26b6e2010-06-07 19:06:26 +0000933static int board_artecgroup_dbe6x(void)
stepanf778f522008-02-20 11:11:18 +0000934{
935#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
936#define DBE6x_PRI_BOOT_LOC_SHIFT (2)
937#define DBE6x_BOOT_OP_LATCHED_SHIFT (8)
938#define DBE6x_SEC_BOOT_LOC_SHIFT (10)
939#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
940#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
941#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
942#define DBE6x_BOOT_LOC_FLASH (2)
943#define DBE6x_BOOT_LOC_FWHUB (3)
944
stepanf251ff82009-08-12 18:25:24 +0000945 msr_t msr;
stepanf778f522008-02-20 11:11:18 +0000946 unsigned long boot_loc;
947
stepanf251ff82009-08-12 18:25:24 +0000948 /* Geode only has a single core */
949 if (setup_cpu_msr(0))
stepanf778f522008-02-20 11:11:18 +0000950 return -1;
stepanf778f522008-02-20 11:11:18 +0000951
stepanf251ff82009-08-12 18:25:24 +0000952 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
stepanf778f522008-02-20 11:11:18 +0000953
stepanf251ff82009-08-12 18:25:24 +0000954 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
stepanf778f522008-02-20 11:11:18 +0000955 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
956 boot_loc = DBE6x_BOOT_LOC_FWHUB;
957 else
958 boot_loc = DBE6x_BOOT_LOC_FLASH;
959
stepanf251ff82009-08-12 18:25:24 +0000960 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
961 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
uwefa98ca12008-10-18 21:14:13 +0000962 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
stepanf778f522008-02-20 11:11:18 +0000963
stepanf251ff82009-08-12 18:25:24 +0000964 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
stepanf778f522008-02-20 11:11:18 +0000965
stepanf251ff82009-08-12 18:25:24 +0000966 cleanup_cpu_msr();
stepanf778f522008-02-20 11:11:18 +0000967
stepanf778f522008-02-20 11:11:18 +0000968 return 0;
969}
970
uwecc6ecc52008-05-22 21:19:38 +0000971/**
uwe3a3ab2f2010-03-25 23:18:41 +0000972 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
libv8d908612009-12-14 10:41:58 +0000973 */
974static int intel_piix4_gpo_set(unsigned int gpo, int raise)
975{
mkarcher681bc022010-02-24 00:00:21 +0000976 unsigned int gpo_byte, gpo_bit;
libv8d908612009-12-14 10:41:58 +0000977 struct pci_dev *dev;
978 uint32_t tmp, base;
979
980 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
981 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +0000982 msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
libv8d908612009-12-14 10:41:58 +0000983 return -1;
984 }
985
986 /* sanity check */
987 if (gpo > 30) {
snelsone42c3802010-05-07 20:09:04 +0000988 msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
libv8d908612009-12-14 10:41:58 +0000989 return -1;
990 }
991
992 /* these are dual function pins which are most likely in use already */
993 if (((gpo >= 1) && (gpo <= 7)) ||
994 ((gpo >= 9) && (gpo <= 21)) || (gpo == 29)) {
snelsone42c3802010-05-07 20:09:04 +0000995 msg_perr("\nERROR: Unsupported PIIX4 GPO%d.\n", gpo);
libv8d908612009-12-14 10:41:58 +0000996 return -1;
997 }
998
999 /* dual function that need special enable. */
1000 if ((gpo >= 22) && (gpo <= 26)) {
1001 tmp = pci_read_long(dev, 0xB0); /* GENCFG */
1002 switch (gpo) {
1003 case 22: /* XBUS: XDIR#/GPO22 */
1004 case 23: /* XBUS: XOE#/GPO23 */
1005 tmp |= 1 << 28;
1006 break;
1007 case 24: /* RTCSS#/GPO24 */
1008 tmp |= 1 << 29;
1009 break;
1010 case 25: /* RTCALE/GPO25 */
1011 tmp |= 1 << 30;
1012 break;
1013 case 26: /* KBCSS#/GPO26 */
1014 tmp |= 1 << 31;
1015 break;
1016 }
1017 pci_write_long(dev, 0xB0, tmp);
1018 }
1019
1020 /* GPO {0,8,27,28,30} are always available. */
1021
1022 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
1023 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001024 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
libv8d908612009-12-14 10:41:58 +00001025 return -1;
1026 }
1027
1028 /* PM IO base */
1029 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
1030
mkarcher681bc022010-02-24 00:00:21 +00001031 gpo_byte = gpo >> 3;
1032 gpo_bit = gpo & 7;
1033 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
libv8d908612009-12-14 10:41:58 +00001034 if (raise)
mkarcher681bc022010-02-24 00:00:21 +00001035 tmp |= 0x01 << gpo_bit;
libv8d908612009-12-14 10:41:58 +00001036 else
mkarcher681bc022010-02-24 00:00:21 +00001037 tmp &= ~(0x01 << gpo_bit);
1038 OUTB(tmp, base + 0x34 + gpo_byte);
libv8d908612009-12-14 10:41:58 +00001039
1040 return 0;
1041}
1042
1043/**
1044 * Suited for EPoX EP-BX3, and maybe some other Intel 440BX based boards.
1045 */
uweeb26b6e2010-06-07 19:06:26 +00001046static int board_epox_ep_bx3(void)
libv8d908612009-12-14 10:41:58 +00001047{
1048 return intel_piix4_gpo_set(22, 1);
1049}
1050
1051/**
snelsonaa2f3d92010-03-19 22:35:21 +00001052 * Suited for Intel SE440BX-2
1053 */
uweeb26b6e2010-06-07 19:06:26 +00001054static int intel_piix4_gpo27_lower(void)
snelsonaa2f3d92010-03-19 22:35:21 +00001055{
1056 return intel_piix4_gpo_set(27, 0);
1057}
1058
1059/**
uwe3a3ab2f2010-03-25 23:18:41 +00001060 * Set a GPIO line on a given Intel ICH LPC controller.
uwecc6ecc52008-05-22 21:19:38 +00001061 */
libv5afe85c2009-11-28 18:07:51 +00001062static int intel_ich_gpio_set(int gpio, int raise)
uwecc6ecc52008-05-22 21:19:38 +00001063{
uwe3a3ab2f2010-03-25 23:18:41 +00001064 /* Table mapping the different Intel ICH LPC chipsets. */
libv5afe85c2009-11-28 18:07:51 +00001065 static struct {
1066 uint16_t id;
1067 uint8_t base_reg;
1068 uint32_t bank0;
1069 uint32_t bank1;
1070 uint32_t bank2;
1071 } intel_ich_gpio_table[] = {
1072 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
1073 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
1074 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
1075 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
1076 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
1077 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
1078 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
1079 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
1080 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
1081 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
1082 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
1083 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
1084 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
1085 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
1086 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
1087 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
1088 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
1089 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
1090 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
1091 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
1092 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
1093 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
1094 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
1095 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
1096 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
1097 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
1098 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
1099 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
1100 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
1101 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
1102 {0, 0, 0, 0, 0} /* end marker */
1103 };
uwecc6ecc52008-05-22 21:19:38 +00001104
libv5afe85c2009-11-28 18:07:51 +00001105 struct pci_dev *dev;
1106 uint16_t base;
1107 uint32_t tmp;
1108 int i, allowed;
1109
1110 /* First, look for a known LPC bridge */
hailfingerd9bfbe22009-12-14 04:24:42 +00001111 for (dev = pacc->devices; dev; dev = dev->next) {
hailfinger2b8fc0b2010-05-21 23:00:56 +00001112 uint16_t device_class;
1113 /* libpci before version 2.2.4 does not store class info. */
1114 device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
libv5afe85c2009-11-28 18:07:51 +00001115 if ((dev->vendor_id == 0x8086) &&
hailfinger2b8fc0b2010-05-21 23:00:56 +00001116 (device_class == 0x0601)) { /* ISA Bridge */
libv5afe85c2009-11-28 18:07:51 +00001117 /* Is this device in our list? */
1118 for (i = 0; intel_ich_gpio_table[i].id; i++)
1119 if (dev->device_id == intel_ich_gpio_table[i].id)
1120 break;
1121
1122 if (intel_ich_gpio_table[i].id)
1123 break;
1124 }
hailfingerd9bfbe22009-12-14 04:24:42 +00001125 }
libv5afe85c2009-11-28 18:07:51 +00001126
uwecc6ecc52008-05-22 21:19:38 +00001127 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001128 msg_perr("\nERROR: No Known Intel LPC Bridge found.\n");
uwecc6ecc52008-05-22 21:19:38 +00001129 return -1;
1130 }
1131
uwe3a3ab2f2010-03-25 23:18:41 +00001132 /* According to the datasheets, all Intel ICHs have the GPIO bar 5:1
1133 strapped to zero. From some mobile ICH9 version on, this becomes
libv5afe85c2009-11-28 18:07:51 +00001134 6:1. The mask below catches all. */
1135 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
uwecc6ecc52008-05-22 21:19:38 +00001136
libv5afe85c2009-11-28 18:07:51 +00001137 /* check whether the line is allowed */
1138 if (gpio < 32)
1139 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
1140 else if (gpio < 64)
1141 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
1142 else
1143 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
1144
1145 if (!allowed) {
snelsone42c3802010-05-07 20:09:04 +00001146 msg_perr("\nERROR: This Intel LPC Bridge does not allow"
libv5afe85c2009-11-28 18:07:51 +00001147 " setting GPIO%02d\n", gpio);
1148 return -1;
1149 }
1150
snelsone42c3802010-05-07 20:09:04 +00001151 msg_pdbg("\nIntel ICH LPC Bridge: %sing GPIO%02d.\n",
libv5afe85c2009-11-28 18:07:51 +00001152 raise ? "Rais" : "Dropp", gpio);
1153
1154 if (gpio < 32) {
1155 /* Set line to GPIO */
1156 tmp = INL(base);
1157 /* ICH/ICH0 multiplexes 27/28 on the line set. */
1158 if ((gpio == 28) &&
1159 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
1160 tmp |= 1 << 27;
1161 else
1162 tmp |= 1 << gpio;
1163 OUTL(tmp, base);
1164
1165 /* As soon as we are talking to ICH8 and above, this register
1166 decides whether we can set the gpio or not. */
1167 if (dev->device_id > 0x2800) {
1168 tmp = INL(base);
1169 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +00001170 msg_perr("\nERROR: This Intel LPC Bridge"
libv5afe85c2009-11-28 18:07:51 +00001171 " does not allow setting GPIO%02d\n",
1172 gpio);
1173 return -1;
1174 }
1175 }
1176
1177 /* Set GPIO to OUTPUT */
1178 tmp = INL(base + 0x04);
1179 tmp &= ~(1 << gpio);
1180 OUTL(tmp, base + 0x04);
1181
1182 /* Raise GPIO line */
1183 tmp = INL(base + 0x0C);
1184 if (raise)
1185 tmp |= 1 << gpio;
1186 else
1187 tmp &= ~(1 << gpio);
1188 OUTL(tmp, base + 0x0C);
1189 } else if (gpio < 64) {
1190 gpio -= 32;
1191
1192 /* Set line to GPIO */
1193 tmp = INL(base + 0x30);
1194 tmp |= 1 << gpio;
1195 OUTL(tmp, base + 0x30);
1196
1197 /* As soon as we are talking to ICH8 and above, this register
1198 decides whether we can set the gpio or not. */
1199 if (dev->device_id > 0x2800) {
1200 tmp = INL(base + 30);
1201 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +00001202 msg_perr("\nERROR: This Intel LPC Bridge"
libv5afe85c2009-11-28 18:07:51 +00001203 " does not allow setting GPIO%02d\n",
1204 gpio + 32);
1205 return -1;
1206 }
1207 }
1208
1209 /* Set GPIO to OUTPUT */
1210 tmp = INL(base + 0x34);
1211 tmp &= ~(1 << gpio);
1212 OUTL(tmp, base + 0x34);
1213
1214 /* Raise GPIO line */
1215 tmp = INL(base + 0x38);
1216 if (raise)
1217 tmp |= 1 << gpio;
1218 else
1219 tmp &= ~(1 << gpio);
1220 OUTL(tmp, base + 0x38);
1221 } else {
1222 gpio -= 64;
1223
1224 /* Set line to GPIO */
1225 tmp = INL(base + 0x40);
1226 tmp |= 1 << gpio;
1227 OUTL(tmp, base + 0x40);
1228
1229 tmp = INL(base + 40);
1230 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +00001231 msg_perr("\nERROR: This Intel LPC Bridge does "
libv5afe85c2009-11-28 18:07:51 +00001232 "not allow setting GPIO%02d\n", gpio + 64);
1233 return -1;
1234 }
1235
1236 /* Set GPIO to OUTPUT */
1237 tmp = INL(base + 0x44);
1238 tmp &= ~(1 << gpio);
1239 OUTL(tmp, base + 0x44);
1240
1241 /* Raise GPIO line */
1242 tmp = INL(base + 0x48);
1243 if (raise)
1244 tmp |= 1 << gpio;
1245 else
1246 tmp &= ~(1 << gpio);
1247 OUTL(tmp, base + 0x48);
1248 }
uwecc6ecc52008-05-22 21:19:38 +00001249
1250 return 0;
1251}
1252
1253/**
libv5afe85c2009-11-28 18:07:51 +00001254 * Suited for Abit IP35: Intel P35 + ICH9R.
mkarcherfa18d3a2010-03-03 16:15:12 +00001255 * Suited for Abit IP35 Pro: Intel P35 + ICH9R.
uwecc6ecc52008-05-22 21:19:38 +00001256 */
uweeb26b6e2010-06-07 19:06:26 +00001257static int intel_ich_gpio16_raise(void)
uwecc6ecc52008-05-22 21:19:38 +00001258{
libv5afe85c2009-11-28 18:07:51 +00001259 return intel_ich_gpio_set(16, 1);
uwecc6ecc52008-05-22 21:19:38 +00001260}
1261
stuge81664dd2009-02-02 22:55:26 +00001262/**
mkarcher5f3a7e12010-07-24 11:14:37 +00001263 * Suited for HP Puffer2-UL8E (ASUS PTGD-LA OEM): LGA775 + 915 + ICH6.
1264 */
1265static int intel_ich_gpio18_raise(void)
1266{
1267 return intel_ich_gpio_set(18, 1);
1268}
1269
1270/**
snelson0a9016e2010-03-19 22:39:24 +00001271 * Suited for ASUS A8JM: Intel 945 + ICH7
1272 */
uweeb26b6e2010-06-07 19:06:26 +00001273static int intel_ich_gpio34_raise(void)
snelson0a9016e2010-03-19 22:39:24 +00001274{
1275 return intel_ich_gpio_set(34, 1);
1276}
1277
1278/**
libv5afe85c2009-11-28 18:07:51 +00001279 * Suited for MSI MS-7046: LGA775 + 915P + ICH6.
hailfinger3fa8d842009-09-23 02:05:12 +00001280 */
uweeb26b6e2010-06-07 19:06:26 +00001281static int intel_ich_gpio19_raise(void)
hailfinger3fa8d842009-09-23 02:05:12 +00001282{
libv5afe85c2009-11-28 18:07:51 +00001283 return intel_ich_gpio_set(19, 1);
hailfinger3fa8d842009-09-23 02:05:12 +00001284}
1285
1286/**
libvdc84fa32009-11-28 18:26:21 +00001287 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001288 * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2.
1289 * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5.
1290 * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R.
mkarcherfaba2712010-07-24 10:41:42 +00001291 * - ASUS P5PE-VM: Intel LGA775 + 865G + ICH5.
mkarcher7da6b542010-07-24 22:36:01 +00001292 * - Samsung Polaris 32: socket478 + 865P + ICH5.
stuge81664dd2009-02-02 22:55:26 +00001293 */
uweeb26b6e2010-06-07 19:06:26 +00001294static int intel_ich_gpio21_raise(void)
stuge81664dd2009-02-02 22:55:26 +00001295{
libv5afe85c2009-11-28 18:07:51 +00001296 return intel_ich_gpio_set(21, 1);
stuge81664dd2009-02-02 22:55:26 +00001297}
1298
libv5afe85c2009-11-28 18:07:51 +00001299/**
mkarcher11f8f3c2010-03-07 16:32:32 +00001300 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001301 * - ASUS P4B266: socket478 + Intel 845D + ICH2.
1302 * - ASUS P4B533-E: socket478 + 845E + ICH4
1303 * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
libv5afe85c2009-11-28 18:07:51 +00001304 */
uweeb26b6e2010-06-07 19:06:26 +00001305static int intel_ich_gpio22_raise(void)
libv5afe85c2009-11-28 18:07:51 +00001306{
1307 return intel_ich_gpio_set(22, 1);
1308}
1309
1310/**
mkarcherb507b7b2010-02-27 18:35:54 +00001311 * Suited for HP Vectra VL400: 815 + ICH + PC87360.
1312 */
1313
uweeb26b6e2010-06-07 19:06:26 +00001314static int board_hp_vl400(void)
mkarcherb507b7b2010-02-27 18:35:54 +00001315{
1316 int ret;
1317 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
1318 if (!ret)
1319 ret = pc87360_gpio_set(0x09, 1); /* #WP ? */
1320 if (!ret)
1321 ret = pc87360_gpio_set(0x27, 1); /* #TBL */
1322 return ret;
1323}
1324
1325/**
libve42a7c62009-11-28 18:16:31 +00001326 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001327 * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R.
libve42a7c62009-11-28 18:16:31 +00001328 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R.
uwe4cfef8b2010-08-08 16:05:23 +00001329 * - ASRock 775i65G: Intel LGA 775 + 865G + ICH5.
libv5afe85c2009-11-28 18:07:51 +00001330 */
uweeb26b6e2010-06-07 19:06:26 +00001331static int intel_ich_gpio23_raise(void)
libv5afe85c2009-11-28 18:07:51 +00001332{
1333 return intel_ich_gpio_set(23, 1);
1334}
1335
1336/**
uwee99b5422010-08-01 00:13:49 +00001337 * Suited for GIGABYTE GA-8IRML: Intel Socket478 + i845 + ICH2.
mkarcher31a4bd42010-07-24 22:27:29 +00001338 */
1339static int intel_ich_gpio25_raise(void)
1340{
1341 return intel_ich_gpio_set(25, 1);
1342}
1343
1344/**
snelson4e249922010-03-19 23:01:34 +00001345 * Suited for IBase MB899: i945GM + ICH7.
1346 */
uweeb26b6e2010-06-07 19:06:26 +00001347static int intel_ich_gpio26_raise(void)
snelson4e249922010-03-19 23:01:34 +00001348{
1349 return intel_ich_gpio_set(26, 1);
1350}
1351
1352/**
mkarcher0b183572010-07-24 11:03:48 +00001353 * Suited for P4SD-LA (HP OEM): i865 + ICH5
1354 */
hailfinger531e79c2010-07-24 18:47:45 +00001355static int intel_ich_gpio32_raise(void)
mkarcher0b183572010-07-24 11:03:48 +00001356{
1357 return intel_ich_gpio_set(32, 1);
1358}
1359
1360/**
libv5afe85c2009-11-28 18:07:51 +00001361 * Suited for Acorp 6A815EPD: socket 370 + intel 815 + ICH2.
1362 */
uweeb26b6e2010-06-07 19:06:26 +00001363static int board_acorp_6a815epd(void)
libv5afe85c2009-11-28 18:07:51 +00001364{
1365 int ret;
1366
1367 /* Lower Blocks Lock -- pin 7 of PLCC32 */
1368 ret = intel_ich_gpio_set(22, 1);
1369 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
1370 ret = intel_ich_gpio_set(23, 1);
1371
1372 return ret;
1373}
1374
1375/**
1376 * Suited for Kontron 986LCD-M: socket478 + 915GM + ICH7R.
1377 */
uweeb26b6e2010-06-07 19:06:26 +00001378static int board_kontron_986lcd_m(void)
stepanb8361b92008-03-17 22:59:40 +00001379{
libv5afe85c2009-11-28 18:07:51 +00001380 int ret;
stepanb8361b92008-03-17 22:59:40 +00001381
libv5afe85c2009-11-28 18:07:51 +00001382 ret = intel_ich_gpio_set(34, 1); /* #TBL */
1383 if (!ret)
1384 ret = intel_ich_gpio_set(35, 1); /* #WP */
stepanb8361b92008-03-17 22:59:40 +00001385
libv5afe85c2009-11-28 18:07:51 +00001386 return ret;
stepanb8361b92008-03-17 22:59:40 +00001387}
1388
stepanf778f522008-02-20 11:11:18 +00001389/**
libv88cd3d22009-06-17 14:43:24 +00001390 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
1391 */
snelsonef86df92010-03-19 22:49:09 +00001392static int via_apollo_gpo_set(int gpio, int raise)
libv88cd3d22009-06-17 14:43:24 +00001393{
snelsonef86df92010-03-19 22:49:09 +00001394 struct pci_dev *dev;
libv88cd3d22009-06-17 14:43:24 +00001395 uint32_t base;
snelsonef86df92010-03-19 22:49:09 +00001396 uint32_t tmp;
libv88cd3d22009-06-17 14:43:24 +00001397
1398 /* VT82C686 Power management */
1399 dev = pci_dev_find(0x1106, 0x3057);
1400 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001401 msg_perr("\nERROR: VT82C686 PM device not found.\n");
libv88cd3d22009-06-17 14:43:24 +00001402 return -1;
1403 }
1404
snelsone42c3802010-05-07 20:09:04 +00001405 msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
snelsonef86df92010-03-19 22:49:09 +00001406 raise ? "Rais" : "Dropp", gpio);
1407
1408 /* select GPO function on multiplexed pins */
libv88cd3d22009-06-17 14:43:24 +00001409 tmp = pci_read_byte(dev, 0x54);
snelsonef86df92010-03-19 22:49:09 +00001410 switch(gpio)
1411 {
1412 case 0:
1413 tmp &= ~0x03;
1414 break;
1415 case 1:
1416 tmp |= 0x04;
1417 break;
1418 case 2:
1419 tmp |= 0x08;
1420 break;
1421 case 3:
1422 tmp |= 0x10;
1423 break;
1424 }
libv88cd3d22009-06-17 14:43:24 +00001425 pci_write_byte(dev, 0x54, tmp);
1426
1427 /* PM IO base */
1428 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1429
1430 /* Drop GPO0 */
snelsonef86df92010-03-19 22:49:09 +00001431 tmp = INL(base + 0x4C);
1432 if (raise)
1433 tmp |= 1U << gpio;
1434 else
1435 tmp &= ~(1U << gpio);
1436 OUTL(tmp, base + 0x4C);
libv88cd3d22009-06-17 14:43:24 +00001437
1438 return 0;
1439}
1440
mkarchercd460642010-01-09 17:36:06 +00001441/**
mkarchera95f8882010-03-24 22:55:56 +00001442 * Suited for Abit VT6X4: Pro133x + VT82C686A
snelsone52df7d2010-03-19 22:30:49 +00001443 */
uweeb26b6e2010-06-07 19:06:26 +00001444static int via_apollo_gpo4_lower(void)
snelsone52df7d2010-03-19 22:30:49 +00001445{
1446 return via_apollo_gpo_set(4, 0);
1447}
1448
1449/**
snelsonef86df92010-03-19 22:49:09 +00001450 * Suited for Soyo SY-7VCA: Pro133A + VT82C686.
1451 */
uweeb26b6e2010-06-07 19:06:26 +00001452static int via_apollo_gpo0_lower(void)
snelsonef86df92010-03-19 22:49:09 +00001453{
1454 return via_apollo_gpo_set(0, 0);
1455}
1456
1457/**
mkarchercd460642010-01-09 17:36:06 +00001458 * Enable some GPIO pin on SiS southbridge.
1459 * Suited for MSI 651M-L: SiS651 / SiS962
1460 */
uweeb26b6e2010-06-07 19:06:26 +00001461static int board_msi_651ml(void)
mkarchercd460642010-01-09 17:36:06 +00001462{
1463 struct pci_dev *dev;
uwef6f94d42010-03-13 17:28:29 +00001464 uint16_t base, temp;
mkarchercd460642010-01-09 17:36:06 +00001465
1466 dev = pci_dev_find(0x1039, 0x0962);
1467 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001468 msg_perr("Expected south bridge not found\n");
mkarchercd460642010-01-09 17:36:06 +00001469 return 1;
1470 }
1471
1472 /* Registers 68 and 64 seem like bitmaps */
1473 base = pci_read_word(dev, 0x74);
1474 temp = INW(base + 0x68);
1475 temp &= ~(1 << 0); /* Make pin output? */
mkarcherc9602fb2010-01-09 23:31:13 +00001476 OUTW(temp, base + 0x68);
mkarchercd460642010-01-09 17:36:06 +00001477
1478 temp = INW(base + 0x64);
1479 temp |= (1 << 0); /* Raise output? */
1480 OUTW(temp, base + 0x64);
1481
1482 w836xx_memw_enable(0x2E);
1483
1484 return 0;
1485}
1486
libv88cd3d22009-06-17 14:43:24 +00001487/**
libv5bcbdea2009-06-19 13:00:24 +00001488 * Find the runtime registers of an SMSC Super I/O, after verifying its
1489 * chip ID.
1490 *
1491 * Returns the base port of the runtime register block, or 0 on error.
1492 */
1493static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
1494 uint8_t logical_device)
1495{
1496 uint16_t rt_port = 0;
1497
1498 /* Verify the chip ID. */
uwe619a15a2009-06-28 23:26:37 +00001499 OUTB(0x55, sio_port); /* Enable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001500 if (sio_read(sio_port, 0x20) != chip_id) {
snelsone42c3802010-05-07 20:09:04 +00001501 msg_perr("\nERROR: SMSC Super I/O not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001502 goto out;
1503 }
1504
1505 /* If the runtime block is active, get its address. */
1506 sio_write(sio_port, 0x07, logical_device);
1507 if (sio_read(sio_port, 0x30) & 1) {
1508 rt_port = (sio_read(sio_port, 0x60) << 8)
1509 | sio_read(sio_port, 0x61);
1510 }
1511
1512 if (rt_port == 0) {
snelsone42c3802010-05-07 20:09:04 +00001513 msg_perr("\nERROR: "
libv5bcbdea2009-06-19 13:00:24 +00001514 "Super I/O runtime interface not available.\n");
1515 }
1516out:
uwe619a15a2009-06-28 23:26:37 +00001517 OUTB(0xaa, sio_port); /* Disable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001518 return rt_port;
1519}
1520
1521/**
1522 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
1523 * connected to GP30 on the Super I/O, and TBL# is always high.
1524 */
uweeb26b6e2010-06-07 19:06:26 +00001525static int board_mitac_6513wu(void)
libv5bcbdea2009-06-19 13:00:24 +00001526{
1527 struct pci_dev *dev;
1528 uint16_t rt_port;
1529 uint8_t val;
1530
1531 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1532 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001533 msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001534 return -1;
1535 }
1536
uwe619a15a2009-06-28 23:26:37 +00001537 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
libv5bcbdea2009-06-19 13:00:24 +00001538 if (rt_port == 0)
1539 return -1;
1540
1541 /* Configure the GPIO pin. */
1542 val = INB(rt_port + 0x33); /* GP30 config */
uwe619a15a2009-06-28 23:26:37 +00001543 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
libv5bcbdea2009-06-19 13:00:24 +00001544 OUTB(val, rt_port + 0x33);
1545
1546 /* Disable write protection. */
1547 val = INB(rt_port + 0x4d); /* GP3 values */
uwe619a15a2009-06-28 23:26:37 +00001548 val |= 0x01; /* Set GP30 high. */
libv5bcbdea2009-06-19 13:00:24 +00001549 OUTB(val, rt_port + 0x4d);
1550
1551 return 0;
1552}
1553
1554/**
uwe3a3ab2f2010-03-25 23:18:41 +00001555 * Suited for ASUS A7V8X: VIA KT400 + VT8235 + IT8703F-A
libv1569a562009-07-13 12:40:17 +00001556 */
uweeb26b6e2010-06-07 19:06:26 +00001557static int board_asus_a7v8x(void)
libv1569a562009-07-13 12:40:17 +00001558{
1559 uint16_t id, base;
1560 uint8_t tmp;
1561
1562 /* find the IT8703F */
1563 w836xx_ext_enter(0x2E);
1564 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1565 w836xx_ext_leave(0x2E);
1566
1567 if (id != 0x8701) {
snelsone42c3802010-05-07 20:09:04 +00001568 msg_perr("\nERROR: IT8703F Super I/O not found.\n");
libv1569a562009-07-13 12:40:17 +00001569 return -1;
1570 }
1571
1572 /* Get the GP567 IO base */
1573 w836xx_ext_enter(0x2E);
1574 sio_write(0x2E, 0x07, 0x0C);
1575 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1576 w836xx_ext_leave(0x2E);
1577
1578 if (!base) {
snelsone42c3802010-05-07 20:09:04 +00001579 msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
libv1569a562009-07-13 12:40:17 +00001580 " Base.\n");
1581 return -1;
1582 }
1583
1584 /* Raise GP51. */
1585 tmp = INB(base);
1586 tmp |= 0x02;
1587 OUTB(tmp, base);
1588
1589 return 0;
1590}
1591
libv9c4d2b22009-09-01 21:22:23 +00001592/*
1593 * General routine for raising/dropping GPIO lines on the ITE IT8712F.
1594 * There is only some limited checking on the port numbers.
1595 */
uwef6f94d42010-03-13 17:28:29 +00001596static int it8712f_gpio_set(unsigned int line, int raise)
libv9c4d2b22009-09-01 21:22:23 +00001597{
1598 unsigned int port;
1599 uint16_t id, base;
1600 uint8_t tmp;
1601
1602 port = line / 10;
1603 port--;
1604 line %= 10;
1605
1606 /* Check line */
1607 if ((port > 4) || /* also catches unsigned -1 */
1608 ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) {
snelsone42c3802010-05-07 20:09:04 +00001609 msg_perr("\nERROR: Unsupported IT8712F GPIO Line %02d.\n", line);
libv9c4d2b22009-09-01 21:22:23 +00001610 return -1;
1611 }
1612
1613 /* find the IT8712F */
1614 enter_conf_mode_ite(0x2E);
1615 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1616 exit_conf_mode_ite(0x2E);
1617
1618 if (id != 0x8712) {
snelsone42c3802010-05-07 20:09:04 +00001619 msg_perr("\nERROR: IT8712F Super I/O not found.\n");
libv9c4d2b22009-09-01 21:22:23 +00001620 return -1;
1621 }
1622
1623 /* Get the GPIO base */
1624 enter_conf_mode_ite(0x2E);
1625 sio_write(0x2E, 0x07, 0x07);
1626 base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63);
1627 exit_conf_mode_ite(0x2E);
1628
1629 if (!base) {
snelsone42c3802010-05-07 20:09:04 +00001630 msg_perr("\nERROR: Failed to read IT8712F Super I/O GPIO"
libv9c4d2b22009-09-01 21:22:23 +00001631 " Base.\n");
1632 return -1;
1633 }
1634
1635 /* set GPIO. */
1636 tmp = INB(base + port);
1637 if (raise)
1638 tmp |= 1 << line;
1639 else
1640 tmp &= ~(1 << line);
1641 OUTB(tmp, base + port);
1642
1643 return 0;
1644}
1645
1646/**
mkarchercccf1392010-03-09 16:57:06 +00001647 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001648 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
1649 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
libv9c4d2b22009-09-01 21:22:23 +00001650 */
uweeb26b6e2010-06-07 19:06:26 +00001651static int it8712f_gpio3_1_raise(void)
libv9c4d2b22009-09-01 21:22:23 +00001652{
1653 return it8712f_gpio_set(32, 1);
1654}
1655
hailfinger324a9cc2010-05-26 01:45:41 +00001656#endif
1657
libv1569a562009-07-13 12:40:17 +00001658/**
uwec0751f42009-10-06 13:00:00 +00001659 * Below is the list of boards which need a special "board enable" code in
1660 * flashrom before their ROM chip can be accessed/written to.
1661 *
1662 * NOTE: Please add boards that _don't_ need such enables or don't work yet
1663 * to the respective tables in print.c. Thanks!
1664 *
uwebe4477b2007-08-23 16:08:21 +00001665 * We use 2 sets of IDs here, you're free to choose which is which. This
1666 * is to provide a very high degree of certainty when matching a board on
1667 * the basis of subsystem/card IDs. As not every vendor handles
1668 * subsystem/card IDs in a sane manner.
stepan927d4e22007-04-04 22:45:58 +00001669 *
stuge84659842009-04-20 12:38:17 +00001670 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
hailfinger7fcb5b72010-02-04 11:12:04 +00001671 * NULLed if they don't identify the board fully and if you can't use DMI.
1672 * But please take care to provide an as complete set of pci ids as possible;
1673 * autodetection is the preferred behaviour and we would like to make sure that
1674 * matches are unique.
stepanf778f522008-02-20 11:11:18 +00001675 *
mkarcher803b4042010-01-20 14:14:11 +00001676 * If PCI IDs are not sufficient for board matching, the match can be further
1677 * constrained by a string that has to be present in the DMI database for
uwe3a3ab2f2010-03-25 23:18:41 +00001678 * the baseboard or the system entry. The pattern is matched by case sensitive
mkarcher803b4042010-01-20 14:14:11 +00001679 * substring match, unless it is anchored to the beginning (with a ^ in front)
1680 * or the end (with a $ at the end). Both anchors may be specified at the
1681 * same time to match the full field.
1682 *
hailfinger7fcb5b72010-02-04 11:12:04 +00001683 * When a board is matched through DMI, the first and second main PCI IDs
1684 * and the first subsystem PCI ID have to match as well. If you specify the
1685 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
1686 * subsystem ID of that device is indeed zero.
1687 *
stuge84659842009-04-20 12:38:17 +00001688 * The coreboot ids are used two fold. When running with a coreboot firmware,
1689 * the ids uniquely matches the coreboot board identification string. When a
1690 * legacy bios is installed and when autodetection is not possible, these ids
1691 * can be used to identify the board through the -m command line argument.
1692 *
1693 * When a board is identified through its coreboot ids (in both cases), the
1694 * main pci ids are still required to match, as a safeguard.
stepan927d4e22007-04-04 22:45:58 +00001695 */
stepan927d4e22007-04-04 22:45:58 +00001696
uwec7f7eda2009-05-08 16:23:34 +00001697/* Please keep this list alphabetically ordered by vendor/board name. */
hailfinger1ff33dc2010-07-03 11:02:10 +00001698const struct board_pciid_enable board_pciid_enables[] = {
uwe869efa02009-06-21 20:50:22 +00001699
mkarcherf2620582010-02-28 01:33:48 +00001700 /* first pci-id set [4], second pci-id set [4], dmi identifier coreboot id [2], vendor name board name max_rom_... OK? flash enable */
hailfinger324a9cc2010-05-26 01:45:41 +00001701#if defined(__i386__) || defined(__x86_64__)
snelsone1061102010-03-19 23:00:07 +00001702 {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, "Abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise},
mkarcher6eff1132010-07-24 22:18:14 +00001703 {0x8086, 0x24d3, 0x147b, 0x1014, 0x8086, 0x2578, 0x147b, 0x1014, NULL, NULL, NULL, "Abit", "IC7", 0, NT, intel_ich_gpio23_raise},
mkarchera9d1df02010-07-24 22:43:12 +00001704 {0x8086, 0x2930, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, "Abit", "IP35", 0, OK, intel_ich_gpio16_raise},
mkarcherfa18d3a2010-03-03 16:15:12 +00001705 {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, "Abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
snelsone1eaba92010-03-19 22:37:29 +00001706 {0x10de, 0x0050, 0x147b, 0x1c1a, 0, 0, 0, 0, NULL, NULL, NULL, "Abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
mkarcher8b7b04a2010-04-11 21:01:06 +00001707 {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, "Abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise},
mkarcher00131382010-07-24 22:50:54 +00001708 {0x10de, 0x02f0, 0x147b, 0x1c26, 0x10de, 0x0240, 0x10de, 0x0222, NULL, NULL, NULL, "Abit", "NF-M2 nView", 0, NT, nvidia_mcp_gpio4_lower},
mkarchera95f8882010-03-24 22:55:56 +00001709 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", "Abit", "VT6X4", 0, OK, via_apollo_gpo4_lower},
mkarcherf2620582010-02-28 01:33:48 +00001710 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
mkarcherf2620582010-02-28 01:33:48 +00001711 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, NULL, "AGAMI", "ARUMA", "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
uwea161c972010-05-26 22:29:51 +00001712 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, "Albatron", "PM266A Pro", 0, OK, w836xx_memw_enable_2e},
mkarcherf2620582010-02-28 01:33:48 +00001713 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
1714 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
uwee6dc3012010-05-26 22:26:44 +00001715 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
uwe4cfef8b2010-08-08 16:05:23 +00001716 {0x8086, 0x2570, 0x1849, 0x2570, 0x8086, 0x24d3, 0x1849, 0x24d0, NULL, NULL, NULL, "ASRock", "775i65G", 0, OK, intel_ich_gpio23_raise},
mkarchercccf1392010-03-09 16:57:06 +00001717 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, "ASUS", "A7V600-X", 0, OK, it8712f_gpio3_1_raise},
uwee6dc3012010-05-26 22:26:44 +00001718 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
mkarcherf2620582010-02-28 01:33:48 +00001719 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, "ASUS", "A7V8X", 0, OK, board_asus_a7v8x},
mkarchercccf1392010-03-09 16:57:06 +00001720 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio3_1_raise},
snelson0a9016e2010-03-19 22:39:24 +00001721 {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, "ASUS", "A8JM", 0, NT, intel_ich_gpio34_raise},
snelsonedf5a882010-03-19 22:58:15 +00001722 {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI", NULL, NULL, "ASUS", "A8N-LA", 0, NT, nvidia_mcp_gpio0_raise},
uwee6dc3012010-05-26 22:26:44 +00001723 {0x10DE, 0x005E, 0x1043, 0x815A, 0x10DE, 0x0054, 0x1043, 0x815A, NULL, NULL, NULL, "ASUS", "A8N", 0, NT, board_shuttle_fn25},
mkarcher5b19f1a2010-07-08 09:32:18 +00001724 {0x10de, 0x0264, 0x1043, 0x81bc, 0x10de, 0x02f0, 0x1043, 0x81cd, NULL, NULL, NULL, "ASUS", "A8N-VM CSM", 0, NT, w83627ehf_gpio24_raise_2e},
mkarcher28d6c872010-03-07 16:42:55 +00001725 {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
mkarcherf2620582010-02-28 01:33:48 +00001726 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
mkarcherf2620582010-02-28 01:33:48 +00001727 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
uwee6dc3012010-05-26 22:26:44 +00001728 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
snelson933d4b02010-03-19 22:52:00 +00001729 {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
mkarcher4c718632010-03-17 06:19:23 +00001730 {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001731 {0x8086, 0x2570, 0x1043, 0x80F2, 0x105A, 0x3373, 0x1043, 0x80F5, NULL, NULL, NULL, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
mkarcher0b183572010-07-24 11:03:48 +00001732 {0x8086, 0x2570, 0x1043, 0x80A5, 0x105A, 0x24D3, 0x1043, 0x80A6, NULL, NULL, NULL, "ASUS", "P4SD-LA", 0, NT, intel_ich_gpio32_raise},
mkarcher20636ae2010-08-02 08:29:34 +00001733 {0x1039, 0x0661, 0x1043, 0x8113, 0x1039, 0x5513, 0x1043, 0x8087, NULL, NULL, NULL, "ASUS", "P4S800-MX", 512, OK, w836xx_memw_enable_2e},
mkarcherf2620582010-02-28 01:33:48 +00001734 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", "ASUS", "P5A", 0, OK, board_asus_p5a},
1735 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
mkarcherfaba2712010-07-24 10:41:42 +00001736 {0x8086, 0x24dd, 0x1043, 0x80a6, 0x8086, 0x2570, 0x1043, 0x8157, NULL, NULL, NULL, "ASUS", "P5PE-VM", 0, OK, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001737 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
hailfingerc73ce6e2010-07-10 16:56:32 +00001738 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, "Elitegroup", "K7VTA3", 256, OK, NULL},
mkarcherf2620582010-02-28 01:33:48 +00001739 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
1740 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
1741 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", "EPoX", "EP-BX3", 0, OK, board_epox_ep_bx3},
uwee6dc3012010-05-26 22:26:44 +00001742 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
uwee99b5422010-08-01 00:13:49 +00001743 {0x8086, 0x244b, 0x8086, 0x2442, 0x8086, 0x2445, 0x1458, 0xa002, NULL, NULL, NULL, "GIGABYTE", "GA-8IRML", 0, OK, intel_ich_gpio25_raise},
mkarcherf2620582010-02-28 01:33:48 +00001744 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
hailfinger08c281b2010-07-01 11:16:28 +00001745 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1678, 0x103c, 0x703e, NULL, "hp", "dl145_g3", "HP", "DL145 G3", 0, OK, board_hp_dl145_g3_enable},
1746 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1648, 0x103c, 0x310f, NULL, "hp", "dl165_g6", "HP", "DL165 G6", 0, OK, board_hp_dl165_g6_enable},
mkarcher5f3a7e12010-07-24 11:14:37 +00001747 {0x8086, 0x2580, 0x103c, 0x2a08, 0x8086, 0x2640, 0x103c, 0x2a0a, NULL, NULL, NULL, "HP", "Puffer2-UL8E", 0, OK, intel_ich_gpio18_raise},
mkarcherf2620582010-02-28 01:33:48 +00001748 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
mkarcher11f8f3c2010-03-07 16:32:32 +00001749 {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, "HP", "VL420 SFF", 0, OK, intel_ich_gpio22_raise},
mkarcherbb421582010-06-01 16:09:06 +00001750 {0x10de, 0x0369, 0x103c, 0x12fe, 0x10de, 0x0364, 0x103c, 0x12fe, NULL, NULL, NULL, "HP", "xw9400", 0, OK, nvidia_mcp_gpio5_raise},
uwea13ec9b2010-08-08 15:52:07 +00001751 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", "iBASE", "MB899", 0, OK, intel_ich_gpio26_raise},
mkarcherf2620582010-02-28 01:33:48 +00001752 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, "IBM", "x3455", 0, OK, board_ibm_x3455},
1753 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
snelsonaa2f3d92010-03-19 22:35:21 +00001754 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
mkarcherf2620582010-02-28 01:33:48 +00001755 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, NULL, "iwill", "dk8_htx", "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
snelson0a9016e2010-03-19 22:39:24 +00001756 {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
mkarcherf2620582010-02-28 01:33:48 +00001757 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
uwee6dc3012010-05-26 22:26:44 +00001758 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, "MSI", "K8N Neo4-F", 0, OK, nvidia_mcp_gpio2_raise},
mkarcher101a27a2010-08-07 21:49:11 +00001759 {0x8086, 0x2560, 0x1462, 0x5770, 0x8086, 0x2562, 0x1462, 0x5778, NULL, NULL, NULL, "MSI", "MS-6577", 0, OK, w83627hf_gpio25_raise_2e},
mkarcherf2620582010-02-28 01:33:48 +00001760 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
mkarcher51455562010-06-27 15:07:49 +00001761 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, NULL, "MSI", "MS-6702E (K8T Neo2-F)", 0, OK, w83627thf_gpio44_raise_2e},
mkarcherf2620582010-02-28 01:33:48 +00001762 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
1763 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, "MSI", "MS-7005 (651M-L)", 0, OK, board_msi_651ml},
mkarcherd2189b42010-06-12 23:07:26 +00001764 {0x10DE, 0x00E0, 0x1462, 0x0250, 0x10DE, 0x00E1, 0x1462, 0x0250, NULL, NULL, NULL, "MSI", "MS-7025 (K8N Neo2 Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
mkarcherf2620582010-02-28 01:33:48 +00001765 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
mkarcher51455562010-06-27 15:07:49 +00001766 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio44_raise_4e},
mkarcher5de1c772010-03-07 16:52:59 +00001767 {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, "MSI", "MS-7207 (K8N GM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
mkarcherb2505c02010-05-24 16:03:57 +00001768 {0x1011, 0x0019, 0xaa55, 0xaa55, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, "Nokia", "IP530", 0, OK, fdc37b787_gpio50_raise_3f0},
mkarcher7da6b542010-07-24 22:36:01 +00001769 {0x8086, 0x24d3, 0x144d, 0xb025, 0x8086, 0x1050, 0x144d, 0xb025, NULL, NULL, NULL, "Samsung", "Polaris 32", 0, OK, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001770 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
hailfingerc73ce6e2010-07-10 16:56:32 +00001771 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, "Shuttle", "AK38N", 256, OK, NULL},
mkarcherf2620582010-02-28 01:33:48 +00001772 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, NULL, "Shuttle", "FN25", 0, OK, board_shuttle_fn25},
snelsonef86df92010-03-19 22:49:09 +00001773 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
mkarcherf2620582010-02-28 01:33:48 +00001774 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, "Tekram", "P6Pro-A5", 256, OK, NULL},
mkarchered00ee62010-03-21 13:36:20 +00001775 {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e},
uwee6dc3012010-05-26 22:26:44 +00001776 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
mkarcher12e731f2010-06-12 17:27:44 +00001777 {0x1106, 0x0259, 0x1106, 0xAA07, 0x1106, 0x3227, 0x1106, 0xAA07, NULL, NULL, NULL, "VIA", "EPIA EK", 0, NT, via_vt823x_gpio9_raise},
mkarcherf2620582010-02-28 01:33:48 +00001778 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
1779 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
hailfinger324a9cc2010-05-26 01:45:41 +00001780#endif
mkarcherf2620582010-02-28 01:33:48 +00001781 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, NULL, NULL, 0, NT, NULL}, /* end marker */
stepan927d4e22007-04-04 22:45:58 +00001782};
1783
uwebe4477b2007-08-23 16:08:21 +00001784/**
stepan1037f6f2008-01-18 15:33:10 +00001785 * Match boards on coreboot table gathered vendor and part name.
uwebe4477b2007-08-23 16:08:21 +00001786 * Require main PCI IDs to match too as extra safety.
stepan927d4e22007-04-04 22:45:58 +00001787 */
hailfinger1ff33dc2010-07-03 11:02:10 +00001788static const struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
uwefa98ca12008-10-18 21:14:13 +00001789 const char *part)
stepan927d4e22007-04-04 22:45:58 +00001790{
hailfinger1ff33dc2010-07-03 11:02:10 +00001791 const struct board_pciid_enable *board = board_pciid_enables;
1792 const struct board_pciid_enable *partmatch = NULL;
stepan927d4e22007-04-04 22:45:58 +00001793
uwe4b650af2009-05-09 00:47:04 +00001794 for (; board->vendor_name; board++) {
uwefa98ca12008-10-18 21:14:13 +00001795 if (vendor && (!board->lb_vendor
1796 || strcasecmp(board->lb_vendor, vendor)))
uwef6641642007-05-09 10:17:44 +00001797 continue;
stepan927d4e22007-04-04 22:45:58 +00001798
stuge0c1005b2008-07-02 00:47:30 +00001799 if (!board->lb_part || strcasecmp(board->lb_part, part))
uwef6641642007-05-09 10:17:44 +00001800 continue;
stepan927d4e22007-04-04 22:45:58 +00001801
uwef6641642007-05-09 10:17:44 +00001802 if (!pci_dev_find(board->first_vendor, board->first_device))
1803 continue;
stepan927d4e22007-04-04 22:45:58 +00001804
uwef6641642007-05-09 10:17:44 +00001805 if (board->second_vendor &&
uwefa98ca12008-10-18 21:14:13 +00001806 !pci_dev_find(board->second_vendor, board->second_device))
uwef6641642007-05-09 10:17:44 +00001807 continue;
stugeb9b411f2008-01-27 16:21:21 +00001808
1809 if (vendor)
1810 return board;
1811
1812 if (partmatch) {
1813 /* a second entry has a matching part name */
snelsone42c3802010-05-07 20:09:04 +00001814 msg_pinfo("AMBIGUOUS BOARD NAME: %s\n", part);
1815 msg_pinfo("At least vendors '%s' and '%s' match.\n",
uwefa98ca12008-10-18 21:14:13 +00001816 partmatch->lb_vendor, board->lb_vendor);
snelsone42c3802010-05-07 20:09:04 +00001817 msg_perr("Please use the full -m vendor:part syntax.\n");
stugeb9b411f2008-01-27 16:21:21 +00001818 return NULL;
1819 }
1820 partmatch = board;
uwef6641642007-05-09 10:17:44 +00001821 }
uwe6ed6d952007-12-04 21:49:06 +00001822
stugeb9b411f2008-01-27 16:21:21 +00001823 if (partmatch)
1824 return partmatch;
1825
stepan3370c892009-07-30 13:30:17 +00001826 if (!partvendor_from_cbtable) {
1827 /* Only warn if the mainboard type was not gathered from the
1828 * coreboot table. If it was, the coreboot implementor is
1829 * expected to fix flashrom, too.
1830 */
snelsone42c3802010-05-07 20:09:04 +00001831 msg_perr("\nUnknown vendor:board from -m option: %s:%s\n\n",
stepan3370c892009-07-30 13:30:17 +00001832 vendor, part);
1833 }
uwef6641642007-05-09 10:17:44 +00001834 return NULL;
stepan927d4e22007-04-04 22:45:58 +00001835}
1836
uwebe4477b2007-08-23 16:08:21 +00001837/**
1838 * Match boards on PCI IDs and subsystem IDs.
1839 * Second set of IDs can be main only or missing completely.
stepan927d4e22007-04-04 22:45:58 +00001840 */
hailfinger1ff33dc2010-07-03 11:02:10 +00001841const static struct board_pciid_enable *board_match_pci_card_ids(void)
stepan927d4e22007-04-04 22:45:58 +00001842{
hailfinger1ff33dc2010-07-03 11:02:10 +00001843 const struct board_pciid_enable *board = board_pciid_enables;
stepan927d4e22007-04-04 22:45:58 +00001844
uwe4b650af2009-05-09 00:47:04 +00001845 for (; board->vendor_name; board++) {
mkarcher58fbded2010-02-04 10:58:50 +00001846 if ((!board->first_card_vendor || !board->first_card_device) &&
1847 !board->dmi_pattern)
uwef6641642007-05-09 10:17:44 +00001848 continue;
stepan927d4e22007-04-04 22:45:58 +00001849
uwef6641642007-05-09 10:17:44 +00001850 if (!pci_card_find(board->first_vendor, board->first_device,
uwefa98ca12008-10-18 21:14:13 +00001851 board->first_card_vendor,
1852 board->first_card_device))
uwef6641642007-05-09 10:17:44 +00001853 continue;
stepan927d4e22007-04-04 22:45:58 +00001854
uwef6641642007-05-09 10:17:44 +00001855 if (board->second_vendor) {
1856 if (board->second_card_vendor) {
1857 if (!pci_card_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00001858 board->second_device,
1859 board->second_card_vendor,
1860 board->second_card_device))
uwef6641642007-05-09 10:17:44 +00001861 continue;
1862 } else {
1863 if (!pci_dev_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00001864 board->second_device))
uwef6641642007-05-09 10:17:44 +00001865 continue;
1866 }
1867 }
stepan927d4e22007-04-04 22:45:58 +00001868
mkarcher803b4042010-01-20 14:14:11 +00001869 if (board->dmi_pattern) {
1870 if (!has_dmi_support) {
snelsone42c3802010-05-07 20:09:04 +00001871 msg_perr("WARNING: Can't autodetect %s %s,"
mkarcher803b4042010-01-20 14:14:11 +00001872 " DMI info unavailable.\n",
1873 board->vendor_name, board->board_name);
1874 continue;
1875 } else {
1876 if (!dmi_match(board->dmi_pattern))
1877 continue;
1878 }
1879 }
1880
uwef6641642007-05-09 10:17:44 +00001881 return board;
1882 }
stepan927d4e22007-04-04 22:45:58 +00001883
uwef6641642007-05-09 10:17:44 +00001884 return NULL;
stepan927d4e22007-04-04 22:45:58 +00001885}
1886
uwe6ed6d952007-12-04 21:49:06 +00001887int board_flash_enable(const char *vendor, const char *part)
stepan927d4e22007-04-04 22:45:58 +00001888{
hailfinger1ff33dc2010-07-03 11:02:10 +00001889 const struct board_pciid_enable *board = NULL;
uwef6641642007-05-09 10:17:44 +00001890 int ret = 0;
stepan927d4e22007-04-04 22:45:58 +00001891
stugeb9b411f2008-01-27 16:21:21 +00001892 if (part)
stepan1037f6f2008-01-18 15:33:10 +00001893 board = board_match_coreboot_name(vendor, part);
stepan927d4e22007-04-04 22:45:58 +00001894
uwef6641642007-05-09 10:17:44 +00001895 if (!board)
1896 board = board_match_pci_card_ids();
stepan927d4e22007-04-04 22:45:58 +00001897
mkarchera0488b92010-03-11 23:04:16 +00001898 if (board && board->status == NT) {
uwef6f94d42010-03-13 17:28:29 +00001899 if (!force_boardenable) {
snelsone42c3802010-05-07 20:09:04 +00001900 msg_pinfo("WARNING: Your mainboard is %s %s, but the mainboard-specific\n"
mkarcher29a80852010-03-07 22:29:28 +00001901 "code has not been tested, and thus will not not be executed by default.\n"
1902 "Depending on your hardware environment, erasing, writing or even probing\n"
1903 "can fail without running the board specific code.\n\n"
1904 "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
uwef6f94d42010-03-13 17:28:29 +00001905 "\"internal programmer\") for details.\n",
mkarcher29a80852010-03-07 22:29:28 +00001906 board->vendor_name, board->board_name);
1907 board = NULL;
uwef6f94d42010-03-13 17:28:29 +00001908 } else {
snelsone42c3802010-05-07 20:09:04 +00001909 msg_pinfo("NOTE: Running an untested board enable procedure.\n"
uwef6f94d42010-03-13 17:28:29 +00001910 "Please report success/failure to flashrom@flashrom.org.\n");
1911 }
mkarcher29a80852010-03-07 22:29:28 +00001912 }
1913
uwef6641642007-05-09 10:17:44 +00001914 if (board) {
libve9b336e2010-01-20 14:45:03 +00001915 if (board->max_rom_decode_parallel)
1916 max_rom_decode.parallel =
1917 board->max_rom_decode_parallel * 1024;
1918
uwe0ec24c22010-01-28 19:02:36 +00001919 if (board->enable != NULL) {
snelsone42c3802010-05-07 20:09:04 +00001920 msg_pinfo("Disabling flash write protection for "
uwe0ec24c22010-01-28 19:02:36 +00001921 "board \"%s %s\"... ", board->vendor_name,
1922 board->board_name);
stepan927d4e22007-04-04 22:45:58 +00001923
uweeb26b6e2010-06-07 19:06:26 +00001924 ret = board->enable();
uwe0ec24c22010-01-28 19:02:36 +00001925 if (ret)
snelsone42c3802010-05-07 20:09:04 +00001926 msg_pinfo("FAILED!\n");
uwe0ec24c22010-01-28 19:02:36 +00001927 else
snelsone42c3802010-05-07 20:09:04 +00001928 msg_pinfo("OK.\n");
uwe0ec24c22010-01-28 19:02:36 +00001929 }
uwef6641642007-05-09 10:17:44 +00001930 }
stepan927d4e22007-04-04 22:45:58 +00001931
uwef6641642007-05-09 10:17:44 +00001932 return ret;
stepan927d4e22007-04-04 22:45:58 +00001933}