blob: 1d991e08a9f3cde82c8dd716bb7e6d6f9b5acdbc [file] [log] [blame]
stepan5c3f1382007-02-06 19:47:50 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
stepan5c3f1382007-02-06 19:47:50 +00003 *
uwe555dd972007-09-09 20:21:05 +00004 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
hailfinger77c5d932009-06-15 12:10:57 +00007 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
stepan5c3f1382007-02-06 19:47:50 +00008 *
uweb25f1ea2007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
stepan5c3f1382007-02-06 19:47:50 +000013 *
uweb25f1ea2007-08-29 17:52:32 +000014 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
stepan5c3f1382007-02-06 19:47:50 +000018 *
uweb25f1ea2007-08-29 17:52:32 +000019 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
stepan5c3f1382007-02-06 19:47:50 +000022 */
23
rminnich8d3ff912003-10-25 17:01:29 +000024#ifndef __FLASH_H__
25#define __FLASH_H__ 1
26
stepan5c3f1382007-02-06 19:47:50 +000027#if defined(__GLIBC__)
rminnich8d3ff912003-10-25 17:01:29 +000028#include <sys/io.h>
stepan5c3f1382007-02-06 19:47:50 +000029#endif
rminnich8d3ff912003-10-25 17:01:29 +000030#include <unistd.h>
ollie6a600992005-11-26 21:55:36 +000031#include <stdint.h>
uwe4529d202007-08-23 13:34:59 +000032#include <stdio.h>
uwe6934c4a2009-05-14 18:57:26 +000033#include <pci/pci.h>
rminnich8d3ff912003-10-25 17:01:29 +000034
hailfinger6f84e472009-05-01 16:34:32 +000035/* for iopl and outb under Solaris */
36#if defined (__sun) && (defined(__i386) || defined(__amd64))
37#include <strings.h>
38#include <sys/sysi86.h>
39#include <sys/psw.h>
40#include <asm/sunddi.h>
41#endif
42
stuge96960832009-01-26 01:23:31 +000043#if (defined(__MACH__) && defined(__APPLE__))
44#define __DARWIN__
45#endif
46
hailfinger0ddb3eb2009-04-28 12:56:04 +000047#if defined(__FreeBSD__) || defined(__DragonFly__)
hailfingere1f062f2008-05-22 13:22:45 +000048 #include <machine/cpufunc.h>
49 #define off64_t off_t
50 #define lseek64 lseek
51 #define OUTB(x, y) do { u_int tmp = (y); outb(tmp, (x)); } while (0)
52 #define OUTW(x, y) do { u_int tmp = (y); outw(tmp, (x)); } while (0)
53 #define OUTL(x, y) do { u_int tmp = (y); outl(tmp, (x)); } while (0)
54 #define INB(x) __extension__ ({ u_int tmp = (x); inb(tmp); })
55 #define INW(x) __extension__ ({ u_int tmp = (x); inw(tmp); })
56 #define INL(x) __extension__ ({ u_int tmp = (x); inl(tmp); })
57#else
stuge96960832009-01-26 01:23:31 +000058#if defined(__DARWIN__)
59 #include <DirectIO/darwinio.h>
60 #define off64_t off_t
61 #define lseek64 lseek
62#endif
hailfinger6f84e472009-05-01 16:34:32 +000063#if defined (__sun) && (defined(__i386) || defined(__amd64))
64 /* Note different order for outb */
65 #define OUTB(x,y) outb(y, x)
66 #define OUTW(x,y) outw(y, x)
67 #define OUTL(x,y) outl(y, x)
68 #define INB inb
69 #define INW inw
70 #define INL inl
71#else
hailfingere1f062f2008-05-22 13:22:45 +000072 #define OUTB outb
73 #define OUTW outw
74 #define OUTL outl
75 #define INB inb
76 #define INW inw
77 #define INL inl
78#endif
hailfinger6f84e472009-05-01 16:34:32 +000079#endif
hailfingere1f062f2008-05-22 13:22:45 +000080
hailfinger82719632009-05-16 21:22:56 +000081typedef unsigned long chipaddr;
82
hailfingerabe249e2009-05-08 17:43:22 +000083extern int programmer;
hailfingera9df33c2009-05-09 00:54:55 +000084#define PROGRAMMER_INTERNAL 0x00
85#define PROGRAMMER_DUMMY 0x01
uwe0f5a3a22009-05-13 11:36:06 +000086#define PROGRAMMER_NIC3COM 0x02
ruikda922a12009-05-17 19:39:27 +000087#define PROGRAMMER_SATASII 0x03
hailfinger26e212b2009-05-31 18:00:57 +000088#define PROGRAMMER_IT87SPI 0x04
hailfingerf31da3d2009-06-16 21:08:06 +000089#define PROGRAMMER_FT2232SPI 0x05
hailfingerabe249e2009-05-08 17:43:22 +000090
91struct programmer_entry {
92 const char *vendor;
93 const char *name;
94
95 int (*init) (void);
96 int (*shutdown) (void);
97
uwe4e204a22009-05-28 15:07:42 +000098 void * (*map_flash_region) (const char *descr, unsigned long phys_addr,
99 size_t len);
hailfinger11ae3c42009-05-11 14:13:25 +0000100 void (*unmap_flash_region) (void *virt_addr, size_t len);
101
hailfinger82719632009-05-16 21:22:56 +0000102 void (*chip_writeb) (uint8_t val, chipaddr addr);
103 void (*chip_writew) (uint16_t val, chipaddr addr);
104 void (*chip_writel) (uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000105 void (*chip_writen) (uint8_t *buf, chipaddr addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000106 uint8_t (*chip_readb) (const chipaddr addr);
107 uint16_t (*chip_readw) (const chipaddr addr);
108 uint32_t (*chip_readl) (const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000109 void (*chip_readn) (uint8_t *buf, const chipaddr addr, size_t len);
hailfingere5829f62009-06-05 17:48:08 +0000110 void (*delay) (int usecs);
hailfingerabe249e2009-05-08 17:43:22 +0000111};
112
113extern const struct programmer_entry programmer_table[];
114
uweabe92a52009-05-16 22:36:00 +0000115int programmer_init(void);
116int programmer_shutdown(void);
117void *programmer_map_flash_region(const char *descr, unsigned long phys_addr,
118 size_t len);
119void programmer_unmap_flash_region(void *virt_addr, size_t len);
120void chip_writeb(uint8_t val, chipaddr addr);
121void chip_writew(uint16_t val, chipaddr addr);
122void chip_writel(uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000123void chip_writen(uint8_t *buf, chipaddr addr, size_t len);
uweabe92a52009-05-16 22:36:00 +0000124uint8_t chip_readb(const chipaddr addr);
125uint16_t chip_readw(const chipaddr addr);
126uint32_t chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000127void chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfingere5829f62009-06-05 17:48:08 +0000128void programmer_delay(int usecs);
hailfingerba3761a2009-03-05 19:24:22 +0000129
uwe16f99092008-03-12 11:54:51 +0000130#define ARRAY_SIZE(a) (sizeof(a) / sizeof((a)[0]))
131
hailfinger40167462009-05-31 17:57:34 +0000132enum chipbustype {
hailfinger668f3502009-06-01 00:02:11 +0000133 CHIP_BUSTYPE_NONE = 0,
hailfinger40167462009-05-31 17:57:34 +0000134 CHIP_BUSTYPE_PARALLEL = 1 << 0,
135 CHIP_BUSTYPE_LPC = 1 << 1,
136 CHIP_BUSTYPE_FWH = 1 << 2,
137 CHIP_BUSTYPE_SPI = 1 << 3,
138 CHIP_BUSTYPE_NONSPI = CHIP_BUSTYPE_PARALLEL | CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH,
139 CHIP_BUSTYPE_UNKNOWN = CHIP_BUSTYPE_PARALLEL | CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH | CHIP_BUSTYPE_SPI,
140};
141
rminnich8d3ff912003-10-25 17:01:29 +0000142struct flashchip {
uwedfcd15f2008-03-14 23:55:58 +0000143 const char *vendor;
uwe6ed6d952007-12-04 21:49:06 +0000144 const char *name;
hailfinger40167462009-05-31 17:57:34 +0000145
146 enum chipbustype bustype;
147
uwefa98ca12008-10-18 21:14:13 +0000148 /*
149 * With 32bit manufacture_id and model_id we can cover IDs up to
hailfinger428f2012007-12-31 01:49:00 +0000150 * (including) the 4th bank of JEDEC JEP106W Standard Manufacturer's
151 * Identification code.
152 */
153 uint32_t manufacture_id;
154 uint32_t model_id;
rminnich8d3ff912003-10-25 17:01:29 +0000155
rminnich8d3ff912003-10-25 17:01:29 +0000156 int total_size;
157 int page_size;
158
uwefa98ca12008-10-18 21:14:13 +0000159 /*
160 * Indicate if flashrom has been tested with this flash chip and if
stuge9cd64bd2008-05-03 04:34:37 +0000161 * everything worked correctly.
162 */
163 uint32_t tested;
164
uwe8e1a2ba2007-04-01 19:44:21 +0000165 int (*probe) (struct flashchip *flash);
hailfingerd5b35922009-06-03 14:46:22 +0000166
167 /* Delay after "enter/exit ID mode" commands in microseconds. */
168 int probe_timing;
uwe8e1a2ba2007-04-01 19:44:21 +0000169 int (*erase) (struct flashchip *flash);
170 int (*write) (struct flashchip *flash, uint8_t *buf);
hailfinger0f08b7a2009-06-16 08:55:44 +0000171 int (*read) (struct flashchip *flash, uint8_t *buf, int start, int len);
rminnich8d3ff912003-10-25 17:01:29 +0000172
uwe6ed6d952007-12-04 21:49:06 +0000173 /* Some flash devices have an additional register space. */
hailfinger82719632009-05-16 21:22:56 +0000174 chipaddr virtual_memory;
175 chipaddr virtual_registers;
rminnich8d3ff912003-10-25 17:01:29 +0000176};
177
stuge9cd64bd2008-05-03 04:34:37 +0000178#define TEST_UNTESTED 0
179
uwe4e204a22009-05-28 15:07:42 +0000180#define TEST_OK_PROBE (1 << 0)
181#define TEST_OK_READ (1 << 1)
182#define TEST_OK_ERASE (1 << 2)
183#define TEST_OK_WRITE (1 << 3)
184#define TEST_OK_PR (TEST_OK_PROBE | TEST_OK_READ)
185#define TEST_OK_PRE (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_ERASE)
186#define TEST_OK_PREW (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_ERASE | TEST_OK_WRITE)
stuge9cd64bd2008-05-03 04:34:37 +0000187#define TEST_OK_MASK 0x0f
188
uwe4e204a22009-05-28 15:07:42 +0000189#define TEST_BAD_PROBE (1 << 4)
190#define TEST_BAD_READ (1 << 5)
191#define TEST_BAD_ERASE (1 << 6)
192#define TEST_BAD_WRITE (1 << 7)
193#define TEST_BAD_PREW (TEST_BAD_PROBE | TEST_BAD_READ | TEST_BAD_ERASE | TEST_BAD_WRITE)
stuge9cd64bd2008-05-03 04:34:37 +0000194#define TEST_BAD_MASK 0xf0
195
hailfingerd5b35922009-06-03 14:46:22 +0000196/* Timing used in probe routines. ZERO is -2 to differentiate between an unset
197 * field and zero delay.
198 *
199 * SPI devices will always have zero delay and ignore this field.
200 */
201#define TIMING_FIXME -1
202/* this is intentionally same value as fixme */
203#define TIMING_IGNORED -1
204#define TIMING_ZERO -2
205
ollie6a600992005-11-26 21:55:36 +0000206extern struct flashchip flashchips[];
207
uwe5f612c82009-05-16 23:42:17 +0000208struct penable {
209 uint16_t vendor_id;
210 uint16_t device_id;
211 int status;
212 const char *vendor_name;
213 const char *device_name;
214 int (*doit) (struct pci_dev *dev, const char *name);
215};
216
217extern const struct penable chipset_enables[];
218
219struct board_pciid_enable {
220 /* Any device, but make it sensible, like the ISA bridge. */
221 uint16_t first_vendor;
222 uint16_t first_device;
223 uint16_t first_card_vendor;
224 uint16_t first_card_device;
225
226 /* Any device, but make it sensible, like
227 * the host bridge. May be NULL.
228 */
229 uint16_t second_vendor;
230 uint16_t second_device;
231 uint16_t second_card_vendor;
232 uint16_t second_card_device;
233
234 /* The vendor / part name from the coreboot table. */
235 const char *lb_vendor;
236 const char *lb_part;
237
238 const char *vendor_name;
239 const char *board_name;
240
241 int (*enable) (const char *name);
242};
243
244extern struct board_pciid_enable board_pciid_enables[];
245
246struct board_info {
247 const char *vendor;
248 const char *name;
249};
250
uwe8b452372009-06-19 10:42:43 +0000251struct board_info_url {
252 const char *vendor;
253 const char *name;
254 const char *url;
255};
256
uwe5f612c82009-05-16 23:42:17 +0000257extern const struct board_info boards_ok[];
258extern const struct board_info boards_bad[];
uwefef723f2009-06-18 14:04:44 +0000259extern const struct board_info laptops_ok[];
260extern const struct board_info laptops_bad[];
uwe5f612c82009-05-16 23:42:17 +0000261
uwe6ed6d952007-12-04 21:49:06 +0000262/* udelay.c */
hailfingere5829f62009-06-05 17:48:08 +0000263void myusec_delay(int usecs);
hailfinger3d77bc12009-05-01 12:22:17 +0000264void myusec_calibrate_delay(void);
stepan927d4e22007-04-04 22:45:58 +0000265
uwea3a82c92009-05-15 17:02:34 +0000266/* pcidev.c */
267#define PCI_OK 0
268#define PCI_NT 1 /* Not tested */
ruikda922a12009-05-17 19:39:27 +0000269
uwea3a82c92009-05-15 17:02:34 +0000270extern uint32_t io_base_addr;
271extern struct pci_access *pacc;
272extern struct pci_filter filter;
uweb3a82ef2009-05-16 21:39:19 +0000273extern struct pci_dev *pcidev_dev;
uwea3a82c92009-05-15 17:02:34 +0000274struct pcidev_status {
275 uint16_t vendor_id;
276 uint16_t device_id;
277 int status;
278 const char *vendor_name;
279 const char *device_name;
280};
281uint32_t pcidev_validate(struct pci_dev *dev, struct pcidev_status *devs);
282uint32_t pcidev_init(uint16_t vendor_id, struct pcidev_status *devs);
uwe884cc8b2009-06-17 12:07:12 +0000283
284/* print.c */
285char *flashbuses_to_text(enum chipbustype bustype);
286void print_supported_chips(void);
287void print_supported_chipsets(void);
288void print_supported_boards(void);
uwea3a82c92009-05-15 17:02:34 +0000289void print_supported_pcidevs(struct pcidev_status *devs);
uwe8b452372009-06-19 10:42:43 +0000290void print_supported_chips_wiki(void);
291void print_supported_boards_wiki(void);
292void print_supported_chipsets_wiki(void);
293void print_supported_pcidevs_wiki_header(void);
294void print_supported_pcidevs_wiki_footer(void);
295void print_supported_pcidevs_wiki(struct pcidev_status *devs);
uwea3a82c92009-05-15 17:02:34 +0000296
uwe6ed6d952007-12-04 21:49:06 +0000297/* board_enable.c */
stugeaa35d392009-01-26 02:34:51 +0000298void w836xx_ext_enter(uint16_t port);
299void w836xx_ext_leave(uint16_t port);
hailfinger7bac0e52009-05-25 23:26:50 +0000300uint8_t sio_read(uint16_t port, uint8_t reg);
301void sio_write(uint16_t port, uint8_t reg, uint8_t data);
302void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
uwe6ed6d952007-12-04 21:49:06 +0000303int board_flash_enable(const char *vendor, const char *part);
stepan5c3f1382007-02-06 19:47:50 +0000304
uwe6ed6d952007-12-04 21:49:06 +0000305/* chipset_enable.c */
hailfinger40167462009-05-31 17:57:34 +0000306extern enum chipbustype buses_supported;
uwe6ed6d952007-12-04 21:49:06 +0000307int chipset_flash_enable(void);
stepan3bdf6182008-06-30 23:45:22 +0000308
stuge12ac08f2008-12-03 21:24:40 +0000309extern unsigned long flashbase;
310
stuge7c943ee2009-01-26 01:10:48 +0000311/* physmap.c */
312void *physmap(const char *descr, unsigned long phys_addr, size_t len);
313void physunmap(void *virt_addr, size_t len);
314
hailfingerabe249e2009-05-08 17:43:22 +0000315/* internal.c */
uwe57195ba2009-05-16 22:05:42 +0000316struct pci_dev *pci_dev_find_filter(struct pci_filter filter);
317struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
318struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
319 uint16_t card_vendor, uint16_t card_device);
hailfinger0668eba2009-05-14 21:41:10 +0000320void get_io_perms(void);
hailfingerabe249e2009-05-08 17:43:22 +0000321int internal_init(void);
322int internal_shutdown(void);
hailfinger82719632009-05-16 21:22:56 +0000323void internal_chip_writeb(uint8_t val, chipaddr addr);
324void internal_chip_writew(uint16_t val, chipaddr addr);
325void internal_chip_writel(uint32_t val, chipaddr addr);
326uint8_t internal_chip_readb(const chipaddr addr);
327uint16_t internal_chip_readw(const chipaddr addr);
328uint32_t internal_chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000329void internal_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfinger38da6812009-05-17 15:49:24 +0000330void mmio_writeb(uint8_t val, void *addr);
331void mmio_writew(uint16_t val, void *addr);
332void mmio_writel(uint32_t val, void *addr);
333uint8_t mmio_readb(void *addr);
334uint16_t mmio_readw(void *addr);
335uint32_t mmio_readl(void *addr);
hailfingere5829f62009-06-05 17:48:08 +0000336void internal_delay(int usecs);
uwe3e656bd2009-05-17 23:12:17 +0000337void *fallback_map(const char *descr, unsigned long phys_addr, size_t len);
338void fallback_unmap(void *virt_addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000339void fallback_chip_writew(uint16_t val, chipaddr addr);
340void fallback_chip_writel(uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000341void fallback_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000342uint16_t fallback_chip_readw(const chipaddr addr);
343uint32_t fallback_chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000344void fallback_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
uwebc526c82009-05-14 20:41:57 +0000345#if defined(__FreeBSD__) || defined(__DragonFly__)
346extern int io_fd;
347#endif
hailfingerabe249e2009-05-08 17:43:22 +0000348
hailfingera9df33c2009-05-09 00:54:55 +0000349/* dummyflasher.c */
hailfinger668f3502009-06-01 00:02:11 +0000350extern char *dummytype;
hailfingera9df33c2009-05-09 00:54:55 +0000351int dummy_init(void);
352int dummy_shutdown(void);
hailfinger11ae3c42009-05-11 14:13:25 +0000353void *dummy_map(const char *descr, unsigned long phys_addr, size_t len);
354void dummy_unmap(void *virt_addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000355void dummy_chip_writeb(uint8_t val, chipaddr addr);
356void dummy_chip_writew(uint16_t val, chipaddr addr);
357void dummy_chip_writel(uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000358void dummy_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000359uint8_t dummy_chip_readb(const chipaddr addr);
360uint16_t dummy_chip_readw(const chipaddr addr);
361uint32_t dummy_chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000362void dummy_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfingerf91e3b52009-05-14 12:59:36 +0000363int dummy_spi_command(unsigned int writecnt, unsigned int readcnt,
364 const unsigned char *writearr, unsigned char *readarr);
hailfingera9df33c2009-05-09 00:54:55 +0000365
uwe0f5a3a22009-05-13 11:36:06 +0000366/* nic3com.c */
367int nic3com_init(void);
368int nic3com_shutdown(void);
hailfinger82719632009-05-16 21:22:56 +0000369void nic3com_chip_writeb(uint8_t val, chipaddr addr);
370uint8_t nic3com_chip_readb(const chipaddr addr);
uwea3a82c92009-05-15 17:02:34 +0000371extern struct pcidev_status nics_3com[];
uwe0f5a3a22009-05-13 11:36:06 +0000372
ruikda922a12009-05-17 19:39:27 +0000373/* satasii.c */
374int satasii_init(void);
375int satasii_shutdown(void);
ruikda922a12009-05-17 19:39:27 +0000376void satasii_chip_writeb(uint8_t val, chipaddr addr);
377uint8_t satasii_chip_readb(const chipaddr addr);
378extern struct pcidev_status satas_sii[];
379
hailfingerf31da3d2009-06-16 21:08:06 +0000380/* ft2232_spi.c */
381int ft2232_spi_init(void);
382int ft2232_spi_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
383int ft2232_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
384int ft2232_spi_write1(struct flashchip *flash, uint8_t *buf);
385int ft2232_spi_write_256(struct flashchip *flash, uint8_t *buf);
386
uwe4529d202007-08-23 13:34:59 +0000387/* flashrom.c */
uwee06bcf82009-04-24 16:17:41 +0000388extern int verbose;
389#define printf_debug(x...) { if (verbose) printf(x); }
stuge5ff0e6c2009-01-26 00:39:57 +0000390void map_flash_registers(struct flashchip *flash);
hailfinger0f08b7a2009-06-16 08:55:44 +0000391int read_memmapped(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfinger7b414742009-06-13 12:04:03 +0000392int min(int a, int b);
hailfinger7af83692009-06-15 17:23:36 +0000393int max(int a, int b);
394int check_erased_range(struct flashchip *flash, int start, int len);
395int verify_range(struct flashchip *flash, uint8_t *cmpbuf, int start, int len, char *message);
uwea3a82c92009-05-15 17:02:34 +0000396extern char *pcidev_bdf;
uwe884cc8b2009-06-17 12:07:12 +0000397char *strcat_realloc(char *dest, const char *src);
398
399#define OK 0
400#define NT 1 /* Not tested */
uwe4529d202007-08-23 13:34:59 +0000401
402/* layout.c */
stuge98c09aa2008-06-18 02:08:40 +0000403int show_id(uint8_t *bios, int size, int force);
uwe4529d202007-08-23 13:34:59 +0000404int read_romlayout(char *name);
405int find_romentry(char *name);
406int handle_romentries(uint8_t *buffer, uint8_t *content);
407
uwee06bcf82009-04-24 16:17:41 +0000408/* cbtable.c */
stepan1037f6f2008-01-18 15:33:10 +0000409int coreboot_init(void);
uwe4529d202007-08-23 13:34:59 +0000410extern char *lb_part, *lb_vendor;
411
stepan745615e2007-10-15 21:44:47 +0000412/* spi.c */
hailfinger40167462009-05-31 17:57:34 +0000413enum spi_controller {
414 SPI_CONTROLLER_NONE,
415 SPI_CONTROLLER_ICH7,
416 SPI_CONTROLLER_ICH9,
417 SPI_CONTROLLER_IT87XX,
418 SPI_CONTROLLER_SB600,
419 SPI_CONTROLLER_VIA,
420 SPI_CONTROLLER_WBSIO,
hailfingerf31da3d2009-06-16 21:08:06 +0000421 SPI_CONTROLLER_FT2232,
hailfinger40167462009-05-31 17:57:34 +0000422 SPI_CONTROLLER_DUMMY,
423};
424extern enum spi_controller spi_controller;
425extern void *spibar;
hailfinger82893122008-05-15 03:19:49 +0000426int probe_spi_rdid(struct flashchip *flash);
ruikdbe18ee2008-06-30 21:45:17 +0000427int probe_spi_rdid4(struct flashchip *flash);
hailfinger3dd0c3e2008-11-28 01:25:00 +0000428int probe_spi_rems(struct flashchip *flash);
hailfinger82893122008-05-15 03:19:49 +0000429int probe_spi_res(struct flashchip *flash);
uwefa98ca12008-10-18 21:14:13 +0000430int spi_command(unsigned int writecnt, unsigned int readcnt,
431 const unsigned char *writearr, unsigned char *readarr);
hailfinger3d77bc12009-05-01 12:22:17 +0000432int spi_write_enable(void);
433int spi_write_disable(void);
hailfingerffcf81a2008-11-03 00:02:11 +0000434int spi_chip_erase_60(struct flashchip *flash);
stuge2bb6ab32008-05-10 23:07:52 +0000435int spi_chip_erase_c7(struct flashchip *flash);
hailfingerc1b2e912008-11-18 00:41:02 +0000436int spi_chip_erase_60_c7(struct flashchip *flash);
stepan0f7bff02008-10-29 22:13:20 +0000437int spi_chip_erase_d8(struct flashchip *flash);
hailfingerffcf81a2008-11-03 00:02:11 +0000438int spi_block_erase_52(const struct flashchip *flash, unsigned long addr);
439int spi_block_erase_d8(const struct flashchip *flash, unsigned long addr);
hailfingered063f52009-05-09 02:30:21 +0000440int spi_chip_write_1(struct flashchip *flash, uint8_t *buf);
hailfinger87c05482009-05-09 02:34:18 +0000441int spi_chip_write_256(struct flashchip *flash, uint8_t *buf);
hailfinger0f08b7a2009-06-16 08:55:44 +0000442int spi_chip_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfinger3d77bc12009-05-01 12:22:17 +0000443uint8_t spi_read_status_register(void);
hailfingerc1b2e912008-11-18 00:41:02 +0000444int spi_disable_blockprotect(void);
hailfinger2c361e42008-05-13 23:03:12 +0000445void spi_byte_program(int address, uint8_t byte);
hailfinger07a88442009-06-12 08:10:33 +0000446int spi_nbyte_program(int address, uint8_t *bytes, int len);
hailfingerc1b2e912008-11-18 00:41:02 +0000447int spi_nbyte_read(int address, uint8_t *bytes, int len);
hailfinger0f08b7a2009-06-16 08:55:44 +0000448int spi_read_chunked(struct flashchip *flash, uint8_t *buf, int start, int len, int chunksize);
stuge712ce862009-01-26 03:37:40 +0000449int spi_aai_write(struct flashchip *flash, uint8_t *buf);
hailfinger54c14662009-05-13 11:40:08 +0000450uint32_t spi_get_valid_read_addr(void);
ward11844452007-10-02 15:49:25 +0000451
uwe4529d202007-08-23 13:34:59 +0000452/* 82802ab.c */
uwe719e3ca2007-09-09 20:24:29 +0000453int probe_82802ab(struct flashchip *flash);
454int erase_82802ab(struct flashchip *flash);
455int write_82802ab(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000456
457/* am29f040b.c */
uwe719e3ca2007-09-09 20:24:29 +0000458int probe_29f040b(struct flashchip *flash);
459int erase_29f040b(struct flashchip *flash);
460int write_29f040b(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000461
uwe7a083f82009-06-14 21:53:26 +0000462/* pm29f002.c */
463int write_pm29f002(struct flashchip *flash, uint8_t *buf);
464
uweaf9b4df2008-09-26 13:19:02 +0000465/* en29f002a.c */
466int probe_en29f002a(struct flashchip *flash);
467int erase_en29f002a(struct flashchip *flash);
468int write_en29f002a(struct flashchip *flash, uint8_t *buf);
469
hailfinger82e7ddb2008-05-16 12:55:55 +0000470/* ichspi.c */
hailfinger3d77bc12009-05-01 12:22:17 +0000471int ich_init_opcodes(void);
uwefa98ca12008-10-18 21:14:13 +0000472int ich_spi_command(unsigned int writecnt, unsigned int readcnt,
473 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000474int ich_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingered063f52009-05-09 02:30:21 +0000475int ich_spi_write_256(struct flashchip *flash, uint8_t * buf);
hailfinger82e7ddb2008-05-16 12:55:55 +0000476
hailfinger2c361e42008-05-13 23:03:12 +0000477/* it87spi.c */
478extern uint16_t it8716f_flashport;
hailfinger7bac0e52009-05-25 23:26:50 +0000479void enter_conf_mode_ite(uint16_t port);
480void exit_conf_mode_ite(uint16_t port);
hailfinger26e212b2009-05-31 18:00:57 +0000481int it87spi_init(void);
hailfinger82e7ddb2008-05-16 12:55:55 +0000482int it87xx_probe_spi_flash(const char *name);
uwefa98ca12008-10-18 21:14:13 +0000483int it8716f_spi_command(unsigned int writecnt, unsigned int readcnt,
484 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000485int it8716f_spi_chip_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingered063f52009-05-09 02:30:21 +0000486int it8716f_spi_chip_write_1(struct flashchip *flash, uint8_t *buf);
487int it8716f_spi_chip_write_256(struct flashchip *flash, uint8_t *buf);
hailfinger2c361e42008-05-13 23:03:12 +0000488
uwe17efbed2008-11-28 21:36:51 +0000489/* sb600spi.c */
490int sb600_spi_command(unsigned int writecnt, unsigned int readcnt,
491 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000492int sb600_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingered063f52009-05-09 02:30:21 +0000493int sb600_spi_write_1(struct flashchip *flash, uint8_t *buf);
uwe17efbed2008-11-28 21:36:51 +0000494uint8_t sb600_read_status_register(void);
hailfinger38da6812009-05-17 15:49:24 +0000495extern uint8_t *sb600_spibar;
uwe17efbed2008-11-28 21:36:51 +0000496
uwe4529d202007-08-23 13:34:59 +0000497/* jedec.c */
hailfinger79cf3672008-05-14 12:03:06 +0000498uint8_t oddparity(uint8_t val);
hailfinger82719632009-05-16 21:22:56 +0000499void toggle_ready_jedec(chipaddr dst);
500void data_polling_jedec(chipaddr dst, uint8_t data);
501void unprotect_jedec(chipaddr bios);
502void protect_jedec(chipaddr bios);
503int write_byte_program_jedec(chipaddr bios, uint8_t *src,
504 chipaddr dst);
uwe719e3ca2007-09-09 20:24:29 +0000505int probe_jedec(struct flashchip *flash);
506int erase_chip_jedec(struct flashchip *flash);
507int write_jedec(struct flashchip *flash, uint8_t *buf);
hailfinger7af83692009-06-15 17:23:36 +0000508int erase_sector_jedec(struct flashchip *flash, unsigned int page, int pagesize);
509int erase_block_jedec(struct flashchip *flash, unsigned int page, int blocksize);
hailfinger82719632009-05-16 21:22:56 +0000510int write_sector_jedec(chipaddr bios, uint8_t *src,
511 chipaddr dst, unsigned int page_size);
uwe4529d202007-08-23 13:34:59 +0000512
stugea0e346b2009-01-26 06:42:02 +0000513/* m29f002.c */
514int erase_m29f002(struct flashchip *flash);
515int write_m29f002t(struct flashchip *flash, uint8_t *buf);
516int write_m29f002b(struct flashchip *flash, uint8_t *buf);
517
uwe4529d202007-08-23 13:34:59 +0000518/* m29f400bt.c */
uwe719e3ca2007-09-09 20:24:29 +0000519int probe_m29f400bt(struct flashchip *flash);
520int erase_m29f400bt(struct flashchip *flash);
hailfinger7af83692009-06-15 17:23:36 +0000521int block_erase_m29f400bt(struct flashchip *flash, int start, int len);
uwe719e3ca2007-09-09 20:24:29 +0000522int write_m29f400bt(struct flashchip *flash, uint8_t *buf);
stepan1037f6f2008-01-18 15:33:10 +0000523int write_coreboot_m29f400bt(struct flashchip *flash, uint8_t *buf);
hailfinger82719632009-05-16 21:22:56 +0000524void toggle_ready_m29f400bt(chipaddr dst);
525void data_polling_m29f400bt(chipaddr dst, uint8_t data);
526void protect_m29f400bt(chipaddr bios);
527void write_page_m29f400bt(chipaddr bios, uint8_t *src,
528 chipaddr dst, int page_size);
uwe4529d202007-08-23 13:34:59 +0000529
530/* mx29f002.c */
uwe719e3ca2007-09-09 20:24:29 +0000531int probe_29f002(struct flashchip *flash);
532int erase_29f002(struct flashchip *flash);
533int write_29f002(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000534
stuge54ca40a2008-05-17 01:08:58 +0000535/* pm49fl00x.c */
536int probe_49fl00x(struct flashchip *flash);
537int erase_49fl00x(struct flashchip *flash);
538int write_49fl00x(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000539
540/* sharplhf00l04.c */
uwe719e3ca2007-09-09 20:24:29 +0000541int probe_lhf00l04(struct flashchip *flash);
542int erase_lhf00l04(struct flashchip *flash);
543int write_lhf00l04(struct flashchip *flash, uint8_t *buf);
hailfinger82719632009-05-16 21:22:56 +0000544void toggle_ready_lhf00l04(chipaddr dst);
545void data_polling_lhf00l04(chipaddr dst, uint8_t data);
546void protect_lhf00l04(chipaddr bios);
uwe4529d202007-08-23 13:34:59 +0000547
548/* sst28sf040.c */
uwe719e3ca2007-09-09 20:24:29 +0000549int probe_28sf040(struct flashchip *flash);
550int erase_28sf040(struct flashchip *flash);
551int write_28sf040(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000552
553/* sst39sf020.c */
uwe719e3ca2007-09-09 20:24:29 +0000554int probe_39sf020(struct flashchip *flash);
555int write_39sf020(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000556
557/* sst49lf040.c */
uwe719e3ca2007-09-09 20:24:29 +0000558int erase_49lf040(struct flashchip *flash);
559int write_49lf040(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000560
561/* sst49lfxxxc.c */
uwe719e3ca2007-09-09 20:24:29 +0000562int probe_49lfxxxc(struct flashchip *flash);
563int erase_49lfxxxc(struct flashchip *flash);
564int write_49lfxxxc(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000565
566/* sst_fwhub.c */
uwe719e3ca2007-09-09 20:24:29 +0000567int probe_sst_fwhub(struct flashchip *flash);
568int erase_sst_fwhub(struct flashchip *flash);
569int write_sst_fwhub(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000570
stugea1efa0e2008-07-21 17:48:40 +0000571/* w39v040c.c */
572int probe_w39v040c(struct flashchip *flash);
573int erase_w39v040c(struct flashchip *flash);
574int write_w39v040c(struct flashchip *flash, uint8_t *buf);
575
stepanb8361b92008-03-17 22:59:40 +0000576/* w39V080fa.c */
577int probe_winbond_fwhub(struct flashchip *flash);
578int erase_winbond_fwhub(struct flashchip *flash);
579int write_winbond_fwhub(struct flashchip *flash, uint8_t *buf);
580
uwe2d828942007-08-30 10:17:50 +0000581/* w29ee011.c */
uwe719e3ca2007-09-09 20:24:29 +0000582int probe_w29ee011(struct flashchip *flash);
uwe2d828942007-08-30 10:17:50 +0000583
uwe4529d202007-08-23 13:34:59 +0000584/* w49f002u.c */
uwe719e3ca2007-09-09 20:24:29 +0000585int write_49f002(struct flashchip *flash, uint8_t *buf);
stepan15e64bc2007-05-24 08:48:10 +0000586
stugea564bcf2009-01-26 03:08:45 +0000587/* wbsio_spi.c */
588int wbsio_check_for_spi(const char *name);
uwe4e204a22009-05-28 15:07:42 +0000589int wbsio_spi_command(unsigned int writecnt, unsigned int readcnt,
590 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000591int wbsio_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingered063f52009-05-09 02:30:21 +0000592int wbsio_spi_write_1(struct flashchip *flash, uint8_t *buf);
stugea564bcf2009-01-26 03:08:45 +0000593
stepan92251692008-04-28 17:51:09 +0000594/* stm50flw0x0x.c */
595int probe_stm50flw0x0x(struct flashchip *flash);
596int erase_stm50flw0x0x(struct flashchip *flash);
597int write_stm50flw0x0x(struct flashchip *flash, uint8_t *buf);
hailfinger82e7ddb2008-05-16 12:55:55 +0000598
ollie5b621572004-03-20 16:46:10 +0000599#endif /* !__FLASH_H__ */