blob: 0b6812ff05cb6581fc9cd6011af0ce15162412f9 [file] [log] [blame]
David Hendricksd1c55d72010-08-24 15:14:19 -07001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2010 Google Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
David Hendricksf7924d12010-06-10 21:26:44 -070021#include <stdlib.h>
22#include <string.h>
23
24#include "flash.h"
25#include "flashchips.h"
26#include "chipdrivers.h"
Louis Yung-Chieh Lo52aa9302010-09-06 10:45:02 +080027#include "spi.h"
David Hendricks23cd7782010-08-25 12:42:38 -070028#include "writeprotect.h"
David Hendricksf7924d12010-06-10 21:26:44 -070029
David Hendricks1c09f802012-10-03 11:03:48 -070030/*
David Hendricksf7924d12010-06-10 21:26:44 -070031 * The following procedures rely on look-up tables to match the user-specified
32 * range with the chip's supported ranges. This turned out to be the most
33 * elegant approach since diferent flash chips use different levels of
34 * granularity and methods to determine protected ranges. In other words,
David Hendrickse0512a72014-07-15 20:30:47 -070035 * be stupid and simple since clever arithmetic will not work for many chips.
David Hendricksf7924d12010-06-10 21:26:44 -070036 */
37
38struct wp_range {
39 unsigned int start; /* starting address */
40 unsigned int len; /* len */
41};
42
43enum bit_state {
44 OFF = 0,
45 ON = 1,
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +080046 X = -1 /* don't care. Must be bigger than max # of bp. */
David Hendricksf7924d12010-06-10 21:26:44 -070047};
48
David Hendrickse0512a72014-07-15 20:30:47 -070049/*
50 * Generic write-protection schema for 25-series SPI flash chips. This assumes
51 * there is a status register that contains one or more consecutive bits which
52 * determine which address range is protected.
53 */
54
55struct status_register_layout {
56 int bp0_pos; /* position of BP0 */
57 int bp_bits; /* number of block protect bits */
58 int srp_pos; /* position of status register protect enable bit */
59};
60
61struct generic_range {
David Hendricks148a4bf2015-03-13 21:02:42 -070062 struct generic_modifier_bits m;
David Hendrickse0512a72014-07-15 20:30:47 -070063 unsigned int bp; /* block protect bitfield */
64 struct wp_range range;
65};
66
67struct generic_wp {
68 struct status_register_layout sr1; /* status register 1 */
69 struct generic_range *ranges;
David Hendricks148a4bf2015-03-13 21:02:42 -070070
71 /*
72 * Some chips store modifier bits in one or more special control
73 * registers instead of the status register like many older SPI NOR
74 * flash chips did. get_modifier_bits() and set_modifier_bits() will do
75 * any chip-specific operations necessary to get/set these bit values.
76 */
77 int (*get_modifier_bits)(const struct flashchip *flash,
78 struct generic_modifier_bits *m);
79 int (*set_modifier_bits)(const struct flashchip *flash,
80 struct generic_modifier_bits *m);
David Hendrickse0512a72014-07-15 20:30:47 -070081};
82
83/*
84 * The following ranges and functions are useful for representing Winbond-
85 * style writeprotect schema in which there are typically 5 bits of
86 * relevant information stored in status register 1:
87 * sec: This bit indicates the units (sectors vs. blocks)
88 * tb: The top-bottom bit indicates if the affected range is at the top of
89 * the flash memory's address space or at the bottom.
90 * bp[2:0]: The number of affected sectors/blocks.
91 */
David Hendricksf7924d12010-06-10 21:26:44 -070092struct w25q_range {
93 enum bit_state sec; /* if 1, bp[2:0] describe sectors */
94 enum bit_state tb; /* top/bottom select */
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +080095 int bp; /* block protect bitfield */
David Hendricksf7924d12010-06-10 21:26:44 -070096 struct wp_range range;
97};
98
David Hendrickse0512a72014-07-15 20:30:47 -070099/*
100 * Mask to extract write-protect enable and range bits
101 * Status register 1:
102 * SRP0: bit 7
103 * range(BP2-BP0): bit 4-2
104 * Status register 2:
105 * SRP1: bit 1
106 */
107#define MASK_WP_AREA (0x9C)
108#define MASK_WP2_AREA (0x01)
109
David Hendricks57566ed2010-08-16 18:24:45 -0700110struct w25q_range en25f40_ranges[] = {
111 { X, X, 0, {0, 0} }, /* none */
112 { 0, 0, 0x1, {0x000000, 504 * 1024} },
113 { 0, 0, 0x2, {0x000000, 496 * 1024} },
114 { 0, 0, 0x3, {0x000000, 480 * 1024} },
115 { 0, 0, 0x4, {0x000000, 448 * 1024} },
116 { 0, 0, 0x5, {0x000000, 384 * 1024} },
117 { 0, 0, 0x6, {0x000000, 256 * 1024} },
118 { 0, 0, 0x7, {0x000000, 512 * 1024} },
119};
120
David Hendrickse185bf22011-05-24 15:34:18 -0700121struct w25q_range en25q40_ranges[] = {
122 { 0, 0, 0, {0, 0} }, /* none */
123 { 0, 0, 0x1, {0x000000, 504 * 1024} },
124 { 0, 0, 0x2, {0x000000, 496 * 1024} },
125 { 0, 0, 0x3, {0x000000, 480 * 1024} },
126
127 { 0, 1, 0x0, {0x000000, 448 * 1024} },
128 { 0, 1, 0x1, {0x000000, 384 * 1024} },
129 { 0, 1, 0x2, {0x000000, 256 * 1024} },
130 { 0, 1, 0x3, {0x000000, 512 * 1024} },
131};
132
133struct w25q_range en25q80_ranges[] = {
134 { 0, 0, 0, {0, 0} }, /* none */
135 { 0, 0, 0x1, {0x000000, 1016 * 1024} },
136 { 0, 0, 0x2, {0x000000, 1008 * 1024} },
137 { 0, 0, 0x3, {0x000000, 992 * 1024} },
138 { 0, 0, 0x4, {0x000000, 960 * 1024} },
139 { 0, 0, 0x5, {0x000000, 896 * 1024} },
140 { 0, 0, 0x6, {0x000000, 768 * 1024} },
141 { 0, 0, 0x7, {0x000000, 1024 * 1024} },
142};
143
144struct w25q_range en25q32_ranges[] = {
145 { 0, 0, 0, {0, 0} }, /* none */
146 { 0, 0, 0x1, {0x000000, 4032 * 1024} },
147 { 0, 0, 0x2, {0x000000, 3968 * 1024} },
148 { 0, 0, 0x3, {0x000000, 3840 * 1024} },
149 { 0, 0, 0x4, {0x000000, 3584 * 1024} },
150 { 0, 0, 0x5, {0x000000, 3072 * 1024} },
151 { 0, 0, 0x6, {0x000000, 2048 * 1024} },
152 { 0, 0, 0x7, {0x000000, 4096 * 1024} },
153
154 { 0, 1, 0, {0, 0} }, /* none */
155 { 0, 1, 0x1, {0x010000, 4032 * 1024} },
156 { 0, 1, 0x2, {0x020000, 3968 * 1024} },
157 { 0, 1, 0x3, {0x040000, 3840 * 1024} },
158 { 0, 1, 0x4, {0x080000, 3584 * 1024} },
159 { 0, 1, 0x5, {0x100000, 3072 * 1024} },
160 { 0, 1, 0x6, {0x200000, 2048 * 1024} },
161 { 0, 1, 0x7, {0x000000, 4096 * 1024} },
162};
163
164struct w25q_range en25q64_ranges[] = {
165 { 0, 0, 0, {0, 0} }, /* none */
166 { 0, 0, 0x1, {0x000000, 8128 * 1024} },
167 { 0, 0, 0x2, {0x000000, 8064 * 1024} },
168 { 0, 0, 0x3, {0x000000, 7936 * 1024} },
169 { 0, 0, 0x4, {0x000000, 7680 * 1024} },
170 { 0, 0, 0x5, {0x000000, 7168 * 1024} },
171 { 0, 0, 0x6, {0x000000, 6144 * 1024} },
172 { 0, 0, 0x7, {0x000000, 8192 * 1024} },
173
174 { 0, 1, 0, {0, 0} }, /* none */
175 { 0, 1, 0x1, {0x010000, 8128 * 1024} },
176 { 0, 1, 0x2, {0x020000, 8064 * 1024} },
177 { 0, 1, 0x3, {0x040000, 7936 * 1024} },
178 { 0, 1, 0x4, {0x080000, 7680 * 1024} },
179 { 0, 1, 0x5, {0x100000, 7168 * 1024} },
180 { 0, 1, 0x6, {0x200000, 6144 * 1024} },
181 { 0, 1, 0x7, {0x000000, 8192 * 1024} },
182};
183
184struct w25q_range en25q128_ranges[] = {
185 { 0, 0, 0, {0, 0} }, /* none */
186 { 0, 0, 0x1, {0x000000, 16320 * 1024} },
187 { 0, 0, 0x2, {0x000000, 16256 * 1024} },
188 { 0, 0, 0x3, {0x000000, 16128 * 1024} },
189 { 0, 0, 0x4, {0x000000, 15872 * 1024} },
190 { 0, 0, 0x5, {0x000000, 15360 * 1024} },
191 { 0, 0, 0x6, {0x000000, 14336 * 1024} },
192 { 0, 0, 0x7, {0x000000, 16384 * 1024} },
193
194 { 0, 1, 0, {0, 0} }, /* none */
195 { 0, 1, 0x1, {0x010000, 16320 * 1024} },
196 { 0, 1, 0x2, {0x020000, 16256 * 1024} },
197 { 0, 1, 0x3, {0x040000, 16128 * 1024} },
198 { 0, 1, 0x4, {0x080000, 15872 * 1024} },
199 { 0, 1, 0x5, {0x100000, 15360 * 1024} },
200 { 0, 1, 0x6, {0x200000, 14336 * 1024} },
201 { 0, 1, 0x7, {0x000000, 16384 * 1024} },
202};
203
Marc Jonesb2f90022014-04-29 17:37:23 -0600204struct w25q_range en25s64_ranges[] = {
205 { 0, 0, 0, {0, 0} }, /* none */
206 { 0, 0, 0x1, {0x000000, 8064 * 1024} },
207 { 0, 0, 0x2, {0x000000, 7936 * 1024} },
208 { 0, 0, 0x3, {0x000000, 7680 * 1024} },
209 { 0, 0, 0x4, {0x000000, 7168 * 1024} },
210 { 0, 0, 0x5, {0x000000, 6144 * 1024} },
211 { 0, 0, 0x6, {0x000000, 4096 * 1024} },
212 { 0, 0, 0x7, {0x000000, 8192 * 1024} },
213
214 { 0, 1, 0, {0, 0} }, /* none */
215 { 0, 1, 0x1, {0x7e0000, 128 * 1024} },
216 { 0, 1, 0x2, {0x7c0000, 256 * 1024} },
217 { 0, 1, 0x3, {0x780000, 512 * 1024} },
218 { 0, 1, 0x4, {0x700000, 1024 * 1024} },
219 { 0, 1, 0x5, {0x600000, 2048 * 1024} },
220 { 0, 1, 0x6, {0x400000, 4096 * 1024} },
221 { 0, 1, 0x7, {0x000000, 8192 * 1024} },
222};
223
David Hendricksf8f00c72011-02-01 12:39:46 -0800224/* mx25l1005 ranges also work for the mx25l1005c */
225static struct w25q_range mx25l1005_ranges[] = {
226 { X, X, 0, {0, 0} }, /* none */
227 { X, X, 0x1, {0x010000, 64 * 1024} },
228 { X, X, 0x2, {0x000000, 128 * 1024} },
229 { X, X, 0x3, {0x000000, 128 * 1024} },
230};
231
232static struct w25q_range mx25l2005_ranges[] = {
233 { X, X, 0, {0, 0} }, /* none */
234 { X, X, 0x1, {0x030000, 64 * 1024} },
235 { X, X, 0x2, {0x020000, 128 * 1024} },
236 { X, X, 0x3, {0x000000, 256 * 1024} },
237};
238
239static struct w25q_range mx25l4005_ranges[] = {
240 { X, X, 0, {0, 0} }, /* none */
241 { X, X, 0x1, {0x070000, 64 * 1 * 1024} }, /* block 7 */
242 { X, X, 0x2, {0x060000, 64 * 2 * 1024} }, /* blocks 6-7 */
243 { X, X, 0x3, {0x040000, 64 * 4 * 1024} }, /* blocks 4-7 */
244 { X, X, 0x4, {0x000000, 512 * 1024} },
245 { X, X, 0x5, {0x000000, 512 * 1024} },
246 { X, X, 0x6, {0x000000, 512 * 1024} },
247 { X, X, 0x7, {0x000000, 512 * 1024} },
248};
249
250static struct w25q_range mx25l8005_ranges[] = {
251 { X, X, 0, {0, 0} }, /* none */
252 { X, X, 0x1, {0x0f0000, 64 * 1 * 1024} }, /* block 15 */
253 { X, X, 0x2, {0x0e0000, 64 * 2 * 1024} }, /* blocks 14-15 */
254 { X, X, 0x3, {0x0c0000, 64 * 4 * 1024} }, /* blocks 12-15 */
255 { X, X, 0x4, {0x080000, 64 * 8 * 1024} }, /* blocks 8-15 */
256 { X, X, 0x5, {0x000000, 1024 * 1024} },
257 { X, X, 0x6, {0x000000, 1024 * 1024} },
258 { X, X, 0x7, {0x000000, 1024 * 1024} },
259};
260
261#if 0
262/* FIXME: mx25l1605 has the same IDs as the mx25l1605d */
263static struct w25q_range mx25l1605_ranges[] = {
264 { X, X, 0, {0, 0} }, /* none */
265 { X, X, 0x1, {0x1f0000, 64 * 1024} }, /* block 31 */
266 { X, X, 0x2, {0x1e0000, 128 * 1024} }, /* blocks 30-31 */
267 { X, X, 0x3, {0x1c0000, 256 * 1024} }, /* blocks 28-31 */
268 { X, X, 0x4, {0x180000, 512 * 1024} }, /* blocks 24-31 */
269 { X, X, 0x4, {0x100000, 1024 * 1024} }, /* blocks 16-31 */
270 { X, X, 0x6, {0x000000, 2048 * 1024} },
271 { X, X, 0x7, {0x000000, 2048 * 1024} },
272};
273#endif
274
275#if 0
276/* FIXME: mx25l6405 has the same IDs as the mx25l6405d */
277static struct w25q_range mx25l6405_ranges[] = {
278 { X, 0, 0, {0, 0} }, /* none */
279 { X, 0, 0x1, {0x7f0000, 64 * 1 * 1024} }, /* block 127 */
280 { X, 0, 0x2, {0x7e0000, 64 * 2 * 1024} }, /* blocks 126-127 */
281 { X, 0, 0x3, {0x7c0000, 64 * 4 * 1024} }, /* blocks 124-127 */
282 { X, 0, 0x4, {0x780000, 64 * 8 * 1024} }, /* blocks 120-127 */
283 { X, 0, 0x5, {0x700000, 64 * 16 * 1024} }, /* blocks 112-127 */
284 { X, 0, 0x6, {0x600000, 64 * 32 * 1024} }, /* blocks 96-127 */
285 { X, 0, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
286
287 { X, 1, 0x0, {0x000000, 8192 * 1024} },
288 { X, 1, 0x1, {0x000000, 8192 * 1024} },
289 { X, 1, 0x2, {0x000000, 8192 * 1024} },
290 { X, 1, 0x3, {0x000000, 8192 * 1024} },
291 { X, 1, 0x4, {0x000000, 8192 * 1024} },
292 { X, 1, 0x5, {0x000000, 8192 * 1024} },
293 { X, 1, 0x6, {0x000000, 8192 * 1024} },
294 { X, 1, 0x7, {0x000000, 8192 * 1024} },
295};
296#endif
297
298static struct w25q_range mx25l1605d_ranges[] = {
299 { X, 0, 0, {0, 0} }, /* none */
300 { X, 0, 0x1, {0x1f0000, 64 * 1 * 1024} }, /* block 31 */
301 { X, 0, 0x2, {0x1e0000, 64 * 2 * 1024} }, /* blocks 30-31 */
302 { X, 0, 0x3, {0x1c0000, 64 * 4 * 1024} }, /* blocks 28-31 */
303 { X, 0, 0x4, {0x180000, 64 * 8 * 1024} }, /* blocks 24-31 */
304 { X, 0, 0x5, {0x100000, 64 * 16 * 1024} }, /* blocks 16-31 */
305 { X, 0, 0x6, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
306 { X, 0, 0x7, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
307
308 { X, 1, 0x0, {0x000000, 2048 * 1024} },
309 { X, 1, 0x1, {0x000000, 2048 * 1024} },
310 { X, 1, 0x2, {0x000000, 64 * 16 * 1024} }, /* blocks 0-15 */
311 { X, 1, 0x3, {0x000000, 64 * 24 * 1024} }, /* blocks 0-23 */
312 { X, 1, 0x4, {0x000000, 64 * 28 * 1024} }, /* blocks 0-27 */
313 { X, 1, 0x5, {0x000000, 64 * 30 * 1024} }, /* blocks 0-29 */
314 { X, 1, 0x6, {0x000000, 64 * 31 * 1024} }, /* blocks 0-30 */
315 { X, 1, 0x7, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
316};
317
318/* FIXME: Is there an mx25l3205 (without a trailing letter)? */
David Hendricksac72e362010-08-16 18:20:03 -0700319static struct w25q_range mx25l3205d_ranges[] = {
320 { X, 0, 0, {0, 0} }, /* none */
321 { X, 0, 0x1, {0x3f0000, 64 * 1024} },
322 { X, 0, 0x2, {0x3e0000, 128 * 1024} },
323 { X, 0, 0x3, {0x3c0000, 256 * 1024} },
324 { X, 0, 0x4, {0x380000, 512 * 1024} },
325 { X, 0, 0x5, {0x300000, 1024 * 1024} },
326 { X, 0, 0x6, {0x200000, 2048 * 1024} },
327 { X, 0, 0x7, {0x000000, 4096 * 1024} },
328
329 { X, 1, 0x0, {0x000000, 4096 * 1024} },
330 { X, 1, 0x1, {0x000000, 2048 * 1024} },
331 { X, 1, 0x2, {0x000000, 3072 * 1024} },
332 { X, 1, 0x3, {0x000000, 3584 * 1024} },
333 { X, 1, 0x4, {0x000000, 3840 * 1024} },
334 { X, 1, 0x5, {0x000000, 3968 * 1024} },
335 { X, 1, 0x6, {0x000000, 4032 * 1024} },
336 { X, 1, 0x7, {0x000000, 4096 * 1024} },
337};
338
Vincent Palatin87e092a2013-02-28 15:46:14 -0800339static struct w25q_range mx25u3235e_ranges[] = {
340 { X, 0, 0, {0, 0} }, /* none */
341 { 0, 0, 0x1, {0x3f0000, 64 * 1024} },
342 { 0, 0, 0x2, {0x3e0000, 128 * 1024} },
343 { 0, 0, 0x3, {0x3c0000, 256 * 1024} },
344 { 0, 0, 0x4, {0x380000, 512 * 1024} },
345 { 0, 0, 0x5, {0x300000, 1024 * 1024} },
346 { 0, 0, 0x6, {0x200000, 2048 * 1024} },
347 { 0, 0, 0x7, {0x000000, 4096 * 1024} },
348
349 { 0, 1, 0x0, {0x000000, 4096 * 1024} },
350 { 0, 1, 0x1, {0x000000, 2048 * 1024} },
351 { 0, 1, 0x2, {0x000000, 3072 * 1024} },
352 { 0, 1, 0x3, {0x000000, 3584 * 1024} },
353 { 0, 1, 0x4, {0x000000, 3840 * 1024} },
354 { 0, 1, 0x5, {0x000000, 3968 * 1024} },
355 { 0, 1, 0x6, {0x000000, 4032 * 1024} },
356 { 0, 1, 0x7, {0x000000, 4096 * 1024} },
357};
358
Jongpil66a96492014-08-14 17:59:06 +0900359static struct w25q_range mx25u6435e_ranges[] = {
360 { X, 0, 0, {0, 0} }, /* none */
361 { 0, 0, 0x1, {0x7f0000, 1 * 64 * 1024} }, /* block 127 */
362 { 0, 0, 0x2, {0x7e0000, 2 * 64 * 1024} }, /* blocks 126-127 */
363 { 0, 0, 0x3, {0x7c0000, 4 * 64 * 1024} }, /* blocks 124-127 */
364 { 0, 0, 0x4, {0x780000, 8 * 64 * 1024} }, /* blocks 120-127 */
365 { 0, 0, 0x5, {0x700000, 16 * 64 * 1024} }, /* blocks 112-127 */
366 { 0, 0, 0x6, {0x600000, 32 * 64 * 1024} }, /* blocks 96-127 */
367 { 0, 0, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
368
369 { 0, 1, 0x0, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
370 { 0, 1, 0x1, {0x000000, 96 * 64 * 1024} }, /* blocks 0-95 */
371 { 0, 1, 0x2, {0x000000, 112 * 64 * 1024} }, /* blocks 0-111 */
372 { 0, 1, 0x3, {0x000000, 120 * 64 * 1024} }, /* blocks 0-119 */
373 { 0, 1, 0x4, {0x000000, 124 * 64 * 1024} }, /* blocks 0-123 */
374 { 0, 1, 0x5, {0x000000, 126 * 64 * 1024} }, /* blocks 0-125 */
375 { 0, 1, 0x6, {0x000000, 127 * 64 * 1024} }, /* blocks 0-126 */
376 { 0, 1, 0x7, {0x000000, 128 * 64 * 1024} }, /* blocks 0-127 */
377};
378
David Hendricksbfa624b2012-07-24 12:47:59 -0700379static struct w25q_range n25q064_ranges[] = {
David Hendricksfe9123b2015-04-21 13:18:31 -0700380 /*
381 * Note: For N25Q064, sec (usually in bit position 6) is called BP3
382 * (block protect bit 3). It is only useful when all blocks are to
383 * be write-protected.
384 */
David Hendricks42a549a2015-04-22 11:25:07 -0700385 { 0, 0, 0, {0, 0} }, /* none */
David Hendricksbfa624b2012-07-24 12:47:59 -0700386
387 { 0, 0, 0x1, {0x7f0000, 64 * 1024} }, /* block 127 */
388 { 0, 0, 0x2, {0x7e0000, 2 * 64 * 1024} }, /* blocks 126-127 */
389 { 0, 0, 0x3, {0x7c0000, 4 * 64 * 1024} }, /* blocks 124-127 */
390 { 0, 0, 0x4, {0x780000, 8 * 64 * 1024} }, /* blocks 120-127 */
391 { 0, 0, 0x5, {0x700000, 16 * 64 * 1024} }, /* blocks 112-127 */
392 { 0, 0, 0x6, {0x600000, 32 * 64 * 1024} }, /* blocks 96-127 */
393 { 0, 0, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
394
David Hendricksfe9123b2015-04-21 13:18:31 -0700395 { 0, 1, 0x1, {0x000000, 64 * 1024} }, /* block 0 */
396 { 0, 1, 0x2, {0x000000, 2 * 64 * 1024} }, /* blocks 0-1 */
397 { 0, 1, 0x3, {0x000000, 4 * 64 * 1024} }, /* blocks 0-3 */
398 { 0, 1, 0x4, {0x000000, 8 * 64 * 1024} }, /* blocks 0-7 */
399 { 0, 1, 0x5, {0x000000, 16 * 64 * 1024} }, /* blocks 0-15 */
400 { 0, 1, 0x6, {0x000000, 32 * 64 * 1024} }, /* blocks 0-31 */
401 { 0, 1, 0x7, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
David Hendricksbfa624b2012-07-24 12:47:59 -0700402
403 { X, 1, 0x0, {0x000000, 128 * 64 * 1024} }, /* all */
404 { X, 1, 0x1, {0x000000, 128 * 64 * 1024} }, /* all */
405 { X, 1, 0x2, {0x000000, 128 * 64 * 1024} }, /* all */
406 { X, 1, 0x3, {0x000000, 128 * 64 * 1024} }, /* all */
407 { X, 1, 0x4, {0x000000, 128 * 64 * 1024} }, /* all */
408 { X, 1, 0x5, {0x000000, 128 * 64 * 1024} }, /* all */
409 { X, 1, 0x6, {0x000000, 128 * 64 * 1024} }, /* all */
410 { X, 1, 0x7, {0x000000, 128 * 64 * 1024} }, /* all */
411};
412
David Hendricksf7924d12010-06-10 21:26:44 -0700413static struct w25q_range w25q16_ranges[] = {
414 { X, X, 0, {0, 0} }, /* none */
415 { 0, 0, 0x1, {0x1f0000, 64 * 1024} },
416 { 0, 0, 0x2, {0x1e0000, 128 * 1024} },
417 { 0, 0, 0x3, {0x1c0000, 256 * 1024} },
418 { 0, 0, 0x4, {0x180000, 512 * 1024} },
419 { 0, 0, 0x5, {0x100000, 1024 * 1024} },
420
421 { 0, 1, 0x1, {0x000000, 64 * 1024} },
422 { 0, 1, 0x2, {0x000000, 128 * 1024} },
423 { 0, 1, 0x3, {0x000000, 256 * 1024} },
424 { 0, 1, 0x4, {0x000000, 512 * 1024} },
425 { 0, 1, 0x5, {0x000000, 1024 * 1024} },
426 { X, X, 0x6, {0x000000, 2048 * 1024} },
427 { X, X, 0x7, {0x000000, 2048 * 1024} },
428
429 { 1, 0, 0x1, {0x1ff000, 4 * 1024} },
430 { 1, 0, 0x2, {0x1fe000, 8 * 1024} },
431 { 1, 0, 0x3, {0x1fc000, 16 * 1024} },
432 { 1, 0, 0x4, {0x1f8000, 32 * 1024} },
433 { 1, 0, 0x5, {0x1f8000, 32 * 1024} },
434
435 { 1, 1, 0x1, {0x000000, 4 * 1024} },
436 { 1, 1, 0x2, {0x000000, 8 * 1024} },
437 { 1, 1, 0x3, {0x000000, 16 * 1024} },
438 { 1, 1, 0x4, {0x000000, 32 * 1024} },
439 { 1, 1, 0x5, {0x000000, 32 * 1024} },
440};
441
442static struct w25q_range w25q32_ranges[] = {
443 { X, X, 0, {0, 0} }, /* none */
444 { 0, 0, 0x1, {0x3f0000, 64 * 1024} },
445 { 0, 0, 0x2, {0x3e0000, 128 * 1024} },
446 { 0, 0, 0x3, {0x3c0000, 256 * 1024} },
447 { 0, 0, 0x4, {0x380000, 512 * 1024} },
448 { 0, 0, 0x5, {0x300000, 1024 * 1024} },
David Hendricks05653ff2010-06-15 16:05:12 -0700449 { 0, 0, 0x6, {0x200000, 2048 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700450
451 { 0, 1, 0x1, {0x000000, 64 * 1024} },
452 { 0, 1, 0x2, {0x000000, 128 * 1024} },
453 { 0, 1, 0x3, {0x000000, 256 * 1024} },
454 { 0, 1, 0x4, {0x000000, 512 * 1024} },
455 { 0, 1, 0x5, {0x000000, 1024 * 1024} },
456 { 0, 1, 0x6, {0x000000, 2048 * 1024} },
457 { X, X, 0x7, {0x000000, 4096 * 1024} },
458
459 { 1, 0, 0x1, {0x3ff000, 4 * 1024} },
460 { 1, 0, 0x2, {0x3fe000, 8 * 1024} },
461 { 1, 0, 0x3, {0x3fc000, 16 * 1024} },
462 { 1, 0, 0x4, {0x3f8000, 32 * 1024} },
463 { 1, 0, 0x5, {0x3f8000, 32 * 1024} },
464
465 { 1, 1, 0x1, {0x000000, 4 * 1024} },
466 { 1, 1, 0x2, {0x000000, 8 * 1024} },
467 { 1, 1, 0x3, {0x000000, 16 * 1024} },
468 { 1, 1, 0x4, {0x000000, 32 * 1024} },
469 { 1, 1, 0x5, {0x000000, 32 * 1024} },
470};
471
472static struct w25q_range w25q80_ranges[] = {
473 { X, X, 0, {0, 0} }, /* none */
474 { 0, 0, 0x1, {0x0f0000, 64 * 1024} },
475 { 0, 0, 0x2, {0x0e0000, 128 * 1024} },
476 { 0, 0, 0x3, {0x0c0000, 256 * 1024} },
477 { 0, 0, 0x4, {0x080000, 512 * 1024} },
478
479 { 0, 1, 0x1, {0x000000, 64 * 1024} },
480 { 0, 1, 0x2, {0x000000, 128 * 1024} },
481 { 0, 1, 0x3, {0x000000, 256 * 1024} },
482 { 0, 1, 0x4, {0x000000, 512 * 1024} },
David Hendricks05653ff2010-06-15 16:05:12 -0700483 { X, X, 0x6, {0x000000, 1024 * 1024} },
484 { X, X, 0x7, {0x000000, 1024 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700485
486 { 1, 0, 0x1, {0x1ff000, 4 * 1024} },
487 { 1, 0, 0x2, {0x1fe000, 8 * 1024} },
488 { 1, 0, 0x3, {0x1fc000, 16 * 1024} },
489 { 1, 0, 0x4, {0x1f8000, 32 * 1024} },
490 { 1, 0, 0x5, {0x1f8000, 32 * 1024} },
491
492 { 1, 1, 0x1, {0x000000, 4 * 1024} },
493 { 1, 1, 0x2, {0x000000, 8 * 1024} },
494 { 1, 1, 0x3, {0x000000, 16 * 1024} },
495 { 1, 1, 0x4, {0x000000, 32 * 1024} },
496 { 1, 1, 0x5, {0x000000, 32 * 1024} },
497};
498
David Hendricks2c4a76c2010-06-28 14:00:43 -0700499static struct w25q_range w25q64_ranges[] = {
500 { X, X, 0, {0, 0} }, /* none */
501
502 { 0, 0, 0x1, {0x7e0000, 128 * 1024} },
503 { 0, 0, 0x2, {0x7c0000, 256 * 1024} },
504 { 0, 0, 0x3, {0x780000, 512 * 1024} },
505 { 0, 0, 0x4, {0x700000, 1024 * 1024} },
506 { 0, 0, 0x5, {0x600000, 2048 * 1024} },
507 { 0, 0, 0x6, {0x400000, 4096 * 1024} },
508
509 { 0, 1, 0x1, {0x000000, 128 * 1024} },
510 { 0, 1, 0x2, {0x000000, 256 * 1024} },
511 { 0, 1, 0x3, {0x000000, 512 * 1024} },
512 { 0, 1, 0x4, {0x000000, 1024 * 1024} },
513 { 0, 1, 0x5, {0x000000, 2048 * 1024} },
514 { 0, 1, 0x6, {0x000000, 4096 * 1024} },
515 { X, X, 0x7, {0x000000, 8192 * 1024} },
516
517 { 1, 0, 0x1, {0x7ff000, 4 * 1024} },
518 { 1, 0, 0x2, {0x7fe000, 8 * 1024} },
519 { 1, 0, 0x3, {0x7fc000, 16 * 1024} },
520 { 1, 0, 0x4, {0x7f8000, 32 * 1024} },
521 { 1, 0, 0x5, {0x7f8000, 32 * 1024} },
522
523 { 1, 1, 0x1, {0x000000, 4 * 1024} },
524 { 1, 1, 0x2, {0x000000, 8 * 1024} },
525 { 1, 1, 0x3, {0x000000, 16 * 1024} },
526 { 1, 1, 0x4, {0x000000, 32 * 1024} },
527 { 1, 1, 0x5, {0x000000, 32 * 1024} },
528};
529
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700530static struct w25q_range w25rq128_cmp0_ranges[] = {
531 { X, X, 0, {0, 0} }, /* NONE */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530532
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700533 { 0, 0, 0x1, {0xfc0000, 256 * 1024} }, /* Upper 1/64 */
534 { 0, 0, 0x2, {0xf80000, 512 * 1024} }, /* Upper 1/32 */
535 { 0, 0, 0x3, {0xf00000, 1024 * 1024} }, /* Upper 1/16 */
536 { 0, 0, 0x4, {0xe00000, 2048 * 1024} }, /* Upper 1/8 */
537 { 0, 0, 0x5, {0xc00000, 4096 * 1024} }, /* Upper 1/4 */
538 { 0, 0, 0x6, {0x800000, 8192 * 1024} }, /* Upper 1/2 */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530539
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700540 { 0, 1, 0x1, {0x000000, 256 * 1024} }, /* Lower 1/64 */
541 { 0, 1, 0x2, {0x000000, 512 * 1024} }, /* Lower 1/32 */
542 { 0, 1, 0x3, {0x000000, 1024 * 1024} }, /* Lower 1/16 */
543 { 0, 1, 0x4, {0x000000, 2048 * 1024} }, /* Lower 1/8 */
544 { 0, 1, 0x5, {0x000000, 4096 * 1024} }, /* Lower 1/4 */
545 { 0, 1, 0x6, {0x000000, 8192 * 1024} }, /* Lower 1/2 */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530546
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700547 { X, X, 0x7, {0x000000, 16384 * 1024} }, /* ALL */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530548
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700549 { 1, 0, 0x1, {0xfff000, 4 * 1024} }, /* Upper 1/4096 */
550 { 1, 0, 0x2, {0xffe000, 8 * 1024} }, /* Upper 1/2048 */
551 { 1, 0, 0x3, {0xffc000, 16 * 1024} }, /* Upper 1/1024 */
552 { 1, 0, 0x4, {0xff8000, 32 * 1024} }, /* Upper 1/512 */
553 { 1, 0, 0x5, {0xff8000, 32 * 1024} }, /* Upper 1/512 */
554
555 { 1, 1, 0x1, {0x000000, 4 * 1024} }, /* Lower 1/4096 */
556 { 1, 1, 0x2, {0x000000, 8 * 1024} }, /* Lower 1/2048 */
557 { 1, 1, 0x3, {0x000000, 16 * 1024} }, /* Lower 1/1024 */
558 { 1, 1, 0x4, {0x000000, 32 * 1024} }, /* Lower 1/512 */
559 { 1, 1, 0x5, {0x000000, 32 * 1024} }, /* Lower 1/512 */
560};
561
562static struct w25q_range w25rq128_cmp1_ranges[] = {
563 { X, X, 0x0, {0x000000, 16 * 1024 * 1024} }, /* ALL */
564
565 { 0, 0, 0x1, {0x000000, 16128 * 1024} }, /* Lower 63/64 */
566 { 0, 0, 0x2, {0x000000, 15872 * 1024} }, /* Lower 31/32 */
567 { 0, 0, 0x3, {0x000000, 15 * 1024 * 1024} }, /* Lower 15/16 */
568 { 0, 0, 0x4, {0x000000, 14 * 1024 * 1024} }, /* Lower 7/8 */
569 { 0, 0, 0x5, {0x000000, 12 * 1024 * 1024} }, /* Lower 3/4 */
570 { 0, 0, 0x6, {0x000000, 8 * 1024 * 1024} }, /* Lower 1/2 */
571
572 { 0, 1, 0x1, {0x040000, 16128 * 1024} }, /* Upper 63/64 */
573 { 0, 1, 0x2, {0x080000, 15872 * 1024} }, /* Upper 31/32 */
574 { 0, 1, 0x3, {0x100000, 15 * 1024 * 1024} }, /* Upper 15/16 */
575 { 0, 1, 0x4, {0x200000, 14 * 1024 * 1024} }, /* Upper 7/8 */
576 { 0, 1, 0x5, {0x400000, 12 * 1024 * 1024} }, /* Upper 3/4 */
577 { 0, 1, 0x6, {0x800000, 8 * 1024 * 1024} }, /* Upper 1/2 */
578
579 { X, X, 0x7, {0x000000, 0} }, /* NONE */
580
581 { 1, 0, 0x1, {0x000000, 16380 * 1024} }, /* Lower 4095/4096 */
582 { 1, 0, 0x2, {0x000000, 16376 * 1024} }, /* Lower 2048/2048 */
583 { 1, 0, 0x3, {0x000000, 16368 * 1024} }, /* Lower 1023/1024 */
584 { 1, 0, 0x4, {0x000000, 16352 * 1024} }, /* Lower 511/512 */
585 { 1, 0, 0x5, {0x000000, 16352 * 1024} }, /* Lower 511/512 */
586
587 { 1, 1, 0x1, {0x001000, 16380 * 1024} }, /* Upper 4095/4096 */
588 { 1, 1, 0x2, {0x002000, 16376 * 1024} }, /* Upper 2047/2048 */
589 { 1, 1, 0x3, {0x004000, 16368 * 1024} }, /* Upper 1023/1024 */
590 { 1, 1, 0x4, {0x008000, 16352 * 1024} }, /* Upper 511/512 */
591 { 1, 1, 0x5, {0x008000, 16352 * 1024} }, /* Upper 511/512 */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530592};
593
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800594struct w25q_range w25x10_ranges[] = {
595 { X, X, 0, {0, 0} }, /* none */
596 { 0, 0, 0x1, {0x010000, 64 * 1024} },
597 { 0, 1, 0x1, {0x000000, 64 * 1024} },
598 { X, X, 0x2, {0x000000, 128 * 1024} },
599 { X, X, 0x3, {0x000000, 128 * 1024} },
600};
601
602struct w25q_range w25x20_ranges[] = {
603 { X, X, 0, {0, 0} }, /* none */
604 { 0, 0, 0x1, {0x030000, 64 * 1024} },
605 { 0, 0, 0x2, {0x020000, 128 * 1024} },
606 { 0, 1, 0x1, {0x000000, 64 * 1024} },
607 { 0, 1, 0x2, {0x000000, 128 * 1024} },
608 { 0, X, 0x3, {0x000000, 256 * 1024} },
609};
610
David Hendricks470ca952010-08-13 14:01:53 -0700611struct w25q_range w25x40_ranges[] = {
612 { X, X, 0, {0, 0} }, /* none */
613 { 0, 0, 0x1, {0x070000, 64 * 1024} },
614 { 0, 0, 0x2, {0x060000, 128 * 1024} },
615 { 0, 0, 0x3, {0x040000, 256 * 1024} },
616 { 0, 1, 0x1, {0x000000, 64 * 1024} },
617 { 0, 1, 0x2, {0x000000, 128 * 1024} },
618 { 0, 1, 0x3, {0x000000, 256 * 1024} },
619 { 0, X, 0x4, {0x000000, 512 * 1024} },
620};
621
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800622struct w25q_range w25x80_ranges[] = {
623 { X, X, 0, {0, 0} }, /* none */
624 { 0, 0, 0x1, {0x0F0000, 64 * 1024} },
625 { 0, 0, 0x2, {0x0E0000, 128 * 1024} },
626 { 0, 0, 0x3, {0x0C0000, 256 * 1024} },
627 { 0, 0, 0x4, {0x080000, 512 * 1024} },
628 { 0, 1, 0x1, {0x000000, 64 * 1024} },
629 { 0, 1, 0x2, {0x000000, 128 * 1024} },
630 { 0, 1, 0x3, {0x000000, 256 * 1024} },
631 { 0, 1, 0x4, {0x000000, 512 * 1024} },
632 { 0, X, 0x5, {0x000000, 1024 * 1024} },
633 { 0, X, 0x6, {0x000000, 1024 * 1024} },
634 { 0, X, 0x7, {0x000000, 1024 * 1024} },
635};
636
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -0700637static struct w25q_range gd25q64_ranges[] = {
638 { X, X, 0, {0, 0} }, /* none */
639 { 0, 0, 0x1, {0x7e0000, 128 * 1024} },
640 { 0, 0, 0x2, {0x7c0000, 256 * 1024} },
641 { 0, 0, 0x3, {0x780000, 512 * 1024} },
642 { 0, 0, 0x4, {0x700000, 1024 * 1024} },
643 { 0, 0, 0x5, {0x600000, 2048 * 1024} },
644 { 0, 0, 0x6, {0x400000, 4096 * 1024} },
645
646 { 0, 1, 0x1, {0x000000, 128 * 1024} },
647 { 0, 1, 0x2, {0x000000, 256 * 1024} },
648 { 0, 1, 0x3, {0x000000, 512 * 1024} },
649 { 0, 1, 0x4, {0x000000, 1024 * 1024} },
650 { 0, 1, 0x5, {0x000000, 2048 * 1024} },
651 { 0, 1, 0x6, {0x000000, 4096 * 1024} },
652 { X, X, 0x7, {0x000000, 8192 * 1024} },
653
654 { 1, 0, 0x1, {0x7ff000, 4 * 1024} },
655 { 1, 0, 0x2, {0x7fe000, 8 * 1024} },
656 { 1, 0, 0x3, {0x7fc000, 16 * 1024} },
657 { 1, 0, 0x4, {0x7f8000, 32 * 1024} },
658 { 1, 0, 0x5, {0x7f8000, 32 * 1024} },
659 { 1, 0, 0x6, {0x7f8000, 32 * 1024} },
660
661 { 1, 1, 0x1, {0x000000, 4 * 1024} },
662 { 1, 1, 0x2, {0x000000, 8 * 1024} },
663 { 1, 1, 0x3, {0x000000, 16 * 1024} },
664 { 1, 1, 0x4, {0x000000, 32 * 1024} },
665 { 1, 1, 0x5, {0x000000, 32 * 1024} },
666 { 1, 1, 0x6, {0x000000, 32 * 1024} },
667};
668
Louis Yung-Chieh Loc8ec7152012-09-17 17:38:35 +0800669static struct w25q_range a25l040_ranges[] = {
670 { X, X, 0x0, {0, 0} }, /* none */
671 { X, X, 0x1, {0x70000, 64 * 1024} },
672 { X, X, 0x2, {0x60000, 128 * 1024} },
673 { X, X, 0x3, {0x40000, 256 * 1024} },
674 { X, X, 0x4, {0x00000, 512 * 1024} },
675 { X, X, 0x5, {0x00000, 512 * 1024} },
676 { X, X, 0x6, {0x00000, 512 * 1024} },
677 { X, X, 0x7, {0x00000, 512 * 1024} },
678};
679
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700680/* FIXME: Move to spi25.c if it's a JEDEC standard opcode */
681static uint8_t w25q_read_status_register_2(void)
682{
683 static const unsigned char cmd[JEDEC_RDSR_OUTSIZE] = { 0x35 };
684 unsigned char readarr[2];
685 int ret;
686
687 /* Read Status Register */
688 ret = spi_send_command(sizeof(cmd), sizeof(readarr), cmd, readarr);
689 if (ret) {
690 /*
691 * FIXME: make this a benign failure for now in case we are
692 * unable to execute the opcode
693 */
694 msg_cdbg("RDSR2 failed!\n");
695 readarr[0] = 0x00;
696 }
697
698 return readarr[0];
699}
700
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800701/* Given a flash chip, this function returns its range table. */
702static int w25_range_table(const struct flashchip *flash,
703 struct w25q_range **w25q_ranges,
704 int *num_entries)
David Hendricksf7924d12010-06-10 21:26:44 -0700705{
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800706 *w25q_ranges = 0;
707 *num_entries = 0;
David Hendricksf7924d12010-06-10 21:26:44 -0700708
David Hendricksd494b0a2010-08-16 16:28:50 -0700709 switch (flash->manufacture_id) {
710 case WINBOND_NEX_ID:
711 switch(flash->model_id) {
David Hendricksc801adb2010-12-09 16:58:56 -0800712 case WINBOND_NEX_W25X10:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800713 *w25q_ranges = w25x10_ranges;
714 *num_entries = ARRAY_SIZE(w25x10_ranges);
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800715 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800716 case WINBOND_NEX_W25X20:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800717 *w25q_ranges = w25x20_ranges;
718 *num_entries = ARRAY_SIZE(w25x20_ranges);
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800719 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800720 case WINBOND_NEX_W25X40:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800721 *w25q_ranges = w25x40_ranges;
722 *num_entries = ARRAY_SIZE(w25x40_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700723 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800724 case WINBOND_NEX_W25X80:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800725 *w25q_ranges = w25x80_ranges;
726 *num_entries = ARRAY_SIZE(w25x80_ranges);
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800727 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800728 case WINBOND_NEX_W25Q80:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800729 *w25q_ranges = w25q80_ranges;
730 *num_entries = ARRAY_SIZE(w25q80_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700731 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800732 case WINBOND_NEX_W25Q16:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800733 *w25q_ranges = w25q16_ranges;
734 *num_entries = ARRAY_SIZE(w25q16_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700735 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800736 case WINBOND_NEX_W25Q32:
Louis Yung-Chieh Lo469707f2012-05-18 16:38:37 +0800737 case WINBOND_NEX_W25Q32DW:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800738 *w25q_ranges = w25q32_ranges;
739 *num_entries = ARRAY_SIZE(w25q32_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700740 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800741 case WINBOND_NEX_W25Q64:
AdamTsai141a2622013-12-31 14:07:15 +0800742 case WINBOND_NEX_W25Q64DW:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800743 *w25q_ranges = w25q64_ranges;
744 *num_entries = ARRAY_SIZE(w25q64_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700745 break;
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700746 case WINBOND_NEX_W25Q128:
Furquan Shaikh712fe922015-09-01 01:10:45 -0700747 case WINBOND_NEX_W25Q128FW:
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700748 if (w25q_read_status_register_2() & (1 << 6)) {
749 /* CMP == 1 */
750 *w25q_ranges = w25rq128_cmp1_ranges;
751 *num_entries = ARRAY_SIZE(w25rq128_cmp1_ranges);
752 } else {
753 /* CMP == 0 */
754 *w25q_ranges = w25rq128_cmp0_ranges;
755 *num_entries = ARRAY_SIZE(w25rq128_cmp0_ranges);
756 }
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530757 break;
David Hendricksd494b0a2010-08-16 16:28:50 -0700758 default:
759 msg_cerr("%s() %d: WINBOND flash chip mismatch (0x%04x)"
760 ", aborting\n", __func__, __LINE__,
761 flash->model_id);
762 return -1;
763 }
David Hendricks2c4a76c2010-06-28 14:00:43 -0700764 break;
David Hendricks57566ed2010-08-16 18:24:45 -0700765 case EON_ID_NOPREFIX:
766 switch (flash->model_id) {
David Hendricksc801adb2010-12-09 16:58:56 -0800767 case EON_EN25F40:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800768 *w25q_ranges = en25f40_ranges;
769 *num_entries = ARRAY_SIZE(en25f40_ranges);
David Hendricks57566ed2010-08-16 18:24:45 -0700770 break;
David Hendrickse185bf22011-05-24 15:34:18 -0700771 case EON_EN25Q40:
772 *w25q_ranges = en25q40_ranges;
773 *num_entries = ARRAY_SIZE(en25q40_ranges);
774 break;
775 case EON_EN25Q80:
776 *w25q_ranges = en25q80_ranges;
777 *num_entries = ARRAY_SIZE(en25q80_ranges);
778 break;
779 case EON_EN25Q32:
780 *w25q_ranges = en25q32_ranges;
781 *num_entries = ARRAY_SIZE(en25q32_ranges);
782 break;
783 case EON_EN25Q64:
784 *w25q_ranges = en25q64_ranges;
785 *num_entries = ARRAY_SIZE(en25q64_ranges);
786 break;
787 case EON_EN25Q128:
788 *w25q_ranges = en25q128_ranges;
789 *num_entries = ARRAY_SIZE(en25q128_ranges);
790 break;
Marc Jonesb2f90022014-04-29 17:37:23 -0600791 case EON_EN25S64:
792 *w25q_ranges = en25s64_ranges;
793 *num_entries = ARRAY_SIZE(en25s64_ranges);
794 break;
David Hendricks57566ed2010-08-16 18:24:45 -0700795 default:
796 msg_cerr("%s():%d: EON flash chip mismatch (0x%04x)"
797 ", aborting\n", __func__, __LINE__,
798 flash->model_id);
799 return -1;
800 }
801 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800802 case MACRONIX_ID:
David Hendricksac72e362010-08-16 18:20:03 -0700803 switch (flash->model_id) {
David Hendricksf8f00c72011-02-01 12:39:46 -0800804 case MACRONIX_MX25L1005:
805 *w25q_ranges = mx25l1005_ranges;
806 *num_entries = ARRAY_SIZE(mx25l1005_ranges);
807 break;
808 case MACRONIX_MX25L2005:
809 *w25q_ranges = mx25l2005_ranges;
810 *num_entries = ARRAY_SIZE(mx25l2005_ranges);
811 break;
812 case MACRONIX_MX25L4005:
813 *w25q_ranges = mx25l4005_ranges;
814 *num_entries = ARRAY_SIZE(mx25l4005_ranges);
815 break;
816 case MACRONIX_MX25L8005:
817 *w25q_ranges = mx25l8005_ranges;
818 *num_entries = ARRAY_SIZE(mx25l8005_ranges);
819 break;
820 case MACRONIX_MX25L1605:
821 /* FIXME: MX25L1605 and MX25L1605D have different write
822 * protection capabilities, but share IDs */
823 *w25q_ranges = mx25l1605d_ranges;
824 *num_entries = ARRAY_SIZE(mx25l1605d_ranges);
825 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800826 case MACRONIX_MX25L3205:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800827 *w25q_ranges = mx25l3205d_ranges;
828 *num_entries = ARRAY_SIZE(mx25l3205d_ranges);
David Hendricksac72e362010-08-16 18:20:03 -0700829 break;
Vincent Palatin87e092a2013-02-28 15:46:14 -0800830 case MACRONIX_MX25U3235E:
831 *w25q_ranges = mx25u3235e_ranges;
832 *num_entries = ARRAY_SIZE(mx25u3235e_ranges);
833 break;
Jongpil66a96492014-08-14 17:59:06 +0900834 case MACRONIX_MX25U6435E:
835 *w25q_ranges = mx25u6435e_ranges;
836 *num_entries = ARRAY_SIZE(mx25u6435e_ranges);
837 break;
David Hendricksac72e362010-08-16 18:20:03 -0700838 default:
839 msg_cerr("%s():%d: MXIC flash chip mismatch (0x%04x)"
840 ", aborting\n", __func__, __LINE__,
841 flash->model_id);
842 return -1;
843 }
844 break;
David Hendricksbfa624b2012-07-24 12:47:59 -0700845 case ST_ID:
846 switch(flash->model_id) {
847 case ST_N25Q064__1E:
848 case ST_N25Q064__3E:
849 *w25q_ranges = n25q064_ranges;
850 *num_entries = ARRAY_SIZE(n25q064_ranges);
851 break;
852 default:
853 msg_cerr("%s() %d: Micron flash chip mismatch"
854 " (0x%04x), aborting\n", __func__, __LINE__,
855 flash->model_id);
856 return -1;
857 }
858 break;
Bryan Freed9a0051f2012-05-22 16:06:09 -0700859 case GIGADEVICE_ID:
860 switch(flash->model_id) {
861 case GIGADEVICE_GD25LQ32:
862 *w25q_ranges = w25q32_ranges;
863 *num_entries = ARRAY_SIZE(w25q32_ranges);
864 break;
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -0700865 case GIGADEVICE_GD25Q64:
Marc Jonesb18734f2014-04-03 16:19:47 -0600866 case GIGADEVICE_GD25LQ64:
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -0700867 *w25q_ranges = gd25q64_ranges;
868 *num_entries = ARRAY_SIZE(gd25q64_ranges);
869 break;
870 /* TODO(shawnn): add support for other GD parts */
Bryan Freed9a0051f2012-05-22 16:06:09 -0700871 default:
872 msg_cerr("%s() %d: GigaDevice flash chip mismatch"
873 " (0x%04x), aborting\n", __func__, __LINE__,
874 flash->model_id);
875 return -1;
876 }
877 break;
Louis Yung-Chieh Loc8ec7152012-09-17 17:38:35 +0800878 case AMIC_ID_NOPREFIX:
879 switch(flash->model_id) {
880 case AMIC_A25L040:
881 *w25q_ranges = a25l040_ranges;
882 *num_entries = ARRAY_SIZE(a25l040_ranges);
883 break;
884 default:
885 msg_cerr("%s() %d: AMIC flash chip mismatch"
886 " (0x%04x), aborting\n", __func__, __LINE__,
887 flash->model_id);
888 return -1;
889 }
890 break;
David Hendricksf7924d12010-06-10 21:26:44 -0700891 default:
David Hendricksd494b0a2010-08-16 16:28:50 -0700892 msg_cerr("%s: flash vendor (0x%x) not found, aborting\n",
893 __func__, flash->manufacture_id);
David Hendricksf7924d12010-06-10 21:26:44 -0700894 return -1;
895 }
896
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800897 return 0;
898}
899
900int w25_range_to_status(const struct flashchip *flash,
901 unsigned int start, unsigned int len,
902 struct w25q_status *status)
903{
904 struct w25q_range *w25q_ranges;
905 int i, range_found = 0;
906 int num_entries;
907
908 if (w25_range_table(flash, &w25q_ranges, &num_entries)) return -1;
David Hendricksf7924d12010-06-10 21:26:44 -0700909 for (i = 0; i < num_entries; i++) {
910 struct wp_range *r = &w25q_ranges[i].range;
911
912 msg_cspew("comparing range 0x%x 0x%x / 0x%x 0x%x\n",
913 start, len, r->start, r->len);
914 if ((start == r->start) && (len == r->len)) {
David Hendricksd494b0a2010-08-16 16:28:50 -0700915 status->bp0 = w25q_ranges[i].bp & 1;
916 status->bp1 = w25q_ranges[i].bp >> 1;
917 status->bp2 = w25q_ranges[i].bp >> 2;
918 status->tb = w25q_ranges[i].tb;
919 status->sec = w25q_ranges[i].sec;
David Hendricksf7924d12010-06-10 21:26:44 -0700920
921 range_found = 1;
922 break;
923 }
924 }
925
926 if (!range_found) {
927 msg_cerr("matching range not found\n");
928 return -1;
929 }
David Hendricksd494b0a2010-08-16 16:28:50 -0700930 return 0;
931}
932
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800933int w25_status_to_range(const struct flashchip *flash,
934 const struct w25q_status *status,
935 unsigned int *start, unsigned int *len)
936{
937 struct w25q_range *w25q_ranges;
938 int i, status_found = 0;
939 int num_entries;
940
941 if (w25_range_table(flash, &w25q_ranges, &num_entries)) return -1;
942 for (i = 0; i < num_entries; i++) {
943 int bp;
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +0800944 int table_bp, table_tb, table_sec;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800945
946 bp = status->bp0 | (status->bp1 << 1) | (status->bp2 << 2);
947 msg_cspew("comparing 0x%x 0x%x / 0x%x 0x%x / 0x%x 0x%x\n",
948 bp, w25q_ranges[i].bp,
949 status->tb, w25q_ranges[i].tb,
950 status->sec, w25q_ranges[i].sec);
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +0800951 table_bp = w25q_ranges[i].bp;
952 table_tb = w25q_ranges[i].tb;
953 table_sec = w25q_ranges[i].sec;
954 if ((bp == table_bp || table_bp == X) &&
955 (status->tb == table_tb || table_tb == X) &&
956 (status->sec == table_sec || table_sec == X)) {
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800957 *start = w25q_ranges[i].range.start;
958 *len = w25q_ranges[i].range.len;
959
960 status_found = 1;
961 break;
962 }
963 }
964
965 if (!status_found) {
966 msg_cerr("matching status not found\n");
967 return -1;
968 }
969 return 0;
970}
971
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +0800972/* Given a [start, len], this function calls w25_range_to_status() to convert
973 * it to flash-chip-specific range bits, then sets into status register.
974 */
David Hendricks91040832011-07-08 20:01:09 -0700975static int w25_set_range(const struct flashchip *flash,
David Hendricksd494b0a2010-08-16 16:28:50 -0700976 unsigned int start, unsigned int len)
977{
978 struct w25q_status status;
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +0800979 int tmp = 0;
980 int expected = 0;
David Hendricksd494b0a2010-08-16 16:28:50 -0700981
982 memset(&status, 0, sizeof(status));
Ramya Vijaykumar953967b2016-01-27 11:51:27 +0530983 tmp = flash->read_status(flash);
David Hendricksd494b0a2010-08-16 16:28:50 -0700984 memcpy(&status, &tmp, 1);
985 msg_cdbg("%s: old status: 0x%02x\n", __func__, tmp);
986
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800987 if (w25_range_to_status(flash, start, len, &status)) return -1;
David Hendricksf7924d12010-06-10 21:26:44 -0700988
989 msg_cdbg("status.busy: %x\n", status.busy);
990 msg_cdbg("status.wel: %x\n", status.wel);
991 msg_cdbg("status.bp0: %x\n", status.bp0);
992 msg_cdbg("status.bp1: %x\n", status.bp1);
993 msg_cdbg("status.bp2: %x\n", status.bp2);
994 msg_cdbg("status.tb: %x\n", status.tb);
995 msg_cdbg("status.sec: %x\n", status.sec);
996 msg_cdbg("status.srp0: %x\n", status.srp0);
997
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +0800998 memcpy(&expected, &status, sizeof(status));
Ramya Vijaykumar953967b2016-01-27 11:51:27 +0530999 flash->write_status(flash, expected);
David Hendricksf7924d12010-06-10 21:26:44 -07001000
Ramya Vijaykumar953967b2016-01-27 11:51:27 +05301001 tmp = flash->read_status(flash);
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001002 msg_cdbg("%s: new status: 0x%02x\n", __func__, tmp);
1003 if ((tmp & MASK_WP_AREA) == (expected & MASK_WP_AREA)) {
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001004 return 0;
1005 } else {
David Hendricksc801adb2010-12-09 16:58:56 -08001006 msg_cerr("expected=0x%02x, but actual=0x%02x.\n",
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001007 expected, tmp);
1008 return 1;
1009 }
David Hendricksf7924d12010-06-10 21:26:44 -07001010}
1011
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001012/* Print out the current status register value with human-readable text. */
David Hendricks91040832011-07-08 20:01:09 -07001013static int w25_wp_status(const struct flashchip *flash)
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001014{
1015 struct w25q_status status;
1016 int tmp;
David Hendricksce8ded32010-10-08 11:23:38 -07001017 unsigned int start, len;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001018 int ret = 0;
1019
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001020 memset(&status, 0, sizeof(status));
Ramya Vijaykumar953967b2016-01-27 11:51:27 +05301021 tmp = flash->read_status(flash);
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001022 memcpy(&status, &tmp, 1);
1023 msg_cinfo("WP: status: 0x%02x\n", tmp);
1024 msg_cinfo("WP: status.srp0: %x\n", status.srp0);
1025 msg_cinfo("WP: write protect is %s.\n",
1026 status.srp0 ? "enabled" : "disabled");
1027
1028 msg_cinfo("WP: write protect range: ");
1029 if (w25_status_to_range(flash, &status, &start, &len)) {
1030 msg_cinfo("(cannot resolve the range)\n");
1031 ret = -1;
1032 } else {
1033 msg_cinfo("start=0x%08x, len=0x%08x\n", start, len);
1034 }
1035
1036 return ret;
1037}
1038
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001039/* Set/clear the SRP0 bit in the status register. */
David Hendricks91040832011-07-08 20:01:09 -07001040static int w25_set_srp0(const struct flashchip *flash, int enable)
David Hendricksf7924d12010-06-10 21:26:44 -07001041{
1042 struct w25q_status status;
1043 int tmp = 0;
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001044 int expected = 0;
David Hendricksf7924d12010-06-10 21:26:44 -07001045
1046 memset(&status, 0, sizeof(status));
Ramya Vijaykumar953967b2016-01-27 11:51:27 +05301047 tmp = flash->read_status(flash);
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001048 /* FIXME: this is NOT endian-free copy. */
David Hendricksf7924d12010-06-10 21:26:44 -07001049 memcpy(&status, &tmp, 1);
1050 msg_cdbg("%s: old status: 0x%02x\n", __func__, tmp);
1051
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001052 status.srp0 = enable ? 1 : 0;
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001053 memcpy(&expected, &status, sizeof(status));
Ramya Vijaykumar953967b2016-01-27 11:51:27 +05301054 flash->write_status(flash, expected);
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001055
Ramya Vijaykumar953967b2016-01-27 11:51:27 +05301056 tmp = flash->read_status(flash);
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001057 msg_cdbg("%s: new status: 0x%02x\n", __func__, tmp);
1058 if ((tmp & MASK_WP_AREA) != (expected & MASK_WP_AREA))
1059 return 1;
David Hendricksf7924d12010-06-10 21:26:44 -07001060
1061 return 0;
1062}
1063
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +05301064static int w25_set_srp(const struct flashchip *flash, int enable)
1065{
1066 struct w25q_status status;
1067 struct flashchip chip;
1068 int tmp = 0;
1069 uint8_t arr, expected;
1070
1071 memset(&status, 0, sizeof(status));
1072 memset(&chip, 0, sizeof(chip));
1073 memcpy(&chip, flash, sizeof(chip));
1074
1075 tmp = flash->read(&chip, &arr, 0, 1);
1076 if (tmp) {
1077 msg_cerr("Read status register failed.\n");
1078 return tmp;
1079 }
1080 memcpy(&status, &arr, 1);
1081 msg_cdbg("%s: old status: 0x%02x\n", __func__, tmp);
1082
1083 status.srp0 = enable ? 1 : 0;
1084 memcpy(&expected, &status, sizeof(status));
1085 tmp = flash->write(&chip, &expected, 0, 1);
1086 if (tmp) {
1087 msg_cerr("Write status register failed.\n");
1088 return tmp;
1089 }
1090 tmp = flash->read(&chip, &arr, 0, 1);
1091 if (tmp) {
1092 msg_cerr("Read status register failed.\n");
1093 return tmp;
1094 }
1095 msg_cdbg("%s: new status: 0x%02x\n", __func__, arr);
1096 if ((arr & MASK_WP_AREA) != (expected & MASK_WP_AREA))
1097 return 1;
1098
1099 return 0;
1100}
1101
David Hendricks1c09f802012-10-03 11:03:48 -07001102static int w25_enable_writeprotect(const struct flashchip *flash,
1103 enum wp_mode wp_mode)
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001104{
1105 int ret;
1106
David Hendricks1c09f802012-10-03 11:03:48 -07001107 switch (wp_mode) {
1108 case WP_MODE_HARDWARE:
1109 ret = w25_set_srp0(flash, 1);
1110 break;
1111 default:
1112 msg_cerr("%s(): unsupported write-protect mode\n", __func__);
1113 return 1;
1114 }
1115
David Hendricksc801adb2010-12-09 16:58:56 -08001116 if (ret)
1117 msg_cerr("%s(): error=%d.\n", __func__, ret);
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001118 return ret;
1119}
1120
David Hendricks91040832011-07-08 20:01:09 -07001121static int w25_disable_writeprotect(const struct flashchip *flash)
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001122{
1123 int ret;
1124
1125 ret = w25_set_srp0(flash, 0);
David Hendricksc801adb2010-12-09 16:58:56 -08001126 if (ret)
1127 msg_cerr("%s(): error=%d.\n", __func__, ret);
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001128 return ret;
1129}
1130
David Hendricks91040832011-07-08 20:01:09 -07001131static int w25_list_ranges(const struct flashchip *flash)
David Hendricks0f7f5382011-02-11 18:12:31 -08001132{
1133 struct w25q_range *w25q_ranges;
1134 int i, num_entries;
1135
1136 if (w25_range_table(flash, &w25q_ranges, &num_entries)) return -1;
1137 for (i = 0; i < num_entries; i++) {
1138 msg_cinfo("start: 0x%06x, length: 0x%06x\n",
1139 w25q_ranges[i].range.start,
1140 w25q_ranges[i].range.len);
1141 }
1142
1143 return 0;
1144}
1145
David Hendricks1c09f802012-10-03 11:03:48 -07001146static int w25q_wp_status(const struct flashchip *flash)
1147{
1148 struct w25q_status sr1;
1149 struct w25q_status_2 sr2;
David Hendricksf1bd8802012-10-30 11:37:57 -07001150 uint8_t tmp[2];
David Hendricks1c09f802012-10-03 11:03:48 -07001151 unsigned int start, len;
1152 int ret = 0;
1153
1154 memset(&sr1, 0, sizeof(sr1));
Ramya Vijaykumar953967b2016-01-27 11:51:27 +05301155 tmp[0] = flash->read_status(flash);
David Hendricksf1bd8802012-10-30 11:37:57 -07001156 memcpy(&sr1, &tmp[0], 1);
David Hendricks1c09f802012-10-03 11:03:48 -07001157
David Hendricksf1bd8802012-10-30 11:37:57 -07001158 memset(&sr2, 0, sizeof(sr2));
1159 tmp[1] = w25q_read_status_register_2();
1160 memcpy(&sr2, &tmp[1], 1);
1161
1162 msg_cinfo("WP: status: 0x%02x%02x\n", tmp[1], tmp[0]);
David Hendricks1c09f802012-10-03 11:03:48 -07001163 msg_cinfo("WP: status.srp0: %x\n", sr1.srp0);
1164 msg_cinfo("WP: status.srp1: %x\n", sr2.srp1);
1165 msg_cinfo("WP: write protect is %s.\n",
1166 (sr1.srp0 || sr2.srp1) ? "enabled" : "disabled");
1167
1168 msg_cinfo("WP: write protect range: ");
1169 if (w25_status_to_range(flash, &sr1, &start, &len)) {
1170 msg_cinfo("(cannot resolve the range)\n");
1171 ret = -1;
1172 } else {
1173 msg_cinfo("start=0x%08x, len=0x%08x\n", start, len);
1174 }
1175
1176 return ret;
1177}
1178
1179/*
1180 * W25Q adds an optional byte to the standard WRSR opcode. If /CS is
1181 * de-asserted after the first byte, then it acts like a JEDEC-standard
1182 * WRSR command. if /CS is asserted, then the next data byte is written
1183 * into status register 2.
1184 */
1185#define W25Q_WRSR_OUTSIZE 0x03
1186static int w25q_write_status_register_WREN(uint8_t s1, uint8_t s2)
1187{
1188 int result;
1189 struct spi_command cmds[] = {
1190 {
1191 /* FIXME: WRSR requires either EWSR or WREN depending on chip type. */
1192 .writecnt = JEDEC_WREN_OUTSIZE,
1193 .writearr = (const unsigned char[]){ JEDEC_WREN },
1194 .readcnt = 0,
1195 .readarr = NULL,
1196 }, {
1197 .writecnt = W25Q_WRSR_OUTSIZE,
1198 .writearr = (const unsigned char[]){ JEDEC_WRSR, s1, s2 },
1199 .readcnt = 0,
1200 .readarr = NULL,
1201 }, {
1202 .writecnt = 0,
1203 .writearr = NULL,
1204 .readcnt = 0,
1205 .readarr = NULL,
1206 }};
1207
1208 result = spi_send_multicommand(cmds);
1209 if (result) {
1210 msg_cerr("%s failed during command execution\n",
1211 __func__);
1212 }
1213
1214 /* WRSR performs a self-timed erase before the changes take effect. */
David Hendricks60824042014-12-11 17:22:06 -08001215 programmer_delay(100 * 1000);
David Hendricks1c09f802012-10-03 11:03:48 -07001216
1217 return result;
1218}
1219
1220/*
1221 * Set/clear the SRP1 bit in status register 2.
1222 * FIXME: make this more generic if other chips use the same SR2 layout
1223 */
1224static int w25q_set_srp1(const struct flashchip *flash, int enable)
1225{
1226 struct w25q_status sr1;
1227 struct w25q_status_2 sr2;
1228 uint8_t tmp, expected;
1229
Ramya Vijaykumar953967b2016-01-27 11:51:27 +05301230 tmp = flash->read_status(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001231 memcpy(&sr1, &tmp, 1);
1232 tmp = w25q_read_status_register_2();
1233 memcpy(&sr2, &tmp, 1);
1234
1235 msg_cdbg("%s: old status 2: 0x%02x\n", __func__, tmp);
1236
1237 sr2.srp1 = enable ? 1 : 0;
1238
1239 memcpy(&expected, &sr2, 1);
1240 w25q_write_status_register_WREN(*((uint8_t *)&sr1), *((uint8_t *)&sr2));
1241
1242 tmp = w25q_read_status_register_2();
1243 msg_cdbg("%s: new status 2: 0x%02x\n", __func__, tmp);
1244 if ((tmp & MASK_WP2_AREA) != (expected & MASK_WP2_AREA))
1245 return 1;
1246
1247 return 0;
1248}
1249
1250enum wp_mode get_wp_mode(const char *mode_str)
1251{
1252 enum wp_mode wp_mode = WP_MODE_UNKNOWN;
1253
1254 if (!strcasecmp(mode_str, "hardware"))
1255 wp_mode = WP_MODE_HARDWARE;
1256 else if (!strcasecmp(mode_str, "power_cycle"))
1257 wp_mode = WP_MODE_POWER_CYCLE;
1258 else if (!strcasecmp(mode_str, "permanent"))
1259 wp_mode = WP_MODE_PERMANENT;
1260
1261 return wp_mode;
1262}
1263
1264static int w25q_disable_writeprotect(const struct flashchip *flash,
1265 enum wp_mode wp_mode)
1266{
1267 int ret = 1;
David Hendricks1c09f802012-10-03 11:03:48 -07001268 struct w25q_status_2 sr2;
1269 uint8_t tmp;
1270
1271 switch (wp_mode) {
1272 case WP_MODE_HARDWARE:
1273 ret = w25_set_srp0(flash, 0);
1274 break;
1275 case WP_MODE_POWER_CYCLE:
1276 tmp = w25q_read_status_register_2();
1277 memcpy(&sr2, &tmp, 1);
1278 if (sr2.srp1) {
1279 msg_cerr("%s(): must disconnect power to disable "
1280 "write-protection\n", __func__);
1281 } else {
1282 ret = 0;
1283 }
1284 break;
1285 case WP_MODE_PERMANENT:
1286 msg_cerr("%s(): cannot disable permanent write-protection\n",
1287 __func__);
1288 break;
1289 default:
1290 msg_cerr("%s(): invalid mode specified\n", __func__);
1291 break;
1292 }
1293
1294 if (ret)
1295 msg_cerr("%s(): error=%d.\n", __func__, ret);
1296 return ret;
1297}
1298
1299static int w25q_disable_writeprotect_default(const struct flashchip *flash)
1300{
1301 return w25q_disable_writeprotect(flash, WP_MODE_HARDWARE);
1302}
1303
1304static int w25q_enable_writeprotect(const struct flashchip *flash,
1305 enum wp_mode wp_mode)
1306{
1307 int ret = 1;
1308 struct w25q_status sr1;
1309 struct w25q_status_2 sr2;
1310 uint8_t tmp;
1311
1312 switch (wp_mode) {
1313 case WP_MODE_HARDWARE:
1314 if (w25q_disable_writeprotect(flash, WP_MODE_POWER_CYCLE)) {
1315 msg_cerr("%s(): cannot disable power cycle WP mode\n",
1316 __func__);
1317 break;
1318 }
1319
Ramya Vijaykumar953967b2016-01-27 11:51:27 +05301320 tmp = flash->read_status(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001321 memcpy(&sr1, &tmp, 1);
1322 if (sr1.srp0)
1323 ret = 0;
1324 else
1325 ret = w25_set_srp0(flash, 1);
1326
1327 break;
1328 case WP_MODE_POWER_CYCLE:
1329 if (w25q_disable_writeprotect(flash, WP_MODE_HARDWARE)) {
1330 msg_cerr("%s(): cannot disable hardware WP mode\n",
1331 __func__);
1332 break;
1333 }
1334
1335 tmp = w25q_read_status_register_2();
1336 memcpy(&sr2, &tmp, 1);
1337 if (sr2.srp1)
1338 ret = 0;
1339 else
1340 ret = w25q_set_srp1(flash, 1);
1341
1342 break;
1343 case WP_MODE_PERMANENT:
Ramya Vijaykumar953967b2016-01-27 11:51:27 +05301344 tmp = flash->read_status(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001345 memcpy(&sr1, &tmp, 1);
1346 if (sr1.srp0 == 0) {
1347 ret = w25_set_srp0(flash, 1);
1348 if (ret) {
David Hendricksf1bd8802012-10-30 11:37:57 -07001349 msg_perr("%s(): cannot enable SRP0 for "
David Hendricks1c09f802012-10-03 11:03:48 -07001350 "permanent WP\n", __func__);
1351 break;
1352 }
1353 }
1354
1355 tmp = w25q_read_status_register_2();
1356 memcpy(&sr2, &tmp, 1);
1357 if (sr2.srp1 == 0) {
1358 ret = w25q_set_srp1(flash, 1);
1359 if (ret) {
David Hendricksf1bd8802012-10-30 11:37:57 -07001360 msg_perr("%s(): cannot enable SRP1 for "
David Hendricks1c09f802012-10-03 11:03:48 -07001361 "permanent WP\n", __func__);
1362 break;
1363 }
1364 }
1365
1366 break;
David Hendricksf1bd8802012-10-30 11:37:57 -07001367 default:
1368 msg_perr("%s(): invalid mode %d\n", __func__, wp_mode);
1369 break;
David Hendricks1c09f802012-10-03 11:03:48 -07001370 }
1371
1372 if (ret)
1373 msg_cerr("%s(): error=%d.\n", __func__, ret);
1374 return ret;
1375}
1376
David Hendricksc3496092014-11-13 17:20:55 -08001377/* FIXME: Move to spi25.c if it's a JEDEC standard opcode */
1378uint8_t mx25l_read_config_register(void)
1379{
1380 static const unsigned char cmd[JEDEC_RDSR_OUTSIZE] = { 0x15 };
1381 unsigned char readarr[2]; /* leave room for dummy byte */
1382 int ret;
1383
1384 ret = spi_send_command(sizeof(cmd), sizeof(readarr), cmd, readarr);
1385 if (ret) {
1386 msg_cerr("RDCR failed!\n");
1387 readarr[0] = 0x00;
1388 }
1389
1390 return readarr[0];
1391}
David Hendricks1c09f802012-10-03 11:03:48 -07001392/* W25P, W25X, and many flash chips from various vendors */
David Hendricksf7924d12010-06-10 21:26:44 -07001393struct wp wp_w25 = {
David Hendricks0f7f5382011-02-11 18:12:31 -08001394 .list_ranges = w25_list_ranges,
David Hendricksf7924d12010-06-10 21:26:44 -07001395 .set_range = w25_set_range,
1396 .enable = w25_enable_writeprotect,
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001397 .disable = w25_disable_writeprotect,
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001398 .wp_status = w25_wp_status,
David Hendricks1c09f802012-10-03 11:03:48 -07001399
1400};
1401
1402/* W25Q series has features such as a second status register and SFDP */
1403struct wp wp_w25q = {
1404 .list_ranges = w25_list_ranges,
1405 .set_range = w25_set_range,
1406 .enable = w25q_enable_writeprotect,
1407 /*
1408 * By default, disable hardware write-protection. We may change
1409 * this later if we want to add fine-grained write-protect disable
1410 * as a command-line option.
1411 */
1412 .disable = w25q_disable_writeprotect_default,
1413 .wp_status = w25q_wp_status,
David Hendricksf7924d12010-06-10 21:26:44 -07001414};
David Hendrickse0512a72014-07-15 20:30:47 -07001415
David Hendricksaf3944a2014-07-28 18:37:40 -07001416struct generic_range gd25q32_cmp0_ranges[] = {
1417 /* none, bp4 and bp3 => don't care */
David Hendricks148a4bf2015-03-13 21:02:42 -07001418 { { }, 0x00, {0, 0} },
1419 { { }, 0x08, {0, 0} },
1420 { { }, 0x10, {0, 0} },
1421 { { }, 0x18, {0, 0} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001422
David Hendricks148a4bf2015-03-13 21:02:42 -07001423 { { }, 0x01, {0x3f0000, 64 * 1024} },
1424 { { }, 0x02, {0x3e0000, 128 * 1024} },
1425 { { }, 0x03, {0x3c0000, 256 * 1024} },
1426 { { }, 0x04, {0x380000, 512 * 1024} },
1427 { { }, 0x05, {0x300000, 1024 * 1024} },
1428 { { }, 0x06, {0x200000, 2048 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001429
David Hendricks148a4bf2015-03-13 21:02:42 -07001430 { { }, 0x09, {0x000000, 64 * 1024} },
1431 { { }, 0x0a, {0x000000, 128 * 1024} },
1432 { { }, 0x0b, {0x000000, 256 * 1024} },
1433 { { }, 0x0c, {0x000000, 512 * 1024} },
1434 { { }, 0x0d, {0x000000, 1024 * 1024} },
1435 { { }, 0x0e, {0x000000, 2048 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001436
1437 /* all, bp4 and bp3 => don't care */
David Hendricks148a4bf2015-03-13 21:02:42 -07001438 { { }, 0x07, {0x000000, 4096 * 1024} },
1439 { { }, 0x0f, {0x000000, 4096 * 1024} },
1440 { { }, 0x17, {0x000000, 4096 * 1024} },
1441 { { }, 0x1f, {0x000000, 4096 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001442
David Hendricks148a4bf2015-03-13 21:02:42 -07001443 { { }, 0x11, {0x3ff000, 4 * 1024} },
1444 { { }, 0x12, {0x3fe000, 8 * 1024} },
1445 { { }, 0x13, {0x3fc000, 16 * 1024} },
1446 { { }, 0x14, {0x3f8000, 32 * 1024} }, /* bp0 => don't care */
1447 { { }, 0x15, {0x3f8000, 32 * 1024} }, /* bp0 => don't care */
1448 { { }, 0x16, {0x3f8000, 32 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001449
David Hendricks148a4bf2015-03-13 21:02:42 -07001450 { { }, 0x19, {0x000000, 4 * 1024} },
1451 { { }, 0x1a, {0x000000, 8 * 1024} },
1452 { { }, 0x1b, {0x000000, 16 * 1024} },
1453 { { }, 0x1c, {0x000000, 32 * 1024} }, /* bp0 => don't care */
1454 { { }, 0x1d, {0x000000, 32 * 1024} }, /* bp0 => don't care */
1455 { { }, 0x1e, {0x000000, 32 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001456};
1457
1458struct generic_range gd25q32_cmp1_ranges[] = {
1459 /* none, bp4 and bp3 => don't care */
David Hendricks148a4bf2015-03-13 21:02:42 -07001460 { { }, 0x00, {0, 0} },
1461 { { }, 0x08, {0, 0} },
1462 { { }, 0x10, {0, 0} },
1463 { { }, 0x18, {0, 0} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001464
David Hendricks148a4bf2015-03-13 21:02:42 -07001465 { { }, 0x01, {0x000000, 4032 * 1024} },
1466 { { }, 0x02, {0x000000, 3968 * 1024} },
1467 { { }, 0x03, {0x000000, 3840 * 1024} },
1468 { { }, 0x04, {0x000000, 3584 * 1024} },
1469 { { }, 0x05, {0x000000, 3 * 1024 * 1024} },
1470 { { }, 0x06, {0x000000, 2 * 1024 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001471
David Hendricks148a4bf2015-03-13 21:02:42 -07001472 { { }, 0x09, {0x010000, 4032 * 1024} },
1473 { { }, 0x0a, {0x020000, 3968 * 1024} },
1474 { { }, 0x0b, {0x040000, 3840 * 1024} },
1475 { { }, 0x0c, {0x080000, 3584 * 1024} },
1476 { { }, 0x0d, {0x100000, 3 * 1024 * 1024} },
1477 { { }, 0x0e, {0x200000, 2 * 1024 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001478
1479 /* all, bp4 and bp3 => don't care */
David Hendricks148a4bf2015-03-13 21:02:42 -07001480 { { }, 0x07, {0x000000, 4096 * 1024} },
1481 { { }, 0x0f, {0x000000, 4096 * 1024} },
1482 { { }, 0x17, {0x000000, 4096 * 1024} },
1483 { { }, 0x1f, {0x000000, 4096 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001484
David Hendricks148a4bf2015-03-13 21:02:42 -07001485 { { }, 0x11, {0x000000, 4092 * 1024} },
1486 { { }, 0x12, {0x000000, 4088 * 1024} },
1487 { { }, 0x13, {0x000000, 4080 * 1024} },
1488 { { }, 0x14, {0x000000, 4064 * 1024} }, /* bp0 => don't care */
1489 { { }, 0x15, {0x000000, 4064 * 1024} }, /* bp0 => don't care */
1490 { { }, 0x16, {0x000000, 4064 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001491
David Hendricks148a4bf2015-03-13 21:02:42 -07001492 { { }, 0x19, {0x001000, 4092 * 1024} },
1493 { { }, 0x1a, {0x002000, 4088 * 1024} },
1494 { { }, 0x1b, {0x040000, 4080 * 1024} },
1495 { { }, 0x1c, {0x080000, 4064 * 1024} }, /* bp0 => don't care */
1496 { { }, 0x1d, {0x080000, 4064 * 1024} }, /* bp0 => don't care */
1497 { { }, 0x1e, {0x080000, 4064 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001498};
1499
1500static struct generic_wp gd25q32_wp = {
1501 /* TODO: map second status register */
1502 .sr1 = { .bp0_pos = 2, .bp_bits = 5, .srp_pos = 7 },
1503};
1504
David Hendricks83541d32014-07-15 20:58:21 -07001505#if 0
1506/* FIXME: MX25L6405D has same ID as MX25L6406 */
1507static struct w25q_range mx25l6405d_ranges[] = {
1508 { X, 0, 0, {0, 0} }, /* none */
1509 { X, 0, 0x1, {0x7e0000, 2 * 64 * 1024} }, /* blocks 126-127 */
1510 { X, 0, 0x2, {0x7c0000, 4 * 64 * 1024} }, /* blocks 124-127 */
1511 { X, 0, 0x3, {0x780000, 8 * 64 * 1024} }, /* blocks 120-127 */
1512 { X, 0, 0x4, {0x700000, 16 * 64 * 1024} }, /* blocks 112-127 */
1513 { X, 0, 0x5, {0x600000, 32 * 64 * 1024} }, /* blocks 96-127 */
1514 { X, 0, 0x6, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
1515 { X, 0, 0x7, {0x000000, 64 * 128 * 1024} }, /* blocks 0-127 */
1516
1517 { X, 1, 0x0, {0x000000, 8192 * 1024} },
1518 { X, 1, 0x1, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
1519 { X, 1, 0x2, {0x000000, 64 * 96 * 1024} }, /* blocks 0-95 */
1520 { X, 1, 0x3, {0x000000, 64 * 112 * 1024} }, /* blocks 0-111 */
1521 { X, 1, 0x4, {0x000000, 64 * 120 * 1024} }, /* blocks 0-119 */
1522 { X, 1, 0x5, {0x000000, 64 * 124 * 1024} }, /* blocks 0-123 */
1523 { X, 1, 0x6, {0x000000, 64 * 126 * 1024} }, /* blocks 0-125 */
1524 { X, 1, 0x7, {0x000000, 64 * 128 * 1024} }, /* blocks 0-127 */
1525};
1526#endif
1527
1528/* FIXME: MX25L6406 has same ID as MX25L6405D */
1529struct generic_range mx25l6406e_ranges[] = {
David Hendricks148a4bf2015-03-13 21:02:42 -07001530 { { }, 0, {0, 0} }, /* none */
1531 { { }, 0x1, {0x7e0000, 64 * 2 * 1024} }, /* blocks 126-127 */
1532 { { }, 0x2, {0x7c0000, 64 * 4 * 1024} }, /* blocks 124-127 */
1533 { { }, 0x3, {0x7a0000, 64 * 8 * 1024} }, /* blocks 120-127 */
1534 { { }, 0x4, {0x700000, 64 * 16 * 1024} }, /* blocks 112-127 */
1535 { { }, 0x5, {0x600000, 64 * 32 * 1024} }, /* blocks 96-127 */
1536 { { }, 0x6, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
David Hendricks83541d32014-07-15 20:58:21 -07001537
David Hendricks148a4bf2015-03-13 21:02:42 -07001538 { { }, 0x7, {0x000000, 64 * 128 * 1024} }, /* all */
1539 { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* all */
1540 { { }, 0x9, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
1541 { { }, 0xa, {0x000000, 64 * 96 * 1024} }, /* blocks 0-95 */
1542 { { }, 0xb, {0x000000, 64 * 112 * 1024} }, /* blocks 0-111 */
1543 { { }, 0xc, {0x000000, 64 * 120 * 1024} }, /* blocks 0-119 */
1544 { { }, 0xd, {0x000000, 64 * 124 * 1024} }, /* blocks 0-123 */
1545 { { }, 0xe, {0x000000, 64 * 126 * 1024} }, /* blocks 0-125 */
1546 { { }, 0xf, {0x000000, 64 * 128 * 1024} }, /* all */
David Hendricks83541d32014-07-15 20:58:21 -07001547};
1548
1549static struct generic_wp mx25l6406e_wp = {
1550 .sr1 = { .bp0_pos = 2, .bp_bits = 4, .srp_pos = 7 },
1551 .ranges = &mx25l6406e_ranges[0],
1552};
David Hendrickse0512a72014-07-15 20:30:47 -07001553
David Hendricksc3496092014-11-13 17:20:55 -08001554struct generic_range mx25l6495f_tb0_ranges[] = {
David Hendricks148a4bf2015-03-13 21:02:42 -07001555 { { }, 0, {0, 0} }, /* none */
1556 { { }, 0x1, {0x7f0000, 64 * 1 * 1024} }, /* block 127 */
1557 { { }, 0x2, {0x7e0000, 64 * 2 * 1024} }, /* blocks 126-127 */
1558 { { }, 0x3, {0x7c0000, 64 * 4 * 1024} }, /* blocks 124-127 */
David Hendricksc3496092014-11-13 17:20:55 -08001559
David Hendricks148a4bf2015-03-13 21:02:42 -07001560 { { }, 0x4, {0x780000, 64 * 8 * 1024} }, /* blocks 120-127 */
1561 { { }, 0x5, {0x700000, 64 * 16 * 1024} }, /* blocks 112-127 */
1562 { { }, 0x6, {0x600000, 64 * 32 * 1024} }, /* blocks 96-127 */
1563 { { }, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
1564 { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* all */
1565 { { }, 0x9, {0x000000, 64 * 128 * 1024} }, /* all */
1566 { { }, 0xa, {0x000000, 64 * 128 * 1024} }, /* all */
1567 { { }, 0xb, {0x000000, 64 * 128 * 1024} }, /* all */
1568 { { }, 0xc, {0x000000, 64 * 128 * 1024} }, /* all */
1569 { { }, 0xd, {0x000000, 64 * 128 * 1024} }, /* all */
1570 { { }, 0xe, {0x000000, 64 * 128 * 1024} }, /* all */
1571 { { }, 0xf, {0x000000, 64 * 128 * 1024} }, /* all */
David Hendricksc3496092014-11-13 17:20:55 -08001572};
1573
1574struct generic_range mx25l6495f_tb1_ranges[] = {
David Hendricks148a4bf2015-03-13 21:02:42 -07001575 { { }, 0, {0, 0} }, /* none */
1576 { { }, 0x1, {0x000000, 64 * 1 * 1024} }, /* block 0 */
1577 { { }, 0x2, {0x000000, 64 * 2 * 1024} }, /* blocks 0-1 */
1578 { { }, 0x3, {0x000000, 64 * 4 * 1024} }, /* blocks 0-3 */
1579 { { }, 0x4, {0x000000, 64 * 8 * 1024} }, /* blocks 0-7 */
1580 { { }, 0x5, {0x000000, 64 * 16 * 1024} }, /* blocks 0-15 */
1581 { { }, 0x6, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
1582 { { }, 0x7, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
1583 { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* all */
1584 { { }, 0x9, {0x000000, 64 * 128 * 1024} }, /* all */
1585 { { }, 0xa, {0x000000, 64 * 128 * 1024} }, /* all */
1586 { { }, 0xb, {0x000000, 64 * 128 * 1024} }, /* all */
1587 { { }, 0xc, {0x000000, 64 * 128 * 1024} }, /* all */
1588 { { }, 0xd, {0x000000, 64 * 128 * 1024} }, /* all */
1589 { { }, 0xe, {0x000000, 64 * 128 * 1024} }, /* all */
1590 { { }, 0xf, {0x000000, 64 * 128 * 1024} }, /* all */
David Hendricksc3496092014-11-13 17:20:55 -08001591};
1592
1593static struct generic_wp mx25l6495f_wp = {
1594 .sr1 = { .bp0_pos = 2, .bp_bits = 4, .srp_pos = 7 },
1595};
1596
David Hendricks148a4bf2015-03-13 21:02:42 -07001597struct generic_range s25fs128s_ranges[] = {
1598 { { .tb = 1 }, 0, {0, 0} }, /* none */
1599 { { .tb = 1 }, 0x1, {0x000000, 256 * 1024} }, /* lower 64th */
1600 { { .tb = 1 }, 0x2, {0x000000, 512 * 1024} }, /* lower 32nd */
1601 { { .tb = 1 }, 0x3, {0x000000, 1024 * 1024} }, /* lower 16th */
1602 { { .tb = 1 }, 0x4, {0x000000, 2048 * 1024} }, /* lower 8th */
1603 { { .tb = 1 }, 0x5, {0x000000, 4096 * 1024} }, /* lower 4th */
1604 { { .tb = 1 }, 0x6, {0x000000, 8192 * 1024} }, /* lower half */
1605 { { .tb = 1 }, 0x7, {0x000000, 16384 * 1024} }, /* all */
David Hendricksa9884852014-12-11 15:31:12 -08001606
David Hendricks148a4bf2015-03-13 21:02:42 -07001607 { { .tb = 0 }, 0, {0, 0} }, /* none */
1608 { { .tb = 0 }, 0x1, {0xfc0000, 256 * 1024} }, /* upper 64th */
1609 { { .tb = 0 }, 0x2, {0xf80000, 512 * 1024} }, /* upper 32nd */
1610 { { .tb = 0 }, 0x3, {0xf00000, 1024 * 1024} }, /* upper 16th */
1611 { { .tb = 0 }, 0x4, {0xe00000, 2048 * 1024} }, /* upper 8th */
1612 { { .tb = 0 }, 0x5, {0xc00000, 4096 * 1024} }, /* upper 4th */
1613 { { .tb = 0 }, 0x6, {0x800000, 8192 * 1024} }, /* upper half */
1614 { { .tb = 0 }, 0x7, {0x000000, 16384 * 1024} }, /* all */
David Hendricksa9884852014-12-11 15:31:12 -08001615};
1616
1617static struct generic_wp s25fs128s_wp = {
1618 .sr1 = { .bp0_pos = 2, .bp_bits = 3, .srp_pos = 7 },
David Hendricks148a4bf2015-03-13 21:02:42 -07001619 .get_modifier_bits = s25f_get_modifier_bits,
1620 .set_modifier_bits = s25f_set_modifier_bits,
David Hendricksa9884852014-12-11 15:31:12 -08001621};
1622
David Hendricksc694bb82015-02-25 14:52:17 -08001623
David Hendricks148a4bf2015-03-13 21:02:42 -07001624struct generic_range s25fl256s_ranges[] = {
1625 { { .tb = 1 }, 0, {0, 0} }, /* none */
1626 { { .tb = 1 }, 0x1, {0x000000, 512 * 1024} }, /* lower 64th */
1627 { { .tb = 1 }, 0x2, {0x000000, 1024 * 1024} }, /* lower 32nd */
1628 { { .tb = 1 }, 0x3, {0x000000, 2048 * 1024} }, /* lower 16th */
1629 { { .tb = 1 }, 0x4, {0x000000, 4096 * 1024} }, /* lower 8th */
1630 { { .tb = 1 }, 0x5, {0x000000, 8192 * 1024} }, /* lower 4th */
1631 { { .tb = 1 }, 0x6, {0x000000, 16384 * 1024} }, /* lower half */
1632 { { .tb = 1 }, 0x7, {0x000000, 32768 * 1024} }, /* all */
1633
1634 { { .tb = 0 }, 0, {0, 0} }, /* none */
1635 { { .tb = 0 }, 0x1, {0x1f80000, 512 * 1024} }, /* upper 64th */
1636 { { .tb = 0 }, 0x2, {0x1f00000, 1024 * 1024} }, /* upper 32nd */
1637 { { .tb = 0 }, 0x3, {0x1e00000, 2048 * 1024} }, /* upper 16th */
1638 { { .tb = 0 }, 0x4, {0x1c00000, 4096 * 1024} }, /* upper 8th */
1639 { { .tb = 0 }, 0x5, {0x1800000, 8192 * 1024} }, /* upper 4th */
1640 { { .tb = 0 }, 0x6, {0x1000000, 16384 * 1024} }, /* upper half */
1641 { { .tb = 0 }, 0x7, {0x000000, 32768 * 1024} }, /* all */
David Hendricksc694bb82015-02-25 14:52:17 -08001642};
1643
1644static struct generic_wp s25fl256s_wp = {
1645 .sr1 = { .bp0_pos = 2, .bp_bits = 3, .srp_pos = 7 },
David Hendricks148a4bf2015-03-13 21:02:42 -07001646 .get_modifier_bits = s25f_get_modifier_bits,
1647 .set_modifier_bits = s25f_set_modifier_bits,
David Hendricksc694bb82015-02-25 14:52:17 -08001648};
1649
David Hendrickse0512a72014-07-15 20:30:47 -07001650/* Given a flash chip, this function returns its writeprotect info. */
1651static int generic_range_table(const struct flashchip *flash,
1652 struct generic_wp **wp,
1653 int *num_entries)
1654{
1655 *wp = NULL;
1656 *num_entries = 0;
1657
1658 switch (flash->manufacture_id) {
David Hendricksaf3944a2014-07-28 18:37:40 -07001659 case GIGADEVICE_ID:
1660 switch(flash->model_id) {
1661 case GIGADEVICE_GD25Q32: {
1662 uint8_t sr1 = w25q_read_status_register_2();
1663
1664 *wp = &gd25q32_wp;
1665 if (!(sr1 & (1 << 6))) { /* CMP == 0 */
1666 (*wp)->ranges = &gd25q32_cmp0_ranges[0];
1667 *num_entries = ARRAY_SIZE(gd25q32_cmp0_ranges);
1668 } else { /* CMP == 1 */
1669 (*wp)->ranges = &gd25q32_cmp1_ranges[0];
1670 *num_entries = ARRAY_SIZE(gd25q32_cmp1_ranges);
1671 }
1672
1673 break;
1674 /* TODO(shawnn): add support for other GD parts */
1675 }
1676 default:
1677 msg_cerr("%s() %d: GigaDevice flash chip mismatch"
1678 " (0x%04x), aborting\n", __func__, __LINE__,
1679 flash->model_id);
1680 return -1;
1681 }
1682 break;
David Hendricks83541d32014-07-15 20:58:21 -07001683 case MACRONIX_ID:
1684 switch (flash->model_id) {
1685 case MACRONIX_MX25L6405:
1686 /* FIXME: MX25L64* chips have mixed capabilities and
1687 share IDs */
1688 *wp = &mx25l6406e_wp;
1689 *num_entries = ARRAY_SIZE(mx25l6406e_ranges);
1690 break;
David Hendricksc3496092014-11-13 17:20:55 -08001691 case MACRONIX_MX25L6495F: {
1692 uint8_t cr = mx25l_read_config_register();
1693
1694 *wp = &mx25l6495f_wp;
1695 if (!(cr & (1 << 3))) { /* T/B == 0 */
1696 (*wp)->ranges = &mx25l6495f_tb0_ranges[0];
1697 *num_entries = ARRAY_SIZE(mx25l6495f_tb0_ranges);
1698 } else { /* T/B == 1 */
1699 (*wp)->ranges = &mx25l6495f_tb1_ranges[0];
1700 *num_entries = ARRAY_SIZE(mx25l6495f_tb1_ranges);
1701 }
1702 break;
1703 }
David Hendricks83541d32014-07-15 20:58:21 -07001704 default:
1705 msg_cerr("%s():%d: MXIC flash chip mismatch (0x%04x)"
1706 ", aborting\n", __func__, __LINE__,
1707 flash->model_id);
1708 return -1;
1709 }
1710 break;
David Hendricksa9884852014-12-11 15:31:12 -08001711 case SPANSION_ID:
1712 switch (flash->model_id) {
1713 case SPANSION_S25FS128S_L:
1714 case SPANSION_S25FS128S_S: {
David Hendricksa9884852014-12-11 15:31:12 -08001715 *wp = &s25fs128s_wp;
David Hendricks148a4bf2015-03-13 21:02:42 -07001716 (*wp)->ranges = s25fs128s_ranges;
1717 *num_entries = ARRAY_SIZE(s25fs128s_ranges);
David Hendricksa9884852014-12-11 15:31:12 -08001718 break;
1719 }
David Hendricksc694bb82015-02-25 14:52:17 -08001720 case SPANSION_S25FL256S_UL:
1721 case SPANSION_S25FL256S_US: {
David Hendricksc694bb82015-02-25 14:52:17 -08001722 *wp = &s25fl256s_wp;
David Hendricks148a4bf2015-03-13 21:02:42 -07001723 (*wp)->ranges = s25fl256s_ranges;
1724 *num_entries = ARRAY_SIZE(s25fl256s_ranges);
David Hendricksc694bb82015-02-25 14:52:17 -08001725 break;
1726 }
David Hendricksa9884852014-12-11 15:31:12 -08001727 default:
1728 msg_cerr("%s():%d Spansion flash chip mismatch (0x%04x)"
1729 ", aborting\n", __func__, __LINE__, flash->model_id);
1730 return -1;
1731 }
1732 break;
David Hendrickse0512a72014-07-15 20:30:47 -07001733 default:
1734 msg_cerr("%s: flash vendor (0x%x) not found, aborting\n",
1735 __func__, flash->manufacture_id);
1736 return -1;
1737 }
1738
1739 return 0;
1740}
1741
1742/* Given a [start, len], this function finds a block protect bit combination
1743 * (if possible) and sets the corresponding bits in "status". Remaining bits
1744 * are preserved. */
1745static int generic_range_to_status(const struct flashchip *flash,
1746 unsigned int start, unsigned int len,
1747 uint8_t *status)
1748{
1749 struct generic_wp *wp;
1750 struct generic_range *r;
1751 int i, range_found = 0, num_entries;
1752 uint8_t bp_mask;
1753
1754 if (generic_range_table(flash, &wp, &num_entries))
1755 return -1;
1756
1757 bp_mask = ((1 << (wp->sr1.bp0_pos + wp->sr1.bp_bits)) - 1) - \
1758 ((1 << wp->sr1.bp0_pos) - 1);
1759
1760 for (i = 0, r = &wp->ranges[0]; i < num_entries; i++, r++) {
1761 msg_cspew("comparing range 0x%x 0x%x / 0x%x 0x%x\n",
1762 start, len, r->range.start, r->range.len);
1763 if ((start == r->range.start) && (len == r->range.len)) {
1764 *status &= ~(bp_mask);
1765 *status |= r->bp << (wp->sr1.bp0_pos);
David Hendricks148a4bf2015-03-13 21:02:42 -07001766
1767 if (wp->set_modifier_bits) {
1768 if (wp->set_modifier_bits(flash, &r->m) < 0) {
1769 msg_cerr("error setting modifier "
1770 "bits for range.\n");
1771 return -1;
1772 }
1773 }
1774
David Hendrickse0512a72014-07-15 20:30:47 -07001775 range_found = 1;
1776 break;
1777 }
1778 }
1779
1780 if (!range_found) {
1781 msg_cerr("matching range not found\n");
1782 return -1;
1783 }
1784 return 0;
1785}
1786
1787static int generic_status_to_range(const struct flashchip *flash,
1788 const uint8_t sr1, unsigned int *start, unsigned int *len)
1789{
1790 struct generic_wp *wp;
1791 struct generic_range *r;
Duncan Laurie04ca1172015-03-12 09:25:34 -07001792 int num_entries, i, status_found = 0;
David Hendrickse0512a72014-07-15 20:30:47 -07001793 uint8_t sr1_bp;
David Hendricks148a4bf2015-03-13 21:02:42 -07001794 struct generic_modifier_bits m;
David Hendrickse0512a72014-07-15 20:30:47 -07001795
1796 if (generic_range_table(flash, &wp, &num_entries))
1797 return -1;
1798
David Hendricks148a4bf2015-03-13 21:02:42 -07001799 /* modifier bits may be compared more than once, so get them here */
1800 if (wp->get_modifier_bits) {
1801 if (wp->get_modifier_bits(flash, &m) < 0)
1802 return -1;
1803 }
1804
David Hendrickse0512a72014-07-15 20:30:47 -07001805 sr1_bp = (sr1 >> wp->sr1.bp0_pos) & ((1 << wp->sr1.bp_bits) - 1);
1806
1807 for (i = 0, r = &wp->ranges[0]; i < num_entries; i++, r++) {
David Hendricks148a4bf2015-03-13 21:02:42 -07001808 if (wp->get_modifier_bits) {
1809 if (memcmp(&m, &r->m, sizeof(m)))
1810 continue;
1811 }
David Hendrickse0512a72014-07-15 20:30:47 -07001812 msg_cspew("comparing 0x%02x 0x%02x\n", sr1_bp, r->bp);
1813 if (sr1_bp == r->bp) {
1814 *start = r->range.start;
1815 *len = r->range.len;
1816 status_found = 1;
1817 break;
1818 }
1819 }
1820
1821 if (!status_found) {
1822 msg_cerr("matching status not found\n");
1823 return -1;
1824 }
1825 return 0;
1826}
1827
1828/* Given a [start, len], this function calls generic_range_to_status() to
1829 * convert it to flash-chip-specific range bits, then sets into status register.
1830 */
1831static int generic_set_range(const struct flashchip *flash,
1832 unsigned int start, unsigned int len)
1833{
1834 uint8_t status, expected;
1835
Ramya Vijaykumar953967b2016-01-27 11:51:27 +05301836 status = flash->read_status(flash);
David Hendrickse0512a72014-07-15 20:30:47 -07001837 msg_cdbg("%s: old status: 0x%02x\n", __func__, status);
1838
1839 expected = status; /* preserve non-bp bits */
1840 if (generic_range_to_status(flash, start, len, &expected))
1841 return -1;
1842
Ramya Vijaykumar953967b2016-01-27 11:51:27 +05301843 flash->write_status(flash, expected);
David Hendrickse0512a72014-07-15 20:30:47 -07001844
Ramya Vijaykumar953967b2016-01-27 11:51:27 +05301845 status = flash->read_status(flash);
David Hendrickse0512a72014-07-15 20:30:47 -07001846 msg_cdbg("%s: new status: 0x%02x\n", __func__, status);
1847 if (status != expected) {
1848 msg_cerr("expected=0x%02x, but actual=0x%02x.\n",
1849 expected, status);
1850 return 1;
1851 }
1852
1853 return 0;
1854}
1855
1856/* Set/clear the status regsiter write protect bit in SR1. */
1857static int generic_set_srp0(const struct flashchip *flash, int enable)
1858{
1859 uint8_t status, expected;
1860 struct generic_wp *wp;
1861 int num_entries;
1862
1863 if (generic_range_table(flash, &wp, &num_entries))
1864 return -1;
1865
Ramya Vijaykumar953967b2016-01-27 11:51:27 +05301866 expected = flash->read_status(flash);
David Hendrickse0512a72014-07-15 20:30:47 -07001867 msg_cdbg("%s: old status: 0x%02x\n", __func__, expected);
1868
1869 if (enable)
1870 expected |= 1 << wp->sr1.srp_pos;
1871 else
1872 expected &= ~(1 << wp->sr1.srp_pos);
1873
Ramya Vijaykumar953967b2016-01-27 11:51:27 +05301874 flash->write_status(flash, expected);
David Hendrickse0512a72014-07-15 20:30:47 -07001875
Ramya Vijaykumar953967b2016-01-27 11:51:27 +05301876 status = flash->read_status(flash);
David Hendrickse0512a72014-07-15 20:30:47 -07001877 msg_cdbg("%s: new status: 0x%02x\n", __func__, status);
1878 if (status != expected)
1879 return -1;
1880
1881 return 0;
1882}
1883
1884static int generic_enable_writeprotect(const struct flashchip *flash,
1885 enum wp_mode wp_mode)
1886{
1887 int ret;
1888
1889 switch (wp_mode) {
1890 case WP_MODE_HARDWARE:
1891 ret = generic_set_srp0(flash, 1);
1892 break;
1893 default:
1894 msg_cerr("%s(): unsupported write-protect mode\n", __func__);
1895 return 1;
1896 }
1897
1898 if (ret)
1899 msg_cerr("%s(): error=%d.\n", __func__, ret);
1900 return ret;
1901}
1902
1903static int generic_disable_writeprotect(const struct flashchip *flash)
1904{
1905 int ret;
1906
1907 ret = generic_set_srp0(flash, 0);
1908 if (ret)
1909 msg_cerr("%s(): error=%d.\n", __func__, ret);
1910 return ret;
1911}
1912
1913static int generic_list_ranges(const struct flashchip *flash)
1914{
1915 struct generic_wp *wp;
1916 struct generic_range *r;
1917 int i, num_entries;
1918
1919 if (generic_range_table(flash, &wp, &num_entries))
1920 return -1;
1921
1922 r = &wp->ranges[0];
1923 for (i = 0; i < num_entries; i++) {
1924 msg_cinfo("start: 0x%06x, length: 0x%06x\n",
1925 r->range.start, r->range.len);
1926 r++;
1927 }
1928
1929 return 0;
1930}
1931
1932static int generic_wp_status(const struct flashchip *flash)
1933{
1934 uint8_t sr1;
1935 unsigned int start, len;
1936 int ret = 0;
1937 struct generic_wp *wp;
David Hendrickse0512a72014-07-15 20:30:47 -07001938 int num_entries, wp_en;
1939
1940 if (generic_range_table(flash, &wp, &num_entries))
1941 return -1;
1942
Ramya Vijaykumar953967b2016-01-27 11:51:27 +05301943 sr1 = flash->read_status(flash);
David Hendrickse0512a72014-07-15 20:30:47 -07001944 wp_en = (sr1 >> wp->sr1.srp_pos) & 1;
1945
1946 msg_cinfo("WP: status: 0x%04x\n", sr1);
1947 msg_cinfo("WP: status.srp0: %x\n", wp_en);
1948 /* FIXME: SRP1 is not really generic, but we probably should print
1949 * it anyway to have consistent output. #legacycruft */
1950 msg_cinfo("WP: status.srp1: %x\n", 0);
1951 msg_cinfo("WP: write protect is %s.\n",
1952 wp_en ? "enabled" : "disabled");
1953
1954 msg_cinfo("WP: write protect range: ");
1955 if (generic_status_to_range(flash, sr1, &start, &len)) {
1956 msg_cinfo("(cannot resolve the range)\n");
1957 ret = -1;
1958 } else {
1959 msg_cinfo("start=0x%08x, len=0x%08x\n", start, len);
1960 }
1961
1962 return ret;
1963}
1964
1965struct wp wp_generic = {
1966 .list_ranges = generic_list_ranges,
1967 .set_range = generic_set_range,
1968 .enable = generic_enable_writeprotect,
1969 .disable = generic_disable_writeprotect,
1970 .wp_status = generic_wp_status,
1971};