blob: 2db9e4a4b552a04a95b74036ad392b3c8996d9bc [file] [log] [blame]
hailfinger2c361e42008-05-13 23:03:12 +00001/*
2 * This file is part of the flashrom project.
3 *
hailfinger4500b082009-07-11 18:05:42 +00004 * Copyright (C) 2007, 2008, 2009 Carl-Daniel Hailfinger
hailfinger2c361e42008-05-13 23:03:12 +00005 * Copyright (C) 2008 Ronald Hoogenboom <ronald@zonnet.nl>
stepan3bdf6182008-06-30 23:45:22 +00006 * Copyright (C) 2008 coresystems GmbH
hailfinger2c361e42008-05-13 23:03:12 +00007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; version 2 of the License.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
hailfinger2c361e42008-05-13 23:03:12 +000016 */
17
18/*
19 * Contains the ITE IT87* SPI specific routines
20 */
21
hailfinger324a9cc2010-05-26 01:45:41 +000022#if defined(__i386__) || defined(__x86_64__)
23
hailfinger2c361e42008-05-13 23:03:12 +000024#include <string.h>
hailfinger4500b082009-07-11 18:05:42 +000025#include <stdlib.h>
Patrick Georgi048dbdb2017-04-11 20:45:07 +020026#include <errno.h>
hailfinger2c361e42008-05-13 23:03:12 +000027#include "flash.h"
snelson8913d082010-02-26 05:48:29 +000028#include "chipdrivers.h"
hailfinger428f6852010-07-27 22:41:39 +000029#include "programmer.h"
Patrick Georgi048dbdb2017-04-11 20:45:07 +020030#include "hwaccess.h"
hailfinger2c361e42008-05-13 23:03:12 +000031#include "spi.h"
32
33#define ITE_SUPERIO_PORT1 0x2e
34#define ITE_SUPERIO_PORT2 0x4e
35
Patrick Georgi048dbdb2017-04-11 20:45:07 +020036static uint16_t it8716f_flashport = 0;
hailfinger2c361e42008-05-13 23:03:12 +000037/* use fast 33MHz SPI (<>0) or slow 16MHz (0) */
hailfinger1ff33dc2010-07-03 11:02:10 +000038static int fast_spi = 1;
hailfinger2c361e42008-05-13 23:03:12 +000039
hailfinger2c361e42008-05-13 23:03:12 +000040/* Helper functions for most recent ITE IT87xx Super I/O chips */
41#define CHIP_ID_BYTE1_REG 0x20
42#define CHIP_ID_BYTE2_REG 0x21
hailfinger94e090c2011-04-27 14:34:08 +000043#define CHIP_VER_REG 0x22
hailfinger7bac0e52009-05-25 23:26:50 +000044void enter_conf_mode_ite(uint16_t port)
hailfinger2c361e42008-05-13 23:03:12 +000045{
hailfingere1f062f2008-05-22 13:22:45 +000046 OUTB(0x87, port);
47 OUTB(0x01, port);
48 OUTB(0x55, port);
hailfinger2c361e42008-05-13 23:03:12 +000049 if (port == ITE_SUPERIO_PORT1)
hailfingere1f062f2008-05-22 13:22:45 +000050 OUTB(0x55, port);
hailfinger2c361e42008-05-13 23:03:12 +000051 else
hailfingere1f062f2008-05-22 13:22:45 +000052 OUTB(0xaa, port);
hailfinger2c361e42008-05-13 23:03:12 +000053}
54
hailfinger7bac0e52009-05-25 23:26:50 +000055void exit_conf_mode_ite(uint16_t port)
hailfinger2c361e42008-05-13 23:03:12 +000056{
hailfinger7bac0e52009-05-25 23:26:50 +000057 sio_write(port, 0x02, 0x02);
hailfinger2c361e42008-05-13 23:03:12 +000058}
59
Edward O'Callaghan95052952020-05-09 22:22:37 +100060static uint16_t probe_id_ite(uint16_t port)
hailfingerc236f9e2009-12-22 23:42:04 +000061{
62 uint16_t id;
63
64 enter_conf_mode_ite(port);
65 id = sio_read(port, CHIP_ID_BYTE1_REG) << 8;
66 id |= sio_read(port, CHIP_ID_BYTE2_REG);
67 exit_conf_mode_ite(port);
68
69 return id;
70}
71
hailfinger94e090c2011-04-27 14:34:08 +000072void probe_superio_ite(void)
hailfingerc236f9e2009-12-22 23:42:04 +000073{
Patrick Georgi8ddfee92017-03-20 14:54:28 +010074 struct superio s = {0};
hailfingerc236f9e2009-12-22 23:42:04 +000075 uint16_t ite_ports[] = {ITE_SUPERIO_PORT1, ITE_SUPERIO_PORT2, 0};
76 uint16_t *i = ite_ports;
77
hailfinger94e090c2011-04-27 14:34:08 +000078 s.vendor = SUPERIO_VENDOR_ITE;
hailfingerc236f9e2009-12-22 23:42:04 +000079 for (; *i; i++) {
hailfinger94e090c2011-04-27 14:34:08 +000080 s.port = *i;
81 s.model = probe_id_ite(s.port);
82 switch (s.model >> 8) {
hailfingerc236f9e2009-12-22 23:42:04 +000083 case 0x82:
84 case 0x86:
85 case 0x87:
hailfinger94e090c2011-04-27 14:34:08 +000086 /* FIXME: Print revision for all models? */
Patrick Georgi05482992017-03-20 21:56:33 +010087 msg_pdbg("Found ITE Super I/O, ID 0x%04hx on port 0x%x\n", s.model, s.port);
hailfinger94e090c2011-04-27 14:34:08 +000088 register_superio(s);
89 break;
90 case 0x85:
Patrick Georgi05482992017-03-20 21:56:33 +010091 msg_pdbg("Found ITE EC, ID 0x%04hx, Rev 0x%02x on port 0x%x.\n",
Edward O'Callaghan95052952020-05-09 22:22:37 +100092 s.model, sio_read(s.port, CHIP_VER_REG), s.port);
hailfinger94e090c2011-04-27 14:34:08 +000093 register_superio(s);
94 break;
hailfingerc236f9e2009-12-22 23:42:04 +000095 }
96 }
97
hailfinger94e090c2011-04-27 14:34:08 +000098 return;
hailfingerc236f9e2009-12-22 23:42:04 +000099}
100
Patrick Georgi05482992017-03-20 21:56:33 +0100101static int it8716f_spi_send_command(const struct flashctx *flash,
102 unsigned int writecnt, unsigned int readcnt,
103 const unsigned char *writearr,
104 unsigned char *readarr);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700105static int it8716f_spi_chip_read(struct flashctx *flash, uint8_t *buf,
stefanctc5eb8a92011-11-23 09:13:48 +0000106 unsigned int start, unsigned int len);
Patrick Georgiab8353e2017-02-03 18:32:01 +0100107static int it8716f_spi_chip_write_256(struct flashctx *flash, const uint8_t *buf,
stefanctc5eb8a92011-11-23 09:13:48 +0000108 unsigned int start, unsigned int len);
mkarcherd264e9e2011-05-11 17:07:07 +0000109
Patrick Georgif4f1e2f2017-03-10 17:38:40 +0100110static const struct spi_master spi_master_it87xx = {
Edward O'Callaghan3941bee2020-10-09 13:00:17 +1100111 .max_data_read = 3,
uwe8d342eb2011-07-28 08:13:25 +0000112 .max_data_write = MAX_DATA_UNSPECIFIED,
113 .command = it8716f_spi_send_command,
114 .multicommand = default_spi_send_multicommand,
115 .read = it8716f_spi_chip_read,
116 .write_256 = it8716f_spi_chip_write_256,
Edward O'Callaghan04ac7302020-05-14 18:03:40 +1000117 .write_aai = spi_chip_write_1,
mkarcherd264e9e2011-05-11 17:07:07 +0000118};
119
hailfingerc73ce6e2010-07-10 16:56:32 +0000120static uint16_t it87spi_probe(uint16_t port)
hailfinger2c361e42008-05-13 23:03:12 +0000121{
122 uint8_t tmp = 0;
hailfingerc236f9e2009-12-22 23:42:04 +0000123 uint16_t flashport = 0;
hailfinger2c361e42008-05-13 23:03:12 +0000124
hailfingerc73ce6e2010-07-10 16:56:32 +0000125 enter_conf_mode_ite(port);
Edward O'Callaghan95052952020-05-09 22:22:37 +1000126
127 char *param = extract_programmer_param("dualbiosindex");
128 if (param != NULL) {
129 sio_write(port, 0x07, 0x07); /* Select GPIO LDN */
130 tmp = sio_read(port, 0xEF);
131 if (*param == '\0') { /* Print current setting only. */
132 free(param);
133 } else {
134 char *dualbiosindex_suffix;
135 errno = 0;
136 long chip_index = strtol(param, &dualbiosindex_suffix, 0);
137 free(param);
138 if (errno != 0 || *dualbiosindex_suffix != '\0' || chip_index < 0 || chip_index > 1) {
139 msg_perr("DualBIOS: Invalid chip index requested - choose 0 or 1.\n");
140 exit_conf_mode_ite(port);
141 return 1;
142 }
143 if (chip_index != (tmp & 1)) {
144 msg_pdbg("DualBIOS: Previous chip index: %d\n", tmp & 1);
145 sio_write(port, 0xEF, (tmp & 0xFE) | chip_index);
146 tmp = sio_read(port, 0xEF);
147 if ((tmp & 1) != chip_index) {
148 msg_perr("DualBIOS: Chip selection failed.\n");
149 exit_conf_mode_ite(port);
150 return 1;
151 }
152 }
153 }
154 msg_pinfo("DualBIOS: Selected chip: %d\n", tmp & 1);
155 }
156
hailfingerc73ce6e2010-07-10 16:56:32 +0000157 /* NOLDN, reg 0x24, mask out lowest bit (suspend) */
158 tmp = sio_read(port, 0x24) & 0xFE;
hailfinger969e2f32011-09-08 00:00:29 +0000159 /* Check if LPC->SPI translation is active. */
160 if (!(tmp & 0x0e)) {
hailfingerc73ce6e2010-07-10 16:56:32 +0000161 msg_pdbg("No IT87* serial flash segment enabled.\n");
162 exit_conf_mode_ite(port);
163 /* Nothing to do. */
David Hendricks5e79c9f2013-11-04 22:05:08 -0800164 return 1;
hailfingerc73ce6e2010-07-10 16:56:32 +0000165 }
166 msg_pdbg("Serial flash segment 0x%08x-0x%08x %sabled\n",
167 0xFFFE0000, 0xFFFFFFFF, (tmp & 1 << 1) ? "en" : "dis");
168 msg_pdbg("Serial flash segment 0x%08x-0x%08x %sabled\n",
169 0x000E0000, 0x000FFFFF, (tmp & 1 << 1) ? "en" : "dis");
170 msg_pdbg("Serial flash segment 0x%08x-0x%08x %sabled\n",
171 0xFFEE0000, 0xFFEFFFFF, (tmp & 1 << 2) ? "en" : "dis");
172 msg_pdbg("Serial flash segment 0x%08x-0x%08x %sabled\n",
173 0xFFF80000, 0xFFFEFFFF, (tmp & 1 << 3) ? "en" : "dis");
174 msg_pdbg("LPC write to serial flash %sabled\n",
175 (tmp & 1 << 4) ? "en" : "dis");
176 /* The LPC->SPI force write enable below only makes sense for
177 * non-programmer mode.
178 */
179 /* If any serial flash segment is enabled, enable writing. */
180 if ((tmp & 0xe) && (!(tmp & 1 << 4))) {
181 msg_pdbg("Enabling LPC write to serial flash\n");
182 tmp |= 1 << 4;
183 sio_write(port, 0x24, tmp);
184 }
185 msg_pdbg("Serial flash pin %i\n", (tmp & 1 << 5) ? 87 : 29);
186 /* LDN 0x7, reg 0x64/0x65 */
187 sio_write(port, 0x07, 0x7);
188 flashport = sio_read(port, 0x64) << 8;
189 flashport |= sio_read(port, 0x65);
190 msg_pdbg("Serial flash port 0x%04x\n", flashport);
191 /* Non-default port requested? */
Patrick Georgi048dbdb2017-04-11 20:45:07 +0200192 param = extract_programmer_param("it87spiport");
193 if (param) {
hailfingerc73ce6e2010-07-10 16:56:32 +0000194 char *endptr = NULL;
195 unsigned long forced_flashport;
Patrick Georgi048dbdb2017-04-11 20:45:07 +0200196 forced_flashport = strtoul(param, &endptr, 0);
hailfingerc73ce6e2010-07-10 16:56:32 +0000197 /* Port 0, port >0x1000, unaligned ports and garbage strings
198 * are rejected.
hailfingerddd5d7b2010-03-25 02:50:40 +0000199 */
hailfingerc73ce6e2010-07-10 16:56:32 +0000200 if (!forced_flashport || (forced_flashport >= 0x1000) ||
201 (forced_flashport & 0x7) || (*endptr != '\0')) {
202 /* Using ports below 0x100 is a really bad idea, and
203 * should only be done if no port between 0x100 and
204 * 0xff8 works due to routing issues.
205 */
206 msg_perr("Error: it87spiport specified, but no valid "
207 "port specified.\nPort must be a multiple of "
208 "0x8 and lie between 0x100 and 0xff8.\n");
Patrick Georgi048dbdb2017-04-11 20:45:07 +0200209 exit_conf_mode_ite(port);
210 free(param);
hailfinger94e090c2011-04-27 14:34:08 +0000211 return 1;
hailfingerc73ce6e2010-07-10 16:56:32 +0000212 } else {
213 flashport = (uint16_t)forced_flashport;
214 msg_pinfo("Forcing serial flash port 0x%04x\n",
215 flashport);
216 sio_write(port, 0x64, (flashport >> 8));
217 sio_write(port, 0x65, (flashport & 0xff));
hailfinger4500b082009-07-11 18:05:42 +0000218 }
hailfinger2c361e42008-05-13 23:03:12 +0000219 }
Patrick Georgi048dbdb2017-04-11 20:45:07 +0200220 free(param);
hailfingerc73ce6e2010-07-10 16:56:32 +0000221 exit_conf_mode_ite(port);
222 it8716f_flashport = flashport;
hailfinger76bb7e92011-11-09 23:40:00 +0000223 if (internal_buses_supported & BUS_SPI)
hailfingerc73ce6e2010-07-10 16:56:32 +0000224 msg_pdbg("Overriding chipset SPI with IT87 SPI.\n");
hailfinger94e090c2011-04-27 14:34:08 +0000225 /* FIXME: Add the SPI bus or replace the other buses with it? */
Patrick Georgif4f1e2f2017-03-10 17:38:40 +0100226 register_spi_master(&spi_master_it87xx);
hailfingerc73ce6e2010-07-10 16:56:32 +0000227 return 0;
hailfinger2c361e42008-05-13 23:03:12 +0000228}
229
David Hendricksac1d25c2016-08-09 17:00:58 -0700230int init_superio_ite(void)
hailfinger2c361e42008-05-13 23:03:12 +0000231{
Patrick Georgi048dbdb2017-04-11 20:45:07 +0200232 int i;
233 int ret = 0;
234 int chips_found = 0;
stepan3bdf6182008-06-30 23:45:22 +0000235
hailfinger94e090c2011-04-27 14:34:08 +0000236 for (i = 0; i < superio_count; i++) {
237 if (superios[i].vendor != SUPERIO_VENDOR_ITE)
238 continue;
hailfinger2c361e42008-05-13 23:03:12 +0000239
hailfinger94e090c2011-04-27 14:34:08 +0000240 switch (superios[i].model) {
241 case 0x8500:
242 case 0x8502:
243 case 0x8510:
244 case 0x8511:
245 case 0x8512:
246 /* FIXME: This should be enabled, but we need a check
247 * for laptop whitelisting due to the amount of things
248 * which can go wrong if the EC firmware does not
249 * implement the interface we want.
250 */
David Hendricksac1d25c2016-08-09 17:00:58 -0700251 if (!it85xx_spi_init(superios[i]))
David Hendricks5e79c9f2013-11-04 22:05:08 -0800252 chips_found++;
hailfinger94e090c2011-04-27 14:34:08 +0000253 break;
Shawn Nematbakhsh3404b1a2012-07-26 15:19:58 -0700254 case 0x8518:
David Hendricksac1d25c2016-08-09 17:00:58 -0700255 if (!it8518_spi_init(superios[i]))
David Hendricks5e79c9f2013-11-04 22:05:08 -0800256 chips_found++;
Shawn Nematbakhsh3404b1a2012-07-26 15:19:58 -0700257 break;
hailfinger94e090c2011-04-27 14:34:08 +0000258 case 0x8705:
David Hendricks5e79c9f2013-11-04 22:05:08 -0800259 if (!it8705f_write_enable(superios[i].port))
260 chips_found++;
hailfinger94e090c2011-04-27 14:34:08 +0000261 break;
262 case 0x8716:
263 case 0x8718:
264 case 0x8720:
Edward O'Callaghan95052952020-05-09 22:22:37 +1000265 case 0x8728:
David Hendricks5e79c9f2013-11-04 22:05:08 -0800266 if (!it87spi_probe(superios[i].port))
267 chips_found++;
hailfinger94e090c2011-04-27 14:34:08 +0000268 break;
269 default:
Patrick Georgi048dbdb2017-04-11 20:45:07 +0200270 msg_pdbg2("Super I/O ID 0x%04hx is not on the list of flash-capable controllers.\n",
271 superios[i].model);
hailfinger94e090c2011-04-27 14:34:08 +0000272 }
hailfingerd9f5da22009-06-28 10:57:58 +0000273 }
David Hendricks5e79c9f2013-11-04 22:05:08 -0800274
275 if (chips_found == 0) {
276 ret = 1; /* failed to probe/initialize/enable chip */
277 } else if (chips_found == 1) {
278 ret = 0; /* success */
279 } else {
280 msg_pdbg("%s: Found %d programmable ECs/SuperIOs, aborting.\n",
281 __func__, chips_found);
282 ret = 1;
283 }
hailfingera916b422009-06-01 02:08:58 +0000284 return ret;
hailfinger26e212b2009-05-31 18:00:57 +0000285}
286
uwefa98ca12008-10-18 21:14:13 +0000287/*
288 * The IT8716F only supports commands with length 1,2,4,5 bytes including
289 * command byte and can not read more than 3 bytes from the device.
290 *
291 * This function expects writearr[0] to be the first byte sent to the device,
292 * whereas the IT8716F splits commands internally into address and non-address
293 * commands with the address in inverse wire order. That's why the register
294 * ordering in case 4 and 5 may seem strange.
295 */
Patrick Georgi05482992017-03-20 21:56:33 +0100296static int it8716f_spi_send_command(const struct flashctx *flash,
297 unsigned int writecnt, unsigned int readcnt,
298 const unsigned char *writearr,
299 unsigned char *readarr)
hailfinger2c361e42008-05-13 23:03:12 +0000300{
301 uint8_t busy, writeenc;
hailfinger2c361e42008-05-13 23:03:12 +0000302
303 do {
hailfingere1f062f2008-05-22 13:22:45 +0000304 busy = INB(it8716f_flashport) & 0x80;
hailfinger2c361e42008-05-13 23:03:12 +0000305 } while (busy);
306 if (readcnt > 3) {
snelson55fe91c2010-01-10 01:09:58 +0000307 msg_pinfo("%s called with unsupported readcnt %i.\n",
uwe8d342eb2011-07-28 08:13:25 +0000308 __func__, readcnt);
hailfinger9c290a72009-07-14 10:26:56 +0000309 return SPI_INVALID_LENGTH;
hailfinger2c361e42008-05-13 23:03:12 +0000310 }
311 switch (writecnt) {
312 case 1:
hailfingere1f062f2008-05-22 13:22:45 +0000313 OUTB(writearr[0], it8716f_flashport + 1);
hailfinger2c361e42008-05-13 23:03:12 +0000314 writeenc = 0x0;
315 break;
316 case 2:
hailfingere1f062f2008-05-22 13:22:45 +0000317 OUTB(writearr[0], it8716f_flashport + 1);
318 OUTB(writearr[1], it8716f_flashport + 7);
hailfinger2c361e42008-05-13 23:03:12 +0000319 writeenc = 0x1;
320 break;
321 case 4:
hailfingere1f062f2008-05-22 13:22:45 +0000322 OUTB(writearr[0], it8716f_flashport + 1);
323 OUTB(writearr[1], it8716f_flashport + 4);
324 OUTB(writearr[2], it8716f_flashport + 3);
325 OUTB(writearr[3], it8716f_flashport + 2);
hailfinger2c361e42008-05-13 23:03:12 +0000326 writeenc = 0x2;
327 break;
328 case 5:
hailfingere1f062f2008-05-22 13:22:45 +0000329 OUTB(writearr[0], it8716f_flashport + 1);
330 OUTB(writearr[1], it8716f_flashport + 4);
331 OUTB(writearr[2], it8716f_flashport + 3);
332 OUTB(writearr[3], it8716f_flashport + 2);
333 OUTB(writearr[4], it8716f_flashport + 7);
hailfinger2c361e42008-05-13 23:03:12 +0000334 writeenc = 0x3;
335 break;
336 default:
snelson55fe91c2010-01-10 01:09:58 +0000337 msg_pinfo("%s called with unsupported writecnt %i.\n",
uwe8d342eb2011-07-28 08:13:25 +0000338 __func__, writecnt);
hailfinger9c290a72009-07-14 10:26:56 +0000339 return SPI_INVALID_LENGTH;
hailfinger2c361e42008-05-13 23:03:12 +0000340 }
uwefa98ca12008-10-18 21:14:13 +0000341 /*
342 * Start IO, 33 or 16 MHz, readcnt input bytes, writecnt output bytes.
hailfinger2c361e42008-05-13 23:03:12 +0000343 * Note:
344 * We can't use writecnt directly, but have to use a strange encoding.
uwefa98ca12008-10-18 21:14:13 +0000345 */
346 OUTB(((0x4 + (fast_spi ? 1 : 0)) << 4)
347 | ((readcnt & 0x3) << 2) | (writeenc), it8716f_flashport);
hailfinger2c361e42008-05-13 23:03:12 +0000348
349 if (readcnt > 0) {
Edward O'Callaghan95052952020-05-09 22:22:37 +1000350 unsigned int i;
351
hailfinger2c361e42008-05-13 23:03:12 +0000352 do {
hailfingere1f062f2008-05-22 13:22:45 +0000353 busy = INB(it8716f_flashport) & 0x80;
hailfinger2c361e42008-05-13 23:03:12 +0000354 } while (busy);
355
uwefa98ca12008-10-18 21:14:13 +0000356 for (i = 0; i < readcnt; i++)
hailfingere1f062f2008-05-22 13:22:45 +0000357 readarr[i] = INB(it8716f_flashport + 5 + i);
hailfinger2c361e42008-05-13 23:03:12 +0000358 }
359
360 return 0;
361}
362
363/* Page size is usually 256 bytes */
Patrick Georgi05482992017-03-20 21:56:33 +0100364static int it8716f_spi_page_program(struct flashctx *flash, const uint8_t *buf, unsigned int start)
uwefa98ca12008-10-18 21:14:13 +0000365{
stefanctc5eb8a92011-11-23 09:13:48 +0000366 unsigned int i;
367 int result;
hailfinger4500b082009-07-11 18:05:42 +0000368 chipaddr bios = flash->virtual_memory;
hailfinger2c361e42008-05-13 23:03:12 +0000369
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700370 result = spi_write_enable(flash);
hailfinger61949942009-05-09 02:09:45 +0000371 if (result)
372 return result;
hailfingerec9334b2009-07-12 12:06:18 +0000373 /* FIXME: The command below seems to be redundant or wrong. */
uwefa98ca12008-10-18 21:14:13 +0000374 OUTB(0x06, it8716f_flashport + 1);
hailfingere1f062f2008-05-22 13:22:45 +0000375 OUTB(((2 + (fast_spi ? 1 : 0)) << 4), it8716f_flashport);
Patrick Georgif3fa2992017-02-02 16:24:44 +0100376 for (i = 0; i < flash->chip->page_size; i++)
Carl-Daniel Hailfinger5b0c4652012-03-01 22:38:27 +0000377 mmio_writeb(buf[i], (void *)(bios + start + i));
hailfingere1f062f2008-05-22 13:22:45 +0000378 OUTB(0, it8716f_flashport);
hailfinger2c361e42008-05-13 23:03:12 +0000379 /* Wait until the Write-In-Progress bit is cleared.
380 * This usually takes 1-10 ms, so wait in 1 ms steps.
381 */
Edward O'Callaghan8b5e4732019-03-05 15:27:53 +1100382 while (spi_read_status_register(flash) & SPI_SR_WIP)
hailfingere5829f62009-06-05 17:48:08 +0000383 programmer_delay(1000);
hailfinger61949942009-05-09 02:09:45 +0000384 return 0;
hailfinger2c361e42008-05-13 23:03:12 +0000385}
386
387/*
hailfinger2c361e42008-05-13 23:03:12 +0000388 * IT8716F only allows maximum of 512 kb SPI mapped to LPC memory cycles
389 * Need to read this big flash using firmware cycles 3 byte at a time.
390 */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700391static int it8716f_spi_chip_read(struct flashctx *flash, uint8_t *buf,
stefanctc5eb8a92011-11-23 09:13:48 +0000392 unsigned int start, unsigned int len)
hailfinger2c361e42008-05-13 23:03:12 +0000393{
hailfinger2c361e42008-05-13 23:03:12 +0000394 fast_spi = 0;
395
hailfinger94e090c2011-04-27 14:34:08 +0000396 /* FIXME: Check if someone explicitly requested to use IT87 SPI although
397 * the mainboard does not use IT87 SPI translation. This should be done
398 * via a programmer parameter for the internal programmer.
399 */
Patrick Georgif3fa2992017-02-02 16:24:44 +0100400 if ((flash->chip->total_size * 1024 > 512 * 1024)) {
Edward O'Callaghan3941bee2020-10-09 13:00:17 +1100401 default_spi_read(flash, buf, start, len);
hailfinger2c361e42008-05-13 23:03:12 +0000402 } else {
Carl-Daniel Hailfinger5b0c4652012-03-01 22:38:27 +0000403 mmio_readn((void *)(flash->virtual_memory + start), buf, len);
hailfinger2c361e42008-05-13 23:03:12 +0000404 }
uwefa98ca12008-10-18 21:14:13 +0000405
hailfinger2c361e42008-05-13 23:03:12 +0000406 return 0;
407}
408
Patrick Georgiab8353e2017-02-03 18:32:01 +0100409static int it8716f_spi_chip_write_256(struct flashctx *flash, const uint8_t *buf,
stefanctc5eb8a92011-11-23 09:13:48 +0000410 unsigned int start, unsigned int len)
uwefa98ca12008-10-18 21:14:13 +0000411{
Patrick Georgi048dbdb2017-04-11 20:45:07 +0200412 const struct flashchip *chip = flash->chip;
hailfingered063f52009-05-09 02:30:21 +0000413 /*
414 * IT8716F only allows maximum of 512 kb SPI chip size for memory
hailfingerdef852d2010-10-27 22:07:11 +0000415 * mapped access. It also can't write more than 1+3+256 bytes at once,
416 * so page_size > 256 bytes needs a fallback.
417 * FIXME: Split too big page writes into chunks IT87* can handle instead
418 * of degrading to single-byte program.
hailfinger94e090c2011-04-27 14:34:08 +0000419 * FIXME: Check if someone explicitly requested to use IT87 SPI although
420 * the mainboard does not use IT87 SPI translation. This should be done
421 * via a programmer parameter for the internal programmer.
hailfingered063f52009-05-09 02:30:21 +0000422 */
Patrick Georgi048dbdb2017-04-11 20:45:07 +0200423 if ((chip->total_size * 1024 > 512 * 1024) || (chip->page_size > 256)) {
hailfinger71e1bd42010-10-13 22:26:56 +0000424 spi_chip_write_1(flash, buf, start, len);
hailfinger2c361e42008-05-13 23:03:12 +0000425 } else {
stefanctc5eb8a92011-11-23 09:13:48 +0000426 unsigned int lenhere;
hailfingerc7d06c62010-07-14 16:19:05 +0000427
Patrick Georgi048dbdb2017-04-11 20:45:07 +0200428 if (start % chip->page_size) {
hailfingerdef852d2010-10-27 22:07:11 +0000429 /* start to the end of the page or to start + len,
430 * whichever is smaller.
hailfingerc7d06c62010-07-14 16:19:05 +0000431 */
Patrick Georgi048dbdb2017-04-11 20:45:07 +0200432 lenhere = min(len, chip->page_size - start % chip->page_size);
hailfinger71e1bd42010-10-13 22:26:56 +0000433 spi_chip_write_1(flash, buf, start, lenhere);
hailfingerc7d06c62010-07-14 16:19:05 +0000434 start += lenhere;
435 len -= lenhere;
436 buf += lenhere;
hailfingere8b674c2009-08-10 02:29:21 +0000437 }
hailfingerc7d06c62010-07-14 16:19:05 +0000438
Patrick Georgi048dbdb2017-04-11 20:45:07 +0200439 while (len >= chip->page_size) {
hailfingerc7d06c62010-07-14 16:19:05 +0000440 it8716f_spi_page_program(flash, buf, start);
Patrick Georgi048dbdb2017-04-11 20:45:07 +0200441 start += chip->page_size;
442 len -= chip->page_size;
443 buf += chip->page_size;
hailfinger2c361e42008-05-13 23:03:12 +0000444 }
hailfingerc7d06c62010-07-14 16:19:05 +0000445 if (len)
hailfinger71e1bd42010-10-13 22:26:56 +0000446 spi_chip_write_1(flash, buf, start, len);
hailfinger2c361e42008-05-13 23:03:12 +0000447 }
uwefa98ca12008-10-18 21:14:13 +0000448
hailfinger2c361e42008-05-13 23:03:12 +0000449 return 0;
450}
hailfinger324a9cc2010-05-26 01:45:41 +0000451
452#endif