blob: affc41f1cd8ae6d7d97011c8673e720eadc9cec5 [file] [log] [blame]
stepand4b13752007-10-15 21:45:29 +00001/*
2 * This file is part of the flashrom project.
3 *
hailfingerb8f7e882008-01-19 00:04:46 +00004 * Copyright (C) 2007, 2008 Carl-Daniel Hailfinger
stepandbd3af12008-06-27 16:28:34 +00005 * Copyright (C) 2008 coresystems GmbH
stepand4b13752007-10-15 21:45:29 +00006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
21/*
22 * Contains the generic SPI framework
23 */
24
25#include <stdio.h>
26#include <pci/pci.h>
27#include <stdint.h>
28#include <string.h>
29#include "flash.h"
hailfinger78031562008-05-13 14:58:23 +000030#include "spi.h"
stepand4b13752007-10-15 21:45:29 +000031
hailfingerb8f7e882008-01-19 00:04:46 +000032void spi_prettyprint_status_register(struct flashchip *flash);
stepand4b13752007-10-15 21:45:29 +000033
uwefa98ca12008-10-18 21:14:13 +000034int spi_command(unsigned int writecnt, unsigned int readcnt,
35 const unsigned char *writearr, unsigned char *readarr)
hailfinger35cc8162007-10-16 21:09:06 +000036{
stepan3bdf6182008-06-30 23:45:22 +000037 switch (flashbus) {
38 case BUS_TYPE_IT87XX_SPI:
uwefa98ca12008-10-18 21:14:13 +000039 return it8716f_spi_command(writecnt, readcnt, writearr,
40 readarr);
stepan3bdf6182008-06-30 23:45:22 +000041 case BUS_TYPE_ICH7_SPI:
42 case BUS_TYPE_ICH9_SPI:
43 case BUS_TYPE_VIA_SPI:
uwefa98ca12008-10-18 21:14:13 +000044 return ich_spi_command(writecnt, readcnt, writearr, readarr);
uwe17efbed2008-11-28 21:36:51 +000045 case BUS_TYPE_SB600_SPI:
46 return sb600_spi_command(writecnt, readcnt, writearr, readarr);
stugea564bcf2009-01-26 03:08:45 +000047 case BUS_TYPE_WBSIO_SPI:
48 return wbsio_spi_command(writecnt, readcnt, writearr, readarr);
stepan3bdf6182008-06-30 23:45:22 +000049 default:
uwefa98ca12008-10-18 21:14:13 +000050 printf_debug
51 ("%s called, but no SPI chipset/strapping detected\n",
52 __FUNCTION__);
stepan3bdf6182008-06-30 23:45:22 +000053 }
hailfinger35cc8162007-10-16 21:09:06 +000054 return 1;
55}
56
ruikdbe18ee2008-06-30 21:45:17 +000057static int spi_rdid(unsigned char *readarr, int bytes)
stepand4b13752007-10-15 21:45:29 +000058{
uwefa98ca12008-10-18 21:14:13 +000059 const unsigned char cmd[JEDEC_RDID_OUTSIZE] = { JEDEC_RDID };
stepand4b13752007-10-15 21:45:29 +000060
stuge494b4eb2008-07-07 06:38:51 +000061 if (spi_command(sizeof(cmd), bytes, cmd, readarr))
stepand4b13752007-10-15 21:45:29 +000062 return 1;
uwefa98ca12008-10-18 21:14:13 +000063 printf_debug("RDID returned %02x %02x %02x.\n", readarr[0], readarr[1],
64 readarr[2]);
stepand4b13752007-10-15 21:45:29 +000065 return 0;
66}
67
hailfinger3dd0c3e2008-11-28 01:25:00 +000068static int spi_rems(unsigned char *readarr)
69{
70 const unsigned char cmd[JEDEC_REMS_OUTSIZE] = { JEDEC_REMS, 0, 0, 0 };
71
72 if (spi_command(sizeof(cmd), JEDEC_REMS_INSIZE, cmd, readarr))
73 return 1;
74 printf_debug("REMS returned %02x %02x.\n", readarr[0], readarr[1]);
75 return 0;
76}
77
hailfinger82893122008-05-15 03:19:49 +000078static int spi_res(unsigned char *readarr)
79{
uwefa98ca12008-10-18 21:14:13 +000080 const unsigned char cmd[JEDEC_RES_OUTSIZE] = { JEDEC_RES, 0, 0, 0 };
hailfinger82893122008-05-15 03:19:49 +000081
stuge494b4eb2008-07-07 06:38:51 +000082 if (spi_command(sizeof(cmd), JEDEC_RES_INSIZE, cmd, readarr))
hailfinger82893122008-05-15 03:19:49 +000083 return 1;
84 printf_debug("RES returned %02x.\n", readarr[0]);
85 return 0;
86}
87
hailfingerc1b2e912008-11-18 00:41:02 +000088int spi_write_enable()
hailfingerf71c0ac2007-10-18 00:24:07 +000089{
uwefa98ca12008-10-18 21:14:13 +000090 const unsigned char cmd[JEDEC_WREN_OUTSIZE] = { JEDEC_WREN };
hailfingerf71c0ac2007-10-18 00:24:07 +000091
92 /* Send WREN (Write Enable) */
hailfingerc1b2e912008-11-18 00:41:02 +000093 return spi_command(sizeof(cmd), 0, cmd, NULL);
hailfingerf71c0ac2007-10-18 00:24:07 +000094}
95
hailfingerc1b2e912008-11-18 00:41:02 +000096int spi_write_disable()
hailfingerf71c0ac2007-10-18 00:24:07 +000097{
uwefa98ca12008-10-18 21:14:13 +000098 const unsigned char cmd[JEDEC_WRDI_OUTSIZE] = { JEDEC_WRDI };
hailfingerf71c0ac2007-10-18 00:24:07 +000099
100 /* Send WRDI (Write Disable) */
hailfingerc1b2e912008-11-18 00:41:02 +0000101 return spi_command(sizeof(cmd), 0, cmd, NULL);
hailfingerf71c0ac2007-10-18 00:24:07 +0000102}
103
ruikdbe18ee2008-06-30 21:45:17 +0000104static int probe_spi_rdid_generic(struct flashchip *flash, int bytes)
stepand4b13752007-10-15 21:45:29 +0000105{
ruikdbe18ee2008-06-30 21:45:17 +0000106 unsigned char readarr[4];
hailfinger492e3172008-02-06 22:07:58 +0000107 uint32_t manuf_id;
108 uint32_t model_id;
hailfingerf1961cb2007-12-29 10:15:58 +0000109
ruikdbe18ee2008-06-30 21:45:17 +0000110 if (spi_rdid(readarr, bytes))
stuge7be66832008-06-24 01:22:03 +0000111 return 0;
112
113 if (!oddparity(readarr[0]))
114 printf_debug("RDID byte 0 parity violation.\n");
115
116 /* Check if this is a continuation vendor ID */
117 if (readarr[0] == 0x7f) {
118 if (!oddparity(readarr[1]))
119 printf_debug("RDID byte 1 parity violation.\n");
120 manuf_id = (readarr[0] << 8) | readarr[1];
121 model_id = readarr[2];
ruikdbe18ee2008-06-30 21:45:17 +0000122 if (bytes > 3) {
123 model_id <<= 8;
124 model_id |= readarr[3];
125 }
stuge7be66832008-06-24 01:22:03 +0000126 } else {
127 manuf_id = readarr[0];
128 model_id = (readarr[1] << 8) | readarr[2];
stepand4b13752007-10-15 21:45:29 +0000129 }
130
stugef45dc842009-01-25 23:52:45 +0000131 printf_debug("%s: id1 0x%02x, id2 0x%02x\n", __FUNCTION__, manuf_id,
uwefa98ca12008-10-18 21:14:13 +0000132 model_id);
stuge7be66832008-06-24 01:22:03 +0000133
uwefa98ca12008-10-18 21:14:13 +0000134 if (manuf_id == flash->manufacture_id && model_id == flash->model_id) {
stuge7be66832008-06-24 01:22:03 +0000135 /* Print the status register to tell the
136 * user about possible write protection.
137 */
138 spi_prettyprint_status_register(flash);
139
140 return 1;
141 }
142
143 /* Test if this is a pure vendor match. */
144 if (manuf_id == flash->manufacture_id &&
145 GENERIC_DEVICE_ID == flash->model_id)
146 return 1;
147
stepand4b13752007-10-15 21:45:29 +0000148 return 0;
149}
150
uwefa98ca12008-10-18 21:14:13 +0000151int probe_spi_rdid(struct flashchip *flash)
152{
ruikdbe18ee2008-06-30 21:45:17 +0000153 return probe_spi_rdid_generic(flash, 3);
154}
155
156/* support 4 bytes flash ID */
uwefa98ca12008-10-18 21:14:13 +0000157int probe_spi_rdid4(struct flashchip *flash)
158{
ruikdbe18ee2008-06-30 21:45:17 +0000159 /* only some SPI chipsets support 4 bytes commands */
stepan3bdf6182008-06-30 23:45:22 +0000160 switch (flashbus) {
161 case BUS_TYPE_ICH7_SPI:
162 case BUS_TYPE_ICH9_SPI:
163 case BUS_TYPE_VIA_SPI:
uwe17efbed2008-11-28 21:36:51 +0000164 case BUS_TYPE_SB600_SPI:
stugea564bcf2009-01-26 03:08:45 +0000165 case BUS_TYPE_WBSIO_SPI:
stepan3bdf6182008-06-30 23:45:22 +0000166 return probe_spi_rdid_generic(flash, 4);
167 default:
168 printf_debug("4b ID not supported on this SPI controller\n");
169 }
170
171 return 0;
ruikdbe18ee2008-06-30 21:45:17 +0000172}
173
hailfinger3dd0c3e2008-11-28 01:25:00 +0000174int probe_spi_rems(struct flashchip *flash)
175{
176 unsigned char readarr[JEDEC_REMS_INSIZE];
177 uint32_t manuf_id, model_id;
178
179 if (spi_rems(readarr))
180 return 0;
181
182 manuf_id = readarr[0];
183 model_id = readarr[1];
184
185 printf_debug("%s: id1 0x%x, id2 0x%x\n", __FUNCTION__, manuf_id,
186 model_id);
187
188 if (manuf_id == flash->manufacture_id && model_id == flash->model_id) {
189 /* Print the status register to tell the
190 * user about possible write protection.
191 */
192 spi_prettyprint_status_register(flash);
193
194 return 1;
195 }
196
197 /* Test if this is a pure vendor match. */
198 if (manuf_id == flash->manufacture_id &&
199 GENERIC_DEVICE_ID == flash->model_id)
200 return 1;
201
202 return 0;
203}
204
hailfinger82893122008-05-15 03:19:49 +0000205int probe_spi_res(struct flashchip *flash)
206{
207 unsigned char readarr[3];
208 uint32_t model_id;
stuge7be66832008-06-24 01:22:03 +0000209
hailfinger915cc852008-11-27 22:48:48 +0000210 /* Check if RDID was successful and did not return 0xff 0xff 0xff.
211 * In that case, RES is pointless.
212 */
213 if (!spi_rdid(readarr, 3) && ((readarr[0] != 0xff) ||
214 (readarr[1] != 0xff) || (readarr[2] != 0xff)))
stuge7be66832008-06-24 01:22:03 +0000215 return 0;
hailfinger82893122008-05-15 03:19:49 +0000216
stuge7be66832008-06-24 01:22:03 +0000217 if (spi_res(readarr))
218 return 0;
219
220 model_id = readarr[0];
221 printf_debug("%s: id 0x%x\n", __FUNCTION__, model_id);
222 if (model_id != flash->model_id)
223 return 0;
224
225 /* Print the status register to tell the
226 * user about possible write protection.
227 */
228 spi_prettyprint_status_register(flash);
229 return 1;
hailfinger82893122008-05-15 03:19:49 +0000230}
231
stuge2bb6ab32008-05-10 23:07:52 +0000232uint8_t spi_read_status_register()
hailfingerf71c0ac2007-10-18 00:24:07 +0000233{
uwefa98ca12008-10-18 21:14:13 +0000234 const unsigned char cmd[JEDEC_RDSR_OUTSIZE] = { JEDEC_RDSR };
stugea564bcf2009-01-26 03:08:45 +0000235 unsigned char readarr[2]; /* JEDEC_RDSR_INSIZE=1 but wbsio needs 2 */
hailfingerf71c0ac2007-10-18 00:24:07 +0000236
237 /* Read Status Register */
uwe17efbed2008-11-28 21:36:51 +0000238 if (flashbus == BUS_TYPE_SB600_SPI) {
239 /* SB600 uses a different way to read status register. */
240 return sb600_read_status_register();
241 } else {
242 spi_command(sizeof(cmd), sizeof(readarr), cmd, readarr);
243 }
244
hailfingerf71c0ac2007-10-18 00:24:07 +0000245 return readarr[0];
246}
247
hailfingerb8f7e882008-01-19 00:04:46 +0000248/* Prettyprint the status register. Common definitions.
249 */
250void spi_prettyprint_status_register_common(uint8_t status)
251{
252 printf_debug("Chip status register: Bit 5 / Block Protect 3 (BP3) is "
uwefa98ca12008-10-18 21:14:13 +0000253 "%sset\n", (status & (1 << 5)) ? "" : "not ");
hailfingerb8f7e882008-01-19 00:04:46 +0000254 printf_debug("Chip status register: Bit 4 / Block Protect 2 (BP2) is "
uwefa98ca12008-10-18 21:14:13 +0000255 "%sset\n", (status & (1 << 4)) ? "" : "not ");
hailfingerb8f7e882008-01-19 00:04:46 +0000256 printf_debug("Chip status register: Bit 3 / Block Protect 1 (BP1) is "
uwefa98ca12008-10-18 21:14:13 +0000257 "%sset\n", (status & (1 << 3)) ? "" : "not ");
hailfingerb8f7e882008-01-19 00:04:46 +0000258 printf_debug("Chip status register: Bit 2 / Block Protect 0 (BP0) is "
uwefa98ca12008-10-18 21:14:13 +0000259 "%sset\n", (status & (1 << 2)) ? "" : "not ");
hailfingerb8f7e882008-01-19 00:04:46 +0000260 printf_debug("Chip status register: Write Enable Latch (WEL) is "
uwefa98ca12008-10-18 21:14:13 +0000261 "%sset\n", (status & (1 << 1)) ? "" : "not ");
hailfingerb8f7e882008-01-19 00:04:46 +0000262 printf_debug("Chip status register: Write In Progress (WIP/BUSY) is "
uwefa98ca12008-10-18 21:14:13 +0000263 "%sset\n", (status & (1 << 0)) ? "" : "not ");
hailfingerb8f7e882008-01-19 00:04:46 +0000264}
265
hailfingerf1961cb2007-12-29 10:15:58 +0000266/* Prettyprint the status register. Works for
267 * ST M25P series
268 * MX MX25L series
269 */
hailfingerb8f7e882008-01-19 00:04:46 +0000270void spi_prettyprint_status_register_st_m25p(uint8_t status)
hailfingerf1961cb2007-12-29 10:15:58 +0000271{
272 printf_debug("Chip status register: Status Register Write Disable "
uwefa98ca12008-10-18 21:14:13 +0000273 "(SRWD) is %sset\n", (status & (1 << 7)) ? "" : "not ");
hailfingerf1961cb2007-12-29 10:15:58 +0000274 printf_debug("Chip status register: Bit 6 is "
uwefa98ca12008-10-18 21:14:13 +0000275 "%sset\n", (status & (1 << 6)) ? "" : "not ");
hailfingerb8f7e882008-01-19 00:04:46 +0000276 spi_prettyprint_status_register_common(status);
hailfingerf1961cb2007-12-29 10:15:58 +0000277}
278
hailfingerb8f7e882008-01-19 00:04:46 +0000279/* Prettyprint the status register. Works for
280 * SST 25VF016
281 */
282void spi_prettyprint_status_register_sst25vf016(uint8_t status)
283{
hailfinger9cd4cf12008-01-22 14:37:31 +0000284 const char *bpt[] = {
hailfingerb8f7e882008-01-19 00:04:46 +0000285 "none",
286 "1F0000H-1FFFFFH",
287 "1E0000H-1FFFFFH",
288 "1C0000H-1FFFFFH",
289 "180000H-1FFFFFH",
290 "100000H-1FFFFFH",
hailfinger9cd4cf12008-01-22 14:37:31 +0000291 "all", "all"
hailfingerb8f7e882008-01-19 00:04:46 +0000292 };
293 printf_debug("Chip status register: Block Protect Write Disable "
uwefa98ca12008-10-18 21:14:13 +0000294 "(BPL) is %sset\n", (status & (1 << 7)) ? "" : "not ");
hailfingerb8f7e882008-01-19 00:04:46 +0000295 printf_debug("Chip status register: Auto Address Increment Programming "
uwefa98ca12008-10-18 21:14:13 +0000296 "(AAI) is %sset\n", (status & (1 << 6)) ? "" : "not ");
hailfingerb8f7e882008-01-19 00:04:46 +0000297 spi_prettyprint_status_register_common(status);
298 printf_debug("Resulting block protection : %s\n",
uwefa98ca12008-10-18 21:14:13 +0000299 bpt[(status & 0x1c) >> 2]);
hailfingerb8f7e882008-01-19 00:04:46 +0000300}
301
302void spi_prettyprint_status_register(struct flashchip *flash)
hailfingerf1961cb2007-12-29 10:15:58 +0000303{
304 uint8_t status;
305
stuge2bb6ab32008-05-10 23:07:52 +0000306 status = spi_read_status_register();
hailfingerf1961cb2007-12-29 10:15:58 +0000307 printf_debug("Chip status register is %02x\n", status);
308 switch (flash->manufacture_id) {
309 case ST_ID:
hailfinger8b869132008-05-15 22:32:08 +0000310 if (((flash->model_id & 0xff00) == 0x2000) ||
311 ((flash->model_id & 0xff00) == 0x2500))
312 spi_prettyprint_status_register_st_m25p(status);
313 break;
hailfingerf1961cb2007-12-29 10:15:58 +0000314 case MX_ID:
315 if ((flash->model_id & 0xff00) == 0x2000)
hailfingerb8f7e882008-01-19 00:04:46 +0000316 spi_prettyprint_status_register_st_m25p(status);
317 break;
318 case SST_ID:
319 if (flash->model_id == SST_25VF016B)
320 spi_prettyprint_status_register_sst25vf016(status);
hailfingerf1961cb2007-12-29 10:15:58 +0000321 break;
322 }
323}
uwefa98ca12008-10-18 21:14:13 +0000324
hailfingerffcf81a2008-11-03 00:02:11 +0000325int spi_chip_erase_60(struct flashchip *flash)
326{
327 const unsigned char cmd[JEDEC_CE_60_OUTSIZE] = {JEDEC_CE_60};
hailfingerc1b2e912008-11-18 00:41:02 +0000328 int result;
hailfingerffcf81a2008-11-03 00:02:11 +0000329
hailfingerc1b2e912008-11-18 00:41:02 +0000330 result = spi_disable_blockprotect();
331 if (result) {
332 printf_debug("spi_disable_blockprotect failed\n");
333 return result;
334 }
335 result = spi_write_enable();
336 if (result) {
337 printf_debug("spi_write_enable failed\n");
338 return result;
339 }
hailfingerffcf81a2008-11-03 00:02:11 +0000340 /* Send CE (Chip Erase) */
hailfingerc1b2e912008-11-18 00:41:02 +0000341 result = spi_command(sizeof(cmd), 0, cmd, NULL);
342 if (result) {
343 printf_debug("spi_chip_erase_60 failed sending erase\n");
344 return result;
345 }
hailfingerffcf81a2008-11-03 00:02:11 +0000346 /* Wait until the Write-In-Progress bit is cleared.
347 * This usually takes 1-85 s, so wait in 1 s steps.
348 */
hailfingerc1b2e912008-11-18 00:41:02 +0000349 /* FIXME: We assume spi_read_status_register will never fail. */
hailfingerffcf81a2008-11-03 00:02:11 +0000350 while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
351 sleep(1);
352 return 0;
353}
354
stuge2bb6ab32008-05-10 23:07:52 +0000355int spi_chip_erase_c7(struct flashchip *flash)
hailfingerf71c0ac2007-10-18 00:24:07 +0000356{
uwefa98ca12008-10-18 21:14:13 +0000357 const unsigned char cmd[JEDEC_CE_C7_OUTSIZE] = { JEDEC_CE_C7 };
hailfingerc1b2e912008-11-18 00:41:02 +0000358 int result;
uwefa98ca12008-10-18 21:14:13 +0000359
hailfingerc1b2e912008-11-18 00:41:02 +0000360 result = spi_disable_blockprotect();
361 if (result) {
362 printf_debug("spi_disable_blockprotect failed\n");
363 return result;
364 }
365 result = spi_write_enable();
366 if (result) {
367 printf_debug("spi_write_enable failed\n");
368 return result;
369 }
hailfingerf71c0ac2007-10-18 00:24:07 +0000370 /* Send CE (Chip Erase) */
hailfingerc1b2e912008-11-18 00:41:02 +0000371 result = spi_command(sizeof(cmd), 0, cmd, NULL);
372 if (result) {
373 printf_debug("spi_chip_erase_60 failed sending erase\n");
374 return result;
375 }
hailfinger1b24dbb2007-10-22 16:15:28 +0000376 /* Wait until the Write-In-Progress bit is cleared.
377 * This usually takes 1-85 s, so wait in 1 s steps.
378 */
hailfingerc1b2e912008-11-18 00:41:02 +0000379 /* FIXME: We assume spi_read_status_register will never fail. */
stuge2bb6ab32008-05-10 23:07:52 +0000380 while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
hailfingerf71c0ac2007-10-18 00:24:07 +0000381 sleep(1);
hailfingerf71c0ac2007-10-18 00:24:07 +0000382 return 0;
383}
384
hailfingerc1b2e912008-11-18 00:41:02 +0000385int spi_chip_erase_60_c7(struct flashchip *flash)
386{
387 int result;
388 result = spi_chip_erase_60(flash);
389 if (result) {
390 printf_debug("spi_chip_erase_60 failed, trying c7\n");
391 result = spi_chip_erase_c7(flash);
392 }
393 return result;
394}
395
hailfingerffcf81a2008-11-03 00:02:11 +0000396int spi_block_erase_52(const struct flashchip *flash, unsigned long addr)
397{
398 unsigned char cmd[JEDEC_BE_52_OUTSIZE] = {JEDEC_BE_52};
399
400 cmd[1] = (addr & 0x00ff0000) >> 16;
401 cmd[2] = (addr & 0x0000ff00) >> 8;
402 cmd[3] = (addr & 0x000000ff);
403 spi_write_enable();
404 /* Send BE (Block Erase) */
405 spi_command(sizeof(cmd), 0, cmd, NULL);
406 /* Wait until the Write-In-Progress bit is cleared.
407 * This usually takes 100-4000 ms, so wait in 100 ms steps.
408 */
409 while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
410 usleep(100 * 1000);
411 return 0;
412}
413
hailfinger1b24dbb2007-10-22 16:15:28 +0000414/* Block size is usually
415 * 64k for Macronix
416 * 32k for SST
417 * 4-32k non-uniform for EON
418 */
stuge2bb6ab32008-05-10 23:07:52 +0000419int spi_block_erase_d8(const struct flashchip *flash, unsigned long addr)
hailfinger1b24dbb2007-10-22 16:15:28 +0000420{
uwefa98ca12008-10-18 21:14:13 +0000421 unsigned char cmd[JEDEC_BE_D8_OUTSIZE] = { JEDEC_BE_D8 };
hailfinger1b24dbb2007-10-22 16:15:28 +0000422
423 cmd[1] = (addr & 0x00ff0000) >> 16;
424 cmd[2] = (addr & 0x0000ff00) >> 8;
425 cmd[3] = (addr & 0x000000ff);
stuge2bb6ab32008-05-10 23:07:52 +0000426 spi_write_enable();
hailfinger1b24dbb2007-10-22 16:15:28 +0000427 /* Send BE (Block Erase) */
stuge494b4eb2008-07-07 06:38:51 +0000428 spi_command(sizeof(cmd), 0, cmd, NULL);
hailfinger1b24dbb2007-10-22 16:15:28 +0000429 /* Wait until the Write-In-Progress bit is cleared.
430 * This usually takes 100-4000 ms, so wait in 100 ms steps.
431 */
stuge2bb6ab32008-05-10 23:07:52 +0000432 while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
hailfinger1b24dbb2007-10-22 16:15:28 +0000433 usleep(100 * 1000);
434 return 0;
435}
436
stepan0f7bff02008-10-29 22:13:20 +0000437int spi_chip_erase_d8(struct flashchip *flash)
438{
439 int i, rc = 0;
440 int total_size = flash->total_size * 1024;
441 int erase_size = 64 * 1024;
442
443 spi_disable_blockprotect();
444
445 printf("Erasing chip: \n");
446
447 for (i = 0; i < total_size / erase_size; i++) {
448 rc = spi_block_erase_d8(flash, i * erase_size);
449 if (rc) {
450 printf("Error erasing block at 0x%x\n", i);
451 break;
452 }
453 }
454
455 printf("\n");
456
457 return rc;
458}
459
hailfinger1b24dbb2007-10-22 16:15:28 +0000460/* Sector size is usually 4k, though Macronix eliteflash has 64k */
stuge2bb6ab32008-05-10 23:07:52 +0000461int spi_sector_erase(const struct flashchip *flash, unsigned long addr)
hailfinger1b24dbb2007-10-22 16:15:28 +0000462{
uwefa98ca12008-10-18 21:14:13 +0000463 unsigned char cmd[JEDEC_SE_OUTSIZE] = { JEDEC_SE };
hailfinger1b24dbb2007-10-22 16:15:28 +0000464 cmd[1] = (addr & 0x00ff0000) >> 16;
465 cmd[2] = (addr & 0x0000ff00) >> 8;
466 cmd[3] = (addr & 0x000000ff);
467
stuge2bb6ab32008-05-10 23:07:52 +0000468 spi_write_enable();
hailfinger1b24dbb2007-10-22 16:15:28 +0000469 /* Send SE (Sector Erase) */
stuge494b4eb2008-07-07 06:38:51 +0000470 spi_command(sizeof(cmd), 0, cmd, NULL);
hailfinger1b24dbb2007-10-22 16:15:28 +0000471 /* Wait until the Write-In-Progress bit is cleared.
472 * This usually takes 15-800 ms, so wait in 10 ms steps.
473 */
stuge2bb6ab32008-05-10 23:07:52 +0000474 while (spi_read_status_register() & JEDEC_RDSR_BIT_WIP)
hailfinger1b24dbb2007-10-22 16:15:28 +0000475 usleep(10 * 1000);
476 return 0;
477}
478
uwe17efbed2008-11-28 21:36:51 +0000479int spi_write_status_enable()
480{
481 const unsigned char cmd[JEDEC_EWSR_OUTSIZE] = { JEDEC_EWSR };
482
483 /* Send EWSR (Enable Write Status Register). */
484 return spi_command(JEDEC_EWSR_OUTSIZE, JEDEC_EWSR_INSIZE, cmd, NULL);
485}
486
hailfingerb8f7e882008-01-19 00:04:46 +0000487/*
488 * This is according the SST25VF016 datasheet, who knows it is more
489 * generic that this...
490 */
hailfingerc1b2e912008-11-18 00:41:02 +0000491int spi_write_status_register(int status)
hailfingerb8f7e882008-01-19 00:04:46 +0000492{
uwefa98ca12008-10-18 21:14:13 +0000493 const unsigned char cmd[JEDEC_WRSR_OUTSIZE] =
494 { JEDEC_WRSR, (unsigned char)status };
hailfingerb8f7e882008-01-19 00:04:46 +0000495
496 /* Send WRSR (Write Status Register) */
hailfingerc1b2e912008-11-18 00:41:02 +0000497 return spi_command(sizeof(cmd), 0, cmd, NULL);
hailfingerb8f7e882008-01-19 00:04:46 +0000498}
499
500void spi_byte_program(int address, uint8_t byte)
501{
uwefa98ca12008-10-18 21:14:13 +0000502 const unsigned char cmd[JEDEC_BYTE_PROGRAM_OUTSIZE] = {
503 JEDEC_BYTE_PROGRAM,
504 (address >> 16) & 0xff,
505 (address >> 8) & 0xff,
506 (address >> 0) & 0xff,
hailfingerb8f7e882008-01-19 00:04:46 +0000507 byte
508 };
509
510 /* Send Byte-Program */
stuge494b4eb2008-07-07 06:38:51 +0000511 spi_command(sizeof(cmd), 0, cmd, NULL);
hailfingerb8f7e882008-01-19 00:04:46 +0000512}
513
hailfingerc1b2e912008-11-18 00:41:02 +0000514int spi_disable_blockprotect(void)
hailfingerb8f7e882008-01-19 00:04:46 +0000515{
516 uint8_t status;
hailfingerc1b2e912008-11-18 00:41:02 +0000517 int result;
hailfingerb8f7e882008-01-19 00:04:46 +0000518
stuge2bb6ab32008-05-10 23:07:52 +0000519 status = spi_read_status_register();
hailfingerb8f7e882008-01-19 00:04:46 +0000520 /* If there is block protection in effect, unprotect it first. */
521 if ((status & 0x3c) != 0) {
522 printf_debug("Some block protection in effect, disabling\n");
uwe17efbed2008-11-28 21:36:51 +0000523 result = spi_write_status_enable();
hailfingerc1b2e912008-11-18 00:41:02 +0000524 if (result) {
uwe17efbed2008-11-28 21:36:51 +0000525 printf_debug("spi_write_status_enable failed\n");
hailfingerc1b2e912008-11-18 00:41:02 +0000526 return result;
527 }
528 result = spi_write_status_register(status & ~0x3c);
529 if (result) {
530 printf_debug("spi_write_status_register failed\n");
531 return result;
532 }
hailfingerb8f7e882008-01-19 00:04:46 +0000533 }
hailfingerc1b2e912008-11-18 00:41:02 +0000534 return 0;
hailfingerb8f7e882008-01-19 00:04:46 +0000535}
536
hailfingerc1b2e912008-11-18 00:41:02 +0000537int spi_nbyte_read(int address, uint8_t *bytes, int len)
hailfingerb8f7e882008-01-19 00:04:46 +0000538{
uwefa98ca12008-10-18 21:14:13 +0000539 const unsigned char cmd[JEDEC_READ_OUTSIZE] = {
540 JEDEC_READ,
hailfinger9cd4cf12008-01-22 14:37:31 +0000541 (address >> 16) & 0xff,
542 (address >> 8) & 0xff,
543 (address >> 0) & 0xff,
hailfingerb8f7e882008-01-19 00:04:46 +0000544 };
545
546 /* Send Read */
hailfingerc1b2e912008-11-18 00:41:02 +0000547 return spi_command(sizeof(cmd), len, cmd, bytes);
hailfingerb8f7e882008-01-19 00:04:46 +0000548}
549
stuge2bb6ab32008-05-10 23:07:52 +0000550int spi_chip_read(struct flashchip *flash, uint8_t *buf)
hailfingerb8f7e882008-01-19 00:04:46 +0000551{
stepan3bdf6182008-06-30 23:45:22 +0000552 switch (flashbus) {
553 case BUS_TYPE_IT87XX_SPI:
hailfinger2c361e42008-05-13 23:03:12 +0000554 return it8716f_spi_chip_read(flash, buf);
uwe17efbed2008-11-28 21:36:51 +0000555 case BUS_TYPE_SB600_SPI:
556 return sb600_spi_read(flash, buf);
stepan3bdf6182008-06-30 23:45:22 +0000557 case BUS_TYPE_ICH7_SPI:
558 case BUS_TYPE_ICH9_SPI:
559 case BUS_TYPE_VIA_SPI:
ruik9bc51c02008-06-30 21:38:30 +0000560 return ich_spi_read(flash, buf);
stugea564bcf2009-01-26 03:08:45 +0000561 case BUS_TYPE_WBSIO_SPI:
562 return wbsio_spi_read(flash, buf);
stepan3bdf6182008-06-30 23:45:22 +0000563 default:
uwefa98ca12008-10-18 21:14:13 +0000564 printf_debug
565 ("%s called, but no SPI chipset/strapping detected\n",
566 __FUNCTION__);
stepan3bdf6182008-06-30 23:45:22 +0000567 }
568
hailfinger2c361e42008-05-13 23:03:12 +0000569 return 1;
hailfingerb8f7e882008-01-19 00:04:46 +0000570}
571
hailfinger2c361e42008-05-13 23:03:12 +0000572int spi_chip_write(struct flashchip *flash, uint8_t *buf)
573{
stepan3bdf6182008-06-30 23:45:22 +0000574 switch (flashbus) {
575 case BUS_TYPE_IT87XX_SPI:
hailfinger2c361e42008-05-13 23:03:12 +0000576 return it8716f_spi_chip_write(flash, buf);
uwe17efbed2008-11-28 21:36:51 +0000577 case BUS_TYPE_SB600_SPI:
578 return sb600_spi_write(flash, buf);
stepan3bdf6182008-06-30 23:45:22 +0000579 case BUS_TYPE_ICH7_SPI:
580 case BUS_TYPE_ICH9_SPI:
581 case BUS_TYPE_VIA_SPI:
ruik9bc51c02008-06-30 21:38:30 +0000582 return ich_spi_write(flash, buf);
stugea564bcf2009-01-26 03:08:45 +0000583 case BUS_TYPE_WBSIO_SPI:
584 return wbsio_spi_write(flash, buf);
stepan3bdf6182008-06-30 23:45:22 +0000585 default:
uwefa98ca12008-10-18 21:14:13 +0000586 printf_debug
587 ("%s called, but no SPI chipset/strapping detected\n",
588 __FUNCTION__);
stepan3bdf6182008-06-30 23:45:22 +0000589 }
590
hailfinger2c361e42008-05-13 23:03:12 +0000591 return 1;
hailfingerf71c0ac2007-10-18 00:24:07 +0000592}