blob: c5f1e7c435417ece555ddfbcc7f6ae95a7d97a7d [file] [log] [blame]
David Hendricksd1c55d72010-08-24 15:14:19 -07001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2010 Google Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
David Hendricksd1c55d72010-08-24 15:14:19 -070016 */
17
David Hendricksf7924d12010-06-10 21:26:44 -070018#include <stdlib.h>
19#include <string.h>
20
21#include "flash.h"
22#include "flashchips.h"
23#include "chipdrivers.h"
Louis Yung-Chieh Lo52aa9302010-09-06 10:45:02 +080024#include "spi.h"
David Hendricks23cd7782010-08-25 12:42:38 -070025#include "writeprotect.h"
David Hendricksf7924d12010-06-10 21:26:44 -070026
David Hendricks1c09f802012-10-03 11:03:48 -070027/*
David Hendricksf7924d12010-06-10 21:26:44 -070028 * The following procedures rely on look-up tables to match the user-specified
29 * range with the chip's supported ranges. This turned out to be the most
30 * elegant approach since diferent flash chips use different levels of
31 * granularity and methods to determine protected ranges. In other words,
David Hendrickse0512a72014-07-15 20:30:47 -070032 * be stupid and simple since clever arithmetic will not work for many chips.
David Hendricksf7924d12010-06-10 21:26:44 -070033 */
34
35struct wp_range {
36 unsigned int start; /* starting address */
37 unsigned int len; /* len */
38};
39
40enum bit_state {
41 OFF = 0,
42 ON = 1,
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +080043 X = -1 /* don't care. Must be bigger than max # of bp. */
David Hendricksf7924d12010-06-10 21:26:44 -070044};
45
David Hendrickse0512a72014-07-15 20:30:47 -070046/*
47 * Generic write-protection schema for 25-series SPI flash chips. This assumes
48 * there is a status register that contains one or more consecutive bits which
49 * determine which address range is protected.
50 */
51
52struct status_register_layout {
53 int bp0_pos; /* position of BP0 */
54 int bp_bits; /* number of block protect bits */
55 int srp_pos; /* position of status register protect enable bit */
56};
57
58struct generic_range {
David Hendricks148a4bf2015-03-13 21:02:42 -070059 struct generic_modifier_bits m;
David Hendrickse0512a72014-07-15 20:30:47 -070060 unsigned int bp; /* block protect bitfield */
61 struct wp_range range;
62};
63
64struct generic_wp {
65 struct status_register_layout sr1; /* status register 1 */
66 struct generic_range *ranges;
David Hendricks148a4bf2015-03-13 21:02:42 -070067
68 /*
69 * Some chips store modifier bits in one or more special control
70 * registers instead of the status register like many older SPI NOR
71 * flash chips did. get_modifier_bits() and set_modifier_bits() will do
72 * any chip-specific operations necessary to get/set these bit values.
73 */
Souvik Ghoshd75cd672016-06-17 14:21:39 -070074 int (*get_modifier_bits)(const struct flashctx *flash,
David Hendricks148a4bf2015-03-13 21:02:42 -070075 struct generic_modifier_bits *m);
Souvik Ghoshd75cd672016-06-17 14:21:39 -070076 int (*set_modifier_bits)(const struct flashctx *flash,
David Hendricks148a4bf2015-03-13 21:02:42 -070077 struct generic_modifier_bits *m);
David Hendrickse0512a72014-07-15 20:30:47 -070078};
79
80/*
81 * The following ranges and functions are useful for representing Winbond-
82 * style writeprotect schema in which there are typically 5 bits of
83 * relevant information stored in status register 1:
84 * sec: This bit indicates the units (sectors vs. blocks)
85 * tb: The top-bottom bit indicates if the affected range is at the top of
86 * the flash memory's address space or at the bottom.
Duncan Laurie1801f7c2019-01-09 18:02:51 -080087 * bp: Bitmask representing the number of affected sectors/blocks.
David Hendrickse0512a72014-07-15 20:30:47 -070088 */
David Hendricksf7924d12010-06-10 21:26:44 -070089struct w25q_range {
Duncan Laurie1801f7c2019-01-09 18:02:51 -080090 enum bit_state sec; /* if 1, bp bits describe sectors */
David Hendricksf7924d12010-06-10 21:26:44 -070091 enum bit_state tb; /* top/bottom select */
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +080092 int bp; /* block protect bitfield */
David Hendricksf7924d12010-06-10 21:26:44 -070093 struct wp_range range;
94};
95
David Hendrickse0512a72014-07-15 20:30:47 -070096/*
97 * Mask to extract write-protect enable and range bits
98 * Status register 1:
99 * SRP0: bit 7
100 * range(BP2-BP0): bit 4-2
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800101 * range(BP3-BP0): bit 5-2 (large chips)
David Hendrickse0512a72014-07-15 20:30:47 -0700102 * Status register 2:
103 * SRP1: bit 1
104 */
105#define MASK_WP_AREA (0x9C)
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800106#define MASK_WP_AREA_LARGE (0x9C)
David Hendrickse0512a72014-07-15 20:30:47 -0700107#define MASK_WP2_AREA (0x01)
108
David Hendricks57566ed2010-08-16 18:24:45 -0700109struct w25q_range en25f40_ranges[] = {
110 { X, X, 0, {0, 0} }, /* none */
111 { 0, 0, 0x1, {0x000000, 504 * 1024} },
112 { 0, 0, 0x2, {0x000000, 496 * 1024} },
113 { 0, 0, 0x3, {0x000000, 480 * 1024} },
114 { 0, 0, 0x4, {0x000000, 448 * 1024} },
115 { 0, 0, 0x5, {0x000000, 384 * 1024} },
116 { 0, 0, 0x6, {0x000000, 256 * 1024} },
117 { 0, 0, 0x7, {0x000000, 512 * 1024} },
118};
119
David Hendrickse185bf22011-05-24 15:34:18 -0700120struct w25q_range en25q40_ranges[] = {
121 { 0, 0, 0, {0, 0} }, /* none */
122 { 0, 0, 0x1, {0x000000, 504 * 1024} },
123 { 0, 0, 0x2, {0x000000, 496 * 1024} },
124 { 0, 0, 0x3, {0x000000, 480 * 1024} },
125
126 { 0, 1, 0x0, {0x000000, 448 * 1024} },
127 { 0, 1, 0x1, {0x000000, 384 * 1024} },
128 { 0, 1, 0x2, {0x000000, 256 * 1024} },
129 { 0, 1, 0x3, {0x000000, 512 * 1024} },
130};
131
132struct w25q_range en25q80_ranges[] = {
133 { 0, 0, 0, {0, 0} }, /* none */
134 { 0, 0, 0x1, {0x000000, 1016 * 1024} },
135 { 0, 0, 0x2, {0x000000, 1008 * 1024} },
136 { 0, 0, 0x3, {0x000000, 992 * 1024} },
137 { 0, 0, 0x4, {0x000000, 960 * 1024} },
138 { 0, 0, 0x5, {0x000000, 896 * 1024} },
139 { 0, 0, 0x6, {0x000000, 768 * 1024} },
140 { 0, 0, 0x7, {0x000000, 1024 * 1024} },
141};
142
143struct w25q_range en25q32_ranges[] = {
144 { 0, 0, 0, {0, 0} }, /* none */
145 { 0, 0, 0x1, {0x000000, 4032 * 1024} },
146 { 0, 0, 0x2, {0x000000, 3968 * 1024} },
147 { 0, 0, 0x3, {0x000000, 3840 * 1024} },
148 { 0, 0, 0x4, {0x000000, 3584 * 1024} },
149 { 0, 0, 0x5, {0x000000, 3072 * 1024} },
150 { 0, 0, 0x6, {0x000000, 2048 * 1024} },
151 { 0, 0, 0x7, {0x000000, 4096 * 1024} },
152
153 { 0, 1, 0, {0, 0} }, /* none */
154 { 0, 1, 0x1, {0x010000, 4032 * 1024} },
155 { 0, 1, 0x2, {0x020000, 3968 * 1024} },
156 { 0, 1, 0x3, {0x040000, 3840 * 1024} },
157 { 0, 1, 0x4, {0x080000, 3584 * 1024} },
158 { 0, 1, 0x5, {0x100000, 3072 * 1024} },
159 { 0, 1, 0x6, {0x200000, 2048 * 1024} },
160 { 0, 1, 0x7, {0x000000, 4096 * 1024} },
161};
162
163struct w25q_range en25q64_ranges[] = {
164 { 0, 0, 0, {0, 0} }, /* none */
165 { 0, 0, 0x1, {0x000000, 8128 * 1024} },
166 { 0, 0, 0x2, {0x000000, 8064 * 1024} },
167 { 0, 0, 0x3, {0x000000, 7936 * 1024} },
168 { 0, 0, 0x4, {0x000000, 7680 * 1024} },
169 { 0, 0, 0x5, {0x000000, 7168 * 1024} },
170 { 0, 0, 0x6, {0x000000, 6144 * 1024} },
171 { 0, 0, 0x7, {0x000000, 8192 * 1024} },
172
173 { 0, 1, 0, {0, 0} }, /* none */
174 { 0, 1, 0x1, {0x010000, 8128 * 1024} },
175 { 0, 1, 0x2, {0x020000, 8064 * 1024} },
176 { 0, 1, 0x3, {0x040000, 7936 * 1024} },
177 { 0, 1, 0x4, {0x080000, 7680 * 1024} },
178 { 0, 1, 0x5, {0x100000, 7168 * 1024} },
179 { 0, 1, 0x6, {0x200000, 6144 * 1024} },
180 { 0, 1, 0x7, {0x000000, 8192 * 1024} },
181};
182
183struct w25q_range en25q128_ranges[] = {
184 { 0, 0, 0, {0, 0} }, /* none */
185 { 0, 0, 0x1, {0x000000, 16320 * 1024} },
186 { 0, 0, 0x2, {0x000000, 16256 * 1024} },
187 { 0, 0, 0x3, {0x000000, 16128 * 1024} },
188 { 0, 0, 0x4, {0x000000, 15872 * 1024} },
189 { 0, 0, 0x5, {0x000000, 15360 * 1024} },
190 { 0, 0, 0x6, {0x000000, 14336 * 1024} },
191 { 0, 0, 0x7, {0x000000, 16384 * 1024} },
192
193 { 0, 1, 0, {0, 0} }, /* none */
194 { 0, 1, 0x1, {0x010000, 16320 * 1024} },
195 { 0, 1, 0x2, {0x020000, 16256 * 1024} },
196 { 0, 1, 0x3, {0x040000, 16128 * 1024} },
197 { 0, 1, 0x4, {0x080000, 15872 * 1024} },
198 { 0, 1, 0x5, {0x100000, 15360 * 1024} },
199 { 0, 1, 0x6, {0x200000, 14336 * 1024} },
200 { 0, 1, 0x7, {0x000000, 16384 * 1024} },
201};
202
Marc Jonesb2f90022014-04-29 17:37:23 -0600203struct w25q_range en25s64_ranges[] = {
204 { 0, 0, 0, {0, 0} }, /* none */
205 { 0, 0, 0x1, {0x000000, 8064 * 1024} },
206 { 0, 0, 0x2, {0x000000, 7936 * 1024} },
207 { 0, 0, 0x3, {0x000000, 7680 * 1024} },
208 { 0, 0, 0x4, {0x000000, 7168 * 1024} },
209 { 0, 0, 0x5, {0x000000, 6144 * 1024} },
210 { 0, 0, 0x6, {0x000000, 4096 * 1024} },
211 { 0, 0, 0x7, {0x000000, 8192 * 1024} },
212
213 { 0, 1, 0, {0, 0} }, /* none */
214 { 0, 1, 0x1, {0x7e0000, 128 * 1024} },
215 { 0, 1, 0x2, {0x7c0000, 256 * 1024} },
216 { 0, 1, 0x3, {0x780000, 512 * 1024} },
217 { 0, 1, 0x4, {0x700000, 1024 * 1024} },
218 { 0, 1, 0x5, {0x600000, 2048 * 1024} },
219 { 0, 1, 0x6, {0x400000, 4096 * 1024} },
220 { 0, 1, 0x7, {0x000000, 8192 * 1024} },
221};
222
David Hendricksf8f00c72011-02-01 12:39:46 -0800223/* mx25l1005 ranges also work for the mx25l1005c */
224static struct w25q_range mx25l1005_ranges[] = {
225 { X, X, 0, {0, 0} }, /* none */
226 { X, X, 0x1, {0x010000, 64 * 1024} },
227 { X, X, 0x2, {0x000000, 128 * 1024} },
228 { X, X, 0x3, {0x000000, 128 * 1024} },
229};
230
231static struct w25q_range mx25l2005_ranges[] = {
232 { X, X, 0, {0, 0} }, /* none */
233 { X, X, 0x1, {0x030000, 64 * 1024} },
234 { X, X, 0x2, {0x020000, 128 * 1024} },
235 { X, X, 0x3, {0x000000, 256 * 1024} },
236};
237
238static struct w25q_range mx25l4005_ranges[] = {
239 { X, X, 0, {0, 0} }, /* none */
240 { X, X, 0x1, {0x070000, 64 * 1 * 1024} }, /* block 7 */
241 { X, X, 0x2, {0x060000, 64 * 2 * 1024} }, /* blocks 6-7 */
242 { X, X, 0x3, {0x040000, 64 * 4 * 1024} }, /* blocks 4-7 */
243 { X, X, 0x4, {0x000000, 512 * 1024} },
244 { X, X, 0x5, {0x000000, 512 * 1024} },
245 { X, X, 0x6, {0x000000, 512 * 1024} },
246 { X, X, 0x7, {0x000000, 512 * 1024} },
247};
248
249static struct w25q_range mx25l8005_ranges[] = {
250 { X, X, 0, {0, 0} }, /* none */
251 { X, X, 0x1, {0x0f0000, 64 * 1 * 1024} }, /* block 15 */
252 { X, X, 0x2, {0x0e0000, 64 * 2 * 1024} }, /* blocks 14-15 */
253 { X, X, 0x3, {0x0c0000, 64 * 4 * 1024} }, /* blocks 12-15 */
254 { X, X, 0x4, {0x080000, 64 * 8 * 1024} }, /* blocks 8-15 */
255 { X, X, 0x5, {0x000000, 1024 * 1024} },
256 { X, X, 0x6, {0x000000, 1024 * 1024} },
257 { X, X, 0x7, {0x000000, 1024 * 1024} },
258};
259
260#if 0
261/* FIXME: mx25l1605 has the same IDs as the mx25l1605d */
262static struct w25q_range mx25l1605_ranges[] = {
263 { X, X, 0, {0, 0} }, /* none */
264 { X, X, 0x1, {0x1f0000, 64 * 1024} }, /* block 31 */
265 { X, X, 0x2, {0x1e0000, 128 * 1024} }, /* blocks 30-31 */
266 { X, X, 0x3, {0x1c0000, 256 * 1024} }, /* blocks 28-31 */
267 { X, X, 0x4, {0x180000, 512 * 1024} }, /* blocks 24-31 */
268 { X, X, 0x4, {0x100000, 1024 * 1024} }, /* blocks 16-31 */
269 { X, X, 0x6, {0x000000, 2048 * 1024} },
270 { X, X, 0x7, {0x000000, 2048 * 1024} },
271};
272#endif
273
274#if 0
275/* FIXME: mx25l6405 has the same IDs as the mx25l6405d */
276static struct w25q_range mx25l6405_ranges[] = {
277 { X, 0, 0, {0, 0} }, /* none */
278 { X, 0, 0x1, {0x7f0000, 64 * 1 * 1024} }, /* block 127 */
279 { X, 0, 0x2, {0x7e0000, 64 * 2 * 1024} }, /* blocks 126-127 */
280 { X, 0, 0x3, {0x7c0000, 64 * 4 * 1024} }, /* blocks 124-127 */
281 { X, 0, 0x4, {0x780000, 64 * 8 * 1024} }, /* blocks 120-127 */
282 { X, 0, 0x5, {0x700000, 64 * 16 * 1024} }, /* blocks 112-127 */
283 { X, 0, 0x6, {0x600000, 64 * 32 * 1024} }, /* blocks 96-127 */
284 { X, 0, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
285
286 { X, 1, 0x0, {0x000000, 8192 * 1024} },
287 { X, 1, 0x1, {0x000000, 8192 * 1024} },
288 { X, 1, 0x2, {0x000000, 8192 * 1024} },
289 { X, 1, 0x3, {0x000000, 8192 * 1024} },
290 { X, 1, 0x4, {0x000000, 8192 * 1024} },
291 { X, 1, 0x5, {0x000000, 8192 * 1024} },
292 { X, 1, 0x6, {0x000000, 8192 * 1024} },
293 { X, 1, 0x7, {0x000000, 8192 * 1024} },
294};
295#endif
296
297static struct w25q_range mx25l1605d_ranges[] = {
298 { X, 0, 0, {0, 0} }, /* none */
299 { X, 0, 0x1, {0x1f0000, 64 * 1 * 1024} }, /* block 31 */
300 { X, 0, 0x2, {0x1e0000, 64 * 2 * 1024} }, /* blocks 30-31 */
301 { X, 0, 0x3, {0x1c0000, 64 * 4 * 1024} }, /* blocks 28-31 */
302 { X, 0, 0x4, {0x180000, 64 * 8 * 1024} }, /* blocks 24-31 */
303 { X, 0, 0x5, {0x100000, 64 * 16 * 1024} }, /* blocks 16-31 */
304 { X, 0, 0x6, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
305 { X, 0, 0x7, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
306
307 { X, 1, 0x0, {0x000000, 2048 * 1024} },
308 { X, 1, 0x1, {0x000000, 2048 * 1024} },
309 { X, 1, 0x2, {0x000000, 64 * 16 * 1024} }, /* blocks 0-15 */
310 { X, 1, 0x3, {0x000000, 64 * 24 * 1024} }, /* blocks 0-23 */
311 { X, 1, 0x4, {0x000000, 64 * 28 * 1024} }, /* blocks 0-27 */
312 { X, 1, 0x5, {0x000000, 64 * 30 * 1024} }, /* blocks 0-29 */
313 { X, 1, 0x6, {0x000000, 64 * 31 * 1024} }, /* blocks 0-30 */
314 { X, 1, 0x7, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
315};
316
317/* FIXME: Is there an mx25l3205 (without a trailing letter)? */
David Hendricksac72e362010-08-16 18:20:03 -0700318static struct w25q_range mx25l3205d_ranges[] = {
319 { X, 0, 0, {0, 0} }, /* none */
320 { X, 0, 0x1, {0x3f0000, 64 * 1024} },
321 { X, 0, 0x2, {0x3e0000, 128 * 1024} },
322 { X, 0, 0x3, {0x3c0000, 256 * 1024} },
323 { X, 0, 0x4, {0x380000, 512 * 1024} },
324 { X, 0, 0x5, {0x300000, 1024 * 1024} },
325 { X, 0, 0x6, {0x200000, 2048 * 1024} },
326 { X, 0, 0x7, {0x000000, 4096 * 1024} },
327
328 { X, 1, 0x0, {0x000000, 4096 * 1024} },
329 { X, 1, 0x1, {0x000000, 2048 * 1024} },
330 { X, 1, 0x2, {0x000000, 3072 * 1024} },
331 { X, 1, 0x3, {0x000000, 3584 * 1024} },
332 { X, 1, 0x4, {0x000000, 3840 * 1024} },
333 { X, 1, 0x5, {0x000000, 3968 * 1024} },
334 { X, 1, 0x6, {0x000000, 4032 * 1024} },
335 { X, 1, 0x7, {0x000000, 4096 * 1024} },
336};
337
Vincent Palatin87e092a2013-02-28 15:46:14 -0800338static struct w25q_range mx25u3235e_ranges[] = {
339 { X, 0, 0, {0, 0} }, /* none */
340 { 0, 0, 0x1, {0x3f0000, 64 * 1024} },
341 { 0, 0, 0x2, {0x3e0000, 128 * 1024} },
342 { 0, 0, 0x3, {0x3c0000, 256 * 1024} },
343 { 0, 0, 0x4, {0x380000, 512 * 1024} },
344 { 0, 0, 0x5, {0x300000, 1024 * 1024} },
345 { 0, 0, 0x6, {0x200000, 2048 * 1024} },
346 { 0, 0, 0x7, {0x000000, 4096 * 1024} },
347
348 { 0, 1, 0x0, {0x000000, 4096 * 1024} },
349 { 0, 1, 0x1, {0x000000, 2048 * 1024} },
350 { 0, 1, 0x2, {0x000000, 3072 * 1024} },
351 { 0, 1, 0x3, {0x000000, 3584 * 1024} },
352 { 0, 1, 0x4, {0x000000, 3840 * 1024} },
353 { 0, 1, 0x5, {0x000000, 3968 * 1024} },
354 { 0, 1, 0x6, {0x000000, 4032 * 1024} },
355 { 0, 1, 0x7, {0x000000, 4096 * 1024} },
356};
357
Jongpil66a96492014-08-14 17:59:06 +0900358static struct w25q_range mx25u6435e_ranges[] = {
359 { X, 0, 0, {0, 0} }, /* none */
360 { 0, 0, 0x1, {0x7f0000, 1 * 64 * 1024} }, /* block 127 */
361 { 0, 0, 0x2, {0x7e0000, 2 * 64 * 1024} }, /* blocks 126-127 */
362 { 0, 0, 0x3, {0x7c0000, 4 * 64 * 1024} }, /* blocks 124-127 */
363 { 0, 0, 0x4, {0x780000, 8 * 64 * 1024} }, /* blocks 120-127 */
364 { 0, 0, 0x5, {0x700000, 16 * 64 * 1024} }, /* blocks 112-127 */
365 { 0, 0, 0x6, {0x600000, 32 * 64 * 1024} }, /* blocks 96-127 */
366 { 0, 0, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
367
368 { 0, 1, 0x0, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
369 { 0, 1, 0x1, {0x000000, 96 * 64 * 1024} }, /* blocks 0-95 */
370 { 0, 1, 0x2, {0x000000, 112 * 64 * 1024} }, /* blocks 0-111 */
371 { 0, 1, 0x3, {0x000000, 120 * 64 * 1024} }, /* blocks 0-119 */
372 { 0, 1, 0x4, {0x000000, 124 * 64 * 1024} }, /* blocks 0-123 */
373 { 0, 1, 0x5, {0x000000, 126 * 64 * 1024} }, /* blocks 0-125 */
374 { 0, 1, 0x6, {0x000000, 127 * 64 * 1024} }, /* blocks 0-126 */
375 { 0, 1, 0x7, {0x000000, 128 * 64 * 1024} }, /* blocks 0-127 */
376};
377
Alex Lu831c6092017-11-02 23:19:34 -0700378static struct w25q_range mx25u12835f_ranges[] = {
Paul Fagerburg90571582019-03-15 11:32:57 -0600379 { X, X, 0, {0, 0} }, /* none */
Alex Lu831c6092017-11-02 23:19:34 -0700380 { 0, 0, 0x1, {0xff0000, 1 * 64 * 1024} }, /* block 255 */
381 { 0, 0, 0x2, {0xfe0000, 2 * 64 * 1024} }, /* blocks 254-255 */
382 { 0, 0, 0x3, {0xfc0000, 4 * 64 * 1024} }, /* blocks 252-255 */
383 { 0, 0, 0x4, {0xf80000, 8 * 64 * 1024} }, /* blocks 248-255 */
384 { 0, 0, 0x5, {0xf00000, 16 * 64 * 1024} }, /* blocks 240-255 */
385 { 0, 0, 0x6, {0xe00000, 32 * 64 * 1024} }, /* blocks 224-255 */
386 { 0, 0, 0x7, {0xc00000, 64 * 64 * 1024} }, /* blocks 192-255 */
Paul Fagerburg90571582019-03-15 11:32:57 -0600387 { 0, 0, 0x8, {0x800000, 128 * 64 * 1024} }, /* blocks 128-255 */
388 { 0, 0, 0x9, {0x000000, 256 * 64 * 1024} }, /* blocks all */
389 { 0, 0, 0xa, {0x000000, 256 * 64 * 1024} }, /* blocks all */
390 { 0, 0, 0xb, {0x000000, 256 * 64 * 1024} }, /* blocks all */
391 { 0, 0, 0xc, {0x000000, 256 * 64 * 1024} }, /* blocks all */
392 { 0, 0, 0xd, {0x000000, 256 * 64 * 1024} }, /* blocks all */
393 { 0, 0, 0xe, {0x000000, 256 * 64 * 1024} }, /* blocks all */
394 { 0, 0, 0xf, {0x000000, 256 * 64 * 1024} }, /* blocks all */
Alex Lu831c6092017-11-02 23:19:34 -0700395
Paul Fagerburg90571582019-03-15 11:32:57 -0600396 { 0, 1, 0x1, {0x000000, 1 * 64 * 1024} }, /* block 0 */
397 { 0, 1, 0x2, {0x000000, 2 * 64 * 1024} }, /* blocks 0-1 */
398 { 0, 1, 0x3, {0x000000, 4 * 64 * 1024} }, /* blocks 0-3 */
399 { 0, 1, 0x4, {0x000000, 8 * 64 * 1024} }, /* blocks 0-7 */
400 { 0, 1, 0x5, {0x000000, 16 * 64 * 1024} }, /* blocks 0-15 */
401 { 0, 1, 0x6, {0x000000, 32 * 64 * 1024} }, /* blocks 0-31 */
402 { 0, 1, 0x7, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
403 { 0, 1, 0x8, {0x000000, 128 * 64 * 1024} }, /* blocks 0-127 */
404 { 0, 1, 0x9, {0x000000, 256 * 64 * 1024} }, /* blocks all */
405 { 0, 1, 0xa, {0x000000, 256 * 64 * 1024} }, /* blocks all */
406 { 0, 1, 0xb, {0x000000, 256 * 64 * 1024} }, /* blocks all */
407 { 0, 1, 0xc, {0x000000, 256 * 64 * 1024} }, /* blocks all */
408 { 0, 1, 0xd, {0x000000, 256 * 64 * 1024} }, /* blocks all */
409 { 0, 1, 0xe, {0x000000, 256 * 64 * 1024} }, /* blocks all */
410 { 0, 1, 0xf, {0x000000, 256 * 64 * 1024} }, /* blocks all */
Alex Lu831c6092017-11-02 23:19:34 -0700411};
412
David Hendricksbfa624b2012-07-24 12:47:59 -0700413static struct w25q_range n25q064_ranges[] = {
David Hendricksfe9123b2015-04-21 13:18:31 -0700414 /*
415 * Note: For N25Q064, sec (usually in bit position 6) is called BP3
416 * (block protect bit 3). It is only useful when all blocks are to
417 * be write-protected.
418 */
David Hendricks42a549a2015-04-22 11:25:07 -0700419 { 0, 0, 0, {0, 0} }, /* none */
David Hendricksbfa624b2012-07-24 12:47:59 -0700420
421 { 0, 0, 0x1, {0x7f0000, 64 * 1024} }, /* block 127 */
422 { 0, 0, 0x2, {0x7e0000, 2 * 64 * 1024} }, /* blocks 126-127 */
423 { 0, 0, 0x3, {0x7c0000, 4 * 64 * 1024} }, /* blocks 124-127 */
424 { 0, 0, 0x4, {0x780000, 8 * 64 * 1024} }, /* blocks 120-127 */
425 { 0, 0, 0x5, {0x700000, 16 * 64 * 1024} }, /* blocks 112-127 */
426 { 0, 0, 0x6, {0x600000, 32 * 64 * 1024} }, /* blocks 96-127 */
427 { 0, 0, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
428
David Hendricksfe9123b2015-04-21 13:18:31 -0700429 { 0, 1, 0x1, {0x000000, 64 * 1024} }, /* block 0 */
430 { 0, 1, 0x2, {0x000000, 2 * 64 * 1024} }, /* blocks 0-1 */
431 { 0, 1, 0x3, {0x000000, 4 * 64 * 1024} }, /* blocks 0-3 */
432 { 0, 1, 0x4, {0x000000, 8 * 64 * 1024} }, /* blocks 0-7 */
433 { 0, 1, 0x5, {0x000000, 16 * 64 * 1024} }, /* blocks 0-15 */
434 { 0, 1, 0x6, {0x000000, 32 * 64 * 1024} }, /* blocks 0-31 */
435 { 0, 1, 0x7, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
David Hendricksbfa624b2012-07-24 12:47:59 -0700436
437 { X, 1, 0x0, {0x000000, 128 * 64 * 1024} }, /* all */
438 { X, 1, 0x1, {0x000000, 128 * 64 * 1024} }, /* all */
439 { X, 1, 0x2, {0x000000, 128 * 64 * 1024} }, /* all */
440 { X, 1, 0x3, {0x000000, 128 * 64 * 1024} }, /* all */
441 { X, 1, 0x4, {0x000000, 128 * 64 * 1024} }, /* all */
442 { X, 1, 0x5, {0x000000, 128 * 64 * 1024} }, /* all */
443 { X, 1, 0x6, {0x000000, 128 * 64 * 1024} }, /* all */
444 { X, 1, 0x7, {0x000000, 128 * 64 * 1024} }, /* all */
445};
446
David Hendricksf7924d12010-06-10 21:26:44 -0700447static struct w25q_range w25q16_ranges[] = {
448 { X, X, 0, {0, 0} }, /* none */
449 { 0, 0, 0x1, {0x1f0000, 64 * 1024} },
450 { 0, 0, 0x2, {0x1e0000, 128 * 1024} },
451 { 0, 0, 0x3, {0x1c0000, 256 * 1024} },
452 { 0, 0, 0x4, {0x180000, 512 * 1024} },
453 { 0, 0, 0x5, {0x100000, 1024 * 1024} },
454
455 { 0, 1, 0x1, {0x000000, 64 * 1024} },
456 { 0, 1, 0x2, {0x000000, 128 * 1024} },
457 { 0, 1, 0x3, {0x000000, 256 * 1024} },
458 { 0, 1, 0x4, {0x000000, 512 * 1024} },
459 { 0, 1, 0x5, {0x000000, 1024 * 1024} },
460 { X, X, 0x6, {0x000000, 2048 * 1024} },
461 { X, X, 0x7, {0x000000, 2048 * 1024} },
462
463 { 1, 0, 0x1, {0x1ff000, 4 * 1024} },
464 { 1, 0, 0x2, {0x1fe000, 8 * 1024} },
465 { 1, 0, 0x3, {0x1fc000, 16 * 1024} },
466 { 1, 0, 0x4, {0x1f8000, 32 * 1024} },
Paul Fagerburg90571582019-03-15 11:32:57 -0600467 { 1, 0, 0x5, {0x1f8000, 32 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700468
469 { 1, 1, 0x1, {0x000000, 4 * 1024} },
470 { 1, 1, 0x2, {0x000000, 8 * 1024} },
471 { 1, 1, 0x3, {0x000000, 16 * 1024} },
Paul Fagerburg90571582019-03-15 11:32:57 -0600472 { 1, 1, 0x4, {0x000000, 32 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700473 { 1, 1, 0x5, {0x000000, 32 * 1024} },
474};
475
476static struct w25q_range w25q32_ranges[] = {
477 { X, X, 0, {0, 0} }, /* none */
478 { 0, 0, 0x1, {0x3f0000, 64 * 1024} },
479 { 0, 0, 0x2, {0x3e0000, 128 * 1024} },
480 { 0, 0, 0x3, {0x3c0000, 256 * 1024} },
481 { 0, 0, 0x4, {0x380000, 512 * 1024} },
482 { 0, 0, 0x5, {0x300000, 1024 * 1024} },
David Hendricks05653ff2010-06-15 16:05:12 -0700483 { 0, 0, 0x6, {0x200000, 2048 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700484
485 { 0, 1, 0x1, {0x000000, 64 * 1024} },
486 { 0, 1, 0x2, {0x000000, 128 * 1024} },
487 { 0, 1, 0x3, {0x000000, 256 * 1024} },
488 { 0, 1, 0x4, {0x000000, 512 * 1024} },
489 { 0, 1, 0x5, {0x000000, 1024 * 1024} },
490 { 0, 1, 0x6, {0x000000, 2048 * 1024} },
491 { X, X, 0x7, {0x000000, 4096 * 1024} },
492
493 { 1, 0, 0x1, {0x3ff000, 4 * 1024} },
494 { 1, 0, 0x2, {0x3fe000, 8 * 1024} },
495 { 1, 0, 0x3, {0x3fc000, 16 * 1024} },
496 { 1, 0, 0x4, {0x3f8000, 32 * 1024} },
Paul Fagerburg90571582019-03-15 11:32:57 -0600497 { 1, 0, 0x5, {0x3f8000, 32 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700498
499 { 1, 1, 0x1, {0x000000, 4 * 1024} },
500 { 1, 1, 0x2, {0x000000, 8 * 1024} },
501 { 1, 1, 0x3, {0x000000, 16 * 1024} },
502 { 1, 1, 0x4, {0x000000, 32 * 1024} },
503 { 1, 1, 0x5, {0x000000, 32 * 1024} },
504};
505
506static struct w25q_range w25q80_ranges[] = {
507 { X, X, 0, {0, 0} }, /* none */
508 { 0, 0, 0x1, {0x0f0000, 64 * 1024} },
509 { 0, 0, 0x2, {0x0e0000, 128 * 1024} },
510 { 0, 0, 0x3, {0x0c0000, 256 * 1024} },
511 { 0, 0, 0x4, {0x080000, 512 * 1024} },
512
513 { 0, 1, 0x1, {0x000000, 64 * 1024} },
514 { 0, 1, 0x2, {0x000000, 128 * 1024} },
515 { 0, 1, 0x3, {0x000000, 256 * 1024} },
516 { 0, 1, 0x4, {0x000000, 512 * 1024} },
David Hendricks05653ff2010-06-15 16:05:12 -0700517 { X, X, 0x6, {0x000000, 1024 * 1024} },
518 { X, X, 0x7, {0x000000, 1024 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700519
520 { 1, 0, 0x1, {0x1ff000, 4 * 1024} },
521 { 1, 0, 0x2, {0x1fe000, 8 * 1024} },
522 { 1, 0, 0x3, {0x1fc000, 16 * 1024} },
523 { 1, 0, 0x4, {0x1f8000, 32 * 1024} },
524 { 1, 0, 0x5, {0x1f8000, 32 * 1024} },
525
526 { 1, 1, 0x1, {0x000000, 4 * 1024} },
527 { 1, 1, 0x2, {0x000000, 8 * 1024} },
528 { 1, 1, 0x3, {0x000000, 16 * 1024} },
529 { 1, 1, 0x4, {0x000000, 32 * 1024} },
530 { 1, 1, 0x5, {0x000000, 32 * 1024} },
531};
532
David Hendricks2c4a76c2010-06-28 14:00:43 -0700533static struct w25q_range w25q64_ranges[] = {
534 { X, X, 0, {0, 0} }, /* none */
535
536 { 0, 0, 0x1, {0x7e0000, 128 * 1024} },
537 { 0, 0, 0x2, {0x7c0000, 256 * 1024} },
538 { 0, 0, 0x3, {0x780000, 512 * 1024} },
539 { 0, 0, 0x4, {0x700000, 1024 * 1024} },
540 { 0, 0, 0x5, {0x600000, 2048 * 1024} },
541 { 0, 0, 0x6, {0x400000, 4096 * 1024} },
542
543 { 0, 1, 0x1, {0x000000, 128 * 1024} },
544 { 0, 1, 0x2, {0x000000, 256 * 1024} },
545 { 0, 1, 0x3, {0x000000, 512 * 1024} },
546 { 0, 1, 0x4, {0x000000, 1024 * 1024} },
547 { 0, 1, 0x5, {0x000000, 2048 * 1024} },
548 { 0, 1, 0x6, {0x000000, 4096 * 1024} },
549 { X, X, 0x7, {0x000000, 8192 * 1024} },
550
551 { 1, 0, 0x1, {0x7ff000, 4 * 1024} },
552 { 1, 0, 0x2, {0x7fe000, 8 * 1024} },
553 { 1, 0, 0x3, {0x7fc000, 16 * 1024} },
554 { 1, 0, 0x4, {0x7f8000, 32 * 1024} },
555 { 1, 0, 0x5, {0x7f8000, 32 * 1024} },
556
557 { 1, 1, 0x1, {0x000000, 4 * 1024} },
558 { 1, 1, 0x2, {0x000000, 8 * 1024} },
559 { 1, 1, 0x3, {0x000000, 16 * 1024} },
560 { 1, 1, 0x4, {0x000000, 32 * 1024} },
561 { 1, 1, 0x5, {0x000000, 32 * 1024} },
562};
563
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700564static struct w25q_range w25rq128_cmp0_ranges[] = {
565 { X, X, 0, {0, 0} }, /* NONE */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530566
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700567 { 0, 0, 0x1, {0xfc0000, 256 * 1024} }, /* Upper 1/64 */
568 { 0, 0, 0x2, {0xf80000, 512 * 1024} }, /* Upper 1/32 */
569 { 0, 0, 0x3, {0xf00000, 1024 * 1024} }, /* Upper 1/16 */
570 { 0, 0, 0x4, {0xe00000, 2048 * 1024} }, /* Upper 1/8 */
571 { 0, 0, 0x5, {0xc00000, 4096 * 1024} }, /* Upper 1/4 */
572 { 0, 0, 0x6, {0x800000, 8192 * 1024} }, /* Upper 1/2 */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530573
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700574 { 0, 1, 0x1, {0x000000, 256 * 1024} }, /* Lower 1/64 */
575 { 0, 1, 0x2, {0x000000, 512 * 1024} }, /* Lower 1/32 */
576 { 0, 1, 0x3, {0x000000, 1024 * 1024} }, /* Lower 1/16 */
577 { 0, 1, 0x4, {0x000000, 2048 * 1024} }, /* Lower 1/8 */
578 { 0, 1, 0x5, {0x000000, 4096 * 1024} }, /* Lower 1/4 */
579 { 0, 1, 0x6, {0x000000, 8192 * 1024} }, /* Lower 1/2 */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530580
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700581 { X, X, 0x7, {0x000000, 16384 * 1024} }, /* ALL */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530582
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700583 { 1, 0, 0x1, {0xfff000, 4 * 1024} }, /* Upper 1/4096 */
584 { 1, 0, 0x2, {0xffe000, 8 * 1024} }, /* Upper 1/2048 */
585 { 1, 0, 0x3, {0xffc000, 16 * 1024} }, /* Upper 1/1024 */
586 { 1, 0, 0x4, {0xff8000, 32 * 1024} }, /* Upper 1/512 */
587 { 1, 0, 0x5, {0xff8000, 32 * 1024} }, /* Upper 1/512 */
588
589 { 1, 1, 0x1, {0x000000, 4 * 1024} }, /* Lower 1/4096 */
590 { 1, 1, 0x2, {0x000000, 8 * 1024} }, /* Lower 1/2048 */
591 { 1, 1, 0x3, {0x000000, 16 * 1024} }, /* Lower 1/1024 */
592 { 1, 1, 0x4, {0x000000, 32 * 1024} }, /* Lower 1/512 */
593 { 1, 1, 0x5, {0x000000, 32 * 1024} }, /* Lower 1/512 */
594};
595
596static struct w25q_range w25rq128_cmp1_ranges[] = {
597 { X, X, 0x0, {0x000000, 16 * 1024 * 1024} }, /* ALL */
598
599 { 0, 0, 0x1, {0x000000, 16128 * 1024} }, /* Lower 63/64 */
600 { 0, 0, 0x2, {0x000000, 15872 * 1024} }, /* Lower 31/32 */
601 { 0, 0, 0x3, {0x000000, 15 * 1024 * 1024} }, /* Lower 15/16 */
602 { 0, 0, 0x4, {0x000000, 14 * 1024 * 1024} }, /* Lower 7/8 */
603 { 0, 0, 0x5, {0x000000, 12 * 1024 * 1024} }, /* Lower 3/4 */
604 { 0, 0, 0x6, {0x000000, 8 * 1024 * 1024} }, /* Lower 1/2 */
605
606 { 0, 1, 0x1, {0x040000, 16128 * 1024} }, /* Upper 63/64 */
607 { 0, 1, 0x2, {0x080000, 15872 * 1024} }, /* Upper 31/32 */
608 { 0, 1, 0x3, {0x100000, 15 * 1024 * 1024} }, /* Upper 15/16 */
609 { 0, 1, 0x4, {0x200000, 14 * 1024 * 1024} }, /* Upper 7/8 */
610 { 0, 1, 0x5, {0x400000, 12 * 1024 * 1024} }, /* Upper 3/4 */
611 { 0, 1, 0x6, {0x800000, 8 * 1024 * 1024} }, /* Upper 1/2 */
612
613 { X, X, 0x7, {0x000000, 0} }, /* NONE */
614
615 { 1, 0, 0x1, {0x000000, 16380 * 1024} }, /* Lower 4095/4096 */
616 { 1, 0, 0x2, {0x000000, 16376 * 1024} }, /* Lower 2048/2048 */
617 { 1, 0, 0x3, {0x000000, 16368 * 1024} }, /* Lower 1023/1024 */
618 { 1, 0, 0x4, {0x000000, 16352 * 1024} }, /* Lower 511/512 */
619 { 1, 0, 0x5, {0x000000, 16352 * 1024} }, /* Lower 511/512 */
620
621 { 1, 1, 0x1, {0x001000, 16380 * 1024} }, /* Upper 4095/4096 */
622 { 1, 1, 0x2, {0x002000, 16376 * 1024} }, /* Upper 2047/2048 */
623 { 1, 1, 0x3, {0x004000, 16368 * 1024} }, /* Upper 1023/1024 */
624 { 1, 1, 0x4, {0x008000, 16352 * 1024} }, /* Upper 511/512 */
625 { 1, 1, 0x5, {0x008000, 16352 * 1024} }, /* Upper 511/512 */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530626};
627
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800628static struct w25q_range w25rq256_cmp0_ranges[] = {
629 { X, X, 0x0, {0x0000000, 0x0000000} }, /* NONE */
630
631 { X, 0, 0x1, {0x1ff0000, 64 * 1 * 1024} }, /* Upper 1/512 */
632 { X, 0, 0x2, {0x1fe0000, 64 * 2 * 1024} }, /* Upper 1/256 */
633 { X, 0, 0x3, {0x1fc0000, 64 * 4 * 1024} }, /* Upper 1/128 */
634 { X, 0, 0x4, {0x1f80000, 64 * 8 * 1024} }, /* Upper 1/64 */
635 { X, 0, 0x5, {0x1f00000, 64 * 16 * 1024} }, /* Upper 1/32 */
636 { X, 0, 0x6, {0x1e00000, 64 * 32 * 1024} }, /* Upper 1/16 */
637 { X, 0, 0x7, {0x1c00000, 64 * 64 * 1024} }, /* Upper 1/8 */
638 { X, 0, 0x8, {0x1800000, 64 * 128 * 1024} }, /* Upper 1/4 */
639 { X, 0, 0x9, {0x1000000, 64 * 256 * 1024} }, /* Upper 1/2 */
640
641 { X, 1, 0x1, {0x0000000, 64 * 1 * 1024} }, /* Lower 1/512 */
642 { X, 1, 0x2, {0x0000000, 64 * 2 * 1024} }, /* Lower 1/256 */
643 { X, 1, 0x3, {0x0000000, 64 * 4 * 1024} }, /* Lower 1/128 */
644 { X, 1, 0x4, {0x0000000, 64 * 8 * 1024} }, /* Lower 1/64 */
645 { X, 1, 0x5, {0x0000000, 64 * 16 * 1024} }, /* Lower 1/32 */
646 { X, 1, 0x6, {0x0000000, 64 * 32 * 1024} }, /* Lower 1/16 */
647 { X, 1, 0x7, {0x0000000, 64 * 64 * 1024} }, /* Lower 1/8 */
648 { X, 1, 0x8, {0x0000000, 64 * 128 * 1024} }, /* Lower 1/4 */
649 { X, 1, 0x9, {0x0000000, 64 * 256 * 1024} }, /* Lower 1/2 */
650
651 { X, X, 0xa, {0x0000000, 64 * 512 * 1024} }, /* ALL */
652 { X, X, 0xb, {0x0000000, 64 * 512 * 1024} }, /* ALL */
653 { X, X, 0xc, {0x0000000, 64 * 512 * 1024} }, /* ALL */
654 { X, X, 0xd, {0x0000000, 64 * 512 * 1024} }, /* ALL */
655 { X, X, 0xe, {0x0000000, 64 * 512 * 1024} }, /* ALL */
656 { X, X, 0xf, {0x0000000, 64 * 512 * 1024} }, /* ALL */
657};
658
659static struct w25q_range w25rq256_cmp1_ranges[] = {
660 { X, X, 0x0, {0x0000000, 64 * 512 * 1024} }, /* ALL */
661
662 { X, 0, 0x1, {0x0000000, 64 * 511 * 1024} }, /* Lower 511/512 */
663 { X, 0, 0x2, {0x0000000, 64 * 510 * 1024} }, /* Lower 255/256 */
664 { X, 0, 0x3, {0x0000000, 64 * 508 * 1024} }, /* Lower 127/128 */
665 { X, 0, 0x4, {0x0000000, 64 * 504 * 1024} }, /* Lower 63/64 */
666 { X, 0, 0x5, {0x0000000, 64 * 496 * 1024} }, /* Lower 31/32 */
667 { X, 0, 0x6, {0x0000000, 64 * 480 * 1024} }, /* Lower 15/16 */
668 { X, 0, 0x7, {0x0000000, 64 * 448 * 1024} }, /* Lower 7/8 */
669 { X, 0, 0x8, {0x0000000, 64 * 384 * 1024} }, /* Lower 3/4 */
670 { X, 0, 0x9, {0x0000000, 64 * 256 * 1024} }, /* Lower 1/2 */
671
672 { X, 1, 0x1, {0x0010000, 64 * 511 * 1024} }, /* Upper 511/512 */
673 { X, 1, 0x2, {0x0020000, 64 * 510 * 1024} }, /* Upper 255/256 */
674 { X, 1, 0x3, {0x0040000, 64 * 508 * 1024} }, /* Upper 127/128 */
675 { X, 1, 0x4, {0x0080000, 64 * 504 * 1024} }, /* Upper 63/64 */
676 { X, 1, 0x5, {0x0100000, 64 * 496 * 1024} }, /* Upper 31/32 */
677 { X, 1, 0x6, {0x0200000, 64 * 480 * 1024} }, /* Upper 15/16 */
678 { X, 1, 0x7, {0x0400000, 64 * 448 * 1024} }, /* Upper 7/8 */
679 { X, 1, 0x8, {0x0800000, 64 * 384 * 1024} }, /* Upper 3/4 */
680 { X, 1, 0x9, {0x1000000, 64 * 256 * 1024} }, /* Upper 1/2 */
681
682 { X, X, 0xa, {0x0000000, 0x0000000} }, /* NONE */
683 { X, X, 0xb, {0x0000000, 0x0000000} }, /* NONE */
684 { X, X, 0xc, {0x0000000, 0x0000000} }, /* NONE */
685 { X, X, 0xd, {0x0000000, 0x0000000} }, /* NONE */
686 { X, X, 0xe, {0x0000000, 0x0000000} }, /* NONE */
687 { X, X, 0xf, {0x0000000, 0x0000000} }, /* NONE */
688};
689
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800690struct w25q_range w25x10_ranges[] = {
691 { X, X, 0, {0, 0} }, /* none */
692 { 0, 0, 0x1, {0x010000, 64 * 1024} },
693 { 0, 1, 0x1, {0x000000, 64 * 1024} },
694 { X, X, 0x2, {0x000000, 128 * 1024} },
695 { X, X, 0x3, {0x000000, 128 * 1024} },
696};
697
698struct w25q_range w25x20_ranges[] = {
699 { X, X, 0, {0, 0} }, /* none */
700 { 0, 0, 0x1, {0x030000, 64 * 1024} },
701 { 0, 0, 0x2, {0x020000, 128 * 1024} },
702 { 0, 1, 0x1, {0x000000, 64 * 1024} },
703 { 0, 1, 0x2, {0x000000, 128 * 1024} },
704 { 0, X, 0x3, {0x000000, 256 * 1024} },
705};
706
David Hendricks470ca952010-08-13 14:01:53 -0700707struct w25q_range w25x40_ranges[] = {
708 { X, X, 0, {0, 0} }, /* none */
709 { 0, 0, 0x1, {0x070000, 64 * 1024} },
710 { 0, 0, 0x2, {0x060000, 128 * 1024} },
711 { 0, 0, 0x3, {0x040000, 256 * 1024} },
712 { 0, 1, 0x1, {0x000000, 64 * 1024} },
713 { 0, 1, 0x2, {0x000000, 128 * 1024} },
714 { 0, 1, 0x3, {0x000000, 256 * 1024} },
715 { 0, X, 0x4, {0x000000, 512 * 1024} },
David Hendricksb389abb2016-06-17 16:47:00 -0700716 { 0, X, 0x5, {0x000000, 512 * 1024} },
717 { 0, X, 0x6, {0x000000, 512 * 1024} },
718 { 0, X, 0x7, {0x000000, 512 * 1024} },
David Hendricks470ca952010-08-13 14:01:53 -0700719};
720
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800721struct w25q_range w25x80_ranges[] = {
722 { X, X, 0, {0, 0} }, /* none */
723 { 0, 0, 0x1, {0x0F0000, 64 * 1024} },
724 { 0, 0, 0x2, {0x0E0000, 128 * 1024} },
725 { 0, 0, 0x3, {0x0C0000, 256 * 1024} },
726 { 0, 0, 0x4, {0x080000, 512 * 1024} },
727 { 0, 1, 0x1, {0x000000, 64 * 1024} },
728 { 0, 1, 0x2, {0x000000, 128 * 1024} },
729 { 0, 1, 0x3, {0x000000, 256 * 1024} },
730 { 0, 1, 0x4, {0x000000, 512 * 1024} },
731 { 0, X, 0x5, {0x000000, 1024 * 1024} },
732 { 0, X, 0x6, {0x000000, 1024 * 1024} },
733 { 0, X, 0x7, {0x000000, 1024 * 1024} },
734};
735
Martin Rothf3c3d5f2017-04-28 14:56:41 -0600736static struct w25q_range gd25q40_cmp0_ranges[] = {
737 { X, X, 0, {0, 0} }, /* None */
738 { 0, 0, 0x1, {0x070000, 64 * 1024} },
739 { 0, 0, 0x2, {0x060000, 128 * 1024} },
740 { 0, 0, 0x3, {0x040000, 256 * 1024} },
741 { 0, 1, 0x1, {0x000000, 64 * 1024} },
742 { 0, 1, 0x2, {0x000000, 128 * 1024} },
743 { 0, 1, 0x3, {0x000000, 256 * 1024} },
744 { 0, X, 0x4, {0x000000, 512 * 1024} }, /* All */
745 { 0, X, 0x5, {0x000000, 512 * 1024} }, /* All */
746 { 0, X, 0x6, {0x000000, 512 * 1024} }, /* All */
747 { 0, X, 0x7, {0x000000, 512 * 1024} }, /* All */
748 { 1, 0, 0x1, {0x07F000, 4 * 1024} },
749 { 1, 0, 0x2, {0x07E000, 8 * 1024} },
750 { 1, 0, 0x3, {0x07C000, 16 * 1024} },
751 { 1, 0, 0x4, {0x078000, 32 * 1024} },
752 { 1, 0, 0x5, {0x078000, 32 * 1024} },
753 { 1, 0, 0x6, {0x078000, 32 * 1024} },
754 { 1, 1, 0x1, {0x000000, 4 * 1024} },
755 { 1, 1, 0x2, {0x000000, 8 * 1024} },
756 { 1, 1, 0x3, {0x000000, 16 * 1024} },
757 { 1, 1, 0x4, {0x000000, 32 * 1024} },
758 { 1, 1, 0x5, {0x000000, 32 * 1024} },
759 { 1, 1, 0x6, {0x000000, 32 * 1024} },
760 { 1, X, 0x7, {0x000000, 512 * 1024} }, /* All */
761};
762
763static struct w25q_range gd25q40_cmp1_ranges[] = {
764 { X, X, 0x0, {0x000000, 512 * 1024} }, /* ALL */
765 { 0, 0, 0x1, {0x000000, 448 * 1024} },
766 { 0, 0, 0x2, {0x000000, 384 * 1024} },
767 { 0, 0, 0x3, {0x000000, 256 * 1024} },
768
769 { 0, 1, 0x1, {0x010000, 448 * 1024} },
770 { 0, 1, 0x2, {0x020000, 384 * 1024} },
771 { 0, 1, 0x3, {0x040000, 256 * 1024} },
772
773 { 0, X, 0x4, {0x000000, 0} }, /* None */
774 { 0, X, 0x5, {0x000000, 0} }, /* None */
775 { 0, X, 0x6, {0x000000, 0} }, /* None */
776 { 0, X, 0x7, {0x000000, 0} }, /* None */
777
778 { 1, 0, 0x1, {0x000000, 508 * 1024} },
779 { 1, 0, 0x2, {0x000000, 504 * 1024} },
780 { 1, 0, 0x3, {0x000000, 496 * 1024} },
781 { 1, 0, 0x4, {0x000000, 480 * 1024} },
782 { 1, 0, 0x5, {0x000000, 480 * 1024} },
783 { 1, 0, 0x6, {0x000000, 480 * 1024} },
784
785 { 1, 1, 0x1, {0x001000, 508 * 1024} },
786 { 1, 1, 0x2, {0x002000, 504 * 1024} },
787 { 1, 1, 0x3, {0x004000, 496 * 1024} },
788 { 1, 1, 0x4, {0x008000, 480 * 1024} },
789 { 1, 1, 0x5, {0x008000, 480 * 1024} },
790 { 1, 1, 0x6, {0x008000, 480 * 1024} },
791
792 { 1, X, 0x7, {0x000000, 0} }, /* None */
793};
794
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -0700795static struct w25q_range gd25q64_ranges[] = {
796 { X, X, 0, {0, 0} }, /* none */
797 { 0, 0, 0x1, {0x7e0000, 128 * 1024} },
798 { 0, 0, 0x2, {0x7c0000, 256 * 1024} },
799 { 0, 0, 0x3, {0x780000, 512 * 1024} },
800 { 0, 0, 0x4, {0x700000, 1024 * 1024} },
801 { 0, 0, 0x5, {0x600000, 2048 * 1024} },
802 { 0, 0, 0x6, {0x400000, 4096 * 1024} },
803
804 { 0, 1, 0x1, {0x000000, 128 * 1024} },
805 { 0, 1, 0x2, {0x000000, 256 * 1024} },
806 { 0, 1, 0x3, {0x000000, 512 * 1024} },
807 { 0, 1, 0x4, {0x000000, 1024 * 1024} },
808 { 0, 1, 0x5, {0x000000, 2048 * 1024} },
809 { 0, 1, 0x6, {0x000000, 4096 * 1024} },
810 { X, X, 0x7, {0x000000, 8192 * 1024} },
811
812 { 1, 0, 0x1, {0x7ff000, 4 * 1024} },
813 { 1, 0, 0x2, {0x7fe000, 8 * 1024} },
814 { 1, 0, 0x3, {0x7fc000, 16 * 1024} },
815 { 1, 0, 0x4, {0x7f8000, 32 * 1024} },
816 { 1, 0, 0x5, {0x7f8000, 32 * 1024} },
817 { 1, 0, 0x6, {0x7f8000, 32 * 1024} },
818
819 { 1, 1, 0x1, {0x000000, 4 * 1024} },
820 { 1, 1, 0x2, {0x000000, 8 * 1024} },
821 { 1, 1, 0x3, {0x000000, 16 * 1024} },
822 { 1, 1, 0x4, {0x000000, 32 * 1024} },
823 { 1, 1, 0x5, {0x000000, 32 * 1024} },
824 { 1, 1, 0x6, {0x000000, 32 * 1024} },
825};
826
Louis Yung-Chieh Loc8ec7152012-09-17 17:38:35 +0800827static struct w25q_range a25l040_ranges[] = {
828 { X, X, 0x0, {0, 0} }, /* none */
829 { X, X, 0x1, {0x70000, 64 * 1024} },
830 { X, X, 0x2, {0x60000, 128 * 1024} },
831 { X, X, 0x3, {0x40000, 256 * 1024} },
832 { X, X, 0x4, {0x00000, 512 * 1024} },
833 { X, X, 0x5, {0x00000, 512 * 1024} },
834 { X, X, 0x6, {0x00000, 512 * 1024} },
835 { X, X, 0x7, {0x00000, 512 * 1024} },
836};
837
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700838static uint8_t do_read_status(const struct flashctx *flash)
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +0530839{
Patrick Georgif3fa2992017-02-02 16:24:44 +0100840 if (flash->chip->read_status)
841 return flash->chip->read_status(flash);
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +0530842 else
843 return spi_read_status_register(flash);
844}
845
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700846static int do_write_status(const struct flashctx *flash, int status)
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +0530847{
Patrick Georgif3fa2992017-02-02 16:24:44 +0100848 if (flash->chip->write_status)
849 return flash->chip->write_status(flash, status);
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +0530850 else
851 return spi_write_status_register(flash, status);
852}
853
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700854/* FIXME: Move to spi25.c if it's a JEDEC standard opcode */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700855static uint8_t w25q_read_status_register_2(const struct flashctx *flash)
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700856{
857 static const unsigned char cmd[JEDEC_RDSR_OUTSIZE] = { 0x35 };
858 unsigned char readarr[2];
859 int ret;
860
861 /* Read Status Register */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700862 ret = spi_send_command(flash, sizeof(cmd), sizeof(readarr), cmd, readarr);
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700863 if (ret) {
864 /*
865 * FIXME: make this a benign failure for now in case we are
866 * unable to execute the opcode
867 */
868 msg_cdbg("RDSR2 failed!\n");
869 readarr[0] = 0x00;
870 }
871
872 return readarr[0];
873}
874
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800875/* Given a flash chip, this function returns its range table. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700876static int w25_range_table(const struct flashctx *flash,
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800877 struct w25q_range **w25q_ranges,
878 int *num_entries)
David Hendricksf7924d12010-06-10 21:26:44 -0700879{
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800880 *w25q_ranges = 0;
881 *num_entries = 0;
David Hendricksf7924d12010-06-10 21:26:44 -0700882
Patrick Georgif3fa2992017-02-02 16:24:44 +0100883 switch (flash->chip->manufacture_id) {
David Hendricksd494b0a2010-08-16 16:28:50 -0700884 case WINBOND_NEX_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +0100885 switch(flash->chip->model_id) {
David Hendricksc801adb2010-12-09 16:58:56 -0800886 case WINBOND_NEX_W25X10:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800887 *w25q_ranges = w25x10_ranges;
888 *num_entries = ARRAY_SIZE(w25x10_ranges);
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800889 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800890 case WINBOND_NEX_W25X20:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800891 *w25q_ranges = w25x20_ranges;
892 *num_entries = ARRAY_SIZE(w25x20_ranges);
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800893 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800894 case WINBOND_NEX_W25X40:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800895 *w25q_ranges = w25x40_ranges;
896 *num_entries = ARRAY_SIZE(w25x40_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700897 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800898 case WINBOND_NEX_W25X80:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800899 *w25q_ranges = w25x80_ranges;
900 *num_entries = ARRAY_SIZE(w25x80_ranges);
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800901 break;
Patrick Georgicc04a452017-02-06 12:14:43 +0100902 case WINBOND_NEX_W25Q80_V:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800903 *w25q_ranges = w25q80_ranges;
904 *num_entries = ARRAY_SIZE(w25q80_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700905 break;
Patrick Georgicc04a452017-02-06 12:14:43 +0100906 case WINBOND_NEX_W25Q16_V:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800907 *w25q_ranges = w25q16_ranges;
908 *num_entries = ARRAY_SIZE(w25q16_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700909 break;
Patrick Georgicc04a452017-02-06 12:14:43 +0100910 case WINBOND_NEX_W25Q32_V:
911 case WINBOND_NEX_W25Q32_W:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800912 *w25q_ranges = w25q32_ranges;
913 *num_entries = ARRAY_SIZE(w25q32_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700914 break;
Patrick Georgicc04a452017-02-06 12:14:43 +0100915 case WINBOND_NEX_W25Q64_V:
916 case WINBOND_NEX_W25Q64_W:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800917 *w25q_ranges = w25q64_ranges;
918 *num_entries = ARRAY_SIZE(w25q64_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700919 break;
Martin Rothee8dcf92017-05-10 19:16:19 -0600920 case WINBOND_NEX_W25Q128J:
Patrick Georgicc04a452017-02-06 12:14:43 +0100921 case WINBOND_NEX_W25Q128_V:
922 case WINBOND_NEX_W25Q128_W:
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700923 if (w25q_read_status_register_2(flash) & (1 << 6)) {
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700924 /* CMP == 1 */
925 *w25q_ranges = w25rq128_cmp1_ranges;
926 *num_entries = ARRAY_SIZE(w25rq128_cmp1_ranges);
927 } else {
928 /* CMP == 0 */
929 *w25q_ranges = w25rq128_cmp0_ranges;
930 *num_entries = ARRAY_SIZE(w25rq128_cmp0_ranges);
931 }
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530932 break;
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800933 case WINBOND_NEX_W25Q256JV:
934 if (w25q_read_status_register_2(flash) & (1 << 6)) {
935 /* CMP == 1 */
936 *w25q_ranges = w25rq256_cmp1_ranges;
937 *num_entries = ARRAY_SIZE(w25rq256_cmp1_ranges);
938 } else {
939 /* CMP == 0 */
940 *w25q_ranges = w25rq256_cmp0_ranges;
941 *num_entries = ARRAY_SIZE(w25rq256_cmp0_ranges);
942 }
943 break;
David Hendricksd494b0a2010-08-16 16:28:50 -0700944 default:
945 msg_cerr("%s() %d: WINBOND flash chip mismatch (0x%04x)"
946 ", aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +0100947 flash->chip->model_id);
David Hendricksd494b0a2010-08-16 16:28:50 -0700948 return -1;
949 }
David Hendricks2c4a76c2010-06-28 14:00:43 -0700950 break;
David Hendricks57566ed2010-08-16 18:24:45 -0700951 case EON_ID_NOPREFIX:
Patrick Georgif3fa2992017-02-02 16:24:44 +0100952 switch (flash->chip->model_id) {
David Hendricksc801adb2010-12-09 16:58:56 -0800953 case EON_EN25F40:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800954 *w25q_ranges = en25f40_ranges;
955 *num_entries = ARRAY_SIZE(en25f40_ranges);
David Hendricks57566ed2010-08-16 18:24:45 -0700956 break;
David Hendrickse185bf22011-05-24 15:34:18 -0700957 case EON_EN25Q40:
958 *w25q_ranges = en25q40_ranges;
959 *num_entries = ARRAY_SIZE(en25q40_ranges);
960 break;
961 case EON_EN25Q80:
962 *w25q_ranges = en25q80_ranges;
963 *num_entries = ARRAY_SIZE(en25q80_ranges);
964 break;
965 case EON_EN25Q32:
966 *w25q_ranges = en25q32_ranges;
967 *num_entries = ARRAY_SIZE(en25q32_ranges);
968 break;
969 case EON_EN25Q64:
970 *w25q_ranges = en25q64_ranges;
971 *num_entries = ARRAY_SIZE(en25q64_ranges);
972 break;
973 case EON_EN25Q128:
974 *w25q_ranges = en25q128_ranges;
975 *num_entries = ARRAY_SIZE(en25q128_ranges);
976 break;
Marc Jonesb2f90022014-04-29 17:37:23 -0600977 case EON_EN25S64:
978 *w25q_ranges = en25s64_ranges;
979 *num_entries = ARRAY_SIZE(en25s64_ranges);
980 break;
David Hendricks57566ed2010-08-16 18:24:45 -0700981 default:
982 msg_cerr("%s():%d: EON flash chip mismatch (0x%04x)"
983 ", aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +0100984 flash->chip->model_id);
David Hendricks57566ed2010-08-16 18:24:45 -0700985 return -1;
986 }
987 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800988 case MACRONIX_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +0100989 switch (flash->chip->model_id) {
David Hendricksf8f00c72011-02-01 12:39:46 -0800990 case MACRONIX_MX25L1005:
991 *w25q_ranges = mx25l1005_ranges;
992 *num_entries = ARRAY_SIZE(mx25l1005_ranges);
993 break;
994 case MACRONIX_MX25L2005:
995 *w25q_ranges = mx25l2005_ranges;
996 *num_entries = ARRAY_SIZE(mx25l2005_ranges);
997 break;
998 case MACRONIX_MX25L4005:
999 *w25q_ranges = mx25l4005_ranges;
1000 *num_entries = ARRAY_SIZE(mx25l4005_ranges);
1001 break;
1002 case MACRONIX_MX25L8005:
1003 *w25q_ranges = mx25l8005_ranges;
1004 *num_entries = ARRAY_SIZE(mx25l8005_ranges);
1005 break;
1006 case MACRONIX_MX25L1605:
1007 /* FIXME: MX25L1605 and MX25L1605D have different write
1008 * protection capabilities, but share IDs */
1009 *w25q_ranges = mx25l1605d_ranges;
1010 *num_entries = ARRAY_SIZE(mx25l1605d_ranges);
1011 break;
David Hendricksc801adb2010-12-09 16:58:56 -08001012 case MACRONIX_MX25L3205:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001013 *w25q_ranges = mx25l3205d_ranges;
1014 *num_entries = ARRAY_SIZE(mx25l3205d_ranges);
David Hendricksac72e362010-08-16 18:20:03 -07001015 break;
Vincent Palatin87e092a2013-02-28 15:46:14 -08001016 case MACRONIX_MX25U3235E:
1017 *w25q_ranges = mx25u3235e_ranges;
1018 *num_entries = ARRAY_SIZE(mx25u3235e_ranges);
1019 break;
Jongpil66a96492014-08-14 17:59:06 +09001020 case MACRONIX_MX25U6435E:
1021 *w25q_ranges = mx25u6435e_ranges;
1022 *num_entries = ARRAY_SIZE(mx25u6435e_ranges);
1023 break;
Alex Lu831c6092017-11-02 23:19:34 -07001024 case MACRONIX_MX25U12835F:
1025 *w25q_ranges = mx25u12835f_ranges;
1026 *num_entries = ARRAY_SIZE(mx25u12835f_ranges);
1027 break;
David Hendricksac72e362010-08-16 18:20:03 -07001028 default:
1029 msg_cerr("%s():%d: MXIC flash chip mismatch (0x%04x)"
1030 ", aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +01001031 flash->chip->model_id);
David Hendricksac72e362010-08-16 18:20:03 -07001032 return -1;
1033 }
1034 break;
David Hendricksbfa624b2012-07-24 12:47:59 -07001035 case ST_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +01001036 switch(flash->chip->model_id) {
David Hendricksbfa624b2012-07-24 12:47:59 -07001037 case ST_N25Q064__1E:
1038 case ST_N25Q064__3E:
1039 *w25q_ranges = n25q064_ranges;
1040 *num_entries = ARRAY_SIZE(n25q064_ranges);
1041 break;
1042 default:
1043 msg_cerr("%s() %d: Micron flash chip mismatch"
1044 " (0x%04x), aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +01001045 flash->chip->model_id);
David Hendricksbfa624b2012-07-24 12:47:59 -07001046 return -1;
1047 }
1048 break;
Bryan Freed9a0051f2012-05-22 16:06:09 -07001049 case GIGADEVICE_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +01001050 switch(flash->chip->model_id) {
Bryan Freed9a0051f2012-05-22 16:06:09 -07001051 case GIGADEVICE_GD25LQ32:
1052 *w25q_ranges = w25q32_ranges;
1053 *num_entries = ARRAY_SIZE(w25q32_ranges);
1054 break;
Martin Rothf3c3d5f2017-04-28 14:56:41 -06001055 case GIGADEVICE_GD25Q40:
1056 if (w25q_read_status_register_2(flash) & (1 << 6)) {
1057 /* CMP == 1 */
1058 *w25q_ranges = gd25q40_cmp1_ranges;
1059 *num_entries = ARRAY_SIZE(gd25q40_cmp1_ranges);
1060 } else {
1061 *w25q_ranges = gd25q40_cmp0_ranges;
1062 *num_entries = ARRAY_SIZE(gd25q40_cmp0_ranges);
1063 }
1064 break;
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -07001065 case GIGADEVICE_GD25Q64:
Marc Jonesb18734f2014-04-03 16:19:47 -06001066 case GIGADEVICE_GD25LQ64:
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -07001067 *w25q_ranges = gd25q64_ranges;
1068 *num_entries = ARRAY_SIZE(gd25q64_ranges);
1069 break;
Martin Roth1fd87ed2017-02-27 20:50:50 -07001070 case GIGADEVICE_GD25Q128:
Aaron Durbin6c957d72018-08-20 09:31:01 -06001071 case GIGADEVICE_GD25LQ128CD:
Martin Roth1fd87ed2017-02-27 20:50:50 -07001072 if (w25q_read_status_register_2(flash) & (1 << 6)) {
1073 /* CMP == 1 */
1074 *w25q_ranges = w25rq128_cmp1_ranges;
1075 *num_entries = ARRAY_SIZE(w25rq128_cmp1_ranges);
1076 } else {
1077 /* CMP == 0 */
1078 *w25q_ranges = w25rq128_cmp0_ranges;
1079 *num_entries = ARRAY_SIZE(w25rq128_cmp0_ranges);
1080 }
1081 break;
Duncan Laurie0c383552019-03-16 12:35:16 -07001082 case GIGADEVICE_GD25Q256D:
1083 *w25q_ranges = w25rq256_cmp0_ranges;
1084 *num_entries = ARRAY_SIZE(w25rq256_cmp0_ranges);
1085 break;
Bryan Freed9a0051f2012-05-22 16:06:09 -07001086 default:
1087 msg_cerr("%s() %d: GigaDevice flash chip mismatch"
1088 " (0x%04x), aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +01001089 flash->chip->model_id);
Bryan Freed9a0051f2012-05-22 16:06:09 -07001090 return -1;
1091 }
1092 break;
Louis Yung-Chieh Loc8ec7152012-09-17 17:38:35 +08001093 case AMIC_ID_NOPREFIX:
Patrick Georgif3fa2992017-02-02 16:24:44 +01001094 switch(flash->chip->model_id) {
Louis Yung-Chieh Loc8ec7152012-09-17 17:38:35 +08001095 case AMIC_A25L040:
1096 *w25q_ranges = a25l040_ranges;
1097 *num_entries = ARRAY_SIZE(a25l040_ranges);
1098 break;
1099 default:
1100 msg_cerr("%s() %d: AMIC flash chip mismatch"
1101 " (0x%04x), aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +01001102 flash->chip->model_id);
Louis Yung-Chieh Loc8ec7152012-09-17 17:38:35 +08001103 return -1;
1104 }
1105 break;
Furquan Shaikhb4df8ef2017-01-05 15:05:35 -08001106 case ATMEL_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +01001107 switch(flash->chip->model_id) {
Furquan Shaikhb4df8ef2017-01-05 15:05:35 -08001108 case ATMEL_AT25SL128A:
1109 if (w25q_read_status_register_2(flash) & (1 << 6)) {
1110 /* CMP == 1 */
1111 *w25q_ranges = w25rq128_cmp1_ranges;
1112 *num_entries = ARRAY_SIZE(w25rq128_cmp1_ranges);
1113 } else {
1114 /* CMP == 0 */
1115 *w25q_ranges = w25rq128_cmp0_ranges;
1116 *num_entries = ARRAY_SIZE(w25rq128_cmp0_ranges);
1117 }
1118 break;
1119 default:
1120 msg_cerr("%s() %d: Atmel flash chip mismatch"
1121 " (0x%04x), aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +01001122 flash->chip->model_id);
Furquan Shaikhb4df8ef2017-01-05 15:05:35 -08001123 return -1;
1124 }
1125 break;
David Hendricksf7924d12010-06-10 21:26:44 -07001126 default:
David Hendricksd494b0a2010-08-16 16:28:50 -07001127 msg_cerr("%s: flash vendor (0x%x) not found, aborting\n",
Patrick Georgif3fa2992017-02-02 16:24:44 +01001128 __func__, flash->chip->manufacture_id);
David Hendricksf7924d12010-06-10 21:26:44 -07001129 return -1;
1130 }
1131
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001132 return 0;
1133}
1134
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001135int w25_range_to_status(const struct flashctx *flash,
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001136 unsigned int start, unsigned int len,
1137 struct w25q_status *status)
1138{
1139 struct w25q_range *w25q_ranges;
1140 int i, range_found = 0;
1141 int num_entries;
1142
1143 if (w25_range_table(flash, &w25q_ranges, &num_entries)) return -1;
David Hendricksf7924d12010-06-10 21:26:44 -07001144 for (i = 0; i < num_entries; i++) {
1145 struct wp_range *r = &w25q_ranges[i].range;
1146
1147 msg_cspew("comparing range 0x%x 0x%x / 0x%x 0x%x\n",
1148 start, len, r->start, r->len);
1149 if ((start == r->start) && (len == r->len)) {
David Hendricksd494b0a2010-08-16 16:28:50 -07001150 status->bp0 = w25q_ranges[i].bp & 1;
1151 status->bp1 = w25q_ranges[i].bp >> 1;
1152 status->bp2 = w25q_ranges[i].bp >> 2;
1153 status->tb = w25q_ranges[i].tb;
1154 status->sec = w25q_ranges[i].sec;
David Hendricksf7924d12010-06-10 21:26:44 -07001155
1156 range_found = 1;
1157 break;
1158 }
1159 }
1160
1161 if (!range_found) {
1162 msg_cerr("matching range not found\n");
1163 return -1;
1164 }
David Hendricksd494b0a2010-08-16 16:28:50 -07001165 return 0;
1166}
1167
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001168int w25_status_to_range(const struct flashctx *flash,
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001169 const struct w25q_status *status,
1170 unsigned int *start, unsigned int *len)
1171{
1172 struct w25q_range *w25q_ranges;
1173 int i, status_found = 0;
1174 int num_entries;
1175
1176 if (w25_range_table(flash, &w25q_ranges, &num_entries)) return -1;
1177 for (i = 0; i < num_entries; i++) {
1178 int bp;
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +08001179 int table_bp, table_tb, table_sec;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001180
1181 bp = status->bp0 | (status->bp1 << 1) | (status->bp2 << 2);
1182 msg_cspew("comparing 0x%x 0x%x / 0x%x 0x%x / 0x%x 0x%x\n",
1183 bp, w25q_ranges[i].bp,
1184 status->tb, w25q_ranges[i].tb,
1185 status->sec, w25q_ranges[i].sec);
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +08001186 table_bp = w25q_ranges[i].bp;
1187 table_tb = w25q_ranges[i].tb;
1188 table_sec = w25q_ranges[i].sec;
1189 if ((bp == table_bp || table_bp == X) &&
1190 (status->tb == table_tb || table_tb == X) &&
1191 (status->sec == table_sec || table_sec == X)) {
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001192 *start = w25q_ranges[i].range.start;
1193 *len = w25q_ranges[i].range.len;
1194
1195 status_found = 1;
1196 break;
1197 }
1198 }
1199
1200 if (!status_found) {
1201 msg_cerr("matching status not found\n");
1202 return -1;
1203 }
1204 return 0;
1205}
1206
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001207/* Given a [start, len], this function calls w25_range_to_status() to convert
1208 * it to flash-chip-specific range bits, then sets into status register.
1209 */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001210static int w25_set_range(const struct flashctx *flash,
David Hendricksd494b0a2010-08-16 16:28:50 -07001211 unsigned int start, unsigned int len)
1212{
1213 struct w25q_status status;
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001214 int tmp = 0;
1215 int expected = 0;
David Hendricksd494b0a2010-08-16 16:28:50 -07001216
1217 memset(&status, 0, sizeof(status));
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05301218 tmp = do_read_status(flash);
David Hendricksd494b0a2010-08-16 16:28:50 -07001219 memcpy(&status, &tmp, 1);
1220 msg_cdbg("%s: old status: 0x%02x\n", __func__, tmp);
1221
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001222 if (w25_range_to_status(flash, start, len, &status)) return -1;
David Hendricksf7924d12010-06-10 21:26:44 -07001223
1224 msg_cdbg("status.busy: %x\n", status.busy);
1225 msg_cdbg("status.wel: %x\n", status.wel);
1226 msg_cdbg("status.bp0: %x\n", status.bp0);
1227 msg_cdbg("status.bp1: %x\n", status.bp1);
1228 msg_cdbg("status.bp2: %x\n", status.bp2);
1229 msg_cdbg("status.tb: %x\n", status.tb);
1230 msg_cdbg("status.sec: %x\n", status.sec);
1231 msg_cdbg("status.srp0: %x\n", status.srp0);
1232
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001233 memcpy(&expected, &status, sizeof(status));
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05301234 do_write_status(flash, expected);
David Hendricksf7924d12010-06-10 21:26:44 -07001235
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05301236 tmp = do_read_status(flash);
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001237 msg_cdbg("%s: new status: 0x%02x\n", __func__, tmp);
1238 if ((tmp & MASK_WP_AREA) == (expected & MASK_WP_AREA)) {
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001239 return 0;
1240 } else {
David Hendricksc801adb2010-12-09 16:58:56 -08001241 msg_cerr("expected=0x%02x, but actual=0x%02x.\n",
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001242 expected, tmp);
1243 return 1;
1244 }
David Hendricksf7924d12010-06-10 21:26:44 -07001245}
1246
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001247/* Print out the current status register value with human-readable text. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001248static int w25_wp_status(const struct flashctx *flash)
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001249{
1250 struct w25q_status status;
1251 int tmp;
David Hendricksce8ded32010-10-08 11:23:38 -07001252 unsigned int start, len;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001253 int ret = 0;
1254
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001255 memset(&status, 0, sizeof(status));
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05301256 tmp = do_read_status(flash);
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001257 memcpy(&status, &tmp, 1);
1258 msg_cinfo("WP: status: 0x%02x\n", tmp);
1259 msg_cinfo("WP: status.srp0: %x\n", status.srp0);
1260 msg_cinfo("WP: write protect is %s.\n",
1261 status.srp0 ? "enabled" : "disabled");
1262
1263 msg_cinfo("WP: write protect range: ");
1264 if (w25_status_to_range(flash, &status, &start, &len)) {
1265 msg_cinfo("(cannot resolve the range)\n");
1266 ret = -1;
1267 } else {
1268 msg_cinfo("start=0x%08x, len=0x%08x\n", start, len);
1269 }
1270
1271 return ret;
1272}
1273
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001274static int w25q_large_range_to_status(const struct flashctx *flash,
1275 unsigned int start, unsigned int len,
1276 struct w25q_status_large *status)
1277{
1278 struct w25q_range *w25q_ranges;
1279 int i, range_found = 0;
1280 int num_entries;
1281
1282 if (w25_range_table(flash, &w25q_ranges, &num_entries))
1283 return -1;
1284 for (i = 0; i < num_entries; i++) {
1285 struct wp_range *r = &w25q_ranges[i].range;
1286
1287 msg_cspew("comparing range 0x%x 0x%x / 0x%x 0x%x\n",
1288 start, len, r->start, r->len);
1289 if ((start == r->start) && (len == r->len)) {
1290 status->bp0 = w25q_ranges[i].bp & 1;
1291 status->bp1 = w25q_ranges[i].bp >> 1;
1292 status->bp2 = w25q_ranges[i].bp >> 2;
1293 status->bp3 = w25q_ranges[i].bp >> 3;
1294 status->tb = w25q_ranges[i].tb;
1295
1296 range_found = 1;
1297 break;
1298 }
1299 }
1300
1301 if (!range_found) {
1302 msg_cerr("matching range not found\n");
1303 return -1;
1304 }
1305 return 0;
1306}
1307
1308static int w25_large_status_to_range(const struct flashctx *flash,
1309 const struct w25q_status_large *status,
1310 unsigned int *start, unsigned int *len)
1311{
1312 struct w25q_range *w25q_ranges;
1313 int i, status_found = 0;
1314 int num_entries;
1315
1316 if (w25_range_table(flash, &w25q_ranges, &num_entries))
1317 return -1;
1318 for (i = 0; i < num_entries; i++) {
1319 int bp;
1320 int table_bp, table_tb;
1321
1322 bp = status->bp0 | (status->bp1 << 1) | (status->bp2 << 2) |
1323 (status->bp3 << 3);
1324 msg_cspew("comparing 0x%x 0x%x / 0x%x 0x%x\n",
1325 bp, w25q_ranges[i].bp,
1326 status->tb, w25q_ranges[i].tb);
1327 table_bp = w25q_ranges[i].bp;
1328 table_tb = w25q_ranges[i].tb;
1329 if ((bp == table_bp || table_bp == X) &&
1330 (status->tb == table_tb || table_tb == X)) {
1331 *start = w25q_ranges[i].range.start;
1332 *len = w25q_ranges[i].range.len;
1333
1334 status_found = 1;
1335 break;
1336 }
1337 }
1338
1339 if (!status_found) {
1340 msg_cerr("matching status not found\n");
1341 return -1;
1342 }
1343 return 0;
1344}
1345
1346/* Given a [start, len], this function calls w25_range_to_status() to convert
1347 * it to flash-chip-specific range bits, then sets into status register.
1348 * Returns 0 if successful, -1 on error, and 1 if reading back was different.
1349 */
1350static int w25q_large_set_range(const struct flashctx *flash,
1351 unsigned int start, unsigned int len)
1352{
1353 struct w25q_status_large status;
1354 int tmp;
1355 int expected = 0;
1356
1357 memset(&status, 0, sizeof(status));
1358 tmp = do_read_status(flash);
1359 memcpy(&status, &tmp, 1);
1360 msg_cdbg("%s: old status: 0x%02x\n", __func__, tmp);
1361
1362 if (w25q_large_range_to_status(flash, start, len, &status))
1363 return -1;
1364
1365 msg_cdbg("status.busy: %x\n", status.busy);
1366 msg_cdbg("status.wel: %x\n", status.wel);
1367 msg_cdbg("status.bp0: %x\n", status.bp0);
1368 msg_cdbg("status.bp1: %x\n", status.bp1);
1369 msg_cdbg("status.bp2: %x\n", status.bp2);
1370 msg_cdbg("status.bp3: %x\n", status.bp3);
1371 msg_cdbg("status.tb: %x\n", status.tb);
1372 msg_cdbg("status.srp0: %x\n", status.srp0);
1373
1374 memcpy(&expected, &status, sizeof(status));
1375 do_write_status(flash, expected);
1376
1377 tmp = do_read_status(flash);
1378 msg_cdbg("%s: new status: 0x%02x\n", __func__, tmp);
1379 if ((tmp & MASK_WP_AREA_LARGE) == (expected & MASK_WP_AREA_LARGE)) {
1380 return 0;
1381 } else {
1382 msg_cerr("expected=0x%02x, but actual=0x%02x.\n",
1383 expected, tmp);
1384 return 1;
1385 }
1386}
1387
1388static int w25q_large_wp_status(const struct flashctx *flash)
1389{
1390 struct w25q_status_large sr1;
1391 struct w25q_status_2 sr2;
1392 uint8_t tmp[2];
1393 unsigned int start, len;
1394 int ret = 0;
1395
1396 memset(&sr1, 0, sizeof(sr1));
1397 tmp[0] = do_read_status(flash);
1398 memcpy(&sr1, &tmp[0], 1);
1399
1400 memset(&sr2, 0, sizeof(sr2));
1401 tmp[1] = w25q_read_status_register_2(flash);
1402 memcpy(&sr2, &tmp[1], 1);
1403
1404 msg_cinfo("WP: status: 0x%02x%02x\n", tmp[1], tmp[0]);
1405 msg_cinfo("WP: status.srp0: %x\n", sr1.srp0);
1406 msg_cinfo("WP: status.srp1: %x\n", sr2.srp1);
1407 msg_cinfo("WP: write protect is %s.\n",
1408 (sr1.srp0 || sr2.srp1) ? "enabled" : "disabled");
1409
1410 msg_cinfo("WP: write protect range: ");
1411 if (w25_large_status_to_range(flash, &sr1, &start, &len)) {
1412 msg_cinfo("(cannot resolve the range)\n");
1413 ret = -1;
1414 } else {
1415 msg_cinfo("start=0x%08x, len=0x%08x\n", start, len);
1416 }
1417
1418 return ret;
1419}
1420
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001421/* Set/clear the SRP0 bit in the status register. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001422static int w25_set_srp0(const struct flashctx *flash, int enable)
David Hendricksf7924d12010-06-10 21:26:44 -07001423{
1424 struct w25q_status status;
1425 int tmp = 0;
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001426 int expected = 0;
David Hendricksf7924d12010-06-10 21:26:44 -07001427
1428 memset(&status, 0, sizeof(status));
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05301429 tmp = do_read_status(flash);
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001430 /* FIXME: this is NOT endian-free copy. */
David Hendricksf7924d12010-06-10 21:26:44 -07001431 memcpy(&status, &tmp, 1);
1432 msg_cdbg("%s: old status: 0x%02x\n", __func__, tmp);
1433
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001434 status.srp0 = enable ? 1 : 0;
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001435 memcpy(&expected, &status, sizeof(status));
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05301436 do_write_status(flash, expected);
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001437
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05301438 tmp = do_read_status(flash);
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001439 msg_cdbg("%s: new status: 0x%02x\n", __func__, tmp);
1440 if ((tmp & MASK_WP_AREA) != (expected & MASK_WP_AREA))
1441 return 1;
David Hendricksf7924d12010-06-10 21:26:44 -07001442
1443 return 0;
1444}
1445
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001446static int w25_enable_writeprotect(const struct flashctx *flash,
David Hendricks1c09f802012-10-03 11:03:48 -07001447 enum wp_mode wp_mode)
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001448{
1449 int ret;
1450
David Hendricks1c09f802012-10-03 11:03:48 -07001451 switch (wp_mode) {
1452 case WP_MODE_HARDWARE:
1453 ret = w25_set_srp0(flash, 1);
1454 break;
1455 default:
1456 msg_cerr("%s(): unsupported write-protect mode\n", __func__);
1457 return 1;
1458 }
1459
David Hendricksc801adb2010-12-09 16:58:56 -08001460 if (ret)
1461 msg_cerr("%s(): error=%d.\n", __func__, ret);
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001462 return ret;
1463}
1464
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001465static int w25_disable_writeprotect(const struct flashctx *flash)
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001466{
1467 int ret;
1468
1469 ret = w25_set_srp0(flash, 0);
David Hendricksc801adb2010-12-09 16:58:56 -08001470 if (ret)
1471 msg_cerr("%s(): error=%d.\n", __func__, ret);
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001472 return ret;
1473}
1474
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001475static int w25_list_ranges(const struct flashctx *flash)
David Hendricks0f7f5382011-02-11 18:12:31 -08001476{
1477 struct w25q_range *w25q_ranges;
1478 int i, num_entries;
1479
1480 if (w25_range_table(flash, &w25q_ranges, &num_entries)) return -1;
1481 for (i = 0; i < num_entries; i++) {
1482 msg_cinfo("start: 0x%06x, length: 0x%06x\n",
1483 w25q_ranges[i].range.start,
1484 w25q_ranges[i].range.len);
1485 }
1486
1487 return 0;
1488}
1489
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001490static int w25q_wp_status(const struct flashctx *flash)
David Hendricks1c09f802012-10-03 11:03:48 -07001491{
1492 struct w25q_status sr1;
1493 struct w25q_status_2 sr2;
David Hendricksf1bd8802012-10-30 11:37:57 -07001494 uint8_t tmp[2];
David Hendricks1c09f802012-10-03 11:03:48 -07001495 unsigned int start, len;
1496 int ret = 0;
1497
1498 memset(&sr1, 0, sizeof(sr1));
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05301499 tmp[0] = do_read_status(flash);
David Hendricksf1bd8802012-10-30 11:37:57 -07001500 memcpy(&sr1, &tmp[0], 1);
David Hendricks1c09f802012-10-03 11:03:48 -07001501
David Hendricksf1bd8802012-10-30 11:37:57 -07001502 memset(&sr2, 0, sizeof(sr2));
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001503 tmp[1] = w25q_read_status_register_2(flash);
David Hendricksf1bd8802012-10-30 11:37:57 -07001504 memcpy(&sr2, &tmp[1], 1);
1505
1506 msg_cinfo("WP: status: 0x%02x%02x\n", tmp[1], tmp[0]);
David Hendricks1c09f802012-10-03 11:03:48 -07001507 msg_cinfo("WP: status.srp0: %x\n", sr1.srp0);
1508 msg_cinfo("WP: status.srp1: %x\n", sr2.srp1);
1509 msg_cinfo("WP: write protect is %s.\n",
1510 (sr1.srp0 || sr2.srp1) ? "enabled" : "disabled");
1511
1512 msg_cinfo("WP: write protect range: ");
1513 if (w25_status_to_range(flash, &sr1, &start, &len)) {
1514 msg_cinfo("(cannot resolve the range)\n");
1515 ret = -1;
1516 } else {
1517 msg_cinfo("start=0x%08x, len=0x%08x\n", start, len);
1518 }
1519
1520 return ret;
1521}
1522
1523/*
1524 * W25Q adds an optional byte to the standard WRSR opcode. If /CS is
1525 * de-asserted after the first byte, then it acts like a JEDEC-standard
1526 * WRSR command. if /CS is asserted, then the next data byte is written
1527 * into status register 2.
1528 */
1529#define W25Q_WRSR_OUTSIZE 0x03
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001530static int w25q_write_status_register_WREN(const struct flashctx *flash, uint8_t s1, uint8_t s2)
David Hendricks1c09f802012-10-03 11:03:48 -07001531{
1532 int result;
1533 struct spi_command cmds[] = {
1534 {
1535 /* FIXME: WRSR requires either EWSR or WREN depending on chip type. */
1536 .writecnt = JEDEC_WREN_OUTSIZE,
1537 .writearr = (const unsigned char[]){ JEDEC_WREN },
1538 .readcnt = 0,
1539 .readarr = NULL,
1540 }, {
1541 .writecnt = W25Q_WRSR_OUTSIZE,
1542 .writearr = (const unsigned char[]){ JEDEC_WRSR, s1, s2 },
1543 .readcnt = 0,
1544 .readarr = NULL,
1545 }, {
1546 .writecnt = 0,
1547 .writearr = NULL,
1548 .readcnt = 0,
1549 .readarr = NULL,
1550 }};
1551
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001552 result = spi_send_multicommand(flash, cmds);
David Hendricks1c09f802012-10-03 11:03:48 -07001553 if (result) {
1554 msg_cerr("%s failed during command execution\n",
1555 __func__);
1556 }
1557
1558 /* WRSR performs a self-timed erase before the changes take effect. */
David Hendricks60824042014-12-11 17:22:06 -08001559 programmer_delay(100 * 1000);
David Hendricks1c09f802012-10-03 11:03:48 -07001560
1561 return result;
1562}
1563
1564/*
1565 * Set/clear the SRP1 bit in status register 2.
1566 * FIXME: make this more generic if other chips use the same SR2 layout
1567 */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001568static int w25q_set_srp1(const struct flashctx *flash, int enable)
David Hendricks1c09f802012-10-03 11:03:48 -07001569{
1570 struct w25q_status sr1;
1571 struct w25q_status_2 sr2;
1572 uint8_t tmp, expected;
1573
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05301574 tmp = do_read_status(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001575 memcpy(&sr1, &tmp, 1);
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001576 tmp = w25q_read_status_register_2(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001577 memcpy(&sr2, &tmp, 1);
1578
1579 msg_cdbg("%s: old status 2: 0x%02x\n", __func__, tmp);
1580
1581 sr2.srp1 = enable ? 1 : 0;
1582
1583 memcpy(&expected, &sr2, 1);
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001584 w25q_write_status_register_WREN(flash, *((uint8_t *)&sr1), *((uint8_t *)&sr2));
David Hendricks1c09f802012-10-03 11:03:48 -07001585
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001586 tmp = w25q_read_status_register_2(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001587 msg_cdbg("%s: new status 2: 0x%02x\n", __func__, tmp);
1588 if ((tmp & MASK_WP2_AREA) != (expected & MASK_WP2_AREA))
1589 return 1;
1590
1591 return 0;
1592}
1593
1594enum wp_mode get_wp_mode(const char *mode_str)
1595{
1596 enum wp_mode wp_mode = WP_MODE_UNKNOWN;
1597
1598 if (!strcasecmp(mode_str, "hardware"))
1599 wp_mode = WP_MODE_HARDWARE;
1600 else if (!strcasecmp(mode_str, "power_cycle"))
1601 wp_mode = WP_MODE_POWER_CYCLE;
1602 else if (!strcasecmp(mode_str, "permanent"))
1603 wp_mode = WP_MODE_PERMANENT;
1604
1605 return wp_mode;
1606}
1607
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001608static int w25q_disable_writeprotect(const struct flashctx *flash,
David Hendricks1c09f802012-10-03 11:03:48 -07001609 enum wp_mode wp_mode)
1610{
1611 int ret = 1;
David Hendricks1c09f802012-10-03 11:03:48 -07001612 struct w25q_status_2 sr2;
1613 uint8_t tmp;
1614
1615 switch (wp_mode) {
1616 case WP_MODE_HARDWARE:
1617 ret = w25_set_srp0(flash, 0);
1618 break;
1619 case WP_MODE_POWER_CYCLE:
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001620 tmp = w25q_read_status_register_2(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001621 memcpy(&sr2, &tmp, 1);
1622 if (sr2.srp1) {
1623 msg_cerr("%s(): must disconnect power to disable "
1624 "write-protection\n", __func__);
1625 } else {
1626 ret = 0;
1627 }
1628 break;
1629 case WP_MODE_PERMANENT:
1630 msg_cerr("%s(): cannot disable permanent write-protection\n",
1631 __func__);
1632 break;
1633 default:
1634 msg_cerr("%s(): invalid mode specified\n", __func__);
1635 break;
1636 }
1637
1638 if (ret)
1639 msg_cerr("%s(): error=%d.\n", __func__, ret);
1640 return ret;
1641}
1642
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001643static int w25q_disable_writeprotect_default(const struct flashctx *flash)
David Hendricks1c09f802012-10-03 11:03:48 -07001644{
1645 return w25q_disable_writeprotect(flash, WP_MODE_HARDWARE);
1646}
1647
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001648static int w25q_enable_writeprotect(const struct flashctx *flash,
David Hendricks1c09f802012-10-03 11:03:48 -07001649 enum wp_mode wp_mode)
1650{
1651 int ret = 1;
1652 struct w25q_status sr1;
1653 struct w25q_status_2 sr2;
1654 uint8_t tmp;
1655
1656 switch (wp_mode) {
1657 case WP_MODE_HARDWARE:
1658 if (w25q_disable_writeprotect(flash, WP_MODE_POWER_CYCLE)) {
1659 msg_cerr("%s(): cannot disable power cycle WP mode\n",
1660 __func__);
1661 break;
1662 }
1663
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05301664 tmp = do_read_status(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001665 memcpy(&sr1, &tmp, 1);
1666 if (sr1.srp0)
1667 ret = 0;
1668 else
1669 ret = w25_set_srp0(flash, 1);
1670
1671 break;
1672 case WP_MODE_POWER_CYCLE:
1673 if (w25q_disable_writeprotect(flash, WP_MODE_HARDWARE)) {
1674 msg_cerr("%s(): cannot disable hardware WP mode\n",
1675 __func__);
1676 break;
1677 }
1678
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001679 tmp = w25q_read_status_register_2(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001680 memcpy(&sr2, &tmp, 1);
1681 if (sr2.srp1)
1682 ret = 0;
1683 else
1684 ret = w25q_set_srp1(flash, 1);
1685
1686 break;
1687 case WP_MODE_PERMANENT:
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05301688 tmp = do_read_status(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001689 memcpy(&sr1, &tmp, 1);
1690 if (sr1.srp0 == 0) {
1691 ret = w25_set_srp0(flash, 1);
1692 if (ret) {
David Hendricksf1bd8802012-10-30 11:37:57 -07001693 msg_perr("%s(): cannot enable SRP0 for "
David Hendricks1c09f802012-10-03 11:03:48 -07001694 "permanent WP\n", __func__);
1695 break;
1696 }
1697 }
1698
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001699 tmp = w25q_read_status_register_2(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001700 memcpy(&sr2, &tmp, 1);
1701 if (sr2.srp1 == 0) {
1702 ret = w25q_set_srp1(flash, 1);
1703 if (ret) {
David Hendricksf1bd8802012-10-30 11:37:57 -07001704 msg_perr("%s(): cannot enable SRP1 for "
David Hendricks1c09f802012-10-03 11:03:48 -07001705 "permanent WP\n", __func__);
1706 break;
1707 }
1708 }
1709
1710 break;
David Hendricksf1bd8802012-10-30 11:37:57 -07001711 default:
1712 msg_perr("%s(): invalid mode %d\n", __func__, wp_mode);
1713 break;
David Hendricks1c09f802012-10-03 11:03:48 -07001714 }
1715
1716 if (ret)
1717 msg_cerr("%s(): error=%d.\n", __func__, ret);
1718 return ret;
1719}
1720
David Hendricksc3496092014-11-13 17:20:55 -08001721/* FIXME: Move to spi25.c if it's a JEDEC standard opcode */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001722uint8_t mx25l_read_config_register(const struct flashctx *flash)
David Hendricksc3496092014-11-13 17:20:55 -08001723{
1724 static const unsigned char cmd[JEDEC_RDSR_OUTSIZE] = { 0x15 };
1725 unsigned char readarr[2]; /* leave room for dummy byte */
1726 int ret;
1727
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001728 ret = spi_send_command(flash, sizeof(cmd), sizeof(readarr), cmd, readarr);
David Hendricksc3496092014-11-13 17:20:55 -08001729 if (ret) {
Duncan Laurie870d8af2019-01-09 18:05:23 -08001730 msg_cdbg("RDCR failed!\n");
David Hendricksc3496092014-11-13 17:20:55 -08001731 readarr[0] = 0x00;
1732 }
1733
1734 return readarr[0];
1735}
David Hendricks1c09f802012-10-03 11:03:48 -07001736/* W25P, W25X, and many flash chips from various vendors */
David Hendricksf7924d12010-06-10 21:26:44 -07001737struct wp wp_w25 = {
David Hendricks0f7f5382011-02-11 18:12:31 -08001738 .list_ranges = w25_list_ranges,
David Hendricksf7924d12010-06-10 21:26:44 -07001739 .set_range = w25_set_range,
1740 .enable = w25_enable_writeprotect,
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001741 .disable = w25_disable_writeprotect,
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001742 .wp_status = w25_wp_status,
David Hendricks1c09f802012-10-03 11:03:48 -07001743
1744};
1745
1746/* W25Q series has features such as a second status register and SFDP */
1747struct wp wp_w25q = {
1748 .list_ranges = w25_list_ranges,
1749 .set_range = w25_set_range,
1750 .enable = w25q_enable_writeprotect,
1751 /*
1752 * By default, disable hardware write-protection. We may change
1753 * this later if we want to add fine-grained write-protect disable
1754 * as a command-line option.
1755 */
1756 .disable = w25q_disable_writeprotect_default,
1757 .wp_status = w25q_wp_status,
David Hendricksf7924d12010-06-10 21:26:44 -07001758};
David Hendrickse0512a72014-07-15 20:30:47 -07001759
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001760/* W25Q large series has 4 block-protect bits */
1761struct wp wp_w25q_large = {
1762 .list_ranges = w25_list_ranges,
1763 .set_range = w25q_large_set_range,
1764 .enable = w25q_enable_writeprotect,
1765 /*
1766 * By default, disable hardware write-protection. We may change
1767 * this later if we want to add fine-grained write-protect disable
1768 * as a command-line option.
1769 */
1770 .disable = w25q_disable_writeprotect_default,
1771 .wp_status = w25q_large_wp_status,
1772};
1773
David Hendricksaf3944a2014-07-28 18:37:40 -07001774struct generic_range gd25q32_cmp0_ranges[] = {
1775 /* none, bp4 and bp3 => don't care */
David Hendricks148a4bf2015-03-13 21:02:42 -07001776 { { }, 0x00, {0, 0} },
1777 { { }, 0x08, {0, 0} },
1778 { { }, 0x10, {0, 0} },
1779 { { }, 0x18, {0, 0} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001780
David Hendricks148a4bf2015-03-13 21:02:42 -07001781 { { }, 0x01, {0x3f0000, 64 * 1024} },
1782 { { }, 0x02, {0x3e0000, 128 * 1024} },
1783 { { }, 0x03, {0x3c0000, 256 * 1024} },
1784 { { }, 0x04, {0x380000, 512 * 1024} },
1785 { { }, 0x05, {0x300000, 1024 * 1024} },
1786 { { }, 0x06, {0x200000, 2048 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001787
David Hendricks148a4bf2015-03-13 21:02:42 -07001788 { { }, 0x09, {0x000000, 64 * 1024} },
1789 { { }, 0x0a, {0x000000, 128 * 1024} },
1790 { { }, 0x0b, {0x000000, 256 * 1024} },
1791 { { }, 0x0c, {0x000000, 512 * 1024} },
1792 { { }, 0x0d, {0x000000, 1024 * 1024} },
1793 { { }, 0x0e, {0x000000, 2048 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001794
1795 /* all, bp4 and bp3 => don't care */
David Hendricks148a4bf2015-03-13 21:02:42 -07001796 { { }, 0x07, {0x000000, 4096 * 1024} },
1797 { { }, 0x0f, {0x000000, 4096 * 1024} },
1798 { { }, 0x17, {0x000000, 4096 * 1024} },
1799 { { }, 0x1f, {0x000000, 4096 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001800
David Hendricks148a4bf2015-03-13 21:02:42 -07001801 { { }, 0x11, {0x3ff000, 4 * 1024} },
1802 { { }, 0x12, {0x3fe000, 8 * 1024} },
1803 { { }, 0x13, {0x3fc000, 16 * 1024} },
1804 { { }, 0x14, {0x3f8000, 32 * 1024} }, /* bp0 => don't care */
1805 { { }, 0x15, {0x3f8000, 32 * 1024} }, /* bp0 => don't care */
1806 { { }, 0x16, {0x3f8000, 32 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001807
David Hendricks148a4bf2015-03-13 21:02:42 -07001808 { { }, 0x19, {0x000000, 4 * 1024} },
1809 { { }, 0x1a, {0x000000, 8 * 1024} },
1810 { { }, 0x1b, {0x000000, 16 * 1024} },
1811 { { }, 0x1c, {0x000000, 32 * 1024} }, /* bp0 => don't care */
1812 { { }, 0x1d, {0x000000, 32 * 1024} }, /* bp0 => don't care */
1813 { { }, 0x1e, {0x000000, 32 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001814};
1815
1816struct generic_range gd25q32_cmp1_ranges[] = {
Martin Roth563a1fe2017-04-18 14:26:27 -06001817 /* All, bp4 and bp3 => don't care */
1818 { { }, 0x00, {0x000000, 4096 * 1024} }, /* All */
1819 { { }, 0x08, {0x000000, 4096 * 1024} },
1820 { { }, 0x10, {0x000000, 4096 * 1024} },
1821 { { }, 0x18, {0x000000, 4096 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001822
David Hendricks148a4bf2015-03-13 21:02:42 -07001823 { { }, 0x01, {0x000000, 4032 * 1024} },
1824 { { }, 0x02, {0x000000, 3968 * 1024} },
1825 { { }, 0x03, {0x000000, 3840 * 1024} },
1826 { { }, 0x04, {0x000000, 3584 * 1024} },
1827 { { }, 0x05, {0x000000, 3 * 1024 * 1024} },
1828 { { }, 0x06, {0x000000, 2 * 1024 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001829
David Hendricks148a4bf2015-03-13 21:02:42 -07001830 { { }, 0x09, {0x010000, 4032 * 1024} },
1831 { { }, 0x0a, {0x020000, 3968 * 1024} },
1832 { { }, 0x0b, {0x040000, 3840 * 1024} },
1833 { { }, 0x0c, {0x080000, 3584 * 1024} },
1834 { { }, 0x0d, {0x100000, 3 * 1024 * 1024} },
1835 { { }, 0x0e, {0x200000, 2 * 1024 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001836
Martin Roth563a1fe2017-04-18 14:26:27 -06001837 /* None, bp4 and bp3 => don't care */
1838 { { }, 0x07, {0, 0} }, /* None */
1839 { { }, 0x0f, {0, 0} },
1840 { { }, 0x17, {0, 0} },
1841 { { }, 0x1f, {0, 0} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001842
David Hendricks148a4bf2015-03-13 21:02:42 -07001843 { { }, 0x11, {0x000000, 4092 * 1024} },
1844 { { }, 0x12, {0x000000, 4088 * 1024} },
1845 { { }, 0x13, {0x000000, 4080 * 1024} },
1846 { { }, 0x14, {0x000000, 4064 * 1024} }, /* bp0 => don't care */
1847 { { }, 0x15, {0x000000, 4064 * 1024} }, /* bp0 => don't care */
1848 { { }, 0x16, {0x000000, 4064 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001849
David Hendricks148a4bf2015-03-13 21:02:42 -07001850 { { }, 0x19, {0x001000, 4092 * 1024} },
1851 { { }, 0x1a, {0x002000, 4088 * 1024} },
1852 { { }, 0x1b, {0x040000, 4080 * 1024} },
1853 { { }, 0x1c, {0x080000, 4064 * 1024} }, /* bp0 => don't care */
1854 { { }, 0x1d, {0x080000, 4064 * 1024} }, /* bp0 => don't care */
1855 { { }, 0x1e, {0x080000, 4064 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001856};
1857
1858static struct generic_wp gd25q32_wp = {
1859 /* TODO: map second status register */
1860 .sr1 = { .bp0_pos = 2, .bp_bits = 5, .srp_pos = 7 },
1861};
1862
David Hendricks1e9d7ca2016-03-14 15:50:34 -07001863struct generic_range gd25q128_cmp0_ranges[] = {
1864 /* none, bp4 and bp3 => don't care, others = 0 */
1865 { { .tb = 0 }, 0x00, {0, 0} },
1866 { { .tb = 0 }, 0x08, {0, 0} },
1867 { { .tb = 0 }, 0x10, {0, 0} },
1868 { { .tb = 0 }, 0x18, {0, 0} },
1869
1870 { { .tb = 0 }, 0x01, {0xfc0000, 256 * 1024} },
1871 { { .tb = 0 }, 0x02, {0xf80000, 512 * 1024} },
1872 { { .tb = 0 }, 0x03, {0xf00000, 1024 * 1024} },
1873 { { .tb = 0 }, 0x04, {0xe00000, 2048 * 1024} },
1874 { { .tb = 0 }, 0x05, {0xc00000, 4096 * 1024} },
1875 { { .tb = 0 }, 0x06, {0x800000, 8192 * 1024} },
1876
1877 { { .tb = 0 }, 0x09, {0x000000, 256 * 1024} },
1878 { { .tb = 0 }, 0x0a, {0x000000, 512 * 1024} },
1879 { { .tb = 0 }, 0x0b, {0x000000, 1024 * 1024} },
1880 { { .tb = 0 }, 0x0c, {0x000000, 2048 * 1024} },
1881 { { .tb = 0 }, 0x0d, {0x000000, 4096 * 1024} },
1882 { { .tb = 0 }, 0x0e, {0x000000, 8192 * 1024} },
1883
1884 /* all, bp4 and bp3 => don't care, others = 1 */
1885 { { .tb = 0 }, 0x07, {0x000000, 16384 * 1024} },
1886 { { .tb = 0 }, 0x0f, {0x000000, 16384 * 1024} },
1887 { { .tb = 0 }, 0x17, {0x000000, 16384 * 1024} },
1888 { { .tb = 0 }, 0x1f, {0x000000, 16384 * 1024} },
1889
1890 { { .tb = 0 }, 0x11, {0xfff000, 4 * 1024} },
1891 { { .tb = 0 }, 0x12, {0xffe000, 8 * 1024} },
1892 { { .tb = 0 }, 0x13, {0xffc000, 16 * 1024} },
1893 { { .tb = 0 }, 0x14, {0xff8000, 32 * 1024} }, /* bp0 => don't care */
1894 { { .tb = 0 }, 0x15, {0xff8000, 32 * 1024} }, /* bp0 => don't care */
1895
1896 { { .tb = 0 }, 0x19, {0x000000, 4 * 1024} },
1897 { { .tb = 0 }, 0x1a, {0x000000, 8 * 1024} },
1898 { { .tb = 0 }, 0x1b, {0x000000, 16 * 1024} },
1899 { { .tb = 0 }, 0x1c, {0x000000, 32 * 1024} }, /* bp0 => don't care */
1900 { { .tb = 0 }, 0x1d, {0x000000, 32 * 1024} }, /* bp0 => don't care */
1901 { { .tb = 0 }, 0x1e, {0x000000, 32 * 1024} },
1902};
1903
1904struct generic_range gd25q128_cmp1_ranges[] = {
1905 /* none, bp4 and bp3 => don't care, others = 0 */
1906 { { .tb = 1 }, 0x00, {0x000000, 16384 * 1024} },
1907 { { .tb = 1 }, 0x08, {0x000000, 16384 * 1024} },
1908 { { .tb = 1 }, 0x10, {0x000000, 16384 * 1024} },
1909 { { .tb = 1 }, 0x18, {0x000000, 16384 * 1024} },
1910
1911 { { .tb = 1 }, 0x01, {0x000000, 16128 * 1024} },
1912 { { .tb = 1 }, 0x02, {0x000000, 15872 * 1024} },
1913 { { .tb = 1 }, 0x03, {0x000000, 15360 * 1024} },
1914 { { .tb = 1 }, 0x04, {0x000000, 14336 * 1024} },
1915 { { .tb = 1 }, 0x05, {0x000000, 12288 * 1024} },
1916 { { .tb = 1 }, 0x06, {0x000000, 8192 * 1024} },
1917
1918 { { .tb = 1 }, 0x09, {0x000000, 16128 * 1024} },
1919 { { .tb = 1 }, 0x0a, {0x000000, 15872 * 1024} },
1920 { { .tb = 1 }, 0x0b, {0x000000, 15360 * 1024} },
1921 { { .tb = 1 }, 0x0c, {0x000000, 14336 * 1024} },
1922 { { .tb = 1 }, 0x0d, {0x000000, 12288 * 1024} },
1923 { { .tb = 1 }, 0x0e, {0x000000, 8192 * 1024} },
1924
1925 /* none, bp4 and bp3 => don't care, others = 1 */
1926 { { .tb = 1 }, 0x07, {0x000000, 16384 * 1024} },
1927 { { .tb = 1 }, 0x08, {0x000000, 16384 * 1024} },
1928 { { .tb = 1 }, 0x0f, {0x000000, 16384 * 1024} },
1929 { { .tb = 1 }, 0x17, {0x000000, 16384 * 1024} },
1930 { { .tb = 1 }, 0x1f, {0x000000, 16384 * 1024} },
1931
1932 { { .tb = 1 }, 0x11, {0x000000, 16380 * 1024} },
1933 { { .tb = 1 }, 0x12, {0x000000, 16376 * 1024} },
1934 { { .tb = 1 }, 0x13, {0x000000, 16368 * 1024} },
1935 { { .tb = 1 }, 0x14, {0x000000, 16352 * 1024} }, /* bp0 => don't care */
1936 { { .tb = 1 }, 0x15, {0x000000, 16352 * 1024} }, /* bp0 => don't care */
1937
1938 { { .tb = 1 }, 0x19, {0x001000, 16380 * 1024} },
1939 { { .tb = 1 }, 0x1a, {0x002000, 16376 * 1024} },
1940 { { .tb = 1 }, 0x1b, {0x004000, 16368 * 1024} },
1941 { { .tb = 1 }, 0x1c, {0x008000, 16352 * 1024} }, /* bp0 => don't care */
1942 { { .tb = 1 }, 0x1d, {0x008000, 16352 * 1024} }, /* bp0 => don't care */
1943 { { .tb = 1 }, 0x1e, {0x008000, 16352 * 1024} },
1944};
1945
1946static struct generic_wp gd25q128_wp = {
1947 /* TODO: map second and third status registers */
1948 .sr1 = { .bp0_pos = 2, .bp_bits = 5, .srp_pos = 7 },
1949};
1950
David Hendricks83541d32014-07-15 20:58:21 -07001951#if 0
1952/* FIXME: MX25L6405D has same ID as MX25L6406 */
1953static struct w25q_range mx25l6405d_ranges[] = {
1954 { X, 0, 0, {0, 0} }, /* none */
1955 { X, 0, 0x1, {0x7e0000, 2 * 64 * 1024} }, /* blocks 126-127 */
1956 { X, 0, 0x2, {0x7c0000, 4 * 64 * 1024} }, /* blocks 124-127 */
1957 { X, 0, 0x3, {0x780000, 8 * 64 * 1024} }, /* blocks 120-127 */
1958 { X, 0, 0x4, {0x700000, 16 * 64 * 1024} }, /* blocks 112-127 */
1959 { X, 0, 0x5, {0x600000, 32 * 64 * 1024} }, /* blocks 96-127 */
1960 { X, 0, 0x6, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
1961 { X, 0, 0x7, {0x000000, 64 * 128 * 1024} }, /* blocks 0-127 */
1962
1963 { X, 1, 0x0, {0x000000, 8192 * 1024} },
1964 { X, 1, 0x1, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
1965 { X, 1, 0x2, {0x000000, 64 * 96 * 1024} }, /* blocks 0-95 */
1966 { X, 1, 0x3, {0x000000, 64 * 112 * 1024} }, /* blocks 0-111 */
1967 { X, 1, 0x4, {0x000000, 64 * 120 * 1024} }, /* blocks 0-119 */
1968 { X, 1, 0x5, {0x000000, 64 * 124 * 1024} }, /* blocks 0-123 */
1969 { X, 1, 0x6, {0x000000, 64 * 126 * 1024} }, /* blocks 0-125 */
1970 { X, 1, 0x7, {0x000000, 64 * 128 * 1024} }, /* blocks 0-127 */
1971};
1972#endif
1973
1974/* FIXME: MX25L6406 has same ID as MX25L6405D */
1975struct generic_range mx25l6406e_ranges[] = {
David Hendricks148a4bf2015-03-13 21:02:42 -07001976 { { }, 0, {0, 0} }, /* none */
1977 { { }, 0x1, {0x7e0000, 64 * 2 * 1024} }, /* blocks 126-127 */
1978 { { }, 0x2, {0x7c0000, 64 * 4 * 1024} }, /* blocks 124-127 */
1979 { { }, 0x3, {0x7a0000, 64 * 8 * 1024} }, /* blocks 120-127 */
1980 { { }, 0x4, {0x700000, 64 * 16 * 1024} }, /* blocks 112-127 */
1981 { { }, 0x5, {0x600000, 64 * 32 * 1024} }, /* blocks 96-127 */
1982 { { }, 0x6, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
David Hendricks83541d32014-07-15 20:58:21 -07001983
David Hendricks148a4bf2015-03-13 21:02:42 -07001984 { { }, 0x7, {0x000000, 64 * 128 * 1024} }, /* all */
1985 { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* all */
1986 { { }, 0x9, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
1987 { { }, 0xa, {0x000000, 64 * 96 * 1024} }, /* blocks 0-95 */
1988 { { }, 0xb, {0x000000, 64 * 112 * 1024} }, /* blocks 0-111 */
1989 { { }, 0xc, {0x000000, 64 * 120 * 1024} }, /* blocks 0-119 */
1990 { { }, 0xd, {0x000000, 64 * 124 * 1024} }, /* blocks 0-123 */
1991 { { }, 0xe, {0x000000, 64 * 126 * 1024} }, /* blocks 0-125 */
1992 { { }, 0xf, {0x000000, 64 * 128 * 1024} }, /* all */
David Hendricks83541d32014-07-15 20:58:21 -07001993};
1994
1995static struct generic_wp mx25l6406e_wp = {
1996 .sr1 = { .bp0_pos = 2, .bp_bits = 4, .srp_pos = 7 },
1997 .ranges = &mx25l6406e_ranges[0],
1998};
David Hendrickse0512a72014-07-15 20:30:47 -07001999
David Hendricksc3496092014-11-13 17:20:55 -08002000struct generic_range mx25l6495f_tb0_ranges[] = {
David Hendricks148a4bf2015-03-13 21:02:42 -07002001 { { }, 0, {0, 0} }, /* none */
2002 { { }, 0x1, {0x7f0000, 64 * 1 * 1024} }, /* block 127 */
2003 { { }, 0x2, {0x7e0000, 64 * 2 * 1024} }, /* blocks 126-127 */
2004 { { }, 0x3, {0x7c0000, 64 * 4 * 1024} }, /* blocks 124-127 */
David Hendricksc3496092014-11-13 17:20:55 -08002005
David Hendricks148a4bf2015-03-13 21:02:42 -07002006 { { }, 0x4, {0x780000, 64 * 8 * 1024} }, /* blocks 120-127 */
2007 { { }, 0x5, {0x700000, 64 * 16 * 1024} }, /* blocks 112-127 */
2008 { { }, 0x6, {0x600000, 64 * 32 * 1024} }, /* blocks 96-127 */
2009 { { }, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
2010 { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* all */
2011 { { }, 0x9, {0x000000, 64 * 128 * 1024} }, /* all */
2012 { { }, 0xa, {0x000000, 64 * 128 * 1024} }, /* all */
2013 { { }, 0xb, {0x000000, 64 * 128 * 1024} }, /* all */
2014 { { }, 0xc, {0x000000, 64 * 128 * 1024} }, /* all */
2015 { { }, 0xd, {0x000000, 64 * 128 * 1024} }, /* all */
2016 { { }, 0xe, {0x000000, 64 * 128 * 1024} }, /* all */
2017 { { }, 0xf, {0x000000, 64 * 128 * 1024} }, /* all */
David Hendricksc3496092014-11-13 17:20:55 -08002018};
2019
2020struct generic_range mx25l6495f_tb1_ranges[] = {
David Hendricks148a4bf2015-03-13 21:02:42 -07002021 { { }, 0, {0, 0} }, /* none */
2022 { { }, 0x1, {0x000000, 64 * 1 * 1024} }, /* block 0 */
2023 { { }, 0x2, {0x000000, 64 * 2 * 1024} }, /* blocks 0-1 */
2024 { { }, 0x3, {0x000000, 64 * 4 * 1024} }, /* blocks 0-3 */
2025 { { }, 0x4, {0x000000, 64 * 8 * 1024} }, /* blocks 0-7 */
2026 { { }, 0x5, {0x000000, 64 * 16 * 1024} }, /* blocks 0-15 */
2027 { { }, 0x6, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
2028 { { }, 0x7, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
2029 { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* all */
2030 { { }, 0x9, {0x000000, 64 * 128 * 1024} }, /* all */
2031 { { }, 0xa, {0x000000, 64 * 128 * 1024} }, /* all */
2032 { { }, 0xb, {0x000000, 64 * 128 * 1024} }, /* all */
2033 { { }, 0xc, {0x000000, 64 * 128 * 1024} }, /* all */
2034 { { }, 0xd, {0x000000, 64 * 128 * 1024} }, /* all */
2035 { { }, 0xe, {0x000000, 64 * 128 * 1024} }, /* all */
2036 { { }, 0xf, {0x000000, 64 * 128 * 1024} }, /* all */
David Hendricksc3496092014-11-13 17:20:55 -08002037};
2038
2039static struct generic_wp mx25l6495f_wp = {
2040 .sr1 = { .bp0_pos = 2, .bp_bits = 4, .srp_pos = 7 },
2041};
2042
Vic Yang848bfd12018-03-23 10:24:07 -07002043struct generic_range mx25l25635f_tb0_ranges[] = {
2044 { { }, 0, {0, 0} }, /* none */
2045 { { }, 0x1, {0x1ff0000, 64 * 1 * 1024} }, /* block 511 */
2046 { { }, 0x2, {0x1fe0000, 64 * 2 * 1024} }, /* blocks 510-511 */
2047 { { }, 0x3, {0x1fc0000, 64 * 4 * 1024} }, /* blocks 508-511 */
2048 { { }, 0x4, {0x1f80000, 64 * 8 * 1024} }, /* blocks 504-511 */
2049 { { }, 0x5, {0x1f00000, 64 * 16 * 1024} }, /* blocks 496-511 */
2050 { { }, 0x6, {0x1e00000, 64 * 32 * 1024} }, /* blocks 480-511 */
2051 { { }, 0x7, {0x1c00000, 64 * 64 * 1024} }, /* blocks 448-511 */
2052 { { }, 0x8, {0x1800000, 64 * 128 * 1024} }, /* blocks 384-511 */
2053 { { }, 0x9, {0x1000000, 64 * 256 * 1024} }, /* blocks 256-511 */
2054 { { }, 0xa, {0x0000000, 64 * 512 * 1024} }, /* all */
2055 { { }, 0xb, {0x0000000, 64 * 512 * 1024} }, /* all */
2056 { { }, 0xc, {0x0000000, 64 * 512 * 1024} }, /* all */
2057 { { }, 0xd, {0x0000000, 64 * 512 * 1024} }, /* all */
2058 { { }, 0xe, {0x0000000, 64 * 512 * 1024} }, /* all */
2059 { { }, 0xf, {0x0000000, 64 * 512 * 1024} }, /* all */
2060};
2061
2062struct generic_range mx25l25635f_tb1_ranges[] = {
2063 { { }, 0, {0, 0} }, /* none */
2064 { { }, 0x1, {0x000000, 64 * 1 * 1024} }, /* block 0 */
2065 { { }, 0x2, {0x000000, 64 * 2 * 1024} }, /* blocks 0-1 */
2066 { { }, 0x3, {0x000000, 64 * 4 * 1024} }, /* blocks 0-3 */
2067 { { }, 0x4, {0x000000, 64 * 8 * 1024} }, /* blocks 0-7 */
2068 { { }, 0x5, {0x000000, 64 * 16 * 1024} }, /* blocks 0-15 */
2069 { { }, 0x6, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
2070 { { }, 0x7, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
2071 { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* blocks 0-127 */
2072 { { }, 0x9, {0x000000, 64 * 256 * 1024} }, /* blocks 0-255 */
2073 { { }, 0xa, {0x000000, 64 * 512 * 1024} }, /* all */
2074 { { }, 0xb, {0x000000, 64 * 512 * 1024} }, /* all */
2075 { { }, 0xc, {0x000000, 64 * 512 * 1024} }, /* all */
2076 { { }, 0xd, {0x000000, 64 * 512 * 1024} }, /* all */
2077 { { }, 0xe, {0x000000, 64 * 512 * 1024} }, /* all */
2078 { { }, 0xf, {0x000000, 64 * 512 * 1024} }, /* all */
2079};
2080
2081static struct generic_wp mx25l25635f_wp = {
2082 .sr1 = { .bp0_pos = 2, .bp_bits = 4, .srp_pos = 7 },
2083};
2084
David Hendricks148a4bf2015-03-13 21:02:42 -07002085struct generic_range s25fs128s_ranges[] = {
2086 { { .tb = 1 }, 0, {0, 0} }, /* none */
2087 { { .tb = 1 }, 0x1, {0x000000, 256 * 1024} }, /* lower 64th */
2088 { { .tb = 1 }, 0x2, {0x000000, 512 * 1024} }, /* lower 32nd */
2089 { { .tb = 1 }, 0x3, {0x000000, 1024 * 1024} }, /* lower 16th */
2090 { { .tb = 1 }, 0x4, {0x000000, 2048 * 1024} }, /* lower 8th */
2091 { { .tb = 1 }, 0x5, {0x000000, 4096 * 1024} }, /* lower 4th */
2092 { { .tb = 1 }, 0x6, {0x000000, 8192 * 1024} }, /* lower half */
2093 { { .tb = 1 }, 0x7, {0x000000, 16384 * 1024} }, /* all */
David Hendricksa9884852014-12-11 15:31:12 -08002094
David Hendricks148a4bf2015-03-13 21:02:42 -07002095 { { .tb = 0 }, 0, {0, 0} }, /* none */
2096 { { .tb = 0 }, 0x1, {0xfc0000, 256 * 1024} }, /* upper 64th */
2097 { { .tb = 0 }, 0x2, {0xf80000, 512 * 1024} }, /* upper 32nd */
2098 { { .tb = 0 }, 0x3, {0xf00000, 1024 * 1024} }, /* upper 16th */
2099 { { .tb = 0 }, 0x4, {0xe00000, 2048 * 1024} }, /* upper 8th */
2100 { { .tb = 0 }, 0x5, {0xc00000, 4096 * 1024} }, /* upper 4th */
2101 { { .tb = 0 }, 0x6, {0x800000, 8192 * 1024} }, /* upper half */
2102 { { .tb = 0 }, 0x7, {0x000000, 16384 * 1024} }, /* all */
David Hendricksa9884852014-12-11 15:31:12 -08002103};
2104
2105static struct generic_wp s25fs128s_wp = {
2106 .sr1 = { .bp0_pos = 2, .bp_bits = 3, .srp_pos = 7 },
David Hendricks148a4bf2015-03-13 21:02:42 -07002107 .get_modifier_bits = s25f_get_modifier_bits,
2108 .set_modifier_bits = s25f_set_modifier_bits,
David Hendricksa9884852014-12-11 15:31:12 -08002109};
2110
David Hendricksc694bb82015-02-25 14:52:17 -08002111
David Hendricks148a4bf2015-03-13 21:02:42 -07002112struct generic_range s25fl256s_ranges[] = {
2113 { { .tb = 1 }, 0, {0, 0} }, /* none */
2114 { { .tb = 1 }, 0x1, {0x000000, 512 * 1024} }, /* lower 64th */
2115 { { .tb = 1 }, 0x2, {0x000000, 1024 * 1024} }, /* lower 32nd */
2116 { { .tb = 1 }, 0x3, {0x000000, 2048 * 1024} }, /* lower 16th */
2117 { { .tb = 1 }, 0x4, {0x000000, 4096 * 1024} }, /* lower 8th */
2118 { { .tb = 1 }, 0x5, {0x000000, 8192 * 1024} }, /* lower 4th */
2119 { { .tb = 1 }, 0x6, {0x000000, 16384 * 1024} }, /* lower half */
2120 { { .tb = 1 }, 0x7, {0x000000, 32768 * 1024} }, /* all */
2121
2122 { { .tb = 0 }, 0, {0, 0} }, /* none */
2123 { { .tb = 0 }, 0x1, {0x1f80000, 512 * 1024} }, /* upper 64th */
2124 { { .tb = 0 }, 0x2, {0x1f00000, 1024 * 1024} }, /* upper 32nd */
2125 { { .tb = 0 }, 0x3, {0x1e00000, 2048 * 1024} }, /* upper 16th */
2126 { { .tb = 0 }, 0x4, {0x1c00000, 4096 * 1024} }, /* upper 8th */
2127 { { .tb = 0 }, 0x5, {0x1800000, 8192 * 1024} }, /* upper 4th */
2128 { { .tb = 0 }, 0x6, {0x1000000, 16384 * 1024} }, /* upper half */
2129 { { .tb = 0 }, 0x7, {0x000000, 32768 * 1024} }, /* all */
David Hendricksc694bb82015-02-25 14:52:17 -08002130};
2131
2132static struct generic_wp s25fl256s_wp = {
2133 .sr1 = { .bp0_pos = 2, .bp_bits = 3, .srp_pos = 7 },
David Hendricks148a4bf2015-03-13 21:02:42 -07002134 .get_modifier_bits = s25f_get_modifier_bits,
2135 .set_modifier_bits = s25f_set_modifier_bits,
David Hendricksc694bb82015-02-25 14:52:17 -08002136};
2137
David Hendrickse0512a72014-07-15 20:30:47 -07002138/* Given a flash chip, this function returns its writeprotect info. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002139static int generic_range_table(const struct flashctx *flash,
David Hendrickse0512a72014-07-15 20:30:47 -07002140 struct generic_wp **wp,
2141 int *num_entries)
2142{
2143 *wp = NULL;
2144 *num_entries = 0;
2145
Patrick Georgif3fa2992017-02-02 16:24:44 +01002146 switch (flash->chip->manufacture_id) {
David Hendricksaf3944a2014-07-28 18:37:40 -07002147 case GIGADEVICE_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +01002148 switch(flash->chip->model_id) {
David Hendricks1e9d7ca2016-03-14 15:50:34 -07002149
Martin Roth563a1fe2017-04-18 14:26:27 -06002150 case GIGADEVICE_GD25LQ32:
David Hendricksaf3944a2014-07-28 18:37:40 -07002151 case GIGADEVICE_GD25Q32: {
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002152 uint8_t sr1 = w25q_read_status_register_2(flash);
David Hendricksaf3944a2014-07-28 18:37:40 -07002153 *wp = &gd25q32_wp;
David Hendricks1e9d7ca2016-03-14 15:50:34 -07002154
David Hendricksaf3944a2014-07-28 18:37:40 -07002155 if (!(sr1 & (1 << 6))) { /* CMP == 0 */
2156 (*wp)->ranges = &gd25q32_cmp0_ranges[0];
2157 *num_entries = ARRAY_SIZE(gd25q32_cmp0_ranges);
2158 } else { /* CMP == 1 */
2159 (*wp)->ranges = &gd25q32_cmp1_ranges[0];
2160 *num_entries = ARRAY_SIZE(gd25q32_cmp1_ranges);
2161 }
2162
2163 break;
David Hendricks1e9d7ca2016-03-14 15:50:34 -07002164 }
Furquan Shaikh62cd8102016-07-17 23:04:06 -07002165 case GIGADEVICE_GD25Q128:
Aaron Durbin6c957d72018-08-20 09:31:01 -06002166 case GIGADEVICE_GD25LQ128CD: {
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002167 uint8_t sr1 = w25q_read_status_register_2(flash);
David Hendricks1e9d7ca2016-03-14 15:50:34 -07002168 *wp = &gd25q128_wp;
2169
2170 if (!(sr1 & (1 << 6))) { /* CMP == 0 */
2171 (*wp)->ranges = &gd25q128_cmp0_ranges[0];
2172 *num_entries = ARRAY_SIZE(gd25q128_cmp0_ranges);
2173 } else { /* CMP == 1 */
2174 (*wp)->ranges = &gd25q128_cmp1_ranges[0];
2175 *num_entries = ARRAY_SIZE(gd25q128_cmp1_ranges);
2176 }
2177
2178 break;
David Hendricksaf3944a2014-07-28 18:37:40 -07002179 }
2180 default:
2181 msg_cerr("%s() %d: GigaDevice flash chip mismatch"
2182 " (0x%04x), aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +01002183 flash->chip->model_id);
David Hendricksaf3944a2014-07-28 18:37:40 -07002184 return -1;
2185 }
2186 break;
David Hendricks83541d32014-07-15 20:58:21 -07002187 case MACRONIX_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +01002188 switch (flash->chip->model_id) {
David Hendricks83541d32014-07-15 20:58:21 -07002189 case MACRONIX_MX25L6405:
2190 /* FIXME: MX25L64* chips have mixed capabilities and
2191 share IDs */
2192 *wp = &mx25l6406e_wp;
2193 *num_entries = ARRAY_SIZE(mx25l6406e_ranges);
2194 break;
David Hendricksc3496092014-11-13 17:20:55 -08002195 case MACRONIX_MX25L6495F: {
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002196 uint8_t cr = mx25l_read_config_register(flash);
David Hendricksc3496092014-11-13 17:20:55 -08002197
2198 *wp = &mx25l6495f_wp;
2199 if (!(cr & (1 << 3))) { /* T/B == 0 */
2200 (*wp)->ranges = &mx25l6495f_tb0_ranges[0];
2201 *num_entries = ARRAY_SIZE(mx25l6495f_tb0_ranges);
2202 } else { /* T/B == 1 */
2203 (*wp)->ranges = &mx25l6495f_tb1_ranges[0];
2204 *num_entries = ARRAY_SIZE(mx25l6495f_tb1_ranges);
2205 }
2206 break;
2207 }
Vic Yang848bfd12018-03-23 10:24:07 -07002208 case MACRONIX_MX25L25635F: {
2209 uint8_t cr = mx25l_read_config_register(flash);
2210
2211 *wp = &mx25l25635f_wp;
2212 if (!(cr & (1 << 3))) { /* T/B == 0 */
2213 (*wp)->ranges = &mx25l25635f_tb0_ranges[0];
2214 *num_entries = ARRAY_SIZE(mx25l25635f_tb0_ranges);
2215 } else { /* T/B == 1 */
2216 (*wp)->ranges = &mx25l25635f_tb1_ranges[0];
2217 *num_entries = ARRAY_SIZE(mx25l25635f_tb1_ranges);
2218 }
2219 break;
2220 }
David Hendricks83541d32014-07-15 20:58:21 -07002221 default:
2222 msg_cerr("%s():%d: MXIC flash chip mismatch (0x%04x)"
2223 ", aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +01002224 flash->chip->model_id);
David Hendricks83541d32014-07-15 20:58:21 -07002225 return -1;
2226 }
2227 break;
David Hendricksa9884852014-12-11 15:31:12 -08002228 case SPANSION_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +01002229 switch (flash->chip->model_id) {
David Hendricksa9884852014-12-11 15:31:12 -08002230 case SPANSION_S25FS128S_L:
2231 case SPANSION_S25FS128S_S: {
David Hendricksa9884852014-12-11 15:31:12 -08002232 *wp = &s25fs128s_wp;
David Hendricks148a4bf2015-03-13 21:02:42 -07002233 (*wp)->ranges = s25fs128s_ranges;
2234 *num_entries = ARRAY_SIZE(s25fs128s_ranges);
David Hendricksa9884852014-12-11 15:31:12 -08002235 break;
2236 }
David Hendricksc694bb82015-02-25 14:52:17 -08002237 case SPANSION_S25FL256S_UL:
2238 case SPANSION_S25FL256S_US: {
David Hendricksc694bb82015-02-25 14:52:17 -08002239 *wp = &s25fl256s_wp;
David Hendricks148a4bf2015-03-13 21:02:42 -07002240 (*wp)->ranges = s25fl256s_ranges;
2241 *num_entries = ARRAY_SIZE(s25fl256s_ranges);
David Hendricksc694bb82015-02-25 14:52:17 -08002242 break;
2243 }
David Hendricksa9884852014-12-11 15:31:12 -08002244 default:
2245 msg_cerr("%s():%d Spansion flash chip mismatch (0x%04x)"
Patrick Georgif3fa2992017-02-02 16:24:44 +01002246 ", aborting\n", __func__, __LINE__,
2247 flash->chip->model_id);
David Hendricksa9884852014-12-11 15:31:12 -08002248 return -1;
2249 }
2250 break;
David Hendrickse0512a72014-07-15 20:30:47 -07002251 default:
2252 msg_cerr("%s: flash vendor (0x%x) not found, aborting\n",
Patrick Georgif3fa2992017-02-02 16:24:44 +01002253 __func__, flash->chip->manufacture_id);
David Hendrickse0512a72014-07-15 20:30:47 -07002254 return -1;
2255 }
2256
2257 return 0;
2258}
2259
2260/* Given a [start, len], this function finds a block protect bit combination
2261 * (if possible) and sets the corresponding bits in "status". Remaining bits
2262 * are preserved. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002263static int generic_range_to_status(const struct flashctx *flash,
David Hendrickse0512a72014-07-15 20:30:47 -07002264 unsigned int start, unsigned int len,
2265 uint8_t *status)
2266{
2267 struct generic_wp *wp;
2268 struct generic_range *r;
2269 int i, range_found = 0, num_entries;
2270 uint8_t bp_mask;
2271
2272 if (generic_range_table(flash, &wp, &num_entries))
2273 return -1;
2274
2275 bp_mask = ((1 << (wp->sr1.bp0_pos + wp->sr1.bp_bits)) - 1) - \
2276 ((1 << wp->sr1.bp0_pos) - 1);
2277
2278 for (i = 0, r = &wp->ranges[0]; i < num_entries; i++, r++) {
2279 msg_cspew("comparing range 0x%x 0x%x / 0x%x 0x%x\n",
2280 start, len, r->range.start, r->range.len);
2281 if ((start == r->range.start) && (len == r->range.len)) {
2282 *status &= ~(bp_mask);
2283 *status |= r->bp << (wp->sr1.bp0_pos);
David Hendricks148a4bf2015-03-13 21:02:42 -07002284
2285 if (wp->set_modifier_bits) {
2286 if (wp->set_modifier_bits(flash, &r->m) < 0) {
2287 msg_cerr("error setting modifier "
2288 "bits for range.\n");
2289 return -1;
2290 }
2291 }
2292
David Hendrickse0512a72014-07-15 20:30:47 -07002293 range_found = 1;
2294 break;
2295 }
2296 }
2297
2298 if (!range_found) {
2299 msg_cerr("matching range not found\n");
2300 return -1;
2301 }
2302 return 0;
2303}
2304
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002305static int generic_status_to_range(const struct flashctx *flash,
David Hendrickse0512a72014-07-15 20:30:47 -07002306 const uint8_t sr1, unsigned int *start, unsigned int *len)
2307{
2308 struct generic_wp *wp;
2309 struct generic_range *r;
Duncan Laurie04ca1172015-03-12 09:25:34 -07002310 int num_entries, i, status_found = 0;
David Hendrickse0512a72014-07-15 20:30:47 -07002311 uint8_t sr1_bp;
David Hendricks148a4bf2015-03-13 21:02:42 -07002312 struct generic_modifier_bits m;
David Hendrickse0512a72014-07-15 20:30:47 -07002313
2314 if (generic_range_table(flash, &wp, &num_entries))
2315 return -1;
2316
David Hendricks148a4bf2015-03-13 21:02:42 -07002317 /* modifier bits may be compared more than once, so get them here */
2318 if (wp->get_modifier_bits) {
2319 if (wp->get_modifier_bits(flash, &m) < 0)
2320 return -1;
2321 }
2322
David Hendrickse0512a72014-07-15 20:30:47 -07002323 sr1_bp = (sr1 >> wp->sr1.bp0_pos) & ((1 << wp->sr1.bp_bits) - 1);
2324
2325 for (i = 0, r = &wp->ranges[0]; i < num_entries; i++, r++) {
David Hendricks148a4bf2015-03-13 21:02:42 -07002326 if (wp->get_modifier_bits) {
2327 if (memcmp(&m, &r->m, sizeof(m)))
2328 continue;
2329 }
David Hendrickse0512a72014-07-15 20:30:47 -07002330 msg_cspew("comparing 0x%02x 0x%02x\n", sr1_bp, r->bp);
2331 if (sr1_bp == r->bp) {
2332 *start = r->range.start;
2333 *len = r->range.len;
2334 status_found = 1;
2335 break;
2336 }
2337 }
2338
2339 if (!status_found) {
2340 msg_cerr("matching status not found\n");
2341 return -1;
2342 }
2343 return 0;
2344}
2345
2346/* Given a [start, len], this function calls generic_range_to_status() to
2347 * convert it to flash-chip-specific range bits, then sets into status register.
2348 */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002349static int generic_set_range(const struct flashctx *flash,
David Hendrickse0512a72014-07-15 20:30:47 -07002350 unsigned int start, unsigned int len)
2351{
2352 uint8_t status, expected;
2353
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05302354 status = do_read_status(flash);
David Hendrickse0512a72014-07-15 20:30:47 -07002355 msg_cdbg("%s: old status: 0x%02x\n", __func__, status);
2356
2357 expected = status; /* preserve non-bp bits */
2358 if (generic_range_to_status(flash, start, len, &expected))
2359 return -1;
2360
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05302361 do_write_status(flash, expected);
David Hendrickse0512a72014-07-15 20:30:47 -07002362
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05302363 status = do_read_status(flash);
David Hendrickse0512a72014-07-15 20:30:47 -07002364 msg_cdbg("%s: new status: 0x%02x\n", __func__, status);
2365 if (status != expected) {
2366 msg_cerr("expected=0x%02x, but actual=0x%02x.\n",
2367 expected, status);
2368 return 1;
2369 }
2370
2371 return 0;
2372}
2373
2374/* Set/clear the status regsiter write protect bit in SR1. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002375static int generic_set_srp0(const struct flashctx *flash, int enable)
David Hendrickse0512a72014-07-15 20:30:47 -07002376{
2377 uint8_t status, expected;
2378 struct generic_wp *wp;
2379 int num_entries;
2380
2381 if (generic_range_table(flash, &wp, &num_entries))
2382 return -1;
2383
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05302384 expected = do_read_status(flash);
David Hendrickse0512a72014-07-15 20:30:47 -07002385 msg_cdbg("%s: old status: 0x%02x\n", __func__, expected);
2386
2387 if (enable)
2388 expected |= 1 << wp->sr1.srp_pos;
2389 else
2390 expected &= ~(1 << wp->sr1.srp_pos);
2391
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05302392 do_write_status(flash, expected);
David Hendrickse0512a72014-07-15 20:30:47 -07002393
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05302394 status = do_read_status(flash);
David Hendrickse0512a72014-07-15 20:30:47 -07002395 msg_cdbg("%s: new status: 0x%02x\n", __func__, status);
2396 if (status != expected)
2397 return -1;
2398
2399 return 0;
2400}
2401
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002402static int generic_enable_writeprotect(const struct flashctx *flash,
David Hendrickse0512a72014-07-15 20:30:47 -07002403 enum wp_mode wp_mode)
2404{
2405 int ret;
2406
2407 switch (wp_mode) {
2408 case WP_MODE_HARDWARE:
2409 ret = generic_set_srp0(flash, 1);
2410 break;
2411 default:
2412 msg_cerr("%s(): unsupported write-protect mode\n", __func__);
2413 return 1;
2414 }
2415
2416 if (ret)
2417 msg_cerr("%s(): error=%d.\n", __func__, ret);
2418 return ret;
2419}
2420
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002421static int generic_disable_writeprotect(const struct flashctx *flash)
David Hendrickse0512a72014-07-15 20:30:47 -07002422{
2423 int ret;
2424
2425 ret = generic_set_srp0(flash, 0);
2426 if (ret)
2427 msg_cerr("%s(): error=%d.\n", __func__, ret);
2428 return ret;
2429}
2430
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002431static int generic_list_ranges(const struct flashctx *flash)
David Hendrickse0512a72014-07-15 20:30:47 -07002432{
2433 struct generic_wp *wp;
2434 struct generic_range *r;
2435 int i, num_entries;
2436
2437 if (generic_range_table(flash, &wp, &num_entries))
2438 return -1;
2439
2440 r = &wp->ranges[0];
2441 for (i = 0; i < num_entries; i++) {
2442 msg_cinfo("start: 0x%06x, length: 0x%06x\n",
2443 r->range.start, r->range.len);
2444 r++;
2445 }
2446
2447 return 0;
2448}
2449
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002450static int generic_wp_status(const struct flashctx *flash)
David Hendrickse0512a72014-07-15 20:30:47 -07002451{
2452 uint8_t sr1;
2453 unsigned int start, len;
2454 int ret = 0;
2455 struct generic_wp *wp;
David Hendrickse0512a72014-07-15 20:30:47 -07002456 int num_entries, wp_en;
2457
2458 if (generic_range_table(flash, &wp, &num_entries))
2459 return -1;
2460
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05302461 sr1 = do_read_status(flash);
David Hendrickse0512a72014-07-15 20:30:47 -07002462 wp_en = (sr1 >> wp->sr1.srp_pos) & 1;
2463
2464 msg_cinfo("WP: status: 0x%04x\n", sr1);
2465 msg_cinfo("WP: status.srp0: %x\n", wp_en);
2466 /* FIXME: SRP1 is not really generic, but we probably should print
2467 * it anyway to have consistent output. #legacycruft */
2468 msg_cinfo("WP: status.srp1: %x\n", 0);
2469 msg_cinfo("WP: write protect is %s.\n",
2470 wp_en ? "enabled" : "disabled");
2471
2472 msg_cinfo("WP: write protect range: ");
2473 if (generic_status_to_range(flash, sr1, &start, &len)) {
2474 msg_cinfo("(cannot resolve the range)\n");
2475 ret = -1;
2476 } else {
2477 msg_cinfo("start=0x%08x, len=0x%08x\n", start, len);
2478 }
2479
2480 return ret;
2481}
2482
2483struct wp wp_generic = {
2484 .list_ranges = generic_list_ranges,
2485 .set_range = generic_set_range,
2486 .enable = generic_enable_writeprotect,
2487 .disable = generic_disable_writeprotect,
2488 .wp_status = generic_wp_status,
2489};