blob: 5a35221821e4126c3ec390daccdb08ff041d3fe1 [file] [log] [blame]
stepan927d4e22007-04-04 22:45:58 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
stepan927d4e22007-04-04 22:45:58 +00003 *
uweb25f1ea2007-08-29 17:52:32 +00004 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
5 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
uwe6ab4b7b2009-05-09 14:26:04 +00006 * Copyright (C) 2007-2009 Luc Verhaegen <libv@skynet.be>
wardfbe9c652007-09-27 14:29:57 +00007 * Copyright (C) 2007 Carl-Daniel Hailfinger
stepan927d4e22007-04-04 22:45:58 +00008 *
uweb25f1ea2007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
stepan927d4e22007-04-04 22:45:58 +000012 *
uweb25f1ea2007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
stepan927d4e22007-04-04 22:45:58 +000021 */
22
23/*
24 * Contains the board specific flash enables.
25 */
26
stepan927d4e22007-04-04 22:45:58 +000027#include <string.h>
stepan927d4e22007-04-04 22:45:58 +000028#include "flash.h"
hailfinger428f6852010-07-27 22:41:39 +000029#include "programmer.h"
stepan927d4e22007-04-04 22:45:58 +000030
hailfinger324a9cc2010-05-26 01:45:41 +000031#if defined(__i386__) || defined(__x86_64__)
stuge04909772007-05-04 04:47:04 +000032/*
uwebe4477b2007-08-23 16:08:21 +000033 * Helper functions for many Winbond Super I/Os of the W836xx range.
stuge04909772007-05-04 04:47:04 +000034 */
stuge04909772007-05-04 04:47:04 +000035/* Enter extended functions */
stugeaa35d392009-01-26 02:34:51 +000036void w836xx_ext_enter(uint16_t port)
uwe23438a02007-05-03 10:09:23 +000037{
hailfingere1f062f2008-05-22 13:22:45 +000038 OUTB(0x87, port);
39 OUTB(0x87, port);
stuge04909772007-05-04 04:47:04 +000040}
uwe23438a02007-05-03 10:09:23 +000041
stuge04909772007-05-04 04:47:04 +000042/* Leave extended functions */
stugeaa35d392009-01-26 02:34:51 +000043void w836xx_ext_leave(uint16_t port)
stuge04909772007-05-04 04:47:04 +000044{
hailfingere1f062f2008-05-22 13:22:45 +000045 OUTB(0xAA, port);
stuge04909772007-05-04 04:47:04 +000046}
uwe23438a02007-05-03 10:09:23 +000047
hailfinger7bac0e52009-05-25 23:26:50 +000048/* Generic Super I/O helper functions */
49uint8_t sio_read(uint16_t port, uint8_t reg)
stuge04909772007-05-04 04:47:04 +000050{
hailfinger7bac0e52009-05-25 23:26:50 +000051 OUTB(reg, port);
52 return INB(port + 1);
stuge04909772007-05-04 04:47:04 +000053}
uwe23438a02007-05-03 10:09:23 +000054
hailfinger7bac0e52009-05-25 23:26:50 +000055void sio_write(uint16_t port, uint8_t reg, uint8_t data)
stuge04909772007-05-04 04:47:04 +000056{
hailfinger7bac0e52009-05-25 23:26:50 +000057 OUTB(reg, port);
58 OUTB(data, port + 1);
stuge04909772007-05-04 04:47:04 +000059}
uwe23438a02007-05-03 10:09:23 +000060
hailfinger7bac0e52009-05-25 23:26:50 +000061void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask)
stuge04909772007-05-04 04:47:04 +000062{
rminnich6079a1c2007-10-12 21:22:40 +000063 uint8_t tmp;
uwe23438a02007-05-03 10:09:23 +000064
hailfinger7bac0e52009-05-25 23:26:50 +000065 OUTB(reg, port);
66 tmp = INB(port + 1) & ~mask;
67 OUTB(tmp | (data & mask), port + 1);
uwe23438a02007-05-03 10:09:23 +000068}
69
hailfingerc236f9e2009-12-22 23:42:04 +000070/* Not used yet. */
71#if 0
72static int enable_flash_decode_superio(void)
73{
74 int ret;
75 uint8_t tmp;
76
77 switch (superio.vendor) {
78 case SUPERIO_VENDOR_NONE:
79 ret = -1;
80 break;
81 case SUPERIO_VENDOR_ITE:
82 enter_conf_mode_ite(superio.port);
uwef6f94d42010-03-13 17:28:29 +000083 /* Enable flash mapping. Works for most old ITE style Super I/O. */
hailfingerc236f9e2009-12-22 23:42:04 +000084 tmp = sio_read(superio.port, 0x24);
85 tmp |= 0xfc;
86 sio_write(superio.port, 0x24, tmp);
87 exit_conf_mode_ite(superio.port);
88 ret = 0;
89 break;
90 default:
snelsone42c3802010-05-07 20:09:04 +000091 msg_pdbg("Unhandled Super I/O type!\n");
hailfingerc236f9e2009-12-22 23:42:04 +000092 ret = -1;
93 break;
94 }
95 return ret;
96}
97#endif
98
uwee15beb92010-08-08 17:01:18 +000099/*
mkarcherb2505c02010-05-24 16:03:57 +0000100 * SMSC FDC37B787: Raise GPIO50
101 */
uweeb26b6e2010-06-07 19:06:26 +0000102static int fdc37b787_gpio50_raise(uint16_t port)
mkarcherb2505c02010-05-24 16:03:57 +0000103{
104 uint8_t id, val;
105
106 OUTB(0x55, port); /* enter conf mode */
107 id = sio_read(port, 0x20);
108 if (id != 0x44) {
uweeb26b6e2010-06-07 19:06:26 +0000109 msg_perr("\nERROR: FDC37B787: Wrong ID 0x%02X.\n", id);
mkarcherb2505c02010-05-24 16:03:57 +0000110 OUTB(0xAA, port); /* leave conf mode */
111 return -1;
112 }
113
114 sio_write(port, 0x07, 0x08); /* Select Aux I/O subdevice */
115
116 val = sio_read(port, 0xC8); /* GP50 */
117 if ((val & 0x1B) != 0x10) /* output, no invert, GPIO */
118 {
uweeb26b6e2010-06-07 19:06:26 +0000119 msg_perr("\nERROR: GPIO50 mode 0x%02X unexpected.\n", val);
mkarcherb2505c02010-05-24 16:03:57 +0000120 OUTB(0xAA, port);
121 return -1;
122 }
123
124 sio_mask(port, 0xF9, 0x01, 0x01);
125
126 OUTB(0xAA, port); /* Leave conf mode */
127 return 0;
128}
129
uwee15beb92010-08-08 17:01:18 +0000130/*
131 * Suited for:
132 * - Nokia IP530: Intel 440BX + PIIX4 + FDC37B787
mkarcherb2505c02010-05-24 16:03:57 +0000133 */
uweeb26b6e2010-06-07 19:06:26 +0000134static int fdc37b787_gpio50_raise_3f0(void)
mkarcherb2505c02010-05-24 16:03:57 +0000135{
uweeb26b6e2010-06-07 19:06:26 +0000136 return fdc37b787_gpio50_raise(0x3f0);
mkarcherb2505c02010-05-24 16:03:57 +0000137}
138
mkarcher51455562010-06-27 15:07:49 +0000139struct winbond_mux {
140 uint8_t reg; /* 0 if the corresponding pin is not muxed */
141 uint8_t data; /* reg/data/mask may be directly ... */
142 uint8_t mask; /* ... passed to sio_mask */
143};
144
145struct winbond_port {
146 const struct winbond_mux *mux; /* NULL or pointer to mux info for the 8 bits */
147 uint8_t ldn; /* LDN this GPIO register is located in */
148 uint8_t enable_bit; /* bit in 0x30 of that LDN to enable
149 the GPIO port */
150 uint8_t base; /* base register in that LDN for the port */
151};
152
153struct winbond_chip {
154 uint8_t device_id; /* reg 0x20 of the expected w83626x */
155 uint8_t gpio_port_count;
156 const struct winbond_port *port;
157};
158
159
160#define UNIMPLEMENTED_PORT {NULL, 0, 0, 0}
161
162enum winbond_id {
163 WINBOND_W83627HF_ID = 0x52,
mkarcher65f85742010-06-27 15:07:52 +0000164 WINBOND_W83627EHF_ID = 0x88,
mkarcher51455562010-06-27 15:07:49 +0000165 WINBOND_W83627THF_ID = 0x82,
166};
167
168static const struct winbond_mux w83627hf_port2_mux[8] = {
169 {0x2A, 0x01, 0x01}, /* or MIDI */
170 {0x2B, 0x80, 0x80}, /* or SPI */
171 {0x2B, 0x40, 0x40}, /* or SPI */
172 {0x2B, 0x20, 0x20}, /* or power LED */
173 {0x2B, 0x10, 0x10}, /* or watchdog */
174 {0x2B, 0x08, 0x08}, /* or infra red */
175 {0x2B, 0x04, 0x04}, /* or infra red */
176 {0x2B, 0x03, 0x03} /* or IRQ1 input */
177};
178
179static const struct winbond_port w83627hf[3] = {
180 UNIMPLEMENTED_PORT,
181 {w83627hf_port2_mux, 0x08, 0, 0xF0},
182 UNIMPLEMENTED_PORT
183};
184
mkarcher65f85742010-06-27 15:07:52 +0000185static const struct winbond_mux w83627ehf_port2_mux[8] = {
186 {0x29, 0x06, 0x02}, /* or MIDI */
187 {0x29, 0x06, 0x02},
188 {0x24, 0x02, 0x00}, /* or SPI ROM interface */
189 {0x24, 0x02, 0x00},
190 {0x2A, 0x01, 0x01}, /* or keyboard/mouse interface */
191 {0x2A, 0x01, 0x01},
192 {0x2A, 0x01, 0x01},
193 {0x2A, 0x01, 0x01}
194};
195
196static const struct winbond_port w83627ehf[6] = {
197 UNIMPLEMENTED_PORT,
198 {w83627ehf_port2_mux, 0x09, 0, 0xE3},
199 UNIMPLEMENTED_PORT,
200 UNIMPLEMENTED_PORT,
201 UNIMPLEMENTED_PORT,
202 UNIMPLEMENTED_PORT
203};
204
mkarcher51455562010-06-27 15:07:49 +0000205static const struct winbond_mux w83627thf_port4_mux[8] = {
206 {0x2D, 0x01, 0x01}, /* or watchdog or VID level strap */
207 {0x2D, 0x02, 0x02}, /* or resume reset */
208 {0x2D, 0x04, 0x04}, /* or S3 input */
209 {0x2D, 0x08, 0x08}, /* or PSON# */
210 {0x2D, 0x10, 0x10}, /* or PWROK */
211 {0x2D, 0x20, 0x20}, /* or suspend LED */
212 {0x2D, 0x40, 0x40}, /* or panel switch input */
213 {0x2D, 0x80, 0x80} /* or panel switch output */
214};
215
216static const struct winbond_port w83627thf[5] = {
217 UNIMPLEMENTED_PORT, /* GPIO1 */
218 UNIMPLEMENTED_PORT, /* GPIO2 */
219 UNIMPLEMENTED_PORT, /* GPIO3 */
220 {w83627thf_port4_mux, 0x09, 1, 0xF4},
221 UNIMPLEMENTED_PORT /* GPIO5 */
222};
223
224static const struct winbond_chip winbond_chips[] = {
225 {WINBOND_W83627HF_ID, ARRAY_SIZE(w83627hf), w83627hf },
mkarcher65f85742010-06-27 15:07:52 +0000226 {WINBOND_W83627EHF_ID, ARRAY_SIZE(w83627ehf), w83627ehf},
mkarcher51455562010-06-27 15:07:49 +0000227 {WINBOND_W83627THF_ID, ARRAY_SIZE(w83627thf), w83627thf},
228};
229
uwee15beb92010-08-08 17:01:18 +0000230/*
231 * Detects which Winbond Super I/O is responding at the given base address,
232 * but takes no effort to make sure the chip is really a Winbond Super I/O.
233 */
234static const struct winbond_chip *winbond_superio_detect(uint16_t base)
mkarcher51455562010-06-27 15:07:49 +0000235{
236 uint8_t chipid;
uwee15beb92010-08-08 17:01:18 +0000237 const struct winbond_chip *chip = NULL;
mkarcher51455562010-06-27 15:07:49 +0000238 int i;
239
240 w836xx_ext_enter(base);
241 chipid = sio_read(base, 0x20);
uwee15beb92010-08-08 17:01:18 +0000242
243 for (i = 0; i < ARRAY_SIZE(winbond_chips); i++) {
244 if (winbond_chips[i].device_id == chipid) {
mkarcher51455562010-06-27 15:07:49 +0000245 chip = &winbond_chips[i];
246 break;
247 }
uwee15beb92010-08-08 17:01:18 +0000248 }
249
mkarcher51455562010-06-27 15:07:49 +0000250 w836xx_ext_leave(base);
251 return chip;
252}
253
uwee15beb92010-08-08 17:01:18 +0000254/*
255 * The chipid parameter goes away as soon as we have Super I/O matching in the
256 * board enable table. The call to winbond_superio_detect() goes away as
257 * soon as we have generic Super I/O detection code.
258 */
mkarcher51455562010-06-27 15:07:49 +0000259static int winbond_gpio_set(uint16_t base, enum winbond_id chipid,
260 int pin, int raise)
261{
uwee15beb92010-08-08 17:01:18 +0000262 const struct winbond_chip *chip = NULL;
263 const struct winbond_port *gpio;
mkarcher51455562010-06-27 15:07:49 +0000264 int port = pin / 10;
265 int bit = pin % 10;
266
267 chip = winbond_superio_detect(base);
268 if (!chip) {
269 msg_perr("\nERROR: No supported Winbond Super I/O found\n");
270 return -1;
271 }
mkarcher87ee57f2010-06-29 14:44:40 +0000272 if (chip->device_id != chipid) {
273 msg_perr("\nERROR: Found Winbond chip with ID 0x%x, "
274 "expected %x\n", chip->device_id, chipid);
275 return -1;
276 }
mkarcher51455562010-06-27 15:07:49 +0000277 if (bit >= 8 || port == 0 || port > chip->gpio_port_count) {
278 msg_perr("\nERROR: winbond_gpio_set: Invalid GPIO number %d\n",
279 pin);
280 return -1;
281 }
282
283 gpio = &chip->port[port - 1];
284
285 if (gpio->ldn == 0) {
286 msg_perr("\nERROR: GPIO%d is not supported yet on this"
287 " winbond chip\n", port);
288 return -1;
289 }
290
291 w836xx_ext_enter(base);
292
uwee15beb92010-08-08 17:01:18 +0000293 /* Select logical device. */
mkarcher51455562010-06-27 15:07:49 +0000294 sio_write(base, 0x07, gpio->ldn);
295
296 /* Activate logical device. */
297 sio_mask(base, 0x30, 1 << gpio->enable_bit, 1 << gpio->enable_bit);
298
uwee15beb92010-08-08 17:01:18 +0000299 /* Select GPIO function of that pin. */
mkarcher51455562010-06-27 15:07:49 +0000300 if (gpio->mux && gpio->mux[bit].reg)
301 sio_mask(base, gpio->mux[bit].reg,
302 gpio->mux[bit].data, gpio->mux[bit].mask);
303
uwee15beb92010-08-08 17:01:18 +0000304 sio_mask(base, gpio->base + 0, 0, 1 << bit); /* Make pin output */
mkarcher51455562010-06-27 15:07:49 +0000305 sio_mask(base, gpio->base + 2, 0, 1 << bit); /* Clear inversion */
306 sio_mask(base, gpio->base + 1, raise << bit, 1 << bit);
307
308 w836xx_ext_leave(base);
309
310 return 0;
311}
312
uwee15beb92010-08-08 17:01:18 +0000313/*
uwebe4477b2007-08-23 16:08:21 +0000314 * Winbond W83627HF: Raise GPIO24.
stuge04909772007-05-04 04:47:04 +0000315 *
316 * Suited for:
uwebe4477b2007-08-23 16:08:21 +0000317 * - Agami Aruma
318 * - IWILL DK8-HTX
stepan927d4e22007-04-04 22:45:58 +0000319 */
uwee15beb92010-08-08 17:01:18 +0000320static int w83627hf_gpio24_raise_2e(void)
stepan927d4e22007-04-04 22:45:58 +0000321{
mkarcher51455562010-06-27 15:07:49 +0000322 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 24, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000323}
324
uwee15beb92010-08-08 17:01:18 +0000325/*
mkarcher101a27a2010-08-07 21:49:11 +0000326 * Winbond W83627HF: Raise GPIO25.
327 *
328 * Suited for:
329 * - MSI MS-6577
330 */
uwee15beb92010-08-08 17:01:18 +0000331static int w83627hf_gpio25_raise_2e(void)
mkarcher101a27a2010-08-07 21:49:11 +0000332{
333 return winbond_gpio_set(0x2e, WINBOND_W83627HF_ID, 25, 1);
334}
335
uwee15beb92010-08-08 17:01:18 +0000336/*
mkarcher65f85742010-06-27 15:07:52 +0000337 * Winbond W83627EHF: Raise GPIO24.
338 *
339 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000340 * - ASUS A8N-VM CSM: AMD Socket 939 + GeForce 6150 (C51) + MCP51
mkarcher65f85742010-06-27 15:07:52 +0000341 */
uwee15beb92010-08-08 17:01:18 +0000342static int w83627ehf_gpio24_raise_2e(void)
mkarcher65f85742010-06-27 15:07:52 +0000343{
344 return winbond_gpio_set(0x2e, WINBOND_W83627EHF_ID, 24, 1);
345}
346
uwee15beb92010-08-08 17:01:18 +0000347/*
mkarcher51455562010-06-27 15:07:49 +0000348 * Winbond W83627THF: Raise GPIO 44.
rminnich6079a1c2007-10-12 21:22:40 +0000349 *
350 * Suited for:
stugea1efa0e2008-07-21 17:48:40 +0000351 * - MSI K8T Neo2-F
rminnich6079a1c2007-10-12 21:22:40 +0000352 */
uwee15beb92010-08-08 17:01:18 +0000353static int w83627thf_gpio44_raise_2e(void)
rminnich6079a1c2007-10-12 21:22:40 +0000354{
mkarcher51455562010-06-27 15:07:49 +0000355 return winbond_gpio_set(0x2e, WINBOND_W83627THF_ID, 44, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000356}
357
uwee15beb92010-08-08 17:01:18 +0000358/*
mkarcher51455562010-06-27 15:07:49 +0000359 * Winbond W83627THF: Raise GPIO 44.
360 *
361 * Suited for:
362 * - MSI K8N Neo3
363 */
uwee15beb92010-08-08 17:01:18 +0000364static int w83627thf_gpio44_raise_4e(void)
stugea1efa0e2008-07-21 17:48:40 +0000365{
mkarcher51455562010-06-27 15:07:49 +0000366 return winbond_gpio_set(0x4e, WINBOND_W83627THF_ID, 44, 1);
rminnich6079a1c2007-10-12 21:22:40 +0000367}
uwe6ed6d952007-12-04 21:49:06 +0000368
uwee15beb92010-08-08 17:01:18 +0000369/*
mkarcher20636ae2010-08-02 08:29:34 +0000370 * Enable MEMW# and set ROM size to max.
uwee15beb92010-08-08 17:01:18 +0000371 * Supported chips: W83L517D, W83697HF/F/HG, W83697SF/UF/UG
stepan927d4e22007-04-04 22:45:58 +0000372 */
hailfinger7bac0e52009-05-25 23:26:50 +0000373static void w836xx_memw_enable(uint16_t port)
stepan927d4e22007-04-04 22:45:58 +0000374{
hailfinger7bac0e52009-05-25 23:26:50 +0000375 w836xx_ext_enter(port);
376 if (!(sio_read(port, 0x24) & 0x02)) { /* Flash ROM enabled? */
uwe6ab4b7b2009-05-09 14:26:04 +0000377 /* Enable MEMW# and set ROM size select to max. (4M). */
hailfinger7bac0e52009-05-25 23:26:50 +0000378 sio_mask(port, 0x24, 0x28, 0x28);
uwe6ab4b7b2009-05-09 14:26:04 +0000379 }
hailfinger7bac0e52009-05-25 23:26:50 +0000380 w836xx_ext_leave(port);
uwe6ab4b7b2009-05-09 14:26:04 +0000381}
382
uwee15beb92010-08-08 17:01:18 +0000383/*
libv53f58142009-12-23 00:54:26 +0000384 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000385 * - EPoX EP-8K5A2: VIA KT333 + VT8235
386 * - Albatron PM266A Pro: VIA P4M266A + VT8235
387 * - Shuttle AK31 (all versions): VIA KT266 + VT8233
388 * - ASUS A7V8X-MX SE and A7V400-MX: AMD K7 + VIA KM400A + VT8235
389 * - Tyan S2498 (Tomcat K7M): AMD Geode NX + VIA KM400 + VT8237
mkarcher7ad3c252010-08-15 10:21:29 +0000390 * - MSI KM4M-V and KM4AM-V: VIA KM400/KM400A + VT8237
uwec466f572010-09-11 15:25:48 +0000391 * - MSI MS-6561 (745 Ultra): SiS 745 + W83697HF
uwe89e0e7f2010-09-07 18:14:53 +0000392 * - MSI MS-6787 (P4MAM-V/P4MAM-L): VIA P4M266 + VT8235
uwe6ab4b7b2009-05-09 14:26:04 +0000393 */
uweeb26b6e2010-06-07 19:06:26 +0000394static int w836xx_memw_enable_2e(void)
uwe6ab4b7b2009-05-09 14:26:04 +0000395{
libv53f58142009-12-23 00:54:26 +0000396 w836xx_memw_enable(0x2E);
stepan927d4e22007-04-04 22:45:58 +0000397
libv53f58142009-12-23 00:54:26 +0000398 return 0;
uwe6ab4b7b2009-05-09 14:26:04 +0000399}
400
uwee15beb92010-08-08 17:01:18 +0000401/*
mkarchered00ee62010-03-21 13:36:20 +0000402 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000403 * - Termtek TK-3370 (rev. 2.5b)
mkarchered00ee62010-03-21 13:36:20 +0000404 */
uweeb26b6e2010-06-07 19:06:26 +0000405static int w836xx_memw_enable_4e(void)
mkarchered00ee62010-03-21 13:36:20 +0000406{
407 w836xx_memw_enable(0x4E);
408
409 return 0;
410}
411
uwee15beb92010-08-08 17:01:18 +0000412/*
hailfingerc73ce6e2010-07-10 16:56:32 +0000413 * Suited for all boards with ITE IT8705F.
414 * The SIS950 Super I/O probably requires a similar flash write enable.
libv71e95f52010-01-20 14:45:07 +0000415 */
hailfingerc73ce6e2010-07-10 16:56:32 +0000416int it8705f_write_enable(uint8_t port)
libv71e95f52010-01-20 14:45:07 +0000417{
hailfingerc73ce6e2010-07-10 16:56:32 +0000418 uint8_t tmp;
419 int ret = 0;
420
libv71e95f52010-01-20 14:45:07 +0000421 enter_conf_mode_ite(port);
hailfingerc73ce6e2010-07-10 16:56:32 +0000422 tmp = sio_read(port, 0x24);
423 /* Check if at least one flash segment is enabled. */
424 if (tmp & 0xf0) {
425 /* The IT8705F will respond to LPC cycles and translate them. */
426 buses_supported = CHIP_BUSTYPE_PARALLEL;
427 /* Flash ROM I/F Writes Enable */
428 tmp |= 0x04;
429 msg_pdbg("Enabling IT8705F flash ROM interface write.\n");
430 if (tmp & 0x02) {
431 /* The data sheet contradicts itself about max size. */
432 max_rom_decode.parallel = 1024 * 1024;
433 msg_pinfo("IT8705F with very unusual settings. Please "
434 "send the output of \"flashrom -V\" to \n"
435 "flashrom@flashrom.org to help us finish "
436 "support for your Super I/O. Thanks.\n");
437 ret = 1;
438 } else if (tmp & 0x08) {
439 max_rom_decode.parallel = 512 * 1024;
440 } else {
441 max_rom_decode.parallel = 256 * 1024;
442 }
443 /* Safety checks. The data sheet is unclear here: Segments 1+3
444 * overlap, no segment seems to cover top - 1MB to top - 512kB.
445 * We assume that certain combinations make no sense.
446 */
447 if (((tmp & 0x02) && !(tmp & 0x08)) || /* 1 MB en, 512 kB dis */
448 (!(tmp & 0x10)) || /* 128 kB dis */
449 (!(tmp & 0x40))) { /* 256/512 kB dis */
450 msg_perr("Inconsistent IT8705F decode size!\n");
451 ret = 1;
452 }
453 if (sio_read(port, 0x25) != 0) {
454 msg_perr("IT8705F flash data pins disabled!\n");
455 ret = 1;
456 }
457 if (sio_read(port, 0x26) != 0) {
458 msg_perr("IT8705F flash address pins 0-7 disabled!\n");
459 ret = 1;
460 }
461 if (sio_read(port, 0x27) != 0) {
462 msg_perr("IT8705F flash address pins 8-15 disabled!\n");
463 ret = 1;
464 }
465 if ((sio_read(port, 0x29) & 0x10) != 0) {
466 msg_perr("IT8705F flash write enable pin disabled!\n");
467 ret = 1;
468 }
469 if ((sio_read(port, 0x29) & 0x08) != 0) {
470 msg_perr("IT8705F flash chip select pin disabled!\n");
471 ret = 1;
472 }
473 if ((sio_read(port, 0x29) & 0x04) != 0) {
474 msg_perr("IT8705F flash read strobe pin disabled!\n");
475 ret = 1;
476 }
477 if ((sio_read(port, 0x29) & 0x03) != 0) {
478 msg_perr("IT8705F flash address pins 16-17 disabled!\n");
479 /* Not really an error if you use flash chips smaller
480 * than 256 kByte, but such a configuration is unlikely.
481 */
482 ret = 1;
483 }
484 msg_pdbg("Maximum IT8705F parallel flash decode size is %u.\n",
485 max_rom_decode.parallel);
486 if (ret) {
487 msg_pinfo("Not enabling IT8705F flash write.\n");
488 } else {
489 sio_write(port, 0x24, tmp);
490 }
491 } else {
492 msg_pdbg("No IT8705F flash segment enabled.\n");
493 /* Not sure if this is an error or not. */
494 ret = 0;
495 }
libv71e95f52010-01-20 14:45:07 +0000496 exit_conf_mode_ite(port);
497
hailfingerc73ce6e2010-07-10 16:56:32 +0000498 return ret;
libv71e95f52010-01-20 14:45:07 +0000499}
libv53f58142009-12-23 00:54:26 +0000500
mkarcherb507b7b2010-02-27 18:35:54 +0000501static int pc87360_gpio_set(uint8_t gpio, int raise)
502{
uwee15beb92010-08-08 17:01:18 +0000503 static const int bankbase[] = {0, 4, 8, 10, 12};
504 int gpio_bank = gpio / 8;
505 int gpio_pin = gpio % 8;
506 uint16_t baseport;
507 uint8_t id, val;
mkarcherb507b7b2010-02-27 18:35:54 +0000508
uwee15beb92010-08-08 17:01:18 +0000509 if (gpio_bank > 4) {
510 msg_perr("PC87360: Invalid GPIO %d\n", gpio);
511 return -1;
512 }
mkarcherb507b7b2010-02-27 18:35:54 +0000513
uwee15beb92010-08-08 17:01:18 +0000514 id = sio_read(0x2E, 0x20);
515 if (id != 0xE1) {
516 msg_perr("PC87360: unexpected ID %02x\n", id);
517 return -1;
518 }
mkarcherb507b7b2010-02-27 18:35:54 +0000519
uwee15beb92010-08-08 17:01:18 +0000520 sio_write(0x2E, 0x07, 0x07); /* Select GPIO device. */
521 baseport = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
522 if ((baseport & 0xFFF0) == 0xFFF0 || baseport == 0) {
523 msg_perr("PC87360: invalid GPIO base address %04x\n",
524 baseport);
525 return -1;
526 }
527 sio_mask (0x2E, 0x30, 0x01, 0x01); /* Enable logical device. */
528 sio_write(0x2E, 0xF0, gpio_bank * 16 + gpio_pin);
529 sio_mask (0x2E, 0xF1, 0x01, 0x01); /* Make pin output. */
mkarcherb507b7b2010-02-27 18:35:54 +0000530
uwee15beb92010-08-08 17:01:18 +0000531 val = INB(baseport + bankbase[gpio_bank]);
532 if (raise)
533 val |= 1 << gpio_pin;
534 else
535 val &= ~(1 << gpio_pin);
536 OUTB(val, baseport + bankbase[gpio_bank]);
mkarcherb507b7b2010-02-27 18:35:54 +0000537
uwee15beb92010-08-08 17:01:18 +0000538 return 0;
mkarcherb507b7b2010-02-27 18:35:54 +0000539}
540
uwee15beb92010-08-08 17:01:18 +0000541/*
542 * VIA VT823x: Set one of the GPIO pins.
uwe6ab4b7b2009-05-09 14:26:04 +0000543 */
libv53f58142009-12-23 00:54:26 +0000544static int via_vt823x_gpio_set(uint8_t gpio, int raise)
uwe6ab4b7b2009-05-09 14:26:04 +0000545{
libv53f58142009-12-23 00:54:26 +0000546 struct pci_dev *dev;
uwe6ab4b7b2009-05-09 14:26:04 +0000547 uint16_t base;
libvc89fddc2009-12-09 07:53:01 +0000548 uint8_t val, bit, offset;
uwe6ab4b7b2009-05-09 14:26:04 +0000549
libv53f58142009-12-23 00:54:26 +0000550 dev = pci_dev_find_vendorclass(0x1106, 0x0601);
551 switch (dev->device_id) {
552 case 0x3177: /* VT8235 */
553 case 0x3227: /* VT8237R */
554 case 0x3337: /* VT8237A */
555 break;
556 default:
snelsone42c3802010-05-07 20:09:04 +0000557 msg_perr("\nERROR: VT823x ISA bridge not found.\n");
libv53f58142009-12-23 00:54:26 +0000558 return -1;
559 }
560
libv785ec422009-06-19 13:53:59 +0000561 if ((gpio >= 12) && (gpio <= 15)) {
562 /* GPIO12-15 -> output */
563 val = pci_read_byte(dev, 0xE4);
564 val |= 0x10;
565 pci_write_byte(dev, 0xE4, val);
566 } else if (gpio == 9) {
567 /* GPIO9 -> Output */
568 val = pci_read_byte(dev, 0xE4);
569 val |= 0x20;
570 pci_write_byte(dev, 0xE4, val);
libvc89fddc2009-12-09 07:53:01 +0000571 } else if (gpio == 5) {
572 val = pci_read_byte(dev, 0xE4);
573 val |= 0x01;
574 pci_write_byte(dev, 0xE4, val);
libv785ec422009-06-19 13:53:59 +0000575 } else {
snelsone42c3802010-05-07 20:09:04 +0000576 msg_perr("\nERROR: "
uwe6ab4b7b2009-05-09 14:26:04 +0000577 "VT823x GPIO%02d is not implemented.\n", gpio);
libv53f58142009-12-23 00:54:26 +0000578 return -1;
uwef6641642007-05-09 10:17:44 +0000579 }
stepan927d4e22007-04-04 22:45:58 +0000580
uwe6ab4b7b2009-05-09 14:26:04 +0000581 /* We need the I/O Base Address for this board's flash enable. */
582 base = pci_read_word(dev, 0x88) & 0xff80;
583
libvc89fddc2009-12-09 07:53:01 +0000584 offset = 0x4C + gpio / 8;
585 bit = 0x01 << (gpio % 8);
586
587 val = INB(base + offset);
uwe6ab4b7b2009-05-09 14:26:04 +0000588 if (raise)
589 val |= bit;
590 else
591 val &= ~bit;
libvc89fddc2009-12-09 07:53:01 +0000592 OUTB(val, base + offset);
stepan927d4e22007-04-04 22:45:58 +0000593
uwef6641642007-05-09 10:17:44 +0000594 return 0;
stepan927d4e22007-04-04 22:45:58 +0000595}
596
uwee15beb92010-08-08 17:01:18 +0000597/*
598 * Suited for:
599 * - ASUS M2V-MX: VIA K8M890 + VT8237A + IT8716F
stepan927d4e22007-04-04 22:45:58 +0000600 */
uweeb26b6e2010-06-07 19:06:26 +0000601static int via_vt823x_gpio5_raise(void)
stepan927d4e22007-04-04 22:45:58 +0000602{
libv53f58142009-12-23 00:54:26 +0000603 /* On M2V-MX: GPO5 is connected to WP# and TBL#. */
604 return via_vt823x_gpio_set(5, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000605}
606
uwee15beb92010-08-08 17:01:18 +0000607/*
608 * Suited for:
609 * - VIA EPIA EK & N & NL
libv785ec422009-06-19 13:53:59 +0000610 */
uweeb26b6e2010-06-07 19:06:26 +0000611static int via_vt823x_gpio9_raise(void)
libv785ec422009-06-19 13:53:59 +0000612{
libv53f58142009-12-23 00:54:26 +0000613 return via_vt823x_gpio_set(9, 1);
libv785ec422009-06-19 13:53:59 +0000614}
615
uwee15beb92010-08-08 17:01:18 +0000616/*
617 * Suited for:
618 * - VIA EPIA M and MII (and maybe other CLE266 based EPIAs)
libv53f58142009-12-23 00:54:26 +0000619 *
620 * We don't need to do this for EPIA M when using coreboot, GPIO15 is never
621 * lowered there.
uwe6ab4b7b2009-05-09 14:26:04 +0000622 */
uweeb26b6e2010-06-07 19:06:26 +0000623static int via_vt823x_gpio15_raise(void)
uwe6ab4b7b2009-05-09 14:26:04 +0000624{
libv53f58142009-12-23 00:54:26 +0000625 return via_vt823x_gpio_set(15, 1);
626}
627
uwee15beb92010-08-08 17:01:18 +0000628/*
libv53f58142009-12-23 00:54:26 +0000629 * Winbond W83697HF Super I/O + VIA VT8235 southbridge
630 *
631 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000632 * - MSI KT4V and KT4V-L: AMD K7 + VIA KT400 + VT8235
633 * - MSI KT4 Ultra: AMD K7 + VIA KT400 + VT8235
libv53f58142009-12-23 00:54:26 +0000634 */
uweeb26b6e2010-06-07 19:06:26 +0000635static int board_msi_kt4v(void)
libv53f58142009-12-23 00:54:26 +0000636{
637 int ret;
638
639 ret = via_vt823x_gpio_set(12, 1);
uwe6ab4b7b2009-05-09 14:26:04 +0000640 w836xx_memw_enable(0x2E);
hailfinger755073f2008-02-09 02:03:06 +0000641
libv53f58142009-12-23 00:54:26 +0000642 return ret;
hailfinger755073f2008-02-09 02:03:06 +0000643}
644
uwee15beb92010-08-08 17:01:18 +0000645/*
646 * Suited for:
647 * - ASUS P5A
uwe691ddb62007-05-20 16:16:13 +0000648 *
649 * This is rather nasty code, but there's no way to do this cleanly.
650 * We're basically talking to some unknown device on SMBus, my guess
651 * is that it is the Winbond W83781D that lives near the DIP BIOS.
652 */
uweeb26b6e2010-06-07 19:06:26 +0000653static int board_asus_p5a(void)
uwe691ddb62007-05-20 16:16:13 +0000654{
655 uint8_t tmp;
656 int i;
657
658#define ASUSP5A_LOOP 5000
659
hailfingere1f062f2008-05-22 13:22:45 +0000660 OUTB(0x00, 0xE807);
661 OUTB(0xEF, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000662
hailfingere1f062f2008-05-22 13:22:45 +0000663 OUTB(0xFF, 0xE800);
uwe691ddb62007-05-20 16:16:13 +0000664
665 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000666 OUTB(0xE1, 0xFF);
667 if (INB(0xE800) & 0x04)
uwe691ddb62007-05-20 16:16:13 +0000668 break;
669 }
670
671 if (i == ASUSP5A_LOOP) {
uweeb26b6e2010-06-07 19:06:26 +0000672 msg_perr("Unable to contact device.\n");
uwe691ddb62007-05-20 16:16:13 +0000673 return -1;
674 }
675
hailfingere1f062f2008-05-22 13:22:45 +0000676 OUTB(0x20, 0xE801);
677 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000678
hailfingere1f062f2008-05-22 13:22:45 +0000679 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000680
681 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000682 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000683 if (tmp & 0x70)
684 break;
685 }
686
687 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
uweeb26b6e2010-06-07 19:06:26 +0000688 msg_perr("Failed to read device.\n");
uwe691ddb62007-05-20 16:16:13 +0000689 return -1;
690 }
691
hailfingere1f062f2008-05-22 13:22:45 +0000692 tmp = INB(0xE804);
uwe691ddb62007-05-20 16:16:13 +0000693 tmp &= ~0x02;
694
hailfingere1f062f2008-05-22 13:22:45 +0000695 OUTB(0x00, 0xE807);
696 OUTB(0xEE, 0xE803);
uwe691ddb62007-05-20 16:16:13 +0000697
hailfingere1f062f2008-05-22 13:22:45 +0000698 OUTB(tmp, 0xE804);
uwe691ddb62007-05-20 16:16:13 +0000699
hailfingere1f062f2008-05-22 13:22:45 +0000700 OUTB(0xFF, 0xE800);
701 OUTB(0xE1, 0xFF);
uwe691ddb62007-05-20 16:16:13 +0000702
hailfingere1f062f2008-05-22 13:22:45 +0000703 OUTB(0x20, 0xE801);
704 OUTB(0x20, 0xE1);
uwe691ddb62007-05-20 16:16:13 +0000705
hailfingere1f062f2008-05-22 13:22:45 +0000706 OUTB(0xFF, 0xE802);
uwe691ddb62007-05-20 16:16:13 +0000707
708 for (i = 0; i < ASUSP5A_LOOP; i++) {
hailfingere1f062f2008-05-22 13:22:45 +0000709 tmp = INB(0xE800);
uwe691ddb62007-05-20 16:16:13 +0000710 if (tmp & 0x70)
711 break;
712 }
713
714 if ((i == ASUSP5A_LOOP) || !(tmp & 0x10)) {
uweeb26b6e2010-06-07 19:06:26 +0000715 msg_perr("Failed to write to device.\n");
uwe691ddb62007-05-20 16:16:13 +0000716 return -1;
717 }
718
719 return 0;
720}
721
libv6a74dbe2009-12-09 11:39:02 +0000722/*
723 * Set GPIO lines in the Broadcom HT-1000 southbridge.
724 *
uwee15beb92010-08-08 17:01:18 +0000725 * It's not a Super I/O but it uses the same index/data port method.
libv6a74dbe2009-12-09 11:39:02 +0000726 */
uweeb26b6e2010-06-07 19:06:26 +0000727static int board_hp_dl145_g3_enable(void)
libv6a74dbe2009-12-09 11:39:02 +0000728{
729 /* GPIO 0 reg from PM regs */
730 /* Set GPIO 2 and 5 high, connected to flash WP# and TBL# pins. */
731 sio_mask(0xcd6, 0x44, 0x24, 0x24);
732
733 return 0;
734}
735
hailfinger08c281b2010-07-01 11:16:28 +0000736/*
737 * Set GPIO lines in the Broadcom HT-1000 southbridge.
738 *
uwee15beb92010-08-08 17:01:18 +0000739 * It's not a Super I/O but it uses the same index/data port method.
hailfinger08c281b2010-07-01 11:16:28 +0000740 */
741static int board_hp_dl165_g6_enable(void)
742{
743 /* Variant of DL145, with slightly different pin placement. */
744 sio_mask(0xcd6, 0x44, 0x80, 0x80); /* TBL# */
745 sio_mask(0xcd6, 0x46, 0x04, 0x04); /* WP# */
746
747 return 0;
748}
749
uweeb26b6e2010-06-07 19:06:26 +0000750static int board_ibm_x3455(void)
stepan60b4d872007-06-05 12:51:52 +0000751{
uwee15beb92010-08-08 17:01:18 +0000752 /* Raise GPIO13. */
hailfinger9c47a702009-06-01 21:30:42 +0000753 sio_mask(0xcd6, 0x45, 0x20, 0x20);
stepan60b4d872007-06-05 12:51:52 +0000754
755 return 0;
756}
757
uwee15beb92010-08-08 17:01:18 +0000758/*
759 * Suited for:
760 * - Shuttle FN25 (SN25P): AMD S939 + NVIDIA CK804 (nForce4)
libvb13ceec2009-10-21 12:05:50 +0000761 */
uweeb26b6e2010-06-07 19:06:26 +0000762static int board_shuttle_fn25(void)
libvb13ceec2009-10-21 12:05:50 +0000763{
764 struct pci_dev *dev;
765
766 dev = pci_dev_find(0x10DE, 0x0050); /* NVIDIA CK804 ISA Bridge. */
767 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +0000768 msg_perr("\nERROR: NVIDIA nForce4 ISA bridge not found.\n");
libvb13ceec2009-10-21 12:05:50 +0000769 return -1;
770 }
771
772 /* one of those bits seems to be connected to TBL#, but -ENOINFO. */
773 pci_write_byte(dev, 0x92, 0);
774
775 return 0;
776}
777
uwee15beb92010-08-08 17:01:18 +0000778/*
libv6db37e62009-12-03 12:25:34 +0000779 * Very similar to AMD 8111 IO Hub.
libv5ac6e5c2009-10-05 16:07:00 +0000780 */
libv6db37e62009-12-03 12:25:34 +0000781static int nvidia_mcp_gpio_set(int gpio, int raise)
libv5ac6e5c2009-10-05 16:07:00 +0000782{
libv6db37e62009-12-03 12:25:34 +0000783 struct pci_dev *dev;
libv5ac6e5c2009-10-05 16:07:00 +0000784 uint16_t base;
mkarcherbb421582010-06-01 16:09:06 +0000785 uint16_t devclass;
libv5ac6e5c2009-10-05 16:07:00 +0000786 uint8_t tmp;
787
libv8068cf92009-12-22 13:04:13 +0000788 if ((gpio < 0) || (gpio >= 0x40)) {
snelsone42c3802010-05-07 20:09:04 +0000789 msg_perr("\nERROR: unsupported GPIO: %d.\n", gpio);
libv5736b072009-06-03 07:50:39 +0000790 return -1;
791 }
792
libv8068cf92009-12-22 13:04:13 +0000793 /* First, check the ISA Bridge */
794 dev = pci_dev_find_vendorclass(0x10DE, 0x0601);
libv6db37e62009-12-03 12:25:34 +0000795 switch (dev->device_id) {
796 case 0x0030: /* CK804 */
797 case 0x0050: /* MCP04 */
798 case 0x0060: /* MCP2 */
mkarcherd2189b42010-06-12 23:07:26 +0000799 case 0x00E0: /* CK8 */
libv6db37e62009-12-03 12:25:34 +0000800 break;
mkarcherbb421582010-06-01 16:09:06 +0000801 case 0x0260: /* MCP51 */
802 case 0x0364: /* MCP55 */
803 /* find SMBus controller on *this* southbridge */
804 /* The infamous Tyan S2915-E has two south bridges; they are
805 easily told apart from each other by the class of the
806 LPC bridge, but have the same SMBus bridge IDs */
807 if (dev->func != 0) {
808 msg_perr("MCP LPC bridge at unexpected function"
809 " number %d\n", dev->func);
810 return -1;
811 }
812
hailfinger86da8ff2010-07-17 22:28:05 +0000813#if PCI_LIB_VERSION >= 0x020200
mkarcherbb421582010-06-01 16:09:06 +0000814 dev = pci_get_dev(pacc, dev->domain, dev->bus, dev->dev, 1);
hailfinger86da8ff2010-07-17 22:28:05 +0000815#else
816 /* pciutils/libpci before version 2.2 is too old to support
817 * PCI domains. Such old machines usually don't have domains
818 * besides domain 0, so this is not a problem.
819 */
820 dev = pci_get_dev(pacc, dev->bus, dev->dev, 1);
821#endif
mkarcherbb421582010-06-01 16:09:06 +0000822 if (!dev) {
823 msg_perr("MCP SMBus controller could not be found\n");
824 return -1;
825 }
826 devclass = pci_read_word(dev, PCI_CLASS_DEVICE);
827 if (devclass != 0x0C05) {
828 msg_perr("Unexpected device class %04x for SMBus"
829 " controller\n", devclass);
830 return -1;
831 }
libv8068cf92009-12-22 13:04:13 +0000832 break;
mkarcherbb421582010-06-01 16:09:06 +0000833 default:
snelsone42c3802010-05-07 20:09:04 +0000834 msg_perr("\nERROR: no NVIDIA LPC/SMBus controller found.\n");
libv6db37e62009-12-03 12:25:34 +0000835 return -1;
836 }
837
838 base = pci_read_long(dev, 0x64) & 0x0000FF00; /* System control area */
839 base += 0xC0;
840
841 tmp = INB(base + gpio);
842 tmp &= ~0x0F; /* null lower nibble */
843 tmp |= 0x04; /* gpio -> output. */
844 if (raise)
845 tmp |= 0x01;
846 OUTB(tmp, base + gpio);
libv5736b072009-06-03 07:50:39 +0000847
848 return 0;
849}
850
uwee15beb92010-08-08 17:01:18 +0000851/*
852 * Suited for:
uwe75074aa2010-08-15 14:36:18 +0000853 * - ASUS A8N-LA (HP OEM "Nagami-GL8E"): NVIDIA MCP51
uwee15beb92010-08-08 17:01:18 +0000854 * - ASUS M2NBP-VM CSM: NVIDIA MCP51
mkarcher28d6c872010-03-07 16:42:55 +0000855 */
uweeb26b6e2010-06-07 19:06:26 +0000856static int nvidia_mcp_gpio0_raise(void)
mkarcher28d6c872010-03-07 16:42:55 +0000857{
858 return nvidia_mcp_gpio_set(0x00, 1);
859}
860
uwee15beb92010-08-08 17:01:18 +0000861/*
862 * Suited for:
863 * - abit KN8 Ultra: NVIDIA CK804
snelsone1eaba92010-03-19 22:37:29 +0000864 */
uweeb26b6e2010-06-07 19:06:26 +0000865static int nvidia_mcp_gpio2_lower(void)
snelsone1eaba92010-03-19 22:37:29 +0000866{
867 return nvidia_mcp_gpio_set(0x02, 0);
868}
869
uwee15beb92010-08-08 17:01:18 +0000870/*
871 * Suited for:
uwe0b7a6ba2010-08-15 15:26:30 +0000872 * - MSI K8N Neo4: NVIDIA CK804. TODO: Should probably be K8N Neo4 Platinum, see http://www.coreboot.org/pipermail/flashrom/2010-August/004362.html.
873 * - MSI K8NGM2-L: NVIDIA MCP51
libv64ace522009-12-23 03:01:36 +0000874 */
uweeb26b6e2010-06-07 19:06:26 +0000875static int nvidia_mcp_gpio2_raise(void)
libv64ace522009-12-23 03:01:36 +0000876{
877 return nvidia_mcp_gpio_set(0x02, 1);
878}
879
uwee15beb92010-08-08 17:01:18 +0000880/*
881 * Suited for:
882 * - HP xw9400 (Tyan S2915-E OEM): Dual(!) NVIDIA MCP55
883 *
884 * Notes: a) There are two MCP55 chips, so also two SMBus bridges on that
885 * board. We can't tell the SMBus logical devices apart, but we
886 * can tell the LPC bridge functions apart.
887 * We need to choose the SMBus bridge next to the LPC bridge with
888 * ID 0x364 and the "LPC bridge" class.
889 * b) #TBL is hardwired on that board to a pull-down. It can be
890 * overridden by connecting the two solder points next to F2.
mkarcherbb421582010-06-01 16:09:06 +0000891 */
uweeb26b6e2010-06-07 19:06:26 +0000892static int nvidia_mcp_gpio5_raise(void)
mkarcherbb421582010-06-01 16:09:06 +0000893{
894 return nvidia_mcp_gpio_set(0x05, 1);
895}
896
uwee15beb92010-08-08 17:01:18 +0000897/*
898 * Suited for:
899 * - abit NF7-S: NVIDIA CK804
mkarcher8b7b04a2010-04-11 21:01:06 +0000900 */
uweeb26b6e2010-06-07 19:06:26 +0000901static int nvidia_mcp_gpio8_raise(void)
mkarcher8b7b04a2010-04-11 21:01:06 +0000902{
903 return nvidia_mcp_gpio_set(0x08, 1);
904}
905
uwee15beb92010-08-08 17:01:18 +0000906/*
907 * Suited for:
908 * - MSI K8N Neo2 Platinum: Socket 939 + nForce3 Ultra + CK8
mkarcherd2189b42010-06-12 23:07:26 +0000909 */
mkarcherd291e752010-06-12 23:14:03 +0000910static int nvidia_mcp_gpio0c_raise(void)
mkarcherd2189b42010-06-12 23:07:26 +0000911{
912 return nvidia_mcp_gpio_set(0x0c, 1);
913}
914
uwee15beb92010-08-08 17:01:18 +0000915/*
916 * Suited for:
917 * - abit NF-M2 nView: Socket AM2 + NVIDIA MCP51
mkarcher00131382010-07-24 22:50:54 +0000918 */
919static int nvidia_mcp_gpio4_lower(void)
920{
921 return nvidia_mcp_gpio_set(0x04, 0);
922}
923
uwee15beb92010-08-08 17:01:18 +0000924/*
925 * Suited for:
926 * - ASUS P5ND2-SLI Deluxe: LGA775 + nForce4 SLI + MCP04
libv5ac6e5c2009-10-05 16:07:00 +0000927 */
uweeb26b6e2010-06-07 19:06:26 +0000928static int nvidia_mcp_gpio10_raise(void)
libv5ac6e5c2009-10-05 16:07:00 +0000929{
libv6db37e62009-12-03 12:25:34 +0000930 return nvidia_mcp_gpio_set(0x10, 1);
931}
libv5ac6e5c2009-10-05 16:07:00 +0000932
uwee15beb92010-08-08 17:01:18 +0000933/*
934 * Suited for:
935 * - GIGABYTE GA-K8N-SLI: AMD socket 939 + NVIDIA CK804 + ITE IT8712F
libv6db37e62009-12-03 12:25:34 +0000936 */
uweeb26b6e2010-06-07 19:06:26 +0000937static int nvidia_mcp_gpio21_raise(void)
libv6db37e62009-12-03 12:25:34 +0000938{
939 return nvidia_mcp_gpio_set(0x21, 0x01);
libv5ac6e5c2009-10-05 16:07:00 +0000940}
941
uwee15beb92010-08-08 17:01:18 +0000942/*
943 * Suited for:
944 * - EPoX EP-8RDA3+: Socket A + nForce2 Ultra 400 + MCP2
libvb8043812009-10-05 18:46:35 +0000945 */
uweeb26b6e2010-06-07 19:06:26 +0000946static int nvidia_mcp_gpio31_raise(void)
libvb8043812009-10-05 18:46:35 +0000947{
libv6db37e62009-12-03 12:25:34 +0000948 return nvidia_mcp_gpio_set(0x31, 0x01);
libvb8043812009-10-05 18:46:35 +0000949}
libv5ac6e5c2009-10-05 16:07:00 +0000950
uwee15beb92010-08-08 17:01:18 +0000951/*
952 * Suited for:
uwe70640ba2010-09-07 17:52:09 +0000953 * - GIGABYTE GA-K8N51GMF-9
954 */
955static int nvidia_mcp_gpio3b_raise(void)
956{
957 return nvidia_mcp_gpio_set(0x3b, 1);
958}
959
960/*
961 * Suited for:
uwee15beb92010-08-08 17:01:18 +0000962 * - Artec Group DBE61 and DBE62
stepanf778f522008-02-20 11:11:18 +0000963 */
uweeb26b6e2010-06-07 19:06:26 +0000964static int board_artecgroup_dbe6x(void)
stepanf778f522008-02-20 11:11:18 +0000965{
966#define DBE6x_MSR_DIVIL_BALL_OPTS 0x51400015
uwee15beb92010-08-08 17:01:18 +0000967#define DBE6x_PRI_BOOT_LOC_SHIFT 2
968#define DBE6x_BOOT_OP_LATCHED_SHIFT 8
969#define DBE6x_SEC_BOOT_LOC_SHIFT 10
stepanf778f522008-02-20 11:11:18 +0000970#define DBE6x_PRI_BOOT_LOC (3 << DBE6x_PRI_BOOT_LOC_SHIFT)
971#define DBE6x_BOOT_OP_LATCHED (3 << DBE6x_BOOT_OP_LATCHED_SHIFT)
972#define DBE6x_SEC_BOOT_LOC (3 << DBE6x_SEC_BOOT_LOC_SHIFT)
uwee15beb92010-08-08 17:01:18 +0000973#define DBE6x_BOOT_LOC_FLASH 2
974#define DBE6x_BOOT_LOC_FWHUB 3
stepanf778f522008-02-20 11:11:18 +0000975
stepanf251ff82009-08-12 18:25:24 +0000976 msr_t msr;
stepanf778f522008-02-20 11:11:18 +0000977 unsigned long boot_loc;
978
stepanf251ff82009-08-12 18:25:24 +0000979 /* Geode only has a single core */
980 if (setup_cpu_msr(0))
stepanf778f522008-02-20 11:11:18 +0000981 return -1;
stepanf778f522008-02-20 11:11:18 +0000982
stepanf251ff82009-08-12 18:25:24 +0000983 msr = rdmsr(DBE6x_MSR_DIVIL_BALL_OPTS);
stepanf778f522008-02-20 11:11:18 +0000984
stepanf251ff82009-08-12 18:25:24 +0000985 if ((msr.lo & (DBE6x_BOOT_OP_LATCHED)) ==
stepanf778f522008-02-20 11:11:18 +0000986 (DBE6x_BOOT_LOC_FWHUB << DBE6x_BOOT_OP_LATCHED_SHIFT))
987 boot_loc = DBE6x_BOOT_LOC_FWHUB;
988 else
989 boot_loc = DBE6x_BOOT_LOC_FLASH;
990
stepanf251ff82009-08-12 18:25:24 +0000991 msr.lo &= ~(DBE6x_PRI_BOOT_LOC | DBE6x_SEC_BOOT_LOC);
992 msr.lo |= ((boot_loc << DBE6x_PRI_BOOT_LOC_SHIFT) |
uwefa98ca12008-10-18 21:14:13 +0000993 (boot_loc << DBE6x_SEC_BOOT_LOC_SHIFT));
stepanf778f522008-02-20 11:11:18 +0000994
stepanf251ff82009-08-12 18:25:24 +0000995 wrmsr(DBE6x_MSR_DIVIL_BALL_OPTS, msr);
stepanf778f522008-02-20 11:11:18 +0000996
stepanf251ff82009-08-12 18:25:24 +0000997 cleanup_cpu_msr();
stepanf778f522008-02-20 11:11:18 +0000998
stepanf778f522008-02-20 11:11:18 +0000999 return 0;
1000}
1001
uwee15beb92010-08-08 17:01:18 +00001002/*
uwe3a3ab2f2010-03-25 23:18:41 +00001003 * Helper function to raise/drop a given gpo line on Intel PIIX4{,E,M}.
libv8d908612009-12-14 10:41:58 +00001004 */
1005static int intel_piix4_gpo_set(unsigned int gpo, int raise)
1006{
mkarcher681bc022010-02-24 00:00:21 +00001007 unsigned int gpo_byte, gpo_bit;
libv8d908612009-12-14 10:41:58 +00001008 struct pci_dev *dev;
1009 uint32_t tmp, base;
1010
mkarcher6757a5e2010-08-15 22:35:31 +00001011 static const uint32_t nonmuxed_gpos = 0x58000101; /* GPPO {0,8,27,28,30} are always available */
1012
1013 static const struct {unsigned int reg, mask, value; } piix4_gpo[] = {
1014 {0},
1015 {0xB0, 0x0001, 0x0000}, /* GPO1... */
1016 {0xB0, 0x0001, 0x0000},
1017 {0xB0, 0x0001, 0x0000},
1018 {0xB0, 0x0001, 0x0000},
1019 {0xB0, 0x0001, 0x0000},
1020 {0xB0, 0x0001, 0x0000},
1021 {0xB0, 0x0001, 0x0000}, /* ...GPO7: GENCFG bit 0 */
1022 {0},
1023 {0xB0, 0x0100, 0x0000}, /* GPO9: GENCFG bit 8 */
1024 {0xB0, 0x0200, 0x0000}, /* GPO10: GENCFG bit 9 */
1025 {0xB0, 0x0400, 0x0000}, /* GPO11: GENCFG bit 10 */
1026 {0x4E, 0x0100, 0x0000}, /* GPO12... */
1027 {0x4E, 0x0100, 0x0000},
1028 {0x4E, 0x0100, 0x0000}, /* ...GPO14: XBCS bit 8 */
1029 {0xB2, 0x0002, 0x0002}, /* GPO15... */
1030 {0xB2, 0x0002, 0x0002}, /* ...GPO16: GENCFG bit 17 */
1031 {0xB2, 0x0004, 0x0004}, /* GPO17: GENCFG bit 18 */
1032 {0xB2, 0x0008, 0x0008}, /* GPO18: GENCFG bit 19 */
1033 {0xB2, 0x0010, 0x0010}, /* GPO19: GENCFG bit 20 */
1034 {0xB2, 0x0020, 0x0020}, /* GPO20: GENCFG bit 21 */
1035 {0xB2, 0x0040, 0x0040}, /* GPO21: GENCFG bit 22 */
1036 {0xB2, 0x1000, 0x1000}, /* GPO22... */
1037 {0xB2, 0x1000, 0x1000}, /* ...GPO23: GENCFG bit 28 */
1038 {0xB2, 0x2000, 0x2000}, /* GPO24: GENCFG bit 29 */
1039 {0xB2, 0x4000, 0x4000}, /* GPO25: GENCFG bit 30 */
1040 {0xB2, 0x8000, 0x8000}, /* GPO26: GENCFG bit 31 */
1041 {0},
1042 {0},
1043 {0x4E, 0x0100, 0x0000}, /* ...GPO29: XBCS bit 8 */
1044 {0}
1045 };
1046
1047
libv8d908612009-12-14 10:41:58 +00001048 dev = pci_dev_find(0x8086, 0x7110); /* Intel PIIX4 ISA bridge */
1049 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001050 msg_perr("\nERROR: Intel PIIX4 ISA bridge not found.\n");
libv8d908612009-12-14 10:41:58 +00001051 return -1;
1052 }
1053
uwee15beb92010-08-08 17:01:18 +00001054 /* Sanity check. */
libv8d908612009-12-14 10:41:58 +00001055 if (gpo > 30) {
snelsone42c3802010-05-07 20:09:04 +00001056 msg_perr("\nERROR: Intel PIIX4 has no GPO%d.\n", gpo);
libv8d908612009-12-14 10:41:58 +00001057 return -1;
1058 }
1059
mkarcher6757a5e2010-08-15 22:35:31 +00001060 if ( (((1 << gpo) & nonmuxed_gpos) == 0) &&
1061 (pci_read_word(dev, piix4_gpo[gpo].reg) & piix4_gpo[gpo].mask) != piix4_gpo[gpo].value ) {
1062 msg_perr("\nERROR: PIIX4 GPO\%d not programmed for output.\n", gpo);
1063 return -1;
libv8d908612009-12-14 10:41:58 +00001064 }
1065
libv8d908612009-12-14 10:41:58 +00001066 dev = pci_dev_find(0x8086, 0x7113); /* Intel PIIX4 PM */
1067 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001068 msg_perr("\nERROR: Intel PIIX4 PM not found.\n");
libv8d908612009-12-14 10:41:58 +00001069 return -1;
1070 }
1071
1072 /* PM IO base */
1073 base = pci_read_long(dev, 0x40) & 0x0000FFC0;
1074
mkarcher681bc022010-02-24 00:00:21 +00001075 gpo_byte = gpo >> 3;
1076 gpo_bit = gpo & 7;
1077 tmp = INB(base + 0x34 + gpo_byte); /* GPO register */
libv8d908612009-12-14 10:41:58 +00001078 if (raise)
mkarcher681bc022010-02-24 00:00:21 +00001079 tmp |= 0x01 << gpo_bit;
libv8d908612009-12-14 10:41:58 +00001080 else
mkarcher681bc022010-02-24 00:00:21 +00001081 tmp &= ~(0x01 << gpo_bit);
1082 OUTB(tmp, base + 0x34 + gpo_byte);
libv8d908612009-12-14 10:41:58 +00001083
1084 return 0;
1085}
1086
uwee15beb92010-08-08 17:01:18 +00001087/*
1088 * Suited for:
mhm4791ef92010-09-01 01:21:34 +00001089 * - ASUS P2B-N
1090 */
1091static int intel_piix4_gpo18_lower(void)
1092{
1093 return intel_piix4_gpo_set(18, 0);
1094}
1095
1096/*
1097 * Suited for:
mhmaac0fda2010-09-13 18:22:36 +00001098 * - MSI MS-6163 v2 (MS-6163 Pro): Intel 440BX + PIIX4E + Winbond W83977EF
1099 */
1100static int intel_piix4_gpo14_raise(void)
1101{
1102 return intel_piix4_gpo_set(14, 1);
1103}
1104
1105/*
1106 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001107 * - EPoX EP-BX3
libv8d908612009-12-14 10:41:58 +00001108 */
mkarcher6757a5e2010-08-15 22:35:31 +00001109static int intel_piix4_gpo22_raise(void)
libv8d908612009-12-14 10:41:58 +00001110{
1111 return intel_piix4_gpo_set(22, 1);
1112}
1113
uwee15beb92010-08-08 17:01:18 +00001114/*
1115 * Suited for:
1116 * - Intel SE440BX-2
snelsonaa2f3d92010-03-19 22:35:21 +00001117 */
uweeb26b6e2010-06-07 19:06:26 +00001118static int intel_piix4_gpo27_lower(void)
snelsonaa2f3d92010-03-19 22:35:21 +00001119{
uwee15beb92010-08-08 17:01:18 +00001120 return intel_piix4_gpo_set(27, 0);
snelsonaa2f3d92010-03-19 22:35:21 +00001121}
1122
uwee15beb92010-08-08 17:01:18 +00001123/*
uwe3a3ab2f2010-03-25 23:18:41 +00001124 * Set a GPIO line on a given Intel ICH LPC controller.
uwecc6ecc52008-05-22 21:19:38 +00001125 */
libv5afe85c2009-11-28 18:07:51 +00001126static int intel_ich_gpio_set(int gpio, int raise)
uwecc6ecc52008-05-22 21:19:38 +00001127{
uwe3a3ab2f2010-03-25 23:18:41 +00001128 /* Table mapping the different Intel ICH LPC chipsets. */
libv5afe85c2009-11-28 18:07:51 +00001129 static struct {
1130 uint16_t id;
1131 uint8_t base_reg;
1132 uint32_t bank0;
1133 uint32_t bank1;
1134 uint32_t bank2;
1135 } intel_ich_gpio_table[] = {
1136 {0x2410, 0x58, 0x0FE30000, 0, 0}, /* 82801AA (ICH) */
1137 {0x2420, 0x58, 0x0FE30000, 0, 0}, /* 82801AB (ICH0) */
1138 {0x2440, 0x58, 0x1BFF391B, 0, 0}, /* 82801BA (ICH2) */
1139 {0x244C, 0x58, 0x1A23399B, 0, 0}, /* 82801BAM (ICH2M) */
1140 {0x2450, 0x58, 0x1BFF0000, 0, 0}, /* 82801E (C-ICH) */
1141 {0x2480, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801CA (ICH3-S) */
1142 {0x248C, 0x58, 0x1A230000, 0x00000FFF, 0}, /* 82801CAM (ICH3-M) */
1143 {0x24C0, 0x58, 0x1BFF0000, 0x00000FFF, 0}, /* 82801DB/DBL (ICH4/ICH4-L) */
1144 {0x24CC, 0x58, 0x1A030000, 0x00000FFF, 0}, /* 82801DBM (ICH4-M) */
1145 {0x24D0, 0x58, 0x1BFF0000, 0x00030305, 0}, /* 82801EB/ER (ICH5/ICH5R) */
1146 {0x2640, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FB/FR (ICH6/ICH6R) */
1147 {0x2641, 0x48, 0x1BFF0000, 0x00030307, 0}, /* 82801FBM (ICH6M) */
1148 {0x27B8, 0x48, 0xFFFFFFFF, 0x000300FF, 0}, /* 82801GB/GR (ICH7 Family) */
1149 {0x27B9, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GBM (ICH7-M) */
1150 {0x27BD, 0x48, 0xFFEBFFFE, 0x000300FE, 0}, /* 82801GHM (ICH7-M DH) */
1151 {0x2810, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HB/HR (ICH8/R) */
1152 {0x2811, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HBM (ICH8M-E) */
1153 {0x2812, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HH (ICH8DH) */
1154 {0x2814, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HO (ICH8DO) */
1155 {0x2815, 0x48, 0xFFFFFFFF, 0x00FF0FFF, 0}, /* 82801HEM (ICH8M) */
1156 {0x2912, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IH (ICH9DH) */
1157 {0x2914, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IO (ICH9DO) */
1158 {0x2916, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IR (ICH9R) */
1159 {0x2917, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IEM (ICH9M-E) */
1160 {0x2918, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IB (ICH9) */
1161 {0x2919, 0x48, 0xFFFFFFFF, 0x00FFFFFF, 0}, /* 82801IBM (ICH9M) */
1162 {0x3A14, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JDO (ICH10DO) */
1163 {0x3A16, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIR (ICH10R) */
1164 {0x3A18, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JIB (ICH10) */
1165 {0x3A1A, 0x48, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000100}, /* 82801JD (ICH10D) */
1166 {0, 0, 0, 0, 0} /* end marker */
1167 };
uwecc6ecc52008-05-22 21:19:38 +00001168
libv5afe85c2009-11-28 18:07:51 +00001169 struct pci_dev *dev;
1170 uint16_t base;
1171 uint32_t tmp;
1172 int i, allowed;
1173
1174 /* First, look for a known LPC bridge */
hailfingerd9bfbe22009-12-14 04:24:42 +00001175 for (dev = pacc->devices; dev; dev = dev->next) {
hailfinger2b8fc0b2010-05-21 23:00:56 +00001176 uint16_t device_class;
1177 /* libpci before version 2.2.4 does not store class info. */
1178 device_class = pci_read_word(dev, PCI_CLASS_DEVICE);
libv5afe85c2009-11-28 18:07:51 +00001179 if ((dev->vendor_id == 0x8086) &&
hailfinger2b8fc0b2010-05-21 23:00:56 +00001180 (device_class == 0x0601)) { /* ISA Bridge */
libv5afe85c2009-11-28 18:07:51 +00001181 /* Is this device in our list? */
1182 for (i = 0; intel_ich_gpio_table[i].id; i++)
1183 if (dev->device_id == intel_ich_gpio_table[i].id)
1184 break;
1185
1186 if (intel_ich_gpio_table[i].id)
1187 break;
1188 }
hailfingerd9bfbe22009-12-14 04:24:42 +00001189 }
libv5afe85c2009-11-28 18:07:51 +00001190
uwecc6ecc52008-05-22 21:19:38 +00001191 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001192 msg_perr("\nERROR: No Known Intel LPC Bridge found.\n");
uwecc6ecc52008-05-22 21:19:38 +00001193 return -1;
1194 }
1195
uwee15beb92010-08-08 17:01:18 +00001196 /*
1197 * According to the datasheets, all Intel ICHs have the GPIO bar 5:1
1198 * strapped to zero. From some mobile ICH9 version on, this becomes
1199 * 6:1. The mask below catches all.
1200 */
libv5afe85c2009-11-28 18:07:51 +00001201 base = pci_read_word(dev, intel_ich_gpio_table[i].base_reg) & 0xFFC0;
uwecc6ecc52008-05-22 21:19:38 +00001202
uwee15beb92010-08-08 17:01:18 +00001203 /* Check whether the line is allowed. */
libv5afe85c2009-11-28 18:07:51 +00001204 if (gpio < 32)
1205 allowed = (intel_ich_gpio_table[i].bank0 >> gpio) & 0x01;
1206 else if (gpio < 64)
1207 allowed = (intel_ich_gpio_table[i].bank1 >> (gpio - 32)) & 0x01;
1208 else
1209 allowed = (intel_ich_gpio_table[i].bank2 >> (gpio - 64)) & 0x01;
1210
1211 if (!allowed) {
snelsone42c3802010-05-07 20:09:04 +00001212 msg_perr("\nERROR: This Intel LPC Bridge does not allow"
libv5afe85c2009-11-28 18:07:51 +00001213 " setting GPIO%02d\n", gpio);
1214 return -1;
1215 }
1216
snelsone42c3802010-05-07 20:09:04 +00001217 msg_pdbg("\nIntel ICH LPC Bridge: %sing GPIO%02d.\n",
libv5afe85c2009-11-28 18:07:51 +00001218 raise ? "Rais" : "Dropp", gpio);
1219
1220 if (gpio < 32) {
uwee15beb92010-08-08 17:01:18 +00001221 /* Set line to GPIO. */
libv5afe85c2009-11-28 18:07:51 +00001222 tmp = INL(base);
1223 /* ICH/ICH0 multiplexes 27/28 on the line set. */
1224 if ((gpio == 28) &&
1225 ((dev->device_id == 0x2410) || (dev->device_id == 0x2420)))
1226 tmp |= 1 << 27;
1227 else
1228 tmp |= 1 << gpio;
1229 OUTL(tmp, base);
1230
1231 /* As soon as we are talking to ICH8 and above, this register
1232 decides whether we can set the gpio or not. */
1233 if (dev->device_id > 0x2800) {
1234 tmp = INL(base);
1235 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +00001236 msg_perr("\nERROR: This Intel LPC Bridge"
libv5afe85c2009-11-28 18:07:51 +00001237 " does not allow setting GPIO%02d\n",
1238 gpio);
1239 return -1;
1240 }
1241 }
1242
uwee15beb92010-08-08 17:01:18 +00001243 /* Set GPIO to OUTPUT. */
libv5afe85c2009-11-28 18:07:51 +00001244 tmp = INL(base + 0x04);
1245 tmp &= ~(1 << gpio);
1246 OUTL(tmp, base + 0x04);
1247
uwee15beb92010-08-08 17:01:18 +00001248 /* Raise GPIO line. */
libv5afe85c2009-11-28 18:07:51 +00001249 tmp = INL(base + 0x0C);
1250 if (raise)
1251 tmp |= 1 << gpio;
1252 else
1253 tmp &= ~(1 << gpio);
1254 OUTL(tmp, base + 0x0C);
1255 } else if (gpio < 64) {
1256 gpio -= 32;
1257
uwee15beb92010-08-08 17:01:18 +00001258 /* Set line to GPIO. */
libv5afe85c2009-11-28 18:07:51 +00001259 tmp = INL(base + 0x30);
1260 tmp |= 1 << gpio;
1261 OUTL(tmp, base + 0x30);
1262
1263 /* As soon as we are talking to ICH8 and above, this register
1264 decides whether we can set the gpio or not. */
1265 if (dev->device_id > 0x2800) {
1266 tmp = INL(base + 30);
1267 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +00001268 msg_perr("\nERROR: This Intel LPC Bridge"
libv5afe85c2009-11-28 18:07:51 +00001269 " does not allow setting GPIO%02d\n",
1270 gpio + 32);
1271 return -1;
1272 }
1273 }
1274
uwee15beb92010-08-08 17:01:18 +00001275 /* Set GPIO to OUTPUT. */
libv5afe85c2009-11-28 18:07:51 +00001276 tmp = INL(base + 0x34);
1277 tmp &= ~(1 << gpio);
1278 OUTL(tmp, base + 0x34);
1279
uwee15beb92010-08-08 17:01:18 +00001280 /* Raise GPIO line. */
libv5afe85c2009-11-28 18:07:51 +00001281 tmp = INL(base + 0x38);
1282 if (raise)
1283 tmp |= 1 << gpio;
1284 else
1285 tmp &= ~(1 << gpio);
1286 OUTL(tmp, base + 0x38);
1287 } else {
1288 gpio -= 64;
1289
uwee15beb92010-08-08 17:01:18 +00001290 /* Set line to GPIO. */
libv5afe85c2009-11-28 18:07:51 +00001291 tmp = INL(base + 0x40);
1292 tmp |= 1 << gpio;
1293 OUTL(tmp, base + 0x40);
1294
1295 tmp = INL(base + 40);
1296 if (!(tmp & (1 << gpio))) {
snelsone42c3802010-05-07 20:09:04 +00001297 msg_perr("\nERROR: This Intel LPC Bridge does "
libv5afe85c2009-11-28 18:07:51 +00001298 "not allow setting GPIO%02d\n", gpio + 64);
1299 return -1;
1300 }
1301
uwee15beb92010-08-08 17:01:18 +00001302 /* Set GPIO to OUTPUT. */
libv5afe85c2009-11-28 18:07:51 +00001303 tmp = INL(base + 0x44);
1304 tmp &= ~(1 << gpio);
1305 OUTL(tmp, base + 0x44);
1306
uwee15beb92010-08-08 17:01:18 +00001307 /* Raise GPIO line. */
libv5afe85c2009-11-28 18:07:51 +00001308 tmp = INL(base + 0x48);
1309 if (raise)
1310 tmp |= 1 << gpio;
1311 else
1312 tmp &= ~(1 << gpio);
1313 OUTL(tmp, base + 0x48);
1314 }
uwecc6ecc52008-05-22 21:19:38 +00001315
1316 return 0;
1317}
1318
uwee15beb92010-08-08 17:01:18 +00001319/*
1320 * Suited for:
1321 * - abit IP35: Intel P35 + ICH9R
1322 * - abit IP35 Pro: Intel P35 + ICH9R
uwecc6ecc52008-05-22 21:19:38 +00001323 */
uweeb26b6e2010-06-07 19:06:26 +00001324static int intel_ich_gpio16_raise(void)
uwecc6ecc52008-05-22 21:19:38 +00001325{
libv5afe85c2009-11-28 18:07:51 +00001326 return intel_ich_gpio_set(16, 1);
uwecc6ecc52008-05-22 21:19:38 +00001327}
1328
uwee15beb92010-08-08 17:01:18 +00001329/*
1330 * Suited for:
1331 * - HP Puffer2-UL8E (ASUS PTGD-LA OEM): LGA775 + 915 + ICH6
mkarcher5f3a7e12010-07-24 11:14:37 +00001332 */
1333static int intel_ich_gpio18_raise(void)
1334{
1335 return intel_ich_gpio_set(18, 1);
1336}
1337
uwee15beb92010-08-08 17:01:18 +00001338/*
1339 * Suited for:
uwe0b7a6ba2010-08-15 15:26:30 +00001340 * - ASUS A8Jm (laptop): Intel 945 + ICH7
snelson0a9016e2010-03-19 22:39:24 +00001341 */
uweeb26b6e2010-06-07 19:06:26 +00001342static int intel_ich_gpio34_raise(void)
snelson0a9016e2010-03-19 22:39:24 +00001343{
1344 return intel_ich_gpio_set(34, 1);
1345}
1346
uwee15beb92010-08-08 17:01:18 +00001347/*
1348 * Suited for:
1349 * - MSI MS-7046: LGA775 + 915P + ICH6
hailfinger3fa8d842009-09-23 02:05:12 +00001350 */
uweeb26b6e2010-06-07 19:06:26 +00001351static int intel_ich_gpio19_raise(void)
hailfinger3fa8d842009-09-23 02:05:12 +00001352{
libv5afe85c2009-11-28 18:07:51 +00001353 return intel_ich_gpio_set(19, 1);
hailfinger3fa8d842009-09-23 02:05:12 +00001354}
1355
uwee15beb92010-08-08 17:01:18 +00001356/*
libvdc84fa32009-11-28 18:26:21 +00001357 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001358 * - ASUS P4B266LM (Sony Vaio PCV-RX650): socket478 + 845D + ICH2
1359 * - ASUS P4C800-E Deluxe: socket478 + 875P + ICH5
mkarcherd8c4e142010-09-10 14:54:18 +00001360 * - ASUS P4P800: Intel socket478 + 865PE + ICH5R
uwee15beb92010-08-08 17:01:18 +00001361 * - ASUS P4P800-E Deluxe: Intel socket478 + 865PE + ICH5R
mkarcher15ea7eb2010-09-10 14:46:46 +00001362 * - ASUS P5GD1 Pro: Intel LGA 775 + 915P + ICH6R
hailfinger45434bb2010-09-13 14:02:22 +00001363 * - ASUS P5GDC Deluxe: Intel socket775 + 915P + ICH6R
uwee15beb92010-08-08 17:01:18 +00001364 * - ASUS P5PE-VM: Intel LGA775 + 865G + ICH5
1365 * - Samsung Polaris 32: socket478 + 865P + ICH5
stuge81664dd2009-02-02 22:55:26 +00001366 */
uweeb26b6e2010-06-07 19:06:26 +00001367static int intel_ich_gpio21_raise(void)
stuge81664dd2009-02-02 22:55:26 +00001368{
libv5afe85c2009-11-28 18:07:51 +00001369 return intel_ich_gpio_set(21, 1);
stuge81664dd2009-02-02 22:55:26 +00001370}
1371
uwee15beb92010-08-08 17:01:18 +00001372/*
mkarcher11f8f3c2010-03-07 16:32:32 +00001373 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001374 * - ASUS P4B266: socket478 + Intel 845D + ICH2
uwe3a3ab2f2010-03-25 23:18:41 +00001375 * - ASUS P4B533-E: socket478 + 845E + ICH4
1376 * - ASUS P4B-MX variant in HP Vectra VL420 SFF: socket478 + 845D + ICH2
libv5afe85c2009-11-28 18:07:51 +00001377 */
uweeb26b6e2010-06-07 19:06:26 +00001378static int intel_ich_gpio22_raise(void)
libv5afe85c2009-11-28 18:07:51 +00001379{
1380 return intel_ich_gpio_set(22, 1);
1381}
1382
uwee15beb92010-08-08 17:01:18 +00001383/*
1384 * Suited for:
1385 * - HP Vectra VL400: 815 + ICH + PC87360
mkarcherb507b7b2010-02-27 18:35:54 +00001386 */
uweeb26b6e2010-06-07 19:06:26 +00001387static int board_hp_vl400(void)
mkarcherb507b7b2010-02-27 18:35:54 +00001388{
uwee15beb92010-08-08 17:01:18 +00001389 int ret;
1390 ret = intel_ich_gpio_set(25, 1); /* Master write enable ? */
1391 if (!ret)
1392 ret = pc87360_gpio_set(0x09, 1); /* #WP ? */
1393 if (!ret)
1394 ret = pc87360_gpio_set(0x27, 1); /* #TBL */
1395 return ret;
mkarcherb507b7b2010-02-27 18:35:54 +00001396}
1397
uwee15beb92010-08-08 17:01:18 +00001398/*
libve42a7c62009-11-28 18:16:31 +00001399 * Suited for:
uwee15beb92010-08-08 17:01:18 +00001400 * - Dell PowerEdge 1850: Intel PPGA604 + E7520 + ICH5R
1401 * - ASRock P4i65GV: Intel Socket478 + 865GV + ICH5R
1402 * - ASRock 775i65G: Intel LGA 775 + 865G + ICH5
libv5afe85c2009-11-28 18:07:51 +00001403 */
uweeb26b6e2010-06-07 19:06:26 +00001404static int intel_ich_gpio23_raise(void)
libv5afe85c2009-11-28 18:07:51 +00001405{
1406 return intel_ich_gpio_set(23, 1);
1407}
1408
uwee15beb92010-08-08 17:01:18 +00001409/*
1410 * Suited for:
1411 * - GIGABYTE GA-8IRML: Intel Socket478 + i845 + ICH2
mkarcher31a4bd42010-07-24 22:27:29 +00001412 */
1413static int intel_ich_gpio25_raise(void)
1414{
1415 return intel_ich_gpio_set(25, 1);
1416}
1417
uwee15beb92010-08-08 17:01:18 +00001418/*
1419 * Suited for:
1420 * - IBASE MB899: i945GM + ICH7
snelson4e249922010-03-19 23:01:34 +00001421 */
uweeb26b6e2010-06-07 19:06:26 +00001422static int intel_ich_gpio26_raise(void)
snelson4e249922010-03-19 23:01:34 +00001423{
1424 return intel_ich_gpio_set(26, 1);
1425}
1426
uwee15beb92010-08-08 17:01:18 +00001427/*
1428 * Suited for:
1429 * - P4SD-LA (HP OEM): i865 + ICH5
mkarcherf4016092010-08-13 12:49:01 +00001430 * - GIGABYTE GA-8PE667 Ultra 2: socket 478 + i845PE + ICH4
mkarcher0b183572010-07-24 11:03:48 +00001431 */
hailfinger531e79c2010-07-24 18:47:45 +00001432static int intel_ich_gpio32_raise(void)
mkarcher0b183572010-07-24 11:03:48 +00001433{
1434 return intel_ich_gpio_set(32, 1);
1435}
1436
uwee15beb92010-08-08 17:01:18 +00001437/*
1438 * Suited for:
1439 * - Acorp 6A815EPD: socket 370 + intel 815 + ICH2
libv5afe85c2009-11-28 18:07:51 +00001440 */
uweeb26b6e2010-06-07 19:06:26 +00001441static int board_acorp_6a815epd(void)
libv5afe85c2009-11-28 18:07:51 +00001442{
1443 int ret;
1444
1445 /* Lower Blocks Lock -- pin 7 of PLCC32 */
1446 ret = intel_ich_gpio_set(22, 1);
1447 if (!ret) /* Top Block Lock -- pin 8 of PLCC32 */
1448 ret = intel_ich_gpio_set(23, 1);
1449
1450 return ret;
1451}
1452
uwee15beb92010-08-08 17:01:18 +00001453/*
1454 * Suited for:
1455 * - Kontron 986LCD-M: Socket478 + 915GM + ICH7R
libv5afe85c2009-11-28 18:07:51 +00001456 */
uweeb26b6e2010-06-07 19:06:26 +00001457static int board_kontron_986lcd_m(void)
stepanb8361b92008-03-17 22:59:40 +00001458{
libv5afe85c2009-11-28 18:07:51 +00001459 int ret;
stepanb8361b92008-03-17 22:59:40 +00001460
libv5afe85c2009-11-28 18:07:51 +00001461 ret = intel_ich_gpio_set(34, 1); /* #TBL */
1462 if (!ret)
1463 ret = intel_ich_gpio_set(35, 1); /* #WP */
stepanb8361b92008-03-17 22:59:40 +00001464
libv5afe85c2009-11-28 18:07:51 +00001465 return ret;
stepanb8361b92008-03-17 22:59:40 +00001466}
1467
uwee15beb92010-08-08 17:01:18 +00001468/*
1469 * Suited for:
1470 * - Soyo SY-7VCA: Pro133A + VT82C686
libv88cd3d22009-06-17 14:43:24 +00001471 */
snelsonef86df92010-03-19 22:49:09 +00001472static int via_apollo_gpo_set(int gpio, int raise)
libv88cd3d22009-06-17 14:43:24 +00001473{
snelsonef86df92010-03-19 22:49:09 +00001474 struct pci_dev *dev;
libv88cd3d22009-06-17 14:43:24 +00001475 uint32_t base;
snelsonef86df92010-03-19 22:49:09 +00001476 uint32_t tmp;
libv88cd3d22009-06-17 14:43:24 +00001477
1478 /* VT82C686 Power management */
1479 dev = pci_dev_find(0x1106, 0x3057);
1480 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001481 msg_perr("\nERROR: VT82C686 PM device not found.\n");
libv88cd3d22009-06-17 14:43:24 +00001482 return -1;
1483 }
1484
snelsone42c3802010-05-07 20:09:04 +00001485 msg_pdbg("\nVIA Apollo ACPI: %sing GPIO%02d.\n",
snelsonef86df92010-03-19 22:49:09 +00001486 raise ? "Rais" : "Dropp", gpio);
1487
1488 /* select GPO function on multiplexed pins */
libv88cd3d22009-06-17 14:43:24 +00001489 tmp = pci_read_byte(dev, 0x54);
snelsonef86df92010-03-19 22:49:09 +00001490 switch(gpio)
1491 {
1492 case 0:
1493 tmp &= ~0x03;
1494 break;
1495 case 1:
1496 tmp |= 0x04;
1497 break;
1498 case 2:
1499 tmp |= 0x08;
1500 break;
1501 case 3:
1502 tmp |= 0x10;
1503 break;
1504 }
libv88cd3d22009-06-17 14:43:24 +00001505 pci_write_byte(dev, 0x54, tmp);
1506
1507 /* PM IO base */
1508 base = pci_read_long(dev, 0x48) & 0x0000FF00;
1509
1510 /* Drop GPO0 */
snelsonef86df92010-03-19 22:49:09 +00001511 tmp = INL(base + 0x4C);
1512 if (raise)
1513 tmp |= 1U << gpio;
1514 else
1515 tmp &= ~(1U << gpio);
1516 OUTL(tmp, base + 0x4C);
libv88cd3d22009-06-17 14:43:24 +00001517
1518 return 0;
1519}
1520
uwee15beb92010-08-08 17:01:18 +00001521/*
1522 * Suited for:
1523 * - abit VT6X4: Pro133x + VT82C686A
mkarchere68b8152010-08-15 22:43:23 +00001524 * - abit VA6: Pro133x + VT82C686A
snelsone52df7d2010-03-19 22:30:49 +00001525 */
uweeb26b6e2010-06-07 19:06:26 +00001526static int via_apollo_gpo4_lower(void)
snelsone52df7d2010-03-19 22:30:49 +00001527{
1528 return via_apollo_gpo_set(4, 0);
1529}
1530
uwee15beb92010-08-08 17:01:18 +00001531/*
1532 * Suited for:
1533 * - Soyo SY-7VCA: Pro133A + VT82C686
snelsonef86df92010-03-19 22:49:09 +00001534 */
uweeb26b6e2010-06-07 19:06:26 +00001535static int via_apollo_gpo0_lower(void)
snelsonef86df92010-03-19 22:49:09 +00001536{
1537 return via_apollo_gpo_set(0, 0);
1538}
1539
uwee15beb92010-08-08 17:01:18 +00001540/*
mkarchercd460642010-01-09 17:36:06 +00001541 * Enable some GPIO pin on SiS southbridge.
uwee15beb92010-08-08 17:01:18 +00001542 *
1543 * Suited for:
1544 * - MSI 651M-L: SiS651 / SiS962
mkarchercd460642010-01-09 17:36:06 +00001545 */
uweeb26b6e2010-06-07 19:06:26 +00001546static int board_msi_651ml(void)
mkarchercd460642010-01-09 17:36:06 +00001547{
uwee15beb92010-08-08 17:01:18 +00001548 struct pci_dev *dev;
uwef6f94d42010-03-13 17:28:29 +00001549 uint16_t base, temp;
mkarchercd460642010-01-09 17:36:06 +00001550
1551 dev = pci_dev_find(0x1039, 0x0962);
1552 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001553 msg_perr("Expected south bridge not found\n");
mkarchercd460642010-01-09 17:36:06 +00001554 return 1;
1555 }
1556
uwee15beb92010-08-08 17:01:18 +00001557 /* Registers 68 and 64 seem like bitmaps. */
mkarchercd460642010-01-09 17:36:06 +00001558 base = pci_read_word(dev, 0x74);
1559 temp = INW(base + 0x68);
1560 temp &= ~(1 << 0); /* Make pin output? */
mkarcherc9602fb2010-01-09 23:31:13 +00001561 OUTW(temp, base + 0x68);
mkarchercd460642010-01-09 17:36:06 +00001562
1563 temp = INW(base + 0x64);
1564 temp |= (1 << 0); /* Raise output? */
1565 OUTW(temp, base + 0x64);
1566
1567 w836xx_memw_enable(0x2E);
1568
1569 return 0;
1570}
1571
uwee15beb92010-08-08 17:01:18 +00001572/*
libv5bcbdea2009-06-19 13:00:24 +00001573 * Find the runtime registers of an SMSC Super I/O, after verifying its
1574 * chip ID.
1575 *
1576 * Returns the base port of the runtime register block, or 0 on error.
1577 */
1578static uint16_t smsc_find_runtime(uint16_t sio_port, uint16_t chip_id,
1579 uint8_t logical_device)
1580{
1581 uint16_t rt_port = 0;
1582
1583 /* Verify the chip ID. */
uwe619a15a2009-06-28 23:26:37 +00001584 OUTB(0x55, sio_port); /* Enable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001585 if (sio_read(sio_port, 0x20) != chip_id) {
snelsone42c3802010-05-07 20:09:04 +00001586 msg_perr("\nERROR: SMSC Super I/O not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001587 goto out;
1588 }
1589
1590 /* If the runtime block is active, get its address. */
1591 sio_write(sio_port, 0x07, logical_device);
1592 if (sio_read(sio_port, 0x30) & 1) {
1593 rt_port = (sio_read(sio_port, 0x60) << 8)
1594 | sio_read(sio_port, 0x61);
1595 }
1596
1597 if (rt_port == 0) {
snelsone42c3802010-05-07 20:09:04 +00001598 msg_perr("\nERROR: "
libv5bcbdea2009-06-19 13:00:24 +00001599 "Super I/O runtime interface not available.\n");
1600 }
1601out:
uwe619a15a2009-06-28 23:26:37 +00001602 OUTB(0xaa, sio_port); /* Disable configuration. */
libv5bcbdea2009-06-19 13:00:24 +00001603 return rt_port;
1604}
1605
uwee15beb92010-08-08 17:01:18 +00001606/*
1607 * Disable write protection on the Mitac 6513WU. WP# on the FWH is
libv5bcbdea2009-06-19 13:00:24 +00001608 * connected to GP30 on the Super I/O, and TBL# is always high.
1609 */
uweeb26b6e2010-06-07 19:06:26 +00001610static int board_mitac_6513wu(void)
libv5bcbdea2009-06-19 13:00:24 +00001611{
1612 struct pci_dev *dev;
1613 uint16_t rt_port;
1614 uint8_t val;
1615
1616 dev = pci_dev_find(0x8086, 0x2410); /* Intel 82801AA ISA bridge */
1617 if (!dev) {
snelsone42c3802010-05-07 20:09:04 +00001618 msg_perr("\nERROR: Intel 82801AA ISA bridge not found.\n");
libv5bcbdea2009-06-19 13:00:24 +00001619 return -1;
1620 }
1621
uwe619a15a2009-06-28 23:26:37 +00001622 rt_port = smsc_find_runtime(0x4e, 0x54 /* LPC47U33x */, 0xa);
libv5bcbdea2009-06-19 13:00:24 +00001623 if (rt_port == 0)
1624 return -1;
1625
1626 /* Configure the GPIO pin. */
1627 val = INB(rt_port + 0x33); /* GP30 config */
uwe619a15a2009-06-28 23:26:37 +00001628 val &= ~0x87; /* Output, non-inverted, GPIO, push/pull */
libv5bcbdea2009-06-19 13:00:24 +00001629 OUTB(val, rt_port + 0x33);
1630
1631 /* Disable write protection. */
1632 val = INB(rt_port + 0x4d); /* GP3 values */
uwe619a15a2009-06-28 23:26:37 +00001633 val |= 0x01; /* Set GP30 high. */
libv5bcbdea2009-06-19 13:00:24 +00001634 OUTB(val, rt_port + 0x4d);
1635
1636 return 0;
1637}
1638
uwee15beb92010-08-08 17:01:18 +00001639/*
1640 * Suited for:
1641 * - ASUS A7V8X: VIA KT400 + VT8235 + IT8703F
libv1569a562009-07-13 12:40:17 +00001642 */
uweeb26b6e2010-06-07 19:06:26 +00001643static int board_asus_a7v8x(void)
libv1569a562009-07-13 12:40:17 +00001644{
1645 uint16_t id, base;
1646 uint8_t tmp;
1647
uwee15beb92010-08-08 17:01:18 +00001648 /* Find the IT8703F. */
libv1569a562009-07-13 12:40:17 +00001649 w836xx_ext_enter(0x2E);
1650 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1651 w836xx_ext_leave(0x2E);
1652
1653 if (id != 0x8701) {
snelsone42c3802010-05-07 20:09:04 +00001654 msg_perr("\nERROR: IT8703F Super I/O not found.\n");
libv1569a562009-07-13 12:40:17 +00001655 return -1;
1656 }
1657
uwee15beb92010-08-08 17:01:18 +00001658 /* Get the GP567 I/O base. */
libv1569a562009-07-13 12:40:17 +00001659 w836xx_ext_enter(0x2E);
1660 sio_write(0x2E, 0x07, 0x0C);
1661 base = (sio_read(0x2E, 0x60) << 8) | sio_read(0x2E, 0x61);
1662 w836xx_ext_leave(0x2E);
1663
1664 if (!base) {
snelsone42c3802010-05-07 20:09:04 +00001665 msg_perr("\nERROR: Failed to read IT8703F Super I/O GPIO"
libv1569a562009-07-13 12:40:17 +00001666 " Base.\n");
1667 return -1;
1668 }
1669
1670 /* Raise GP51. */
1671 tmp = INB(base);
1672 tmp |= 0x02;
1673 OUTB(tmp, base);
1674
1675 return 0;
1676}
1677
libv9c4d2b22009-09-01 21:22:23 +00001678/*
1679 * General routine for raising/dropping GPIO lines on the ITE IT8712F.
1680 * There is only some limited checking on the port numbers.
1681 */
uwef6f94d42010-03-13 17:28:29 +00001682static int it8712f_gpio_set(unsigned int line, int raise)
libv9c4d2b22009-09-01 21:22:23 +00001683{
1684 unsigned int port;
1685 uint16_t id, base;
1686 uint8_t tmp;
1687
1688 port = line / 10;
1689 port--;
1690 line %= 10;
1691
1692 /* Check line */
1693 if ((port > 4) || /* also catches unsigned -1 */
1694 ((port < 4) && (line > 7)) || ((port == 4) && (line > 5))) {
uwee15beb92010-08-08 17:01:18 +00001695 msg_perr("\nERROR: Unsupported IT8712F GPIO line %02d.\n", line);
libv9c4d2b22009-09-01 21:22:23 +00001696 return -1;
1697 }
1698
uwee15beb92010-08-08 17:01:18 +00001699 /* Find the IT8712F. */
libv9c4d2b22009-09-01 21:22:23 +00001700 enter_conf_mode_ite(0x2E);
1701 id = (sio_read(0x2E, 0x20) << 8) | sio_read(0x2E, 0x21);
1702 exit_conf_mode_ite(0x2E);
1703
1704 if (id != 0x8712) {
snelsone42c3802010-05-07 20:09:04 +00001705 msg_perr("\nERROR: IT8712F Super I/O not found.\n");
libv9c4d2b22009-09-01 21:22:23 +00001706 return -1;
1707 }
1708
1709 /* Get the GPIO base */
1710 enter_conf_mode_ite(0x2E);
1711 sio_write(0x2E, 0x07, 0x07);
1712 base = (sio_read(0x2E, 0x62) << 8) | sio_read(0x2E, 0x63);
1713 exit_conf_mode_ite(0x2E);
1714
1715 if (!base) {
snelsone42c3802010-05-07 20:09:04 +00001716 msg_perr("\nERROR: Failed to read IT8712F Super I/O GPIO"
libv9c4d2b22009-09-01 21:22:23 +00001717 " Base.\n");
1718 return -1;
1719 }
1720
1721 /* set GPIO. */
1722 tmp = INB(base + port);
1723 if (raise)
1724 tmp |= 1 << line;
1725 else
1726 tmp &= ~(1 << line);
1727 OUTB(tmp, base + port);
1728
1729 return 0;
1730}
1731
uwee15beb92010-08-08 17:01:18 +00001732/*
mkarchercccf1392010-03-09 16:57:06 +00001733 * Suited for:
uwe3a3ab2f2010-03-25 23:18:41 +00001734 * - ASUS A7V600-X: VIA KT600 + VT8237 + IT8712F
1735 * - ASUS A7V8X-X: VIA KT400 + VT8235 + IT8712F
libv9c4d2b22009-09-01 21:22:23 +00001736 */
uweeb26b6e2010-06-07 19:06:26 +00001737static int it8712f_gpio3_1_raise(void)
libv9c4d2b22009-09-01 21:22:23 +00001738{
1739 return it8712f_gpio_set(32, 1);
1740}
1741
hailfinger324a9cc2010-05-26 01:45:41 +00001742#endif
1743
uwee15beb92010-08-08 17:01:18 +00001744/*
uwec0751f42009-10-06 13:00:00 +00001745 * Below is the list of boards which need a special "board enable" code in
1746 * flashrom before their ROM chip can be accessed/written to.
1747 *
1748 * NOTE: Please add boards that _don't_ need such enables or don't work yet
1749 * to the respective tables in print.c. Thanks!
1750 *
uwebe4477b2007-08-23 16:08:21 +00001751 * We use 2 sets of IDs here, you're free to choose which is which. This
1752 * is to provide a very high degree of certainty when matching a board on
1753 * the basis of subsystem/card IDs. As not every vendor handles
1754 * subsystem/card IDs in a sane manner.
stepan927d4e22007-04-04 22:45:58 +00001755 *
stuge84659842009-04-20 12:38:17 +00001756 * Keep the second set NULLed if it should be ignored. Keep the subsystem IDs
hailfinger7fcb5b72010-02-04 11:12:04 +00001757 * NULLed if they don't identify the board fully and if you can't use DMI.
1758 * But please take care to provide an as complete set of pci ids as possible;
1759 * autodetection is the preferred behaviour and we would like to make sure that
1760 * matches are unique.
stepanf778f522008-02-20 11:11:18 +00001761 *
mkarcher803b4042010-01-20 14:14:11 +00001762 * If PCI IDs are not sufficient for board matching, the match can be further
1763 * constrained by a string that has to be present in the DMI database for
uwe3a3ab2f2010-03-25 23:18:41 +00001764 * the baseboard or the system entry. The pattern is matched by case sensitive
mkarcher803b4042010-01-20 14:14:11 +00001765 * substring match, unless it is anchored to the beginning (with a ^ in front)
1766 * or the end (with a $ at the end). Both anchors may be specified at the
1767 * same time to match the full field.
1768 *
hailfinger7fcb5b72010-02-04 11:12:04 +00001769 * When a board is matched through DMI, the first and second main PCI IDs
1770 * and the first subsystem PCI ID have to match as well. If you specify the
1771 * first subsystem ID as 0x0:0x0, the DMI matching code expects that the
1772 * subsystem ID of that device is indeed zero.
1773 *
stuge84659842009-04-20 12:38:17 +00001774 * The coreboot ids are used two fold. When running with a coreboot firmware,
1775 * the ids uniquely matches the coreboot board identification string. When a
1776 * legacy bios is installed and when autodetection is not possible, these ids
1777 * can be used to identify the board through the -m command line argument.
1778 *
1779 * When a board is identified through its coreboot ids (in both cases), the
1780 * main pci ids are still required to match, as a safeguard.
stepan927d4e22007-04-04 22:45:58 +00001781 */
stepan927d4e22007-04-04 22:45:58 +00001782
uwec7f7eda2009-05-08 16:23:34 +00001783/* Please keep this list alphabetically ordered by vendor/board name. */
hailfinger1ff33dc2010-07-03 11:02:10 +00001784const struct board_pciid_enable board_pciid_enables[] = {
uwe869efa02009-06-21 20:50:22 +00001785
mkarcherf2620582010-02-28 01:33:48 +00001786 /* first pci-id set [4], second pci-id set [4], dmi identifier coreboot id [2], vendor name board name max_rom_... OK? flash enable */
hailfinger324a9cc2010-05-26 01:45:41 +00001787#if defined(__i386__) || defined(__x86_64__)
uwee15beb92010-08-08 17:01:18 +00001788 {0x10DE, 0x0547, 0x147B, 0x1C2F, 0x10DE, 0x0548, 0x147B, 0x1C2F, NULL, NULL, NULL, "abit", "AN-M2", 0, NT, nvidia_mcp_gpio2_raise},
1789 {0x8086, 0x24d3, 0x147b, 0x1014, 0x8086, 0x2578, 0x147b, 0x1014, NULL, NULL, NULL, "abit", "IC7", 0, NT, intel_ich_gpio23_raise},
1790 {0x8086, 0x2930, 0x147b, 0x1084, 0x11ab, 0x4364, 0x147b, 0x1084, NULL, NULL, NULL, "abit", "IP35", 0, OK, intel_ich_gpio16_raise},
1791 {0x8086, 0x2930, 0x147b, 0x1083, 0x10ec, 0x8167, 0x147b, 0x1083, NULL, NULL, NULL, "abit", "IP35 Pro", 0, OK, intel_ich_gpio16_raise},
1792 {0x10de, 0x0050, 0x147b, 0x1c1a, 0, 0, 0, 0, NULL, NULL, NULL, "abit", "KN8 Ultra", 0, NT, nvidia_mcp_gpio2_lower},
1793 {0x10de, 0x01e0, 0x147b, 0x1c00, 0x10de, 0x0060, 0x147B, 0x1c00, NULL, NULL, NULL, "abit", "NF7-S", 0, OK, nvidia_mcp_gpio8_raise},
1794 {0x10de, 0x02f0, 0x147b, 0x1c26, 0x10de, 0x0240, 0x10de, 0x0222, NULL, NULL, NULL, "abit", "NF-M2 nView", 0, NT, nvidia_mcp_gpio4_lower},
mkarchere68b8152010-08-15 22:43:23 +00001795 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, "(VA6)$", NULL, NULL, "abit", "VA6", 0, OK, via_apollo_gpo4_lower},
uwee15beb92010-08-08 17:01:18 +00001796 {0x1106, 0x0691, 0, 0, 0x1106, 0x3057, 0, 0, NULL, "abit", "vt6x4", "abit", "VT6X4", 0, OK, via_apollo_gpo4_lower},
mkarcherf2620582010-02-28 01:33:48 +00001797 {0x105a, 0x0d30, 0x105a, 0x4d33, 0x8086, 0x1130, 0x8086, 0, NULL, NULL, NULL, "Acorp", "6A815EPD", 0, OK, board_acorp_6a815epd},
mkarcherf2620582010-02-28 01:33:48 +00001798 {0x1022, 0x746B, 0, 0, 0, 0, 0, 0, NULL, "AGAMI", "ARUMA", "agami", "Aruma", 0, OK, w83627hf_gpio24_raise_2e},
uwea161c972010-05-26 22:29:51 +00001799 {0x1106, 0x3177, 0x17F2, 0x3177, 0x1106, 0x3148, 0x17F2, 0x3148, NULL, NULL, NULL, "Albatron", "PM266A Pro", 0, OK, w836xx_memw_enable_2e},
mkarcherf2620582010-02-28 01:33:48 +00001800 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe61", "Artec Group", "DBE61", 0, OK, board_artecgroup_dbe6x},
1801 {0x1022, 0x2090, 0, 0, 0x1022, 0x2080, 0, 0, NULL, "artecgroup", "dbe62", "Artec Group", "DBE62", 0, OK, board_artecgroup_dbe6x},
uwee6dc3012010-05-26 22:26:44 +00001802 {0x8086, 0x24D4, 0x1849, 0x24D0, 0x8086, 0x24D5, 0x1849, 0x9739, NULL, NULL, NULL, "ASRock", "P4i65GV", 0, OK, intel_ich_gpio23_raise},
uwe4cfef8b2010-08-08 16:05:23 +00001803 {0x8086, 0x2570, 0x1849, 0x2570, 0x8086, 0x24d3, 0x1849, 0x24d0, NULL, NULL, NULL, "ASRock", "775i65G", 0, OK, intel_ich_gpio23_raise},
mkarchercccf1392010-03-09 16:57:06 +00001804 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3065, 0x1043, 0x80ED, NULL, NULL, NULL, "ASUS", "A7V600-X", 0, OK, it8712f_gpio3_1_raise},
uwee6dc3012010-05-26 22:26:44 +00001805 {0x1106, 0x3177, 0x1043, 0x80A1, 0x1106, 0x3205, 0x1043, 0x8118, NULL, NULL, NULL, "ASUS", "A7V8X-MX SE", 0, OK, w836xx_memw_enable_2e},
mkarcherf2620582010-02-28 01:33:48 +00001806 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x808C, NULL, NULL, NULL, "ASUS", "A7V8X", 0, OK, board_asus_a7v8x},
mkarchercccf1392010-03-09 16:57:06 +00001807 {0x1106, 0x3189, 0x1043, 0x807F, 0x1106, 0x3177, 0x1043, 0x80A1, NULL, NULL, NULL, "ASUS", "A7V8X-X", 0, OK, it8712f_gpio3_1_raise},
uwe0b7a6ba2010-08-15 15:26:30 +00001808 {0x8086, 0x27A0, 0x1043, 0x1287, 0x8086, 0x27DF, 0x1043, 0x1287, "^A8J", NULL, NULL, "ASUS", "A8Jm", 0, NT, intel_ich_gpio34_raise},
uwe75074aa2010-08-15 14:36:18 +00001809 {0x10DE, 0x0260, 0x103c, 0x2a3e, 0x10DE, 0x0264, 0x103c, 0x2a3e, "NAGAMI2L", NULL, NULL, "ASUS", "A8N-LA (Nagami-GL8E)", 0, OK, nvidia_mcp_gpio0_raise},
uwe0b7a6ba2010-08-15 15:26:30 +00001810 {0x10DE, 0x005E, 0x1043, 0x815A, 0x10DE, 0x0054, 0x1043, 0x815A, NULL, NULL, NULL, "ASUS", "A8N", 0, NT, board_shuttle_fn25}, /* TODO: This should probably be A8N-SLI Deluxe, see http://www.coreboot.org/pipermail/flashrom/2009-November/000878.html. */
mkarcher5b19f1a2010-07-08 09:32:18 +00001811 {0x10de, 0x0264, 0x1043, 0x81bc, 0x10de, 0x02f0, 0x1043, 0x81cd, NULL, NULL, NULL, "ASUS", "A8N-VM CSM", 0, NT, w83627ehf_gpio24_raise_2e},
mkarcher28d6c872010-03-07 16:42:55 +00001812 {0x10DE, 0x0264, 0x1043, 0x81C0, 0x10DE, 0x0260, 0x1043, 0x81C0, NULL, NULL, NULL, "ASUS", "M2NBP-VM CSM", 0, OK, nvidia_mcp_gpio0_raise},
mkarcherf2620582010-02-28 01:33:48 +00001813 {0x1106, 0x1336, 0x1043, 0x80ed, 0x1106, 0x3288, 0x1043, 0x8249, NULL, NULL, NULL, "ASUS", "M2V-MX", 0, OK, via_vt823x_gpio5_raise},
mhm4791ef92010-09-01 01:21:34 +00001814 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^P2B-N$", NULL, NULL, "ASUS", "P2B-N", 0, OK, intel_piix4_gpo18_lower},
mkarcherf2620582010-02-28 01:33:48 +00001815 {0x8086, 0x1A30, 0x1043, 0x8025, 0x8086, 0x244B, 0x104D, 0x80F0, NULL, NULL, NULL, "ASUS", "P4B266-LM", 0, OK, intel_ich_gpio21_raise},
uwee6dc3012010-05-26 22:26:44 +00001816 {0x8086, 0x1a30, 0x1043, 0x8070, 0x8086, 0x244b, 0x1043, 0x8028, NULL, NULL, NULL, "ASUS", "P4B266", 0, OK, intel_ich_gpio22_raise},
snelson933d4b02010-03-19 22:52:00 +00001817 {0x8086, 0x1A30, 0x1043, 0x8088, 0x8086, 0x24C3, 0x1043, 0x8089, NULL, NULL, NULL, "ASUS", "P4B533-E", 0, NT, intel_ich_gpio22_raise},
mkarcher4c718632010-03-17 06:19:23 +00001818 {0x8086, 0x24D3, 0x1043, 0x80A6, 0x8086, 0x2578, 0x1043, 0x80F6, NULL, NULL, NULL, "ASUS", "P4C800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
mkarcherd8c4e142010-09-10 14:54:18 +00001819 {0x8086, 0x2570, 0x1043, 0x80F2, 0x8086, 0x24D5, 0x1043, 0x80F3, NULL, NULL, NULL, "ASUS", "P4P800", 0, NT, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001820 {0x8086, 0x2570, 0x1043, 0x80F2, 0x105A, 0x3373, 0x1043, 0x80F5, NULL, NULL, NULL, "ASUS", "P4P800-E Deluxe", 0, OK, intel_ich_gpio21_raise},
mkarcher0b183572010-07-24 11:03:48 +00001821 {0x8086, 0x2570, 0x1043, 0x80A5, 0x105A, 0x24D3, 0x1043, 0x80A6, NULL, NULL, NULL, "ASUS", "P4SD-LA", 0, NT, intel_ich_gpio32_raise},
mkarcher20636ae2010-08-02 08:29:34 +00001822 {0x1039, 0x0661, 0x1043, 0x8113, 0x1039, 0x5513, 0x1043, 0x8087, NULL, NULL, NULL, "ASUS", "P4S800-MX", 512, OK, w836xx_memw_enable_2e},
mkarcherf2620582010-02-28 01:33:48 +00001823 {0x10B9, 0x1541, 0, 0, 0x10B9, 0x1533, 0, 0, "^P5A$", "asus", "p5a", "ASUS", "P5A", 0, OK, board_asus_p5a},
mkarcher15ea7eb2010-09-10 14:46:46 +00001824 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x814e, NULL, NULL, NULL, "ASUS", "P5GD1 Pro", 0, OK, intel_ich_gpio21_raise},
hailfinger45434bb2010-09-13 14:02:22 +00001825 {0x8086, 0x266a, 0x1043, 0x80a6, 0x8086, 0x2668, 0x1043, 0x813d, NULL, NULL, NULL, "ASUS", "P5GDC Deluxe", 0, OK, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001826 {0x10DE, 0x0030, 0x1043, 0x818a, 0x8086, 0x100E, 0x1043, 0x80EE, NULL, NULL, NULL, "ASUS", "P5ND2-SLI Deluxe", 0, OK, nvidia_mcp_gpio10_raise},
mkarcherfaba2712010-07-24 10:41:42 +00001827 {0x8086, 0x24dd, 0x1043, 0x80a6, 0x8086, 0x2570, 0x1043, 0x8157, NULL, NULL, NULL, "ASUS", "P5PE-VM", 0, OK, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001828 {0x8086, 0x3590, 0x1028, 0x016c, 0x1000, 0x0030, 0x1028, 0x016c, NULL, NULL, NULL, "Dell", "PowerEdge 1850", 0, OK, intel_ich_gpio23_raise},
hailfingerc73ce6e2010-07-10 16:56:32 +00001829 {0x1106, 0x3038, 0x1019, 0x0996, 0x1106, 0x3177, 0x1019, 0x0996, NULL, NULL, NULL, "Elitegroup", "K7VTA3", 256, OK, NULL},
mkarcherf2620582010-02-28 01:33:48 +00001830 {0x1106, 0x3177, 0x1106, 0x3177, 0x1106, 0x3059, 0x1695, 0x3005, NULL, NULL, NULL, "EPoX", "EP-8K5A2", 0, OK, w836xx_memw_enable_2e},
1831 {0x10EC, 0x8139, 0x1695, 0x9001, 0x11C1, 0x5811, 0x1695, 0x9015, NULL, NULL, NULL, "EPoX", "EP-8RDA3+", 0, OK, nvidia_mcp_gpio31_raise},
mkarcher6757a5e2010-08-15 22:35:31 +00001832 {0x8086, 0x7110, 0, 0, 0x8086, 0x7190, 0, 0, NULL, "epox", "ep-bx3", "EPoX", "EP-BX3", 0, NT, intel_piix4_gpo22_raise},
uwee6dc3012010-05-26 22:26:44 +00001833 {0x1106, 0x0686, 0x1106, 0x0686, 0x1106, 0x3058, 0x1458, 0xa000, NULL, NULL, NULL, "GIGABYTE", "GA-7ZM", 512, OK, NULL},
uwee99b5422010-08-01 00:13:49 +00001834 {0x8086, 0x244b, 0x8086, 0x2442, 0x8086, 0x2445, 0x1458, 0xa002, NULL, NULL, NULL, "GIGABYTE", "GA-8IRML", 0, OK, intel_ich_gpio25_raise},
mkarcherf4016092010-08-13 12:49:01 +00001835 {0x8086, 0x24c3, 0x1458, 0x24c2, 0x8086, 0x24cd, 0x1458, 0x5004, NULL, NULL, NULL, "GIGABYTE", "GA-8PE667 Ultra 2", 0, OK, intel_ich_gpio32_raise},
uwe70640ba2010-09-07 17:52:09 +00001836 {0x10DE, 0x026C, 0x1458, 0xA102, 0x10DE, 0x0260, 0x1458, 0x5001, NULL, NULL, NULL, "GIGABYTE", "GA-K8N51GMF-9", 0, OK, nvidia_mcp_gpio3b_raise},
mkarcherf2620582010-02-28 01:33:48 +00001837 {0x10DE, 0x0050, 0x1458, 0x0C11, 0x10DE, 0x005e, 0x1458, 0x5000, NULL, NULL, NULL, "GIGABYTE", "GA-K8N-SLI", 0, OK, nvidia_mcp_gpio21_raise},
uwe0b7a6ba2010-08-15 15:26:30 +00001838 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1678, 0x103c, 0x703e, NULL, "hp", "dl145_g3", "HP", "ProLiant DL145 G3", 0, OK, board_hp_dl145_g3_enable},
1839 {0x1166, 0x0223, 0x103c, 0x320d, 0x14e4, 0x1648, 0x103c, 0x310f, NULL, "hp", "dl165_g6", "HP", "ProLiant DL165 G6", 0, OK, board_hp_dl165_g6_enable},
mkarcher5f3a7e12010-07-24 11:14:37 +00001840 {0x8086, 0x2580, 0x103c, 0x2a08, 0x8086, 0x2640, 0x103c, 0x2a0a, NULL, NULL, NULL, "HP", "Puffer2-UL8E", 0, OK, intel_ich_gpio18_raise},
mkarcherf2620582010-02-28 01:33:48 +00001841 {0x8086, 0x2415, 0x103c, 0x1249, 0x10b7, 0x9200, 0x103c, 0x1246, NULL, NULL, NULL, "HP", "Vectra VL400", 0, OK, board_hp_vl400},
uwe0b7a6ba2010-08-15 15:26:30 +00001842 {0x8086, 0x1a30, 0x103c, 0x1a30, 0x8086, 0x2443, 0x103c, 0x2440, "^VL420$", NULL, NULL, "HP", "Vectra VL420 SFF", 0, OK, intel_ich_gpio22_raise},
mkarcherbb421582010-06-01 16:09:06 +00001843 {0x10de, 0x0369, 0x103c, 0x12fe, 0x10de, 0x0364, 0x103c, 0x12fe, NULL, NULL, NULL, "HP", "xw9400", 0, OK, nvidia_mcp_gpio5_raise},
uwee15beb92010-08-08 17:01:18 +00001844 {0x8086, 0x27A0, 0, 0, 0x8086, 0x27B9, 0, 0, NULL, "ibase", "mb899", "IBASE", "MB899", 0, OK, intel_ich_gpio26_raise},
mkarcherf2620582010-02-28 01:33:48 +00001845 {0x1166, 0x0205, 0x1014, 0x0347, 0x1002, 0x515E, 0x1014, 0x0325, NULL, NULL, NULL, "IBM", "x3455", 0, OK, board_ibm_x3455},
1846 {0x1039, 0x5513, 0x8086, 0xd61f, 0x1039, 0x6330, 0x8086, 0xd61f, NULL, NULL, NULL, "Intel", "D201GLY", 0, OK, wbsio_check_for_spi},
snelsonaa2f3d92010-03-19 22:35:21 +00001847 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^SE440BX-2$", NULL, NULL, "Intel", "SE440BX-2", 0, NT, intel_piix4_gpo27_lower},
mkarcherf2620582010-02-28 01:33:48 +00001848 {0x1022, 0x7468, 0, 0, 0, 0, 0, 0, NULL, "iwill", "dk8_htx", "IWILL", "DK8-HTX", 0, OK, w83627hf_gpio24_raise_2e},
snelson0a9016e2010-03-19 22:39:24 +00001849 {0x8086, 0x27A0, 0x8086, 0x27a0, 0x8086, 0x27b8, 0x8086, 0x27b8, NULL, "kontron", "986lcd-m", "Kontron", "986LCD-M", 0, OK, board_kontron_986lcd_m},
mkarcherf2620582010-02-28 01:33:48 +00001850 {0x8086, 0x2411, 0x8086, 0x2411, 0x8086, 0x7125, 0x0e11, 0xb165, NULL, NULL, NULL, "Mitac", "6513WU", 0, OK, board_mitac_6513wu},
uwe0b7a6ba2010-08-15 15:26:30 +00001851 {0x10DE, 0x005E, 0x1462, 0x7125, 0x10DE, 0x0052, 0x1462, 0x7125, NULL, NULL, NULL, "MSI", "K8N Neo4-F", 0, OK, nvidia_mcp_gpio2_raise}, /* TODO: Should probably be K8N Neo4 Platinum, see http://www.coreboot.org/pipermail/flashrom/2010-August/004362.html. */
mhmaac0fda2010-09-13 18:22:36 +00001852 {0x8086, 0x7190, 0, 0, 0x8086, 0x7110, 0, 0, "^MS-6163 (i440BX)$", NULL, NULL, "MSI", "MS-6163 (MS-6163 Pro)", 0, OK, intel_piix4_gpo14_raise},
uwec466f572010-09-11 15:25:48 +00001853 {0x1039, 0x0745, 0, 0, 0x1039, 0x0018, 0, 0, "^MS-6561", NULL, NULL, "MSI", "MS-6561 (745 Ultra)", 0, OK, w836xx_memw_enable_2e},
uwe0b7a6ba2010-08-15 15:26:30 +00001854 {0x8086, 0x2560, 0x1462, 0x5770, 0x8086, 0x2562, 0x1462, 0x5778, NULL, NULL, NULL, "MSI", "MS-6577 (Xenon)", 0, OK, w83627hf_gpio25_raise_2e},
mkarcherf2620582010-02-28 01:33:48 +00001855 {0x13f6, 0x0111, 0x1462, 0x5900, 0x1106, 0x3177, 0x1106, 0, NULL, NULL, NULL, "MSI", "MS-6590 (KT4 Ultra)", 0, OK, board_msi_kt4v},
mkarcher51455562010-06-27 15:07:49 +00001856 {0x1106, 0x3149, 0x1462, 0x7094, 0x10ec, 0x8167, 0x1462, 0x094c, NULL, NULL, NULL, "MSI", "MS-6702E (K8T Neo2-F)", 0, OK, w83627thf_gpio44_raise_2e},
mkarcherf2620582010-02-28 01:33:48 +00001857 {0x1106, 0x0571, 0x1462, 0x7120, 0x1106, 0x3065, 0x1462, 0x7120, NULL, NULL, NULL, "MSI", "MS-6712 (KT4V)", 0, OK, board_msi_kt4v},
uwe89e0e7f2010-09-07 18:14:53 +00001858 {0x1106, 0x3148, 0 , 0 , 0x1106, 0x3177, 0 , 0 , NULL, "msi", "ms6787", "MSI", "MS-6787 (P4MAM-V/P4MAM-L)", 0, NT, w836xx_memw_enable_2e},
mkarcherf2620582010-02-28 01:33:48 +00001859 {0x1039, 0x7012, 0x1462, 0x0050, 0x1039, 0x6325, 0x1462, 0x0058, NULL, NULL, NULL, "MSI", "MS-7005 (651M-L)", 0, OK, board_msi_651ml},
mkarcherd2189b42010-06-12 23:07:26 +00001860 {0x10DE, 0x00E0, 0x1462, 0x0250, 0x10DE, 0x00E1, 0x1462, 0x0250, NULL, NULL, NULL, "MSI", "MS-7025 (K8N Neo2 Platinum)", 0, OK, nvidia_mcp_gpio0c_raise},
mkarcherf2620582010-02-28 01:33:48 +00001861 {0x8086, 0x2658, 0x1462, 0x7046, 0x1106, 0x3044, 0x1462, 0x046d, NULL, NULL, NULL, "MSI", "MS-7046", 0, OK, intel_ich_gpio19_raise},
mkarcher7ad3c252010-08-15 10:21:29 +00001862 {0x1106, 0x3149, 0x1462, 0x7061, 0x1106, 0x3227, 0, 0, NULL, NULL, NULL, "MSI", "MS-7061 (KM4M-V/KM4AM-V)", 0, OK, w836xx_memw_enable_2e},
mkarcher51455562010-06-27 15:07:49 +00001863 {0x10DE, 0x005E, 0x1462, 0x7135, 0x10DE, 0x0050, 0x1462, 0x7135, NULL, "msi", "k8n-neo3", "MSI", "MS-7135 (K8N Neo3)", 0, OK, w83627thf_gpio44_raise_4e},
uwe0b7a6ba2010-08-15 15:26:30 +00001864 {0x10DE, 0x0270, 0x1462, 0x7207, 0x10DE, 0x0264, 0x1462, 0x7207, NULL, NULL, NULL, "MSI", "MS-7207 (K8NGM2-L)", 0, NT, nvidia_mcp_gpio2_raise},
mkarcherb2505c02010-05-24 16:03:57 +00001865 {0x1011, 0x0019, 0xaa55, 0xaa55, 0x8086, 0x7190, 0, 0, NULL, NULL, NULL, "Nokia", "IP530", 0, OK, fdc37b787_gpio50_raise_3f0},
mkarcher7da6b542010-07-24 22:36:01 +00001866 {0x8086, 0x24d3, 0x144d, 0xb025, 0x8086, 0x1050, 0x144d, 0xb025, NULL, NULL, NULL, "Samsung", "Polaris 32", 0, OK, intel_ich_gpio21_raise},
mkarcherf2620582010-02-28 01:33:48 +00001867 {0x1106, 0x3099, 0, 0, 0x1106, 0x3074, 0, 0, NULL, "shuttle", "ak31", "Shuttle", "AK31", 0, OK, w836xx_memw_enable_2e},
hailfingerc73ce6e2010-07-10 16:56:32 +00001868 {0x1106, 0x3104, 0x1297, 0xa238, 0x1106, 0x3059, 0x1297, 0xc063, NULL, NULL, NULL, "Shuttle", "AK38N", 256, OK, NULL},
mkarcherf2620582010-02-28 01:33:48 +00001869 {0x10DE, 0x0050, 0x1297, 0x5036, 0x1412, 0x1724, 0x1297, 0x5036, NULL, NULL, NULL, "Shuttle", "FN25", 0, OK, board_shuttle_fn25},
snelsonef86df92010-03-19 22:49:09 +00001870 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x3058, 0x15DD, 0x7609, NULL, NULL, NULL, "Soyo", "SY-7VCA", 0, OK, via_apollo_gpo0_lower},
mkarcherf2620582010-02-28 01:33:48 +00001871 {0x1106, 0x3038, 0x0925, 0x1234, 0x1106, 0x0596, 0x1106, 0, NULL, NULL, NULL, "Tekram", "P6Pro-A5", 256, OK, NULL},
mkarchered00ee62010-03-21 13:36:20 +00001872 {0x1106, 0x3123, 0x1106, 0x3123, 0x1106, 0x3059, 0x1106, 0x4161, NULL, NULL, NULL, "Termtek", "TK-3370 (Rev:2.5B)", 0, OK, w836xx_memw_enable_4e},
uwee6dc3012010-05-26 22:26:44 +00001873 {0x8086, 0x1076, 0x8086, 0x1176, 0x1106, 0x3059, 0x10f1, 0x2498, NULL, NULL, NULL, "Tyan", "S2498 (Tomcat K7M)", 0, OK, w836xx_memw_enable_2e},
mkarcher12e731f2010-06-12 17:27:44 +00001874 {0x1106, 0x0259, 0x1106, 0xAA07, 0x1106, 0x3227, 0x1106, 0xAA07, NULL, NULL, NULL, "VIA", "EPIA EK", 0, NT, via_vt823x_gpio9_raise},
mkarcherf2620582010-02-28 01:33:48 +00001875 {0x1106, 0x3177, 0x1106, 0xAA01, 0x1106, 0x3123, 0x1106, 0xAA01, NULL, NULL, NULL, "VIA", "EPIA M/MII/...", 0, OK, via_vt823x_gpio15_raise},
1876 {0x1106, 0x0259, 0x1106, 0x3227, 0x1106, 0x3065, 0x1106, 0x3149, NULL, NULL, NULL, "VIA", "EPIA-N/NL", 0, OK, via_vt823x_gpio9_raise},
hailfinger324a9cc2010-05-26 01:45:41 +00001877#endif
mkarcherf2620582010-02-28 01:33:48 +00001878 { 0, 0, 0, 0, 0, 0, 0, 0, NULL, NULL, NULL, NULL, NULL, 0, NT, NULL}, /* end marker */
stepan927d4e22007-04-04 22:45:58 +00001879};
1880
uwee15beb92010-08-08 17:01:18 +00001881/*
stepan1037f6f2008-01-18 15:33:10 +00001882 * Match boards on coreboot table gathered vendor and part name.
uwebe4477b2007-08-23 16:08:21 +00001883 * Require main PCI IDs to match too as extra safety.
stepan927d4e22007-04-04 22:45:58 +00001884 */
hailfinger1ff33dc2010-07-03 11:02:10 +00001885static const struct board_pciid_enable *board_match_coreboot_name(const char *vendor,
uwefa98ca12008-10-18 21:14:13 +00001886 const char *part)
stepan927d4e22007-04-04 22:45:58 +00001887{
hailfinger1ff33dc2010-07-03 11:02:10 +00001888 const struct board_pciid_enable *board = board_pciid_enables;
1889 const struct board_pciid_enable *partmatch = NULL;
stepan927d4e22007-04-04 22:45:58 +00001890
uwe4b650af2009-05-09 00:47:04 +00001891 for (; board->vendor_name; board++) {
uwefa98ca12008-10-18 21:14:13 +00001892 if (vendor && (!board->lb_vendor
1893 || strcasecmp(board->lb_vendor, vendor)))
uwef6641642007-05-09 10:17:44 +00001894 continue;
stepan927d4e22007-04-04 22:45:58 +00001895
stuge0c1005b2008-07-02 00:47:30 +00001896 if (!board->lb_part || strcasecmp(board->lb_part, part))
uwef6641642007-05-09 10:17:44 +00001897 continue;
stepan927d4e22007-04-04 22:45:58 +00001898
uwef6641642007-05-09 10:17:44 +00001899 if (!pci_dev_find(board->first_vendor, board->first_device))
1900 continue;
stepan927d4e22007-04-04 22:45:58 +00001901
uwef6641642007-05-09 10:17:44 +00001902 if (board->second_vendor &&
uwefa98ca12008-10-18 21:14:13 +00001903 !pci_dev_find(board->second_vendor, board->second_device))
uwef6641642007-05-09 10:17:44 +00001904 continue;
stugeb9b411f2008-01-27 16:21:21 +00001905
1906 if (vendor)
1907 return board;
1908
1909 if (partmatch) {
1910 /* a second entry has a matching part name */
snelsone42c3802010-05-07 20:09:04 +00001911 msg_pinfo("AMBIGUOUS BOARD NAME: %s\n", part);
1912 msg_pinfo("At least vendors '%s' and '%s' match.\n",
uwefa98ca12008-10-18 21:14:13 +00001913 partmatch->lb_vendor, board->lb_vendor);
snelsone42c3802010-05-07 20:09:04 +00001914 msg_perr("Please use the full -m vendor:part syntax.\n");
stugeb9b411f2008-01-27 16:21:21 +00001915 return NULL;
1916 }
1917 partmatch = board;
uwef6641642007-05-09 10:17:44 +00001918 }
uwe6ed6d952007-12-04 21:49:06 +00001919
stugeb9b411f2008-01-27 16:21:21 +00001920 if (partmatch)
1921 return partmatch;
1922
stepan3370c892009-07-30 13:30:17 +00001923 if (!partvendor_from_cbtable) {
1924 /* Only warn if the mainboard type was not gathered from the
1925 * coreboot table. If it was, the coreboot implementor is
1926 * expected to fix flashrom, too.
1927 */
snelsone42c3802010-05-07 20:09:04 +00001928 msg_perr("\nUnknown vendor:board from -m option: %s:%s\n\n",
stepan3370c892009-07-30 13:30:17 +00001929 vendor, part);
1930 }
uwef6641642007-05-09 10:17:44 +00001931 return NULL;
stepan927d4e22007-04-04 22:45:58 +00001932}
1933
uwee15beb92010-08-08 17:01:18 +00001934/*
uwebe4477b2007-08-23 16:08:21 +00001935 * Match boards on PCI IDs and subsystem IDs.
1936 * Second set of IDs can be main only or missing completely.
stepan927d4e22007-04-04 22:45:58 +00001937 */
hailfinger1ff33dc2010-07-03 11:02:10 +00001938const static struct board_pciid_enable *board_match_pci_card_ids(void)
stepan927d4e22007-04-04 22:45:58 +00001939{
hailfinger1ff33dc2010-07-03 11:02:10 +00001940 const struct board_pciid_enable *board = board_pciid_enables;
stepan927d4e22007-04-04 22:45:58 +00001941
uwe4b650af2009-05-09 00:47:04 +00001942 for (; board->vendor_name; board++) {
mkarcher58fbded2010-02-04 10:58:50 +00001943 if ((!board->first_card_vendor || !board->first_card_device) &&
1944 !board->dmi_pattern)
uwef6641642007-05-09 10:17:44 +00001945 continue;
stepan927d4e22007-04-04 22:45:58 +00001946
uwef6641642007-05-09 10:17:44 +00001947 if (!pci_card_find(board->first_vendor, board->first_device,
uwefa98ca12008-10-18 21:14:13 +00001948 board->first_card_vendor,
1949 board->first_card_device))
uwef6641642007-05-09 10:17:44 +00001950 continue;
stepan927d4e22007-04-04 22:45:58 +00001951
uwef6641642007-05-09 10:17:44 +00001952 if (board->second_vendor) {
1953 if (board->second_card_vendor) {
1954 if (!pci_card_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00001955 board->second_device,
1956 board->second_card_vendor,
1957 board->second_card_device))
uwef6641642007-05-09 10:17:44 +00001958 continue;
1959 } else {
1960 if (!pci_dev_find(board->second_vendor,
uwefa98ca12008-10-18 21:14:13 +00001961 board->second_device))
uwef6641642007-05-09 10:17:44 +00001962 continue;
1963 }
1964 }
stepan927d4e22007-04-04 22:45:58 +00001965
mkarcher803b4042010-01-20 14:14:11 +00001966 if (board->dmi_pattern) {
1967 if (!has_dmi_support) {
snelsone42c3802010-05-07 20:09:04 +00001968 msg_perr("WARNING: Can't autodetect %s %s,"
mkarcher803b4042010-01-20 14:14:11 +00001969 " DMI info unavailable.\n",
1970 board->vendor_name, board->board_name);
1971 continue;
1972 } else {
1973 if (!dmi_match(board->dmi_pattern))
1974 continue;
1975 }
1976 }
1977
uwef6641642007-05-09 10:17:44 +00001978 return board;
1979 }
stepan927d4e22007-04-04 22:45:58 +00001980
uwef6641642007-05-09 10:17:44 +00001981 return NULL;
stepan927d4e22007-04-04 22:45:58 +00001982}
1983
uwe6ed6d952007-12-04 21:49:06 +00001984int board_flash_enable(const char *vendor, const char *part)
stepan927d4e22007-04-04 22:45:58 +00001985{
hailfinger1ff33dc2010-07-03 11:02:10 +00001986 const struct board_pciid_enable *board = NULL;
uwef6641642007-05-09 10:17:44 +00001987 int ret = 0;
stepan927d4e22007-04-04 22:45:58 +00001988
stugeb9b411f2008-01-27 16:21:21 +00001989 if (part)
stepan1037f6f2008-01-18 15:33:10 +00001990 board = board_match_coreboot_name(vendor, part);
stepan927d4e22007-04-04 22:45:58 +00001991
uwef6641642007-05-09 10:17:44 +00001992 if (!board)
1993 board = board_match_pci_card_ids();
stepan927d4e22007-04-04 22:45:58 +00001994
uwee15beb92010-08-08 17:01:18 +00001995 if (board && board->status == NT) {
1996 if (!force_boardenable) {
1997 msg_pinfo("WARNING: Your mainboard is %s %s, but the mainboard-specific\n"
1998 "code has not been tested, and thus will not not be executed by default.\n"
1999 "Depending on your hardware environment, erasing, writing or even probing\n"
2000 "can fail without running the board specific code.\n\n"
2001 "Please see the man page (section PROGRAMMER SPECIFIC INFO, subsection\n"
2002 "\"internal programmer\") for details.\n",
2003 board->vendor_name, board->board_name);
2004 board = NULL;
2005 } else {
2006 msg_pinfo("NOTE: Running an untested board enable procedure.\n"
2007 "Please report success/failure to flashrom@flashrom.org.\n");
uwef6f94d42010-03-13 17:28:29 +00002008 }
mkarcher29a80852010-03-07 22:29:28 +00002009 }
2010
uwef6641642007-05-09 10:17:44 +00002011 if (board) {
libve9b336e2010-01-20 14:45:03 +00002012 if (board->max_rom_decode_parallel)
2013 max_rom_decode.parallel =
2014 board->max_rom_decode_parallel * 1024;
2015
uwe0ec24c22010-01-28 19:02:36 +00002016 if (board->enable != NULL) {
snelsone42c3802010-05-07 20:09:04 +00002017 msg_pinfo("Disabling flash write protection for "
uwee15beb92010-08-08 17:01:18 +00002018 "board \"%s %s\"... ", board->vendor_name,
2019 board->board_name);
stepan927d4e22007-04-04 22:45:58 +00002020
uweeb26b6e2010-06-07 19:06:26 +00002021 ret = board->enable();
uwe0ec24c22010-01-28 19:02:36 +00002022 if (ret)
snelsone42c3802010-05-07 20:09:04 +00002023 msg_pinfo("FAILED!\n");
uwe0ec24c22010-01-28 19:02:36 +00002024 else
snelsone42c3802010-05-07 20:09:04 +00002025 msg_pinfo("OK.\n");
uwe0ec24c22010-01-28 19:02:36 +00002026 }
uwef6641642007-05-09 10:17:44 +00002027 }
stepan927d4e22007-04-04 22:45:58 +00002028
uwef6641642007-05-09 10:17:44 +00002029 return ret;
stepan927d4e22007-04-04 22:45:58 +00002030}