blob: 7d7c5b0c3a556ce41a7c056b75c0894cf5b4d9f5 [file] [log] [blame]
David Hendricksd1c55d72010-08-24 15:14:19 -07001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2010 Google Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
David Hendricksd1c55d72010-08-24 15:14:19 -070016 */
17
David Hendricksf7924d12010-06-10 21:26:44 -070018#include <stdlib.h>
19#include <string.h>
Edward O'Callaghanb4300ca2019-09-03 16:15:21 +100020#include <strings.h>
David Hendricksf7924d12010-06-10 21:26:44 -070021
22#include "flash.h"
23#include "flashchips.h"
24#include "chipdrivers.h"
Louis Yung-Chieh Lo52aa9302010-09-06 10:45:02 +080025#include "spi.h"
David Hendricks23cd7782010-08-25 12:42:38 -070026#include "writeprotect.h"
David Hendricksf7924d12010-06-10 21:26:44 -070027
David Hendricks1c09f802012-10-03 11:03:48 -070028/*
David Hendricksf7924d12010-06-10 21:26:44 -070029 * The following procedures rely on look-up tables to match the user-specified
30 * range with the chip's supported ranges. This turned out to be the most
31 * elegant approach since diferent flash chips use different levels of
32 * granularity and methods to determine protected ranges. In other words,
David Hendrickse0512a72014-07-15 20:30:47 -070033 * be stupid and simple since clever arithmetic will not work for many chips.
David Hendricksf7924d12010-06-10 21:26:44 -070034 */
35
36struct wp_range {
37 unsigned int start; /* starting address */
38 unsigned int len; /* len */
39};
40
41enum bit_state {
42 OFF = 0,
43 ON = 1,
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +080044 X = -1 /* don't care. Must be bigger than max # of bp. */
David Hendricksf7924d12010-06-10 21:26:44 -070045};
46
David Hendrickse0512a72014-07-15 20:30:47 -070047/*
48 * Generic write-protection schema for 25-series SPI flash chips. This assumes
49 * there is a status register that contains one or more consecutive bits which
50 * determine which address range is protected.
51 */
52
53struct status_register_layout {
54 int bp0_pos; /* position of BP0 */
55 int bp_bits; /* number of block protect bits */
56 int srp_pos; /* position of status register protect enable bit */
57};
58
Edward O'Callaghan91b38272019-12-04 17:12:43 +110059/*
60 * The following ranges and functions are useful for representing the
61 * writeprotect schema in which there are typically 5 bits of
62 * relevant information stored in status register 1:
63 * m.sec: This bit indicates the units (sectors vs. blocks)
64 * m.tb: The top-bottom bit indicates if the affected range is at the top of
65 * the flash memory's address space or at the bottom.
66 * bp: Bitmask representing the number of affected sectors/blocks.
67 */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +110068struct wp_range_descriptor {
Edward O'Callaghan9c4c9a52019-12-04 18:18:01 +110069 struct modifier_bits m;
David Hendrickse0512a72014-07-15 20:30:47 -070070 unsigned int bp; /* block protect bitfield */
71 struct wp_range range;
72};
73
Edward O'Callaghana3edcb22019-12-05 14:30:50 +110074struct wp_context {
David Hendrickse0512a72014-07-15 20:30:47 -070075 struct status_register_layout sr1; /* status register 1 */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +110076 struct wp_range_descriptor *descrs;
David Hendricks148a4bf2015-03-13 21:02:42 -070077
78 /*
79 * Some chips store modifier bits in one or more special control
80 * registers instead of the status register like many older SPI NOR
81 * flash chips did. get_modifier_bits() and set_modifier_bits() will do
82 * any chip-specific operations necessary to get/set these bit values.
83 */
Souvik Ghoshd75cd672016-06-17 14:21:39 -070084 int (*get_modifier_bits)(const struct flashctx *flash,
Edward O'Callaghan9c4c9a52019-12-04 18:18:01 +110085 struct modifier_bits *m);
Souvik Ghoshd75cd672016-06-17 14:21:39 -070086 int (*set_modifier_bits)(const struct flashctx *flash,
Edward O'Callaghan9c4c9a52019-12-04 18:18:01 +110087 struct modifier_bits *m);
David Hendrickse0512a72014-07-15 20:30:47 -070088};
89
Edward O'Callaghanc69f6b82019-12-05 16:49:21 +110090struct w25q_status {
91 /* this maps to register layout -- do not change ordering */
92 unsigned char busy : 1;
93 unsigned char wel : 1;
94 unsigned char bp0 : 1;
95 unsigned char bp1 : 1;
96 unsigned char bp2 : 1;
97 unsigned char tb : 1;
98 unsigned char sec : 1;
99 unsigned char srp0 : 1;
100} __attribute__ ((packed));
101
102/* Status register for large flash layouts with 4 BP bits */
103struct w25q_status_large {
104 unsigned char busy : 1;
105 unsigned char wel : 1;
106 unsigned char bp0 : 1;
107 unsigned char bp1 : 1;
108 unsigned char bp2 : 1;
109 unsigned char bp3 : 1;
110 unsigned char tb : 1;
111 unsigned char srp0 : 1;
112} __attribute__ ((packed));
113
114struct w25q_status_2 {
115 unsigned char srp1 : 1;
116 unsigned char qe : 1;
117 unsigned char rsvd : 6;
118} __attribute__ ((packed));
119
120int w25_range_to_status(const struct flashctx *flash,
121 unsigned int start, unsigned int len,
122 struct w25q_status *status);
123int w25_status_to_range(const struct flashctx *flash,
124 const struct w25q_status *status,
125 unsigned int *start, unsigned int *len);
126
David Hendrickse0512a72014-07-15 20:30:47 -0700127/*
David Hendrickse0512a72014-07-15 20:30:47 -0700128 * Mask to extract write-protect enable and range bits
129 * Status register 1:
130 * SRP0: bit 7
131 * range(BP2-BP0): bit 4-2
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800132 * range(BP3-BP0): bit 5-2 (large chips)
David Hendrickse0512a72014-07-15 20:30:47 -0700133 * Status register 2:
134 * SRP1: bit 1
135 */
136#define MASK_WP_AREA (0x9C)
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800137#define MASK_WP_AREA_LARGE (0x9C)
David Hendrickse0512a72014-07-15 20:30:47 -0700138#define MASK_WP2_AREA (0x01)
139
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100140struct wp_range_descriptor en25f40_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100141 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
142 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 504 * 1024} },
143 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 496 * 1024} },
144 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 480 * 1024} },
145 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x000000, 448 * 1024} },
146 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x000000, 384 * 1024} },
147 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x000000, 256 * 1024} },
148 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x000000, 512 * 1024} },
David Hendricks57566ed2010-08-16 18:24:45 -0700149};
150
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100151struct wp_range_descriptor en25q40_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100152 { .m = { .sec = 0, .tb = 0 }, 0, {0, 0} }, /* none */
153 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 504 * 1024} },
154 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 496 * 1024} },
155 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 480 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700156
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100157 { .m = { .sec = 0, .tb = 1 }, 0x0, {0x000000, 448 * 1024} },
158 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 384 * 1024} },
159 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 256 * 1024} },
160 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 512 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700161};
162
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100163struct wp_range_descriptor en25q80_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100164 { .m = { .sec = 0, .tb = 0 }, 0, {0, 0} }, /* none */
165 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 1016 * 1024} },
166 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 1008 * 1024} },
167 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 992 * 1024} },
168 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x000000, 960 * 1024} },
169 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x000000, 896 * 1024} },
170 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x000000, 768 * 1024} },
171 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x000000, 1024 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700172};
173
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100174struct wp_range_descriptor en25q32_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100175 { .m = { .sec = 0, .tb = 0 }, 0, {0, 0} }, /* none */
176 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 4032 * 1024} },
177 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 3968 * 1024} },
178 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 3840 * 1024} },
179 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x000000, 3584 * 1024} },
180 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x000000, 3072 * 1024} },
181 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x000000, 2048 * 1024} },
182 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x000000, 4096 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700183
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100184 { .m = { .sec = 0, .tb = 1 }, 0, {0, 0} }, /* none */
185 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x010000, 4032 * 1024} },
186 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x020000, 3968 * 1024} },
187 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x040000, 3840 * 1024} },
188 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x080000, 3584 * 1024} },
189 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x100000, 3072 * 1024} },
190 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x200000, 2048 * 1024} },
191 { .m = { .sec = 0, .tb = 1 }, 0x7, {0x000000, 4096 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700192};
193
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100194struct wp_range_descriptor en25q64_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100195 { .m = { .sec = 0, .tb = 0 }, 0, {0, 0} }, /* none */
196 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 8128 * 1024} },
197 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 8064 * 1024} },
198 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 7936 * 1024} },
199 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x000000, 7680 * 1024} },
200 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x000000, 7168 * 1024} },
201 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x000000, 6144 * 1024} },
202 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x000000, 8192 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700203
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100204 { .m = { .sec = 0, .tb = 1 }, 0, {0, 0} }, /* none */
205 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x010000, 8128 * 1024} },
206 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x020000, 8064 * 1024} },
207 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x040000, 7936 * 1024} },
208 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x080000, 7680 * 1024} },
209 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x100000, 7168 * 1024} },
210 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x200000, 6144 * 1024} },
211 { .m = { .sec = 0, .tb = 1 }, 0x7, {0x000000, 8192 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700212};
213
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100214struct wp_range_descriptor en25q128_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100215 { .m = { .sec = 0, .tb = 0 }, 0, {0, 0} }, /* none */
216 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 16320 * 1024} },
217 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 16256 * 1024} },
218 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 16128 * 1024} },
219 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x000000, 15872 * 1024} },
220 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x000000, 15360 * 1024} },
221 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x000000, 14336 * 1024} },
222 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x000000, 16384 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700223
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100224 { .m = { .sec = 0, .tb = 1 }, 0, {0, 0} }, /* none */
225 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x010000, 16320 * 1024} },
226 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x020000, 16256 * 1024} },
227 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x040000, 16128 * 1024} },
228 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x080000, 15872 * 1024} },
229 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x100000, 15360 * 1024} },
230 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x200000, 14336 * 1024} },
231 { .m = { .sec = 0, .tb = 1 }, 0x7, {0x000000, 16384 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700232};
233
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100234struct wp_range_descriptor en25s64_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100235 { .m = { .sec = 0, .tb = 0 }, 0, {0, 0} }, /* none */
236 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 8064 * 1024} },
237 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 7936 * 1024} },
238 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 7680 * 1024} },
239 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x000000, 7168 * 1024} },
240 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x000000, 6144 * 1024} },
241 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x000000, 4096 * 1024} },
242 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x000000, 8192 * 1024} },
Marc Jonesb2f90022014-04-29 17:37:23 -0600243
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100244 { .m = { .sec = 0, .tb = 1 }, 0, {0, 0} }, /* none */
245 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x7e0000, 128 * 1024} },
246 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x7c0000, 256 * 1024} },
247 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x780000, 512 * 1024} },
248 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x700000, 1024 * 1024} },
249 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x600000, 2048 * 1024} },
250 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x400000, 4096 * 1024} },
251 { .m = { .sec = 0, .tb = 1 }, 0x7, {0x000000, 8192 * 1024} },
Marc Jonesb2f90022014-04-29 17:37:23 -0600252};
253
David Hendricksf8f00c72011-02-01 12:39:46 -0800254/* mx25l1005 ranges also work for the mx25l1005c */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100255static struct wp_range_descriptor mx25l1005_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100256 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
257 { .m = { .sec = X, .tb = X }, 0x1, {0x010000, 64 * 1024} },
258 { .m = { .sec = X, .tb = X }, 0x2, {0x000000, 128 * 1024} },
259 { .m = { .sec = X, .tb = X }, 0x3, {0x000000, 128 * 1024} },
David Hendricksf8f00c72011-02-01 12:39:46 -0800260};
261
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100262static struct wp_range_descriptor mx25l2005_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100263 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
264 { .m = { .sec = X, .tb = X }, 0x1, {0x030000, 64 * 1024} },
265 { .m = { .sec = X, .tb = X }, 0x2, {0x020000, 128 * 1024} },
266 { .m = { .sec = X, .tb = X }, 0x3, {0x000000, 256 * 1024} },
David Hendricksf8f00c72011-02-01 12:39:46 -0800267};
268
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100269static struct wp_range_descriptor mx25l4005_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100270 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
271 { .m = { .sec = X, .tb = X }, 0x1, {0x070000, 64 * 1 * 1024} }, /* block 7 */
272 { .m = { .sec = X, .tb = X }, 0x2, {0x060000, 64 * 2 * 1024} }, /* blocks 6-7 */
273 { .m = { .sec = X, .tb = X }, 0x3, {0x040000, 64 * 4 * 1024} }, /* blocks 4-7 */
274 { .m = { .sec = X, .tb = X }, 0x4, {0x000000, 512 * 1024} },
275 { .m = { .sec = X, .tb = X }, 0x5, {0x000000, 512 * 1024} },
276 { .m = { .sec = X, .tb = X }, 0x6, {0x000000, 512 * 1024} },
277 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 512 * 1024} },
David Hendricksf8f00c72011-02-01 12:39:46 -0800278};
279
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100280static struct wp_range_descriptor mx25l8005_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100281 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
282 { .m = { .sec = X, .tb = X }, 0x1, {0x0f0000, 64 * 1 * 1024} }, /* block 15 */
283 { .m = { .sec = X, .tb = X }, 0x2, {0x0e0000, 64 * 2 * 1024} }, /* blocks 14-15 */
284 { .m = { .sec = X, .tb = X }, 0x3, {0x0c0000, 64 * 4 * 1024} }, /* blocks 12-15 */
285 { .m = { .sec = X, .tb = X }, 0x4, {0x080000, 64 * 8 * 1024} }, /* blocks 8-15 */
286 { .m = { .sec = X, .tb = X }, 0x5, {0x000000, 1024 * 1024} },
287 { .m = { .sec = X, .tb = X }, 0x6, {0x000000, 1024 * 1024} },
288 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 1024 * 1024} },
David Hendricksf8f00c72011-02-01 12:39:46 -0800289};
290
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100291static struct wp_range_descriptor mx25l1605d_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100292 { .m = { .sec = X, .tb = 0 }, 0, {0, 0} }, /* none */
293 { .m = { .sec = X, .tb = 0 }, 0x1, {0x1f0000, 64 * 1 * 1024} }, /* block 31 */
294 { .m = { .sec = X, .tb = 0 }, 0x2, {0x1e0000, 64 * 2 * 1024} }, /* blocks 30-31 */
295 { .m = { .sec = X, .tb = 0 }, 0x3, {0x1c0000, 64 * 4 * 1024} }, /* blocks 28-31 */
296 { .m = { .sec = X, .tb = 0 }, 0x4, {0x180000, 64 * 8 * 1024} }, /* blocks 24-31 */
297 { .m = { .sec = X, .tb = 0 }, 0x5, {0x100000, 64 * 16 * 1024} }, /* blocks 16-31 */
298 { .m = { .sec = X, .tb = 0 }, 0x6, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
299 { .m = { .sec = X, .tb = 0 }, 0x7, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
David Hendricksf8f00c72011-02-01 12:39:46 -0800300
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100301 { .m = { .sec = X, .tb = 1 }, 0x0, {0x000000, 2048 * 1024} },
302 { .m = { .sec = X, .tb = 1 }, 0x1, {0x000000, 2048 * 1024} },
303 { .m = { .sec = X, .tb = 1 }, 0x2, {0x000000, 64 * 16 * 1024} }, /* blocks 0-15 */
304 { .m = { .sec = X, .tb = 1 }, 0x3, {0x000000, 64 * 24 * 1024} }, /* blocks 0-23 */
305 { .m = { .sec = X, .tb = 1 }, 0x4, {0x000000, 64 * 28 * 1024} }, /* blocks 0-27 */
306 { .m = { .sec = X, .tb = 1 }, 0x5, {0x000000, 64 * 30 * 1024} }, /* blocks 0-29 */
307 { .m = { .sec = X, .tb = 1 }, 0x6, {0x000000, 64 * 31 * 1024} }, /* blocks 0-30 */
308 { .m = { .sec = X, .tb = 1 }, 0x7, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
David Hendricksf8f00c72011-02-01 12:39:46 -0800309};
310
311/* FIXME: Is there an mx25l3205 (without a trailing letter)? */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100312static struct wp_range_descriptor mx25l3205d_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100313 { .m = { .sec = X, .tb = 0 }, 0, {0, 0} }, /* none */
314 { .m = { .sec = X, .tb = 0 }, 0x1, {0x3f0000, 64 * 1024} },
315 { .m = { .sec = X, .tb = 0 }, 0x2, {0x3e0000, 128 * 1024} },
316 { .m = { .sec = X, .tb = 0 }, 0x3, {0x3c0000, 256 * 1024} },
317 { .m = { .sec = X, .tb = 0 }, 0x4, {0x380000, 512 * 1024} },
318 { .m = { .sec = X, .tb = 0 }, 0x5, {0x300000, 1024 * 1024} },
319 { .m = { .sec = X, .tb = 0 }, 0x6, {0x200000, 2048 * 1024} },
320 { .m = { .sec = X, .tb = 0 }, 0x7, {0x000000, 4096 * 1024} },
David Hendricksac72e362010-08-16 18:20:03 -0700321
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100322 { .m = { .sec = X, .tb = 1 }, 0x0, {0x000000, 4096 * 1024} },
323 { .m = { .sec = X, .tb = 1 }, 0x1, {0x000000, 2048 * 1024} },
324 { .m = { .sec = X, .tb = 1 }, 0x2, {0x000000, 3072 * 1024} },
325 { .m = { .sec = X, .tb = 1 }, 0x3, {0x000000, 3584 * 1024} },
326 { .m = { .sec = X, .tb = 1 }, 0x4, {0x000000, 3840 * 1024} },
327 { .m = { .sec = X, .tb = 1 }, 0x5, {0x000000, 3968 * 1024} },
328 { .m = { .sec = X, .tb = 1 }, 0x6, {0x000000, 4032 * 1024} },
329 { .m = { .sec = X, .tb = 1 }, 0x7, {0x000000, 4096 * 1024} },
David Hendricksac72e362010-08-16 18:20:03 -0700330};
331
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100332static struct wp_range_descriptor mx25u3235e_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100333 { .m = { .sec = X, .tb = 0 }, 0, {0, 0} }, /* none */
334 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x3f0000, 64 * 1024} },
335 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x3e0000, 128 * 1024} },
336 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x3c0000, 256 * 1024} },
337 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x380000, 512 * 1024} },
338 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x300000, 1024 * 1024} },
339 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x200000, 2048 * 1024} },
340 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x000000, 4096 * 1024} },
Vincent Palatin87e092a2013-02-28 15:46:14 -0800341
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100342 { .m = { .sec = 0, .tb = 1 }, 0x0, {0x000000, 4096 * 1024} },
343 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 2048 * 1024} },
344 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 3072 * 1024} },
345 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 3584 * 1024} },
346 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 3840 * 1024} },
347 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 3968 * 1024} },
348 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x000000, 4032 * 1024} },
349 { .m = { .sec = 0, .tb = 1 }, 0x7, {0x000000, 4096 * 1024} },
Vincent Palatin87e092a2013-02-28 15:46:14 -0800350};
351
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100352static struct wp_range_descriptor mx25u6435e_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100353 { .m = { .sec = X, .tb = 0 }, 0, {0, 0} }, /* none */
354 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x7f0000, 1 * 64 * 1024} }, /* block 127 */
355 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x7e0000, 2 * 64 * 1024} }, /* blocks 126-127 */
356 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x7c0000, 4 * 64 * 1024} }, /* blocks 124-127 */
357 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x780000, 8 * 64 * 1024} }, /* blocks 120-127 */
358 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x700000, 16 * 64 * 1024} }, /* blocks 112-127 */
359 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x600000, 32 * 64 * 1024} }, /* blocks 96-127 */
360 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
Jongpil66a96492014-08-14 17:59:06 +0900361
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100362 { .m = { .sec = 0, .tb = 1 }, 0x0, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
363 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 96 * 64 * 1024} }, /* blocks 0-95 */
364 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 112 * 64 * 1024} }, /* blocks 0-111 */
365 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 120 * 64 * 1024} }, /* blocks 0-119 */
366 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 124 * 64 * 1024} }, /* blocks 0-123 */
367 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 126 * 64 * 1024} }, /* blocks 0-125 */
368 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x000000, 127 * 64 * 1024} }, /* blocks 0-126 */
369 { .m = { .sec = 0, .tb = 1 }, 0x7, {0x000000, 128 * 64 * 1024} }, /* blocks 0-127 */
Jongpil66a96492014-08-14 17:59:06 +0900370};
371
Karthikeyan Ramasubramanianfb166b72019-06-24 12:38:55 -0600372#define MX25U12835E_TB (1 << 3)
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100373static struct wp_range_descriptor mx25u12835e_tb0_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100374 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
375 { .m = { .sec = 0, .tb = 0 }, 0x1, {0xff0000, 1 * 64 * 1024} }, /* block 255 */
376 { .m = { .sec = 0, .tb = 0 }, 0x2, {0xfe0000, 2 * 64 * 1024} }, /* blocks 254-255 */
377 { .m = { .sec = 0, .tb = 0 }, 0x3, {0xfc0000, 4 * 64 * 1024} }, /* blocks 252-255 */
378 { .m = { .sec = 0, .tb = 0 }, 0x4, {0xf80000, 8 * 64 * 1024} }, /* blocks 248-255 */
379 { .m = { .sec = 0, .tb = 0 }, 0x5, {0xf00000, 16 * 64 * 1024} }, /* blocks 240-255 */
380 { .m = { .sec = 0, .tb = 0 }, 0x6, {0xe00000, 32 * 64 * 1024} }, /* blocks 224-255 */
381 { .m = { .sec = 0, .tb = 0 }, 0x7, {0xc00000, 64 * 64 * 1024} }, /* blocks 192-255 */
382 { .m = { .sec = 0, .tb = 0 }, 0x8, {0x800000, 128 * 64 * 1024} }, /* blocks 128-255 */
383 { .m = { .sec = 0, .tb = 0 }, 0x9, {0x000000, 256 * 64 * 1024} }, /* blocks all */
384 { .m = { .sec = 0, .tb = 0 }, 0xa, {0x000000, 256 * 64 * 1024} }, /* blocks all */
385 { .m = { .sec = 0, .tb = 0 }, 0xb, {0x000000, 256 * 64 * 1024} }, /* blocks all */
386 { .m = { .sec = 0, .tb = 0 }, 0xc, {0x000000, 256 * 64 * 1024} }, /* blocks all */
387 { .m = { .sec = 0, .tb = 0 }, 0xd, {0x000000, 256 * 64 * 1024} }, /* blocks all */
388 { .m = { .sec = 0, .tb = 0 }, 0xe, {0x000000, 256 * 64 * 1024} }, /* blocks all */
389 { .m = { .sec = 0, .tb = 0 }, 0xf, {0x000000, 256 * 64 * 1024} }, /* blocks all */
Karthikeyan Ramasubramanianfb166b72019-06-24 12:38:55 -0600390};
Alex Lu831c6092017-11-02 23:19:34 -0700391
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100392static struct wp_range_descriptor mx25u12835e_tb1_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100393 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 1 * 64 * 1024} }, /* block 0 */
394 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 2 * 64 * 1024} }, /* blocks 0-1 */
395 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 4 * 64 * 1024} }, /* blocks 0-3 */
396 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 8 * 64 * 1024} }, /* blocks 0-7 */
397 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 16 * 64 * 1024} }, /* blocks 0-15 */
398 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x000000, 32 * 64 * 1024} }, /* blocks 0-31 */
399 { .m = { .sec = 0, .tb = 1 }, 0x7, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
400 { .m = { .sec = 0, .tb = 1 }, 0x8, {0x000000, 128 * 64 * 1024} }, /* blocks 0-127 */
401 { .m = { .sec = 0, .tb = 1 }, 0x9, {0x000000, 256 * 64 * 1024} }, /* blocks all */
402 { .m = { .sec = 0, .tb = 1 }, 0xa, {0x000000, 256 * 64 * 1024} }, /* blocks all */
403 { .m = { .sec = 0, .tb = 1 }, 0xb, {0x000000, 256 * 64 * 1024} }, /* blocks all */
404 { .m = { .sec = 0, .tb = 1 }, 0xc, {0x000000, 256 * 64 * 1024} }, /* blocks all */
405 { .m = { .sec = 0, .tb = 1 }, 0xd, {0x000000, 256 * 64 * 1024} }, /* blocks all */
406 { .m = { .sec = 0, .tb = 1 }, 0xe, {0x000000, 256 * 64 * 1024} }, /* blocks all */
407 { .m = { .sec = 0, .tb = 1 }, 0xf, {0x000000, 256 * 64 * 1024} }, /* blocks all */
Alex Lu831c6092017-11-02 23:19:34 -0700408};
409
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100410static struct wp_range_descriptor n25q064_ranges[] = {
David Hendricksfe9123b2015-04-21 13:18:31 -0700411 /*
412 * Note: For N25Q064, sec (usually in bit position 6) is called BP3
413 * (block protect bit 3). It is only useful when all blocks are to
414 * be write-protected.
415 */
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100416 { .m = { .sec = 0, .tb = 0 }, 0, {0, 0} }, /* none */
David Hendricksbfa624b2012-07-24 12:47:59 -0700417
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100418 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x7f0000, 64 * 1024} }, /* block 127 */
419 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x7e0000, 2 * 64 * 1024} }, /* blocks 126-127 */
420 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x7c0000, 4 * 64 * 1024} }, /* blocks 124-127 */
421 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x780000, 8 * 64 * 1024} }, /* blocks 120-127 */
422 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x700000, 16 * 64 * 1024} }, /* blocks 112-127 */
423 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x600000, 32 * 64 * 1024} }, /* blocks 96-127 */
424 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
David Hendricksbfa624b2012-07-24 12:47:59 -0700425
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100426 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} }, /* block 0 */
427 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 2 * 64 * 1024} }, /* blocks 0-1 */
428 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 4 * 64 * 1024} }, /* blocks 0-3 */
429 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 8 * 64 * 1024} }, /* blocks 0-7 */
430 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 16 * 64 * 1024} }, /* blocks 0-15 */
431 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x000000, 32 * 64 * 1024} }, /* blocks 0-31 */
432 { .m = { .sec = 0, .tb = 1 }, 0x7, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
David Hendricksbfa624b2012-07-24 12:47:59 -0700433
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100434 { .m = { .sec = X, .tb = 1 }, 0x0, {0x000000, 128 * 64 * 1024} }, /* all */
435 { .m = { .sec = X, .tb = 1 }, 0x1, {0x000000, 128 * 64 * 1024} }, /* all */
436 { .m = { .sec = X, .tb = 1 }, 0x2, {0x000000, 128 * 64 * 1024} }, /* all */
437 { .m = { .sec = X, .tb = 1 }, 0x3, {0x000000, 128 * 64 * 1024} }, /* all */
438 { .m = { .sec = X, .tb = 1 }, 0x4, {0x000000, 128 * 64 * 1024} }, /* all */
439 { .m = { .sec = X, .tb = 1 }, 0x5, {0x000000, 128 * 64 * 1024} }, /* all */
440 { .m = { .sec = X, .tb = 1 }, 0x6, {0x000000, 128 * 64 * 1024} }, /* all */
441 { .m = { .sec = X, .tb = 1 }, 0x7, {0x000000, 128 * 64 * 1024} }, /* all */
David Hendricksbfa624b2012-07-24 12:47:59 -0700442};
443
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100444static struct wp_range_descriptor w25q16_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100445 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
446 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x1f0000, 64 * 1024} },
447 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x1e0000, 128 * 1024} },
448 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x1c0000, 256 * 1024} },
449 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x180000, 512 * 1024} },
450 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x100000, 1024 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700451
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100452 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} },
453 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 128 * 1024} },
454 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 256 * 1024} },
455 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 512 * 1024} },
456 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 1024 * 1024} },
457 { .m = { .sec = X, .tb = X }, 0x6, {0x000000, 2048 * 1024} },
458 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 2048 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700459
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100460 { .m = { .sec = 1, .tb = 0 }, 0x1, {0x1ff000, 4 * 1024} },
461 { .m = { .sec = 1, .tb = 0 }, 0x2, {0x1fe000, 8 * 1024} },
462 { .m = { .sec = 1, .tb = 0 }, 0x3, {0x1fc000, 16 * 1024} },
463 { .m = { .sec = 1, .tb = 0 }, 0x4, {0x1f8000, 32 * 1024} },
464 { .m = { .sec = 1, .tb = 0 }, 0x5, {0x1f8000, 32 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700465
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100466 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x000000, 4 * 1024} },
467 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x000000, 8 * 1024} },
468 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x000000, 16 * 1024} },
469 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x000000, 32 * 1024} },
470 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x000000, 32 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700471};
472
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100473static struct wp_range_descriptor w25q32_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100474 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
475 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x3f0000, 64 * 1024} },
476 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x3e0000, 128 * 1024} },
477 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x3c0000, 256 * 1024} },
478 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x380000, 512 * 1024} },
479 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x300000, 1024 * 1024} },
480 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x200000, 2048 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700481
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100482 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} },
483 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 128 * 1024} },
484 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 256 * 1024} },
485 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 512 * 1024} },
486 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 1024 * 1024} },
487 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x000000, 2048 * 1024} },
488 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 4096 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700489
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100490 { .m = { .sec = 1, .tb = 0 }, 0x1, {0x3ff000, 4 * 1024} },
491 { .m = { .sec = 1, .tb = 0 }, 0x2, {0x3fe000, 8 * 1024} },
492 { .m = { .sec = 1, .tb = 0 }, 0x3, {0x3fc000, 16 * 1024} },
493 { .m = { .sec = 1, .tb = 0 }, 0x4, {0x3f8000, 32 * 1024} },
494 { .m = { .sec = 1, .tb = 0 }, 0x5, {0x3f8000, 32 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700495
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100496 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x000000, 4 * 1024} },
497 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x000000, 8 * 1024} },
498 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x000000, 16 * 1024} },
499 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x000000, 32 * 1024} },
500 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x000000, 32 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700501};
502
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100503static struct wp_range_descriptor w25q80_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100504 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
505 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x0f0000, 64 * 1024} },
506 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x0e0000, 128 * 1024} },
507 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x0c0000, 256 * 1024} },
508 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x080000, 512 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700509
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100510 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} },
511 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 128 * 1024} },
512 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 256 * 1024} },
513 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 512 * 1024} },
514 { .m = { .sec = X, .tb = X }, 0x6, {0x000000, 1024 * 1024} },
515 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 1024 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700516
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100517 { .m = { .sec = 1, .tb = 0 }, 0x1, {0x1ff000, 4 * 1024} },
518 { .m = { .sec = 1, .tb = 0 }, 0x2, {0x1fe000, 8 * 1024} },
519 { .m = { .sec = 1, .tb = 0 }, 0x3, {0x1fc000, 16 * 1024} },
520 { .m = { .sec = 1, .tb = 0 }, 0x4, {0x1f8000, 32 * 1024} },
521 { .m = { .sec = 1, .tb = 0 }, 0x5, {0x1f8000, 32 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700522
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100523 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x000000, 4 * 1024} },
524 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x000000, 8 * 1024} },
525 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x000000, 16 * 1024} },
526 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x000000, 32 * 1024} },
527 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x000000, 32 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700528};
529
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100530static struct wp_range_descriptor w25q64_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100531 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
David Hendricks2c4a76c2010-06-28 14:00:43 -0700532
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100533 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x7e0000, 128 * 1024} },
534 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x7c0000, 256 * 1024} },
535 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x780000, 512 * 1024} },
536 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x700000, 1024 * 1024} },
537 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x600000, 2048 * 1024} },
538 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x400000, 4096 * 1024} },
David Hendricks2c4a76c2010-06-28 14:00:43 -0700539
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100540 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 128 * 1024} },
541 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 256 * 1024} },
542 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 512 * 1024} },
543 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 1024 * 1024} },
544 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 2048 * 1024} },
545 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x000000, 4096 * 1024} },
546 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 8192 * 1024} },
David Hendricks2c4a76c2010-06-28 14:00:43 -0700547
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100548 { .m = { .sec = 1, .tb = 0 }, 0x1, {0x7ff000, 4 * 1024} },
549 { .m = { .sec = 1, .tb = 0 }, 0x2, {0x7fe000, 8 * 1024} },
550 { .m = { .sec = 1, .tb = 0 }, 0x3, {0x7fc000, 16 * 1024} },
551 { .m = { .sec = 1, .tb = 0 }, 0x4, {0x7f8000, 32 * 1024} },
552 { .m = { .sec = 1, .tb = 0 }, 0x5, {0x7f8000, 32 * 1024} },
David Hendricks2c4a76c2010-06-28 14:00:43 -0700553
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100554 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x000000, 4 * 1024} },
555 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x000000, 8 * 1024} },
556 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x000000, 16 * 1024} },
557 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x000000, 32 * 1024} },
558 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x000000, 32 * 1024} },
David Hendricks2c4a76c2010-06-28 14:00:43 -0700559};
560
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100561static struct wp_range_descriptor w25rq128_cmp0_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100562 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* NONE */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530563
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100564 { .m = { .sec = 0, .tb = 0 }, 0x1, {0xfc0000, 256 * 1024} }, /* Upper 1/64 */
565 { .m = { .sec = 0, .tb = 0 }, 0x2, {0xf80000, 512 * 1024} }, /* Upper 1/32 */
566 { .m = { .sec = 0, .tb = 0 }, 0x3, {0xf00000, 1024 * 1024} }, /* Upper 1/16 */
567 { .m = { .sec = 0, .tb = 0 }, 0x4, {0xe00000, 2048 * 1024} }, /* Upper 1/8 */
568 { .m = { .sec = 0, .tb = 0 }, 0x5, {0xc00000, 4096 * 1024} }, /* Upper 1/4 */
569 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x800000, 8192 * 1024} }, /* Upper 1/2 */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530570
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100571 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 256 * 1024} }, /* Lower 1/64 */
572 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 512 * 1024} }, /* Lower 1/32 */
573 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 1024 * 1024} }, /* Lower 1/16 */
574 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 2048 * 1024} }, /* Lower 1/8 */
575 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 4096 * 1024} }, /* Lower 1/4 */
576 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x000000, 8192 * 1024} }, /* Lower 1/2 */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530577
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100578 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 16384 * 1024} }, /* ALL */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530579
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100580 { .m = { .sec = 1, .tb = 0 }, 0x1, {0xfff000, 4 * 1024} }, /* Upper 1/4096 */
581 { .m = { .sec = 1, .tb = 0 }, 0x2, {0xffe000, 8 * 1024} }, /* Upper 1/2048 */
582 { .m = { .sec = 1, .tb = 0 }, 0x3, {0xffc000, 16 * 1024} }, /* Upper 1/1024 */
583 { .m = { .sec = 1, .tb = 0 }, 0x4, {0xff8000, 32 * 1024} }, /* Upper 1/512 */
584 { .m = { .sec = 1, .tb = 0 }, 0x5, {0xff8000, 32 * 1024} }, /* Upper 1/512 */
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700585
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100586 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x000000, 4 * 1024} }, /* Lower 1/4096 */
587 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x000000, 8 * 1024} }, /* Lower 1/2048 */
588 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x000000, 16 * 1024} }, /* Lower 1/1024 */
589 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x000000, 32 * 1024} }, /* Lower 1/512 */
590 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x000000, 32 * 1024} }, /* Lower 1/512 */
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700591};
592
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100593static struct wp_range_descriptor w25rq128_cmp1_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100594 { .m = { .sec = X, .tb = X }, 0x0, {0x000000, 16 * 1024 * 1024} }, /* ALL */
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700595
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100596 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 16128 * 1024} }, /* Lower 63/64 */
597 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 15872 * 1024} }, /* Lower 31/32 */
598 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 15 * 1024 * 1024} }, /* Lower 15/16 */
599 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x000000, 14 * 1024 * 1024} }, /* Lower 7/8 */
600 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x000000, 12 * 1024 * 1024} }, /* Lower 3/4 */
601 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x000000, 8 * 1024 * 1024} }, /* Lower 1/2 */
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700602
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100603 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x040000, 16128 * 1024} }, /* Upper 63/64 */
604 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x080000, 15872 * 1024} }, /* Upper 31/32 */
605 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x100000, 15 * 1024 * 1024} }, /* Upper 15/16 */
606 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x200000, 14 * 1024 * 1024} }, /* Upper 7/8 */
607 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x400000, 12 * 1024 * 1024} }, /* Upper 3/4 */
608 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x800000, 8 * 1024 * 1024} }, /* Upper 1/2 */
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700609
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100610 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 0} }, /* NONE */
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700611
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100612 { .m = { .sec = 1, .tb = 0 }, 0x1, {0x000000, 16380 * 1024} }, /* Lower 4095/4096 */
613 { .m = { .sec = 1, .tb = 0 }, 0x2, {0x000000, 16376 * 1024} }, /* Lower 2048/2048 */
614 { .m = { .sec = 1, .tb = 0 }, 0x3, {0x000000, 16368 * 1024} }, /* Lower 1023/1024 */
615 { .m = { .sec = 1, .tb = 0 }, 0x4, {0x000000, 16352 * 1024} }, /* Lower 511/512 */
616 { .m = { .sec = 1, .tb = 0 }, 0x5, {0x000000, 16352 * 1024} }, /* Lower 511/512 */
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700617
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100618 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x001000, 16380 * 1024} }, /* Upper 4095/4096 */
619 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x002000, 16376 * 1024} }, /* Upper 2047/2048 */
620 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x004000, 16368 * 1024} }, /* Upper 1023/1024 */
621 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x008000, 16352 * 1024} }, /* Upper 511/512 */
622 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x008000, 16352 * 1024} }, /* Upper 511/512 */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530623};
624
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100625static struct wp_range_descriptor w25rq256_cmp0_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100626 { .m = { .sec = X, .tb = X }, 0x0, {0x0000000, 0x0000000} }, /* NONE */
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800627
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100628 { .m = { .sec = X, .tb = 0 }, 0x1, {0x1ff0000, 64 * 1 * 1024} }, /* Upper 1/512 */
629 { .m = { .sec = X, .tb = 0 }, 0x2, {0x1fe0000, 64 * 2 * 1024} }, /* Upper 1/256 */
630 { .m = { .sec = X, .tb = 0 }, 0x3, {0x1fc0000, 64 * 4 * 1024} }, /* Upper 1/128 */
631 { .m = { .sec = X, .tb = 0 }, 0x4, {0x1f80000, 64 * 8 * 1024} }, /* Upper 1/64 */
632 { .m = { .sec = X, .tb = 0 }, 0x5, {0x1f00000, 64 * 16 * 1024} }, /* Upper 1/32 */
633 { .m = { .sec = X, .tb = 0 }, 0x6, {0x1e00000, 64 * 32 * 1024} }, /* Upper 1/16 */
634 { .m = { .sec = X, .tb = 0 }, 0x7, {0x1c00000, 64 * 64 * 1024} }, /* Upper 1/8 */
635 { .m = { .sec = X, .tb = 0 }, 0x8, {0x1800000, 64 * 128 * 1024} }, /* Upper 1/4 */
636 { .m = { .sec = X, .tb = 0 }, 0x9, {0x1000000, 64 * 256 * 1024} }, /* Upper 1/2 */
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800637
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100638 { .m = { .sec = X, .tb = 1 }, 0x1, {0x0000000, 64 * 1 * 1024} }, /* Lower 1/512 */
639 { .m = { .sec = X, .tb = 1 }, 0x2, {0x0000000, 64 * 2 * 1024} }, /* Lower 1/256 */
640 { .m = { .sec = X, .tb = 1 }, 0x3, {0x0000000, 64 * 4 * 1024} }, /* Lower 1/128 */
641 { .m = { .sec = X, .tb = 1 }, 0x4, {0x0000000, 64 * 8 * 1024} }, /* Lower 1/64 */
642 { .m = { .sec = X, .tb = 1 }, 0x5, {0x0000000, 64 * 16 * 1024} }, /* Lower 1/32 */
643 { .m = { .sec = X, .tb = 1 }, 0x6, {0x0000000, 64 * 32 * 1024} }, /* Lower 1/16 */
644 { .m = { .sec = X, .tb = 1 }, 0x7, {0x0000000, 64 * 64 * 1024} }, /* Lower 1/8 */
645 { .m = { .sec = X, .tb = 1 }, 0x8, {0x0000000, 64 * 128 * 1024} }, /* Lower 1/4 */
646 { .m = { .sec = X, .tb = 1 }, 0x9, {0x0000000, 64 * 256 * 1024} }, /* Lower 1/2 */
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800647
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100648 { .m = { .sec = X, .tb = X }, 0xa, {0x0000000, 64 * 512 * 1024} }, /* ALL */
649 { .m = { .sec = X, .tb = X }, 0xb, {0x0000000, 64 * 512 * 1024} }, /* ALL */
650 { .m = { .sec = X, .tb = X }, 0xc, {0x0000000, 64 * 512 * 1024} }, /* ALL */
651 { .m = { .sec = X, .tb = X }, 0xd, {0x0000000, 64 * 512 * 1024} }, /* ALL */
652 { .m = { .sec = X, .tb = X }, 0xe, {0x0000000, 64 * 512 * 1024} }, /* ALL */
653 { .m = { .sec = X, .tb = X }, 0xf, {0x0000000, 64 * 512 * 1024} }, /* ALL */
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800654};
655
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100656static struct wp_range_descriptor w25rq256_cmp1_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100657 { .m = { .sec = X, .tb = X }, 0x0, {0x0000000, 64 * 512 * 1024} }, /* ALL */
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800658
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100659 { .m = { .sec = X, .tb = 0 }, 0x1, {0x0000000, 64 * 511 * 1024} }, /* Lower 511/512 */
660 { .m = { .sec = X, .tb = 0 }, 0x2, {0x0000000, 64 * 510 * 1024} }, /* Lower 255/256 */
661 { .m = { .sec = X, .tb = 0 }, 0x3, {0x0000000, 64 * 508 * 1024} }, /* Lower 127/128 */
662 { .m = { .sec = X, .tb = 0 }, 0x4, {0x0000000, 64 * 504 * 1024} }, /* Lower 63/64 */
663 { .m = { .sec = X, .tb = 0 }, 0x5, {0x0000000, 64 * 496 * 1024} }, /* Lower 31/32 */
664 { .m = { .sec = X, .tb = 0 }, 0x6, {0x0000000, 64 * 480 * 1024} }, /* Lower 15/16 */
665 { .m = { .sec = X, .tb = 0 }, 0x7, {0x0000000, 64 * 448 * 1024} }, /* Lower 7/8 */
666 { .m = { .sec = X, .tb = 0 }, 0x8, {0x0000000, 64 * 384 * 1024} }, /* Lower 3/4 */
667 { .m = { .sec = X, .tb = 0 }, 0x9, {0x0000000, 64 * 256 * 1024} }, /* Lower 1/2 */
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800668
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100669 { .m = { .sec = X, .tb = 1 }, 0x1, {0x0010000, 64 * 511 * 1024} }, /* Upper 511/512 */
670 { .m = { .sec = X, .tb = 1 }, 0x2, {0x0020000, 64 * 510 * 1024} }, /* Upper 255/256 */
671 { .m = { .sec = X, .tb = 1 }, 0x3, {0x0040000, 64 * 508 * 1024} }, /* Upper 127/128 */
672 { .m = { .sec = X, .tb = 1 }, 0x4, {0x0080000, 64 * 504 * 1024} }, /* Upper 63/64 */
673 { .m = { .sec = X, .tb = 1 }, 0x5, {0x0100000, 64 * 496 * 1024} }, /* Upper 31/32 */
674 { .m = { .sec = X, .tb = 1 }, 0x6, {0x0200000, 64 * 480 * 1024} }, /* Upper 15/16 */
675 { .m = { .sec = X, .tb = 1 }, 0x7, {0x0400000, 64 * 448 * 1024} }, /* Upper 7/8 */
676 { .m = { .sec = X, .tb = 1 }, 0x8, {0x0800000, 64 * 384 * 1024} }, /* Upper 3/4 */
677 { .m = { .sec = X, .tb = 1 }, 0x9, {0x1000000, 64 * 256 * 1024} }, /* Upper 1/2 */
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800678
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100679 { .m = { .sec = X, .tb = X }, 0xa, {0x0000000, 0x0000000} }, /* NONE */
680 { .m = { .sec = X, .tb = X }, 0xb, {0x0000000, 0x0000000} }, /* NONE */
681 { .m = { .sec = X, .tb = X }, 0xc, {0x0000000, 0x0000000} }, /* NONE */
682 { .m = { .sec = X, .tb = X }, 0xd, {0x0000000, 0x0000000} }, /* NONE */
683 { .m = { .sec = X, .tb = X }, 0xe, {0x0000000, 0x0000000} }, /* NONE */
684 { .m = { .sec = X, .tb = X }, 0xf, {0x0000000, 0x0000000} }, /* NONE */
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800685};
686
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100687struct wp_range_descriptor w25x10_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100688 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
689 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x010000, 64 * 1024} },
690 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} },
691 { .m = { .sec = X, .tb = X }, 0x2, {0x000000, 128 * 1024} },
692 { .m = { .sec = X, .tb = X }, 0x3, {0x000000, 128 * 1024} },
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800693};
694
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100695struct wp_range_descriptor w25x20_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100696 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
697 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x030000, 64 * 1024} },
698 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x020000, 128 * 1024} },
699 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} },
700 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 128 * 1024} },
701 { .m = { .sec = 0, .tb = X }, 0x3, {0x000000, 256 * 1024} },
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800702};
703
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100704struct wp_range_descriptor w25x40_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100705 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
706 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x070000, 64 * 1024} },
707 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x060000, 128 * 1024} },
708 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x040000, 256 * 1024} },
709 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} },
710 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 128 * 1024} },
711 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 256 * 1024} },
712 { .m = { .sec = 0, .tb = X }, 0x4, {0x000000, 512 * 1024} },
713 { .m = { .sec = 0, .tb = X }, 0x5, {0x000000, 512 * 1024} },
714 { .m = { .sec = 0, .tb = X }, 0x6, {0x000000, 512 * 1024} },
715 { .m = { .sec = 0, .tb = X }, 0x7, {0x000000, 512 * 1024} },
David Hendricks470ca952010-08-13 14:01:53 -0700716};
717
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100718struct wp_range_descriptor w25x80_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100719 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
720 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x0F0000, 64 * 1024} },
721 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x0E0000, 128 * 1024} },
722 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x0C0000, 256 * 1024} },
723 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x080000, 512 * 1024} },
724 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} },
725 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 128 * 1024} },
726 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 256 * 1024} },
727 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 512 * 1024} },
728 { .m = { .sec = 0, .tb = X }, 0x5, {0x000000, 1024 * 1024} },
729 { .m = { .sec = 0, .tb = X }, 0x6, {0x000000, 1024 * 1024} },
730 { .m = { .sec = 0, .tb = X }, 0x7, {0x000000, 1024 * 1024} },
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800731};
732
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100733static struct wp_range_descriptor gd25q40_cmp0_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100734 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* None */
735 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x070000, 64 * 1024} },
736 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x060000, 128 * 1024} },
737 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x040000, 256 * 1024} },
738 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} },
739 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 128 * 1024} },
740 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 256 * 1024} },
741 { .m = { .sec = 0, .tb = X }, 0x4, {0x000000, 512 * 1024} }, /* All */
742 { .m = { .sec = 0, .tb = X }, 0x5, {0x000000, 512 * 1024} }, /* All */
743 { .m = { .sec = 0, .tb = X }, 0x6, {0x000000, 512 * 1024} }, /* All */
744 { .m = { .sec = 0, .tb = X }, 0x7, {0x000000, 512 * 1024} }, /* All */
745 { .m = { .sec = 1, .tb = 0 }, 0x1, {0x07F000, 4 * 1024} },
746 { .m = { .sec = 1, .tb = 0 }, 0x2, {0x07E000, 8 * 1024} },
747 { .m = { .sec = 1, .tb = 0 }, 0x3, {0x07C000, 16 * 1024} },
748 { .m = { .sec = 1, .tb = 0 }, 0x4, {0x078000, 32 * 1024} },
749 { .m = { .sec = 1, .tb = 0 }, 0x5, {0x078000, 32 * 1024} },
750 { .m = { .sec = 1, .tb = 0 }, 0x6, {0x078000, 32 * 1024} },
751 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x000000, 4 * 1024} },
752 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x000000, 8 * 1024} },
753 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x000000, 16 * 1024} },
754 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x000000, 32 * 1024} },
755 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x000000, 32 * 1024} },
756 { .m = { .sec = 1, .tb = 1 }, 0x6, {0x000000, 32 * 1024} },
757 { .m = { .sec = 1, .tb = X }, 0x7, {0x000000, 512 * 1024} }, /* All */
Martin Rothf3c3d5f2017-04-28 14:56:41 -0600758};
759
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100760static struct wp_range_descriptor gd25q40_cmp1_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100761 { .m = { .sec = X, .tb = X }, 0x0, {0x000000, 512 * 1024} }, /* ALL */
762 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 448 * 1024} },
763 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 384 * 1024} },
764 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 256 * 1024} },
Martin Rothf3c3d5f2017-04-28 14:56:41 -0600765
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100766 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x010000, 448 * 1024} },
767 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x020000, 384 * 1024} },
768 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x040000, 256 * 1024} },
Martin Rothf3c3d5f2017-04-28 14:56:41 -0600769
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100770 { .m = { .sec = 0, .tb = X }, 0x4, {0x000000, 0} }, /* None */
771 { .m = { .sec = 0, .tb = X }, 0x5, {0x000000, 0} }, /* None */
772 { .m = { .sec = 0, .tb = X }, 0x6, {0x000000, 0} }, /* None */
773 { .m = { .sec = 0, .tb = X }, 0x7, {0x000000, 0} }, /* None */
Martin Rothf3c3d5f2017-04-28 14:56:41 -0600774
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100775 { .m = { .sec = 1, .tb = 0 }, 0x1, {0x000000, 508 * 1024} },
776 { .m = { .sec = 1, .tb = 0 }, 0x2, {0x000000, 504 * 1024} },
777 { .m = { .sec = 1, .tb = 0 }, 0x3, {0x000000, 496 * 1024} },
778 { .m = { .sec = 1, .tb = 0 }, 0x4, {0x000000, 480 * 1024} },
779 { .m = { .sec = 1, .tb = 0 }, 0x5, {0x000000, 480 * 1024} },
780 { .m = { .sec = 1, .tb = 0 }, 0x6, {0x000000, 480 * 1024} },
Martin Rothf3c3d5f2017-04-28 14:56:41 -0600781
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100782 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x001000, 508 * 1024} },
783 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x002000, 504 * 1024} },
784 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x004000, 496 * 1024} },
785 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x008000, 480 * 1024} },
786 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x008000, 480 * 1024} },
787 { .m = { .sec = 1, .tb = 1 }, 0x6, {0x008000, 480 * 1024} },
Martin Rothf3c3d5f2017-04-28 14:56:41 -0600788
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100789 { .m = { .sec = 1, .tb = X }, 0x7, {0x000000, 0} }, /* None */
Martin Rothf3c3d5f2017-04-28 14:56:41 -0600790};
791
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100792static struct wp_range_descriptor gd25q64_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100793 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
794 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x7e0000, 128 * 1024} },
795 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x7c0000, 256 * 1024} },
796 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x780000, 512 * 1024} },
797 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x700000, 1024 * 1024} },
798 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x600000, 2048 * 1024} },
799 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x400000, 4096 * 1024} },
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -0700800
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100801 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 128 * 1024} },
802 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 256 * 1024} },
803 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 512 * 1024} },
804 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 1024 * 1024} },
805 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 2048 * 1024} },
806 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x000000, 4096 * 1024} },
807 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 8192 * 1024} },
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -0700808
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100809 { .m = { .sec = 1, .tb = 0 }, 0x1, {0x7ff000, 4 * 1024} },
810 { .m = { .sec = 1, .tb = 0 }, 0x2, {0x7fe000, 8 * 1024} },
811 { .m = { .sec = 1, .tb = 0 }, 0x3, {0x7fc000, 16 * 1024} },
812 { .m = { .sec = 1, .tb = 0 }, 0x4, {0x7f8000, 32 * 1024} },
813 { .m = { .sec = 1, .tb = 0 }, 0x5, {0x7f8000, 32 * 1024} },
814 { .m = { .sec = 1, .tb = 0 }, 0x6, {0x7f8000, 32 * 1024} },
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -0700815
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100816 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x000000, 4 * 1024} },
817 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x000000, 8 * 1024} },
818 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x000000, 16 * 1024} },
819 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x000000, 32 * 1024} },
820 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x000000, 32 * 1024} },
821 { .m = { .sec = 1, .tb = 1 }, 0x6, {0x000000, 32 * 1024} },
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -0700822};
823
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100824static struct wp_range_descriptor a25l040_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100825 { .m = { .sec = X, .tb = X }, 0x0, {0, 0} }, /* none */
826 { .m = { .sec = X, .tb = X }, 0x1, {0x70000, 64 * 1024} },
827 { .m = { .sec = X, .tb = X }, 0x2, {0x60000, 128 * 1024} },
828 { .m = { .sec = X, .tb = X }, 0x3, {0x40000, 256 * 1024} },
829 { .m = { .sec = X, .tb = X }, 0x4, {0x00000, 512 * 1024} },
830 { .m = { .sec = X, .tb = X }, 0x5, {0x00000, 512 * 1024} },
831 { .m = { .sec = X, .tb = X }, 0x6, {0x00000, 512 * 1024} },
832 { .m = { .sec = X, .tb = X }, 0x7, {0x00000, 512 * 1024} },
Louis Yung-Chieh Loc8ec7152012-09-17 17:38:35 +0800833};
834
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700835static uint8_t do_read_status(const struct flashctx *flash)
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +0530836{
Patrick Georgif3fa2992017-02-02 16:24:44 +0100837 if (flash->chip->read_status)
838 return flash->chip->read_status(flash);
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +0530839 else
840 return spi_read_status_register(flash);
841}
842
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700843static int do_write_status(const struct flashctx *flash, int status)
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +0530844{
Patrick Georgif3fa2992017-02-02 16:24:44 +0100845 if (flash->chip->write_status)
846 return flash->chip->write_status(flash, status);
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +0530847 else
848 return spi_write_status_register(flash, status);
849}
850
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700851/* FIXME: Move to spi25.c if it's a JEDEC standard opcode */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700852static uint8_t w25q_read_status_register_2(const struct flashctx *flash)
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700853{
854 static const unsigned char cmd[JEDEC_RDSR_OUTSIZE] = { 0x35 };
855 unsigned char readarr[2];
856 int ret;
857
858 /* Read Status Register */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700859 ret = spi_send_command(flash, sizeof(cmd), sizeof(readarr), cmd, readarr);
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700860 if (ret) {
861 /*
862 * FIXME: make this a benign failure for now in case we are
863 * unable to execute the opcode
864 */
865 msg_cdbg("RDSR2 failed!\n");
866 readarr[0] = 0x00;
867 }
868
869 return readarr[0];
870}
871
Karthikeyan Ramasubramanianfb166b72019-06-24 12:38:55 -0600872/* FIXME: Move to spi25.c if it's a JEDEC standard opcode */
873uint8_t mx25l_read_config_register(const struct flashctx *flash)
874{
875 static const unsigned char cmd[JEDEC_RDSR_OUTSIZE] = { 0x15 };
876 unsigned char readarr[2]; /* leave room for dummy byte */
877 int ret;
878
879 ret = spi_send_command(flash, sizeof(cmd), sizeof(readarr), cmd, readarr);
880 if (ret) {
881 msg_cdbg("RDCR failed!\n");
882 readarr[0] = 0x00;
883 }
884
885 return readarr[0];
886}
887
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800888/* Given a flash chip, this function returns its range table. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700889static int w25_range_table(const struct flashctx *flash,
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100890 struct wp_range_descriptor **descrs,
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800891 int *num_entries)
David Hendricksf7924d12010-06-10 21:26:44 -0700892{
Karthikeyan Ramasubramanianfb166b72019-06-24 12:38:55 -0600893 uint8_t cr;
894
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100895 *descrs = 0;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800896 *num_entries = 0;
David Hendricksf7924d12010-06-10 21:26:44 -0700897
Patrick Georgif3fa2992017-02-02 16:24:44 +0100898 switch (flash->chip->manufacture_id) {
David Hendricksd494b0a2010-08-16 16:28:50 -0700899 case WINBOND_NEX_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +0100900 switch(flash->chip->model_id) {
David Hendricksc801adb2010-12-09 16:58:56 -0800901 case WINBOND_NEX_W25X10:
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100902 *descrs = w25x10_ranges;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800903 *num_entries = ARRAY_SIZE(w25x10_ranges);
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800904 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800905 case WINBOND_NEX_W25X20:
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100906 *descrs = w25x20_ranges;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800907 *num_entries = ARRAY_SIZE(w25x20_ranges);
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800908 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800909 case WINBOND_NEX_W25X40:
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100910 *descrs = w25x40_ranges;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800911 *num_entries = ARRAY_SIZE(w25x40_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700912 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800913 case WINBOND_NEX_W25X80:
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100914 *descrs = w25x80_ranges;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800915 *num_entries = ARRAY_SIZE(w25x80_ranges);
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800916 break;
Patrick Georgicc04a452017-02-06 12:14:43 +0100917 case WINBOND_NEX_W25Q80_V:
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100918 *descrs = w25q80_ranges;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800919 *num_entries = ARRAY_SIZE(w25q80_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700920 break;
Patrick Georgicc04a452017-02-06 12:14:43 +0100921 case WINBOND_NEX_W25Q16_V:
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100922 *descrs = w25q16_ranges;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800923 *num_entries = ARRAY_SIZE(w25q16_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700924 break;
Patrick Georgicc04a452017-02-06 12:14:43 +0100925 case WINBOND_NEX_W25Q32_V:
926 case WINBOND_NEX_W25Q32_W:
Edward O'Callaghand80cf712019-05-24 22:06:36 +1000927 case WINBOND_NEX_W25Q32JW:
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100928 *descrs = w25q32_ranges;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800929 *num_entries = ARRAY_SIZE(w25q32_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700930 break;
Patrick Georgicc04a452017-02-06 12:14:43 +0100931 case WINBOND_NEX_W25Q64_V:
932 case WINBOND_NEX_W25Q64_W:
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100933 *descrs = w25q64_ranges;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800934 *num_entries = ARRAY_SIZE(w25q64_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700935 break;
Edward O'Callaghan517cb822019-11-21 14:08:32 +1100936 case WINBOND_NEX_W25Q128_DTR:
Alan Green77a95de2019-07-01 16:40:39 +1000937 case WINBOND_NEX_W25Q128_V_M:
Patrick Georgicc04a452017-02-06 12:14:43 +0100938 case WINBOND_NEX_W25Q128_V:
939 case WINBOND_NEX_W25Q128_W:
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700940 if (w25q_read_status_register_2(flash) & (1 << 6)) {
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700941 /* CMP == 1 */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100942 *descrs = w25rq128_cmp1_ranges;
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700943 *num_entries = ARRAY_SIZE(w25rq128_cmp1_ranges);
944 } else {
945 /* CMP == 0 */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100946 *descrs = w25rq128_cmp0_ranges;
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700947 *num_entries = ARRAY_SIZE(w25rq128_cmp0_ranges);
948 }
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530949 break;
Alan Green77a95de2019-07-01 16:40:39 +1000950 case WINBOND_NEX_W25Q256JV_M:
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800951 if (w25q_read_status_register_2(flash) & (1 << 6)) {
952 /* CMP == 1 */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100953 *descrs = w25rq256_cmp1_ranges;
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800954 *num_entries = ARRAY_SIZE(w25rq256_cmp1_ranges);
955 } else {
956 /* CMP == 0 */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100957 *descrs = w25rq256_cmp0_ranges;
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800958 *num_entries = ARRAY_SIZE(w25rq256_cmp0_ranges);
959 }
960 break;
David Hendricksd494b0a2010-08-16 16:28:50 -0700961 default:
962 msg_cerr("%s() %d: WINBOND flash chip mismatch (0x%04x)"
963 ", aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +0100964 flash->chip->model_id);
David Hendricksd494b0a2010-08-16 16:28:50 -0700965 return -1;
966 }
David Hendricks2c4a76c2010-06-28 14:00:43 -0700967 break;
David Hendricks57566ed2010-08-16 18:24:45 -0700968 case EON_ID_NOPREFIX:
Patrick Georgif3fa2992017-02-02 16:24:44 +0100969 switch (flash->chip->model_id) {
David Hendricksc801adb2010-12-09 16:58:56 -0800970 case EON_EN25F40:
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100971 *descrs = en25f40_ranges;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800972 *num_entries = ARRAY_SIZE(en25f40_ranges);
David Hendricks57566ed2010-08-16 18:24:45 -0700973 break;
David Hendrickse185bf22011-05-24 15:34:18 -0700974 case EON_EN25Q40:
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100975 *descrs = en25q40_ranges;
David Hendrickse185bf22011-05-24 15:34:18 -0700976 *num_entries = ARRAY_SIZE(en25q40_ranges);
977 break;
978 case EON_EN25Q80:
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100979 *descrs = en25q80_ranges;
David Hendrickse185bf22011-05-24 15:34:18 -0700980 *num_entries = ARRAY_SIZE(en25q80_ranges);
981 break;
982 case EON_EN25Q32:
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100983 *descrs = en25q32_ranges;
David Hendrickse185bf22011-05-24 15:34:18 -0700984 *num_entries = ARRAY_SIZE(en25q32_ranges);
985 break;
986 case EON_EN25Q64:
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100987 *descrs = en25q64_ranges;
David Hendrickse185bf22011-05-24 15:34:18 -0700988 *num_entries = ARRAY_SIZE(en25q64_ranges);
989 break;
990 case EON_EN25Q128:
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100991 *descrs = en25q128_ranges;
David Hendrickse185bf22011-05-24 15:34:18 -0700992 *num_entries = ARRAY_SIZE(en25q128_ranges);
993 break;
Marc Jonesb2f90022014-04-29 17:37:23 -0600994 case EON_EN25S64:
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100995 *descrs = en25s64_ranges;
Marc Jonesb2f90022014-04-29 17:37:23 -0600996 *num_entries = ARRAY_SIZE(en25s64_ranges);
997 break;
David Hendricks57566ed2010-08-16 18:24:45 -0700998 default:
999 msg_cerr("%s():%d: EON flash chip mismatch (0x%04x)"
1000 ", aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +01001001 flash->chip->model_id);
David Hendricks57566ed2010-08-16 18:24:45 -07001002 return -1;
1003 }
1004 break;
David Hendricksc801adb2010-12-09 16:58:56 -08001005 case MACRONIX_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +01001006 switch (flash->chip->model_id) {
David Hendricksf8f00c72011-02-01 12:39:46 -08001007 case MACRONIX_MX25L1005:
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001008 *descrs = mx25l1005_ranges;
David Hendricksf8f00c72011-02-01 12:39:46 -08001009 *num_entries = ARRAY_SIZE(mx25l1005_ranges);
1010 break;
1011 case MACRONIX_MX25L2005:
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001012 *descrs = mx25l2005_ranges;
David Hendricksf8f00c72011-02-01 12:39:46 -08001013 *num_entries = ARRAY_SIZE(mx25l2005_ranges);
1014 break;
1015 case MACRONIX_MX25L4005:
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001016 *descrs = mx25l4005_ranges;
David Hendricksf8f00c72011-02-01 12:39:46 -08001017 *num_entries = ARRAY_SIZE(mx25l4005_ranges);
1018 break;
1019 case MACRONIX_MX25L8005:
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001020 *descrs = mx25l8005_ranges;
David Hendricksf8f00c72011-02-01 12:39:46 -08001021 *num_entries = ARRAY_SIZE(mx25l8005_ranges);
1022 break;
1023 case MACRONIX_MX25L1605:
1024 /* FIXME: MX25L1605 and MX25L1605D have different write
1025 * protection capabilities, but share IDs */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001026 *descrs = mx25l1605d_ranges;
David Hendricksf8f00c72011-02-01 12:39:46 -08001027 *num_entries = ARRAY_SIZE(mx25l1605d_ranges);
1028 break;
David Hendricksc801adb2010-12-09 16:58:56 -08001029 case MACRONIX_MX25L3205:
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001030 *descrs = mx25l3205d_ranges;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001031 *num_entries = ARRAY_SIZE(mx25l3205d_ranges);
David Hendricksac72e362010-08-16 18:20:03 -07001032 break;
Vincent Palatin87e092a2013-02-28 15:46:14 -08001033 case MACRONIX_MX25U3235E:
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001034 *descrs = mx25u3235e_ranges;
Vincent Palatin87e092a2013-02-28 15:46:14 -08001035 *num_entries = ARRAY_SIZE(mx25u3235e_ranges);
1036 break;
Jongpil66a96492014-08-14 17:59:06 +09001037 case MACRONIX_MX25U6435E:
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001038 *descrs = mx25u6435e_ranges;
Jongpil66a96492014-08-14 17:59:06 +09001039 *num_entries = ARRAY_SIZE(mx25u6435e_ranges);
1040 break;
Alan Greendc0792e2019-07-01 15:01:34 +10001041 case MACRONIX_MX25U12835E:
Karthikeyan Ramasubramanianfb166b72019-06-24 12:38:55 -06001042 cr = mx25l_read_config_register(flash);
1043 if (cr & MX25U12835E_TB) { /* T/B == 1 */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001044 *descrs = mx25u12835e_tb1_ranges;
Karthikeyan Ramasubramanianfb166b72019-06-24 12:38:55 -06001045 *num_entries = ARRAY_SIZE(mx25u12835e_tb1_ranges);
1046 } else { /* T/B == 0 */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001047 *descrs = mx25u12835e_tb0_ranges;
Karthikeyan Ramasubramanianfb166b72019-06-24 12:38:55 -06001048 *num_entries = ARRAY_SIZE(mx25u12835e_tb0_ranges);
1049 }
Alex Lu831c6092017-11-02 23:19:34 -07001050 break;
David Hendricksac72e362010-08-16 18:20:03 -07001051 default:
1052 msg_cerr("%s():%d: MXIC flash chip mismatch (0x%04x)"
1053 ", aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +01001054 flash->chip->model_id);
David Hendricksac72e362010-08-16 18:20:03 -07001055 return -1;
1056 }
1057 break;
David Hendricksbfa624b2012-07-24 12:47:59 -07001058 case ST_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +01001059 switch(flash->chip->model_id) {
David Hendricksbfa624b2012-07-24 12:47:59 -07001060 case ST_N25Q064__1E:
1061 case ST_N25Q064__3E:
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001062 *descrs = n25q064_ranges;
David Hendricksbfa624b2012-07-24 12:47:59 -07001063 *num_entries = ARRAY_SIZE(n25q064_ranges);
1064 break;
1065 default:
1066 msg_cerr("%s() %d: Micron flash chip mismatch"
1067 " (0x%04x), aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +01001068 flash->chip->model_id);
David Hendricksbfa624b2012-07-24 12:47:59 -07001069 return -1;
1070 }
1071 break;
Bryan Freed9a0051f2012-05-22 16:06:09 -07001072 case GIGADEVICE_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +01001073 switch(flash->chip->model_id) {
Bryan Freed9a0051f2012-05-22 16:06:09 -07001074 case GIGADEVICE_GD25LQ32:
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001075 *descrs = w25q32_ranges;
Bryan Freed9a0051f2012-05-22 16:06:09 -07001076 *num_entries = ARRAY_SIZE(w25q32_ranges);
1077 break;
Martin Rothf3c3d5f2017-04-28 14:56:41 -06001078 case GIGADEVICE_GD25Q40:
1079 if (w25q_read_status_register_2(flash) & (1 << 6)) {
1080 /* CMP == 1 */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001081 *descrs = gd25q40_cmp1_ranges;
Martin Rothf3c3d5f2017-04-28 14:56:41 -06001082 *num_entries = ARRAY_SIZE(gd25q40_cmp1_ranges);
1083 } else {
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001084 *descrs = gd25q40_cmp0_ranges;
Martin Rothf3c3d5f2017-04-28 14:56:41 -06001085 *num_entries = ARRAY_SIZE(gd25q40_cmp0_ranges);
1086 }
1087 break;
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -07001088 case GIGADEVICE_GD25Q64:
Marc Jonesb18734f2014-04-03 16:19:47 -06001089 case GIGADEVICE_GD25LQ64:
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001090 *descrs = gd25q64_ranges;
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -07001091 *num_entries = ARRAY_SIZE(gd25q64_ranges);
1092 break;
Martin Roth1fd87ed2017-02-27 20:50:50 -07001093 case GIGADEVICE_GD25Q128:
Aaron Durbin6c957d72018-08-20 09:31:01 -06001094 case GIGADEVICE_GD25LQ128CD:
Martin Roth1fd87ed2017-02-27 20:50:50 -07001095 if (w25q_read_status_register_2(flash) & (1 << 6)) {
1096 /* CMP == 1 */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001097 *descrs = w25rq128_cmp1_ranges;
Martin Roth1fd87ed2017-02-27 20:50:50 -07001098 *num_entries = ARRAY_SIZE(w25rq128_cmp1_ranges);
1099 } else {
1100 /* CMP == 0 */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001101 *descrs = w25rq128_cmp0_ranges;
Martin Roth1fd87ed2017-02-27 20:50:50 -07001102 *num_entries = ARRAY_SIZE(w25rq128_cmp0_ranges);
1103 }
1104 break;
Duncan Laurie0c383552019-03-16 12:35:16 -07001105 case GIGADEVICE_GD25Q256D:
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001106 *descrs = w25rq256_cmp0_ranges;
Duncan Laurie0c383552019-03-16 12:35:16 -07001107 *num_entries = ARRAY_SIZE(w25rq256_cmp0_ranges);
1108 break;
Bryan Freed9a0051f2012-05-22 16:06:09 -07001109 default:
1110 msg_cerr("%s() %d: GigaDevice flash chip mismatch"
1111 " (0x%04x), aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +01001112 flash->chip->model_id);
Bryan Freed9a0051f2012-05-22 16:06:09 -07001113 return -1;
1114 }
1115 break;
Louis Yung-Chieh Loc8ec7152012-09-17 17:38:35 +08001116 case AMIC_ID_NOPREFIX:
Patrick Georgif3fa2992017-02-02 16:24:44 +01001117 switch(flash->chip->model_id) {
Louis Yung-Chieh Loc8ec7152012-09-17 17:38:35 +08001118 case AMIC_A25L040:
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001119 *descrs = a25l040_ranges;
Louis Yung-Chieh Loc8ec7152012-09-17 17:38:35 +08001120 *num_entries = ARRAY_SIZE(a25l040_ranges);
1121 break;
1122 default:
1123 msg_cerr("%s() %d: AMIC flash chip mismatch"
1124 " (0x%04x), aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +01001125 flash->chip->model_id);
Louis Yung-Chieh Loc8ec7152012-09-17 17:38:35 +08001126 return -1;
1127 }
1128 break;
Furquan Shaikhb4df8ef2017-01-05 15:05:35 -08001129 case ATMEL_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +01001130 switch(flash->chip->model_id) {
Edward O'Callaghan1fa87e02019-05-03 02:27:24 -04001131 case ATMEL_AT25SF128A:
Furquan Shaikhb4df8ef2017-01-05 15:05:35 -08001132 case ATMEL_AT25SL128A:
1133 if (w25q_read_status_register_2(flash) & (1 << 6)) {
1134 /* CMP == 1 */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001135 *descrs = w25rq128_cmp1_ranges;
Furquan Shaikhb4df8ef2017-01-05 15:05:35 -08001136 *num_entries = ARRAY_SIZE(w25rq128_cmp1_ranges);
1137 } else {
1138 /* CMP == 0 */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001139 *descrs = w25rq128_cmp0_ranges;
Furquan Shaikhb4df8ef2017-01-05 15:05:35 -08001140 *num_entries = ARRAY_SIZE(w25rq128_cmp0_ranges);
1141 }
1142 break;
1143 default:
1144 msg_cerr("%s() %d: Atmel flash chip mismatch"
1145 " (0x%04x), aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +01001146 flash->chip->model_id);
Furquan Shaikhb4df8ef2017-01-05 15:05:35 -08001147 return -1;
1148 }
1149 break;
David Hendricksf7924d12010-06-10 21:26:44 -07001150 default:
David Hendricksd494b0a2010-08-16 16:28:50 -07001151 msg_cerr("%s: flash vendor (0x%x) not found, aborting\n",
Patrick Georgif3fa2992017-02-02 16:24:44 +01001152 __func__, flash->chip->manufacture_id);
David Hendricksf7924d12010-06-10 21:26:44 -07001153 return -1;
1154 }
1155
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001156 return 0;
1157}
1158
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001159int w25_range_to_status(const struct flashctx *flash,
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001160 unsigned int start, unsigned int len,
1161 struct w25q_status *status)
1162{
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001163 struct wp_range_descriptor *descrs;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001164 int i, range_found = 0;
1165 int num_entries;
1166
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001167 if (w25_range_table(flash, &descrs, &num_entries))
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001168 return -1;
1169
David Hendricksf7924d12010-06-10 21:26:44 -07001170 for (i = 0; i < num_entries; i++) {
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001171 struct wp_range *r = &descrs[i].range;
David Hendricksf7924d12010-06-10 21:26:44 -07001172
1173 msg_cspew("comparing range 0x%x 0x%x / 0x%x 0x%x\n",
1174 start, len, r->start, r->len);
1175 if ((start == r->start) && (len == r->len)) {
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001176 status->bp0 = descrs[i].bp & 1;
1177 status->bp1 = descrs[i].bp >> 1;
1178 status->bp2 = descrs[i].bp >> 2;
1179 status->tb = descrs[i].m.tb;
1180 status->sec = descrs[i].m.sec;
David Hendricksf7924d12010-06-10 21:26:44 -07001181
1182 range_found = 1;
1183 break;
1184 }
1185 }
1186
1187 if (!range_found) {
Edward O'Callaghan3be63e02020-03-27 14:44:24 +11001188 msg_cerr("%s: matching range not found\n", __func__);
David Hendricksf7924d12010-06-10 21:26:44 -07001189 return -1;
1190 }
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001191
David Hendricksd494b0a2010-08-16 16:28:50 -07001192 return 0;
1193}
1194
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001195int w25_status_to_range(const struct flashctx *flash,
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001196 const struct w25q_status *status,
1197 unsigned int *start, unsigned int *len)
1198{
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001199 struct wp_range_descriptor *descrs;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001200 int i, status_found = 0;
1201 int num_entries;
1202
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001203 if (w25_range_table(flash, &descrs, &num_entries))
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001204 return -1;
1205
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001206 for (i = 0; i < num_entries; i++) {
1207 int bp;
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +08001208 int table_bp, table_tb, table_sec;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001209
1210 bp = status->bp0 | (status->bp1 << 1) | (status->bp2 << 2);
1211 msg_cspew("comparing 0x%x 0x%x / 0x%x 0x%x / 0x%x 0x%x\n",
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001212 bp, descrs[i].bp,
1213 status->tb, descrs[i].m.tb,
1214 status->sec, descrs[i].m.sec);
1215 table_bp = descrs[i].bp;
1216 table_tb = descrs[i].m.tb;
1217 table_sec = descrs[i].m.sec;
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +08001218 if ((bp == table_bp || table_bp == X) &&
1219 (status->tb == table_tb || table_tb == X) &&
1220 (status->sec == table_sec || table_sec == X)) {
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001221 *start = descrs[i].range.start;
1222 *len = descrs[i].range.len;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001223
1224 status_found = 1;
1225 break;
1226 }
1227 }
1228
1229 if (!status_found) {
1230 msg_cerr("matching status not found\n");
1231 return -1;
1232 }
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001233
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001234 return 0;
1235}
1236
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001237/* Given a [start, len], this function calls w25_range_to_status() to convert
1238 * it to flash-chip-specific range bits, then sets into status register.
1239 */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001240static int w25_set_range(const struct flashctx *flash,
David Hendricksd494b0a2010-08-16 16:28:50 -07001241 unsigned int start, unsigned int len)
1242{
1243 struct w25q_status status;
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001244 int tmp = 0;
1245 int expected = 0;
David Hendricksd494b0a2010-08-16 16:28:50 -07001246
1247 memset(&status, 0, sizeof(status));
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05301248 tmp = do_read_status(flash);
David Hendricksd494b0a2010-08-16 16:28:50 -07001249 memcpy(&status, &tmp, 1);
1250 msg_cdbg("%s: old status: 0x%02x\n", __func__, tmp);
1251
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001252 if (w25_range_to_status(flash, start, len, &status))
1253 return -1;
David Hendricksf7924d12010-06-10 21:26:44 -07001254
1255 msg_cdbg("status.busy: %x\n", status.busy);
1256 msg_cdbg("status.wel: %x\n", status.wel);
1257 msg_cdbg("status.bp0: %x\n", status.bp0);
1258 msg_cdbg("status.bp1: %x\n", status.bp1);
1259 msg_cdbg("status.bp2: %x\n", status.bp2);
1260 msg_cdbg("status.tb: %x\n", status.tb);
1261 msg_cdbg("status.sec: %x\n", status.sec);
1262 msg_cdbg("status.srp0: %x\n", status.srp0);
1263
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001264 memcpy(&expected, &status, sizeof(status));
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05301265 do_write_status(flash, expected);
David Hendricksf7924d12010-06-10 21:26:44 -07001266
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05301267 tmp = do_read_status(flash);
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001268 msg_cdbg("%s: new status: 0x%02x\n", __func__, tmp);
Edward O'Callaghan2672fb92019-12-04 14:47:58 +11001269 if ((tmp & MASK_WP_AREA) != (expected & MASK_WP_AREA)) {
David Hendricksc801adb2010-12-09 16:58:56 -08001270 msg_cerr("expected=0x%02x, but actual=0x%02x.\n",
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001271 expected, tmp);
1272 return 1;
1273 }
Edward O'Callaghan2672fb92019-12-04 14:47:58 +11001274
1275 return 0;
David Hendricksf7924d12010-06-10 21:26:44 -07001276}
1277
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001278/* Print out the current status register value with human-readable text. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001279static int w25_wp_status(const struct flashctx *flash)
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001280{
1281 struct w25q_status status;
1282 int tmp;
David Hendricksce8ded32010-10-08 11:23:38 -07001283 unsigned int start, len;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001284 int ret = 0;
1285
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001286 memset(&status, 0, sizeof(status));
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05301287 tmp = do_read_status(flash);
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001288 memcpy(&status, &tmp, 1);
1289 msg_cinfo("WP: status: 0x%02x\n", tmp);
1290 msg_cinfo("WP: status.srp0: %x\n", status.srp0);
1291 msg_cinfo("WP: write protect is %s.\n",
1292 status.srp0 ? "enabled" : "disabled");
1293
1294 msg_cinfo("WP: write protect range: ");
1295 if (w25_status_to_range(flash, &status, &start, &len)) {
1296 msg_cinfo("(cannot resolve the range)\n");
1297 ret = -1;
1298 } else {
1299 msg_cinfo("start=0x%08x, len=0x%08x\n", start, len);
1300 }
1301
1302 return ret;
1303}
1304
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001305static int w25q_large_range_to_status(const struct flashctx *flash,
1306 unsigned int start, unsigned int len,
1307 struct w25q_status_large *status)
1308{
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001309 struct wp_range_descriptor *descrs;
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001310 int i, range_found = 0;
1311 int num_entries;
1312
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001313 if (w25_range_table(flash, &descrs, &num_entries))
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001314 return -1;
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001315
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001316 for (i = 0; i < num_entries; i++) {
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001317 struct wp_range *r = &descrs[i].range;
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001318
1319 msg_cspew("comparing range 0x%x 0x%x / 0x%x 0x%x\n",
1320 start, len, r->start, r->len);
1321 if ((start == r->start) && (len == r->len)) {
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001322 status->bp0 = descrs[i].bp & 1;
1323 status->bp1 = descrs[i].bp >> 1;
1324 status->bp2 = descrs[i].bp >> 2;
1325 status->bp3 = descrs[i].bp >> 3;
Karthikeyan Ramasubramanianfb166b72019-06-24 12:38:55 -06001326 /*
1327 * For MX25U12835E chip, Top/Bottom (T/B) bit is not
1328 * part of status register and in that bit position is
1329 * Quad Enable (QE)
1330 */
1331 if (flash->chip->manufacture_id != MACRONIX_ID ||
1332 flash->chip->model_id != MACRONIX_MX25U12835E)
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001333 status->tb = descrs[i].m.tb;
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001334
1335 range_found = 1;
1336 break;
1337 }
1338 }
1339
1340 if (!range_found) {
Edward O'Callaghan3be63e02020-03-27 14:44:24 +11001341 msg_cerr("%s: matching range not found\n", __func__);
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001342 return -1;
1343 }
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001344
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001345 return 0;
1346}
1347
1348static int w25_large_status_to_range(const struct flashctx *flash,
1349 const struct w25q_status_large *status,
1350 unsigned int *start, unsigned int *len)
1351{
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001352 struct wp_range_descriptor *descrs;
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001353 int i, status_found = 0;
1354 int num_entries;
1355
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001356 if (w25_range_table(flash, &descrs, &num_entries))
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001357 return -1;
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001358
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001359 for (i = 0; i < num_entries; i++) {
1360 int bp;
1361 int table_bp, table_tb;
1362
1363 bp = status->bp0 | (status->bp1 << 1) | (status->bp2 << 2) |
1364 (status->bp3 << 3);
1365 msg_cspew("comparing 0x%x 0x%x / 0x%x 0x%x\n",
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001366 bp, descrs[i].bp,
1367 status->tb, descrs[i].m.tb);
1368 table_bp = descrs[i].bp;
1369 table_tb = descrs[i].m.tb;
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001370 if ((bp == table_bp || table_bp == X) &&
1371 (status->tb == table_tb || table_tb == X)) {
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001372 *start = descrs[i].range.start;
1373 *len = descrs[i].range.len;
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001374
1375 status_found = 1;
1376 break;
1377 }
1378 }
1379
1380 if (!status_found) {
1381 msg_cerr("matching status not found\n");
1382 return -1;
1383 }
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001384
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001385 return 0;
1386}
1387
1388/* Given a [start, len], this function calls w25_range_to_status() to convert
1389 * it to flash-chip-specific range bits, then sets into status register.
1390 * Returns 0 if successful, -1 on error, and 1 if reading back was different.
1391 */
1392static int w25q_large_set_range(const struct flashctx *flash,
1393 unsigned int start, unsigned int len)
1394{
1395 struct w25q_status_large status;
1396 int tmp;
1397 int expected = 0;
1398
1399 memset(&status, 0, sizeof(status));
1400 tmp = do_read_status(flash);
1401 memcpy(&status, &tmp, 1);
1402 msg_cdbg("%s: old status: 0x%02x\n", __func__, tmp);
1403
1404 if (w25q_large_range_to_status(flash, start, len, &status))
1405 return -1;
1406
1407 msg_cdbg("status.busy: %x\n", status.busy);
1408 msg_cdbg("status.wel: %x\n", status.wel);
1409 msg_cdbg("status.bp0: %x\n", status.bp0);
1410 msg_cdbg("status.bp1: %x\n", status.bp1);
1411 msg_cdbg("status.bp2: %x\n", status.bp2);
1412 msg_cdbg("status.bp3: %x\n", status.bp3);
1413 msg_cdbg("status.tb: %x\n", status.tb);
1414 msg_cdbg("status.srp0: %x\n", status.srp0);
1415
1416 memcpy(&expected, &status, sizeof(status));
1417 do_write_status(flash, expected);
1418
1419 tmp = do_read_status(flash);
1420 msg_cdbg("%s: new status: 0x%02x\n", __func__, tmp);
Edward O'Callaghan2672fb92019-12-04 14:47:58 +11001421 if ((tmp & MASK_WP_AREA_LARGE) != (expected & MASK_WP_AREA_LARGE)) {
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001422 msg_cerr("expected=0x%02x, but actual=0x%02x.\n",
1423 expected, tmp);
1424 return 1;
1425 }
Edward O'Callaghan2672fb92019-12-04 14:47:58 +11001426
1427 return 0;
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001428}
1429
1430static int w25q_large_wp_status(const struct flashctx *flash)
1431{
1432 struct w25q_status_large sr1;
1433 struct w25q_status_2 sr2;
1434 uint8_t tmp[2];
1435 unsigned int start, len;
1436 int ret = 0;
1437
1438 memset(&sr1, 0, sizeof(sr1));
1439 tmp[0] = do_read_status(flash);
1440 memcpy(&sr1, &tmp[0], 1);
1441
1442 memset(&sr2, 0, sizeof(sr2));
1443 tmp[1] = w25q_read_status_register_2(flash);
1444 memcpy(&sr2, &tmp[1], 1);
1445
1446 msg_cinfo("WP: status: 0x%02x%02x\n", tmp[1], tmp[0]);
1447 msg_cinfo("WP: status.srp0: %x\n", sr1.srp0);
1448 msg_cinfo("WP: status.srp1: %x\n", sr2.srp1);
1449 msg_cinfo("WP: write protect is %s.\n",
1450 (sr1.srp0 || sr2.srp1) ? "enabled" : "disabled");
1451
1452 msg_cinfo("WP: write protect range: ");
1453 if (w25_large_status_to_range(flash, &sr1, &start, &len)) {
1454 msg_cinfo("(cannot resolve the range)\n");
1455 ret = -1;
1456 } else {
1457 msg_cinfo("start=0x%08x, len=0x%08x\n", start, len);
1458 }
1459
1460 return ret;
1461}
1462
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001463/* Set/clear the SRP0 bit in the status register. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001464static int w25_set_srp0(const struct flashctx *flash, int enable)
David Hendricksf7924d12010-06-10 21:26:44 -07001465{
1466 struct w25q_status status;
1467 int tmp = 0;
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001468 int expected = 0;
David Hendricksf7924d12010-06-10 21:26:44 -07001469
1470 memset(&status, 0, sizeof(status));
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05301471 tmp = do_read_status(flash);
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001472 /* FIXME: this is NOT endian-free copy. */
David Hendricksf7924d12010-06-10 21:26:44 -07001473 memcpy(&status, &tmp, 1);
1474 msg_cdbg("%s: old status: 0x%02x\n", __func__, tmp);
1475
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001476 status.srp0 = enable ? 1 : 0;
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001477 memcpy(&expected, &status, sizeof(status));
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05301478 do_write_status(flash, expected);
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001479
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05301480 tmp = do_read_status(flash);
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001481 msg_cdbg("%s: new status: 0x%02x\n", __func__, tmp);
1482 if ((tmp & MASK_WP_AREA) != (expected & MASK_WP_AREA))
1483 return 1;
David Hendricksf7924d12010-06-10 21:26:44 -07001484
1485 return 0;
1486}
1487
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001488static int w25_enable_writeprotect(const struct flashctx *flash,
David Hendricks1c09f802012-10-03 11:03:48 -07001489 enum wp_mode wp_mode)
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001490{
1491 int ret;
1492
Edward O'Callaghanca44e5c2019-12-04 14:23:54 +11001493 if (wp_mode != WP_MODE_HARDWARE) {
David Hendricks1c09f802012-10-03 11:03:48 -07001494 msg_cerr("%s(): unsupported write-protect mode\n", __func__);
1495 return 1;
1496 }
1497
Edward O'Callaghanca44e5c2019-12-04 14:23:54 +11001498 ret = w25_set_srp0(flash, 1);
David Hendricksc801adb2010-12-09 16:58:56 -08001499 if (ret)
1500 msg_cerr("%s(): error=%d.\n", __func__, ret);
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001501 return ret;
1502}
1503
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001504static int w25_disable_writeprotect(const struct flashctx *flash)
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001505{
1506 int ret;
1507
1508 ret = w25_set_srp0(flash, 0);
David Hendricksc801adb2010-12-09 16:58:56 -08001509 if (ret)
1510 msg_cerr("%s(): error=%d.\n", __func__, ret);
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001511
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001512 return ret;
1513}
1514
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001515static int w25_list_ranges(const struct flashctx *flash)
David Hendricks0f7f5382011-02-11 18:12:31 -08001516{
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001517 struct wp_range_descriptor *descrs;
David Hendricks0f7f5382011-02-11 18:12:31 -08001518 int i, num_entries;
1519
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001520 if (w25_range_table(flash, &descrs, &num_entries))
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001521 return -1;
1522
David Hendricks0f7f5382011-02-11 18:12:31 -08001523 for (i = 0; i < num_entries; i++) {
1524 msg_cinfo("start: 0x%06x, length: 0x%06x\n",
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001525 descrs[i].range.start,
1526 descrs[i].range.len);
David Hendricks0f7f5382011-02-11 18:12:31 -08001527 }
1528
1529 return 0;
1530}
1531
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001532static int w25q_wp_status(const struct flashctx *flash)
David Hendricks1c09f802012-10-03 11:03:48 -07001533{
1534 struct w25q_status sr1;
1535 struct w25q_status_2 sr2;
David Hendricksf1bd8802012-10-30 11:37:57 -07001536 uint8_t tmp[2];
David Hendricks1c09f802012-10-03 11:03:48 -07001537 unsigned int start, len;
1538 int ret = 0;
1539
1540 memset(&sr1, 0, sizeof(sr1));
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05301541 tmp[0] = do_read_status(flash);
David Hendricksf1bd8802012-10-30 11:37:57 -07001542 memcpy(&sr1, &tmp[0], 1);
David Hendricks1c09f802012-10-03 11:03:48 -07001543
David Hendricksf1bd8802012-10-30 11:37:57 -07001544 memset(&sr2, 0, sizeof(sr2));
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001545 tmp[1] = w25q_read_status_register_2(flash);
David Hendricksf1bd8802012-10-30 11:37:57 -07001546 memcpy(&sr2, &tmp[1], 1);
1547
1548 msg_cinfo("WP: status: 0x%02x%02x\n", tmp[1], tmp[0]);
David Hendricks1c09f802012-10-03 11:03:48 -07001549 msg_cinfo("WP: status.srp0: %x\n", sr1.srp0);
1550 msg_cinfo("WP: status.srp1: %x\n", sr2.srp1);
1551 msg_cinfo("WP: write protect is %s.\n",
1552 (sr1.srp0 || sr2.srp1) ? "enabled" : "disabled");
1553
1554 msg_cinfo("WP: write protect range: ");
1555 if (w25_status_to_range(flash, &sr1, &start, &len)) {
1556 msg_cinfo("(cannot resolve the range)\n");
1557 ret = -1;
1558 } else {
1559 msg_cinfo("start=0x%08x, len=0x%08x\n", start, len);
1560 }
1561
1562 return ret;
1563}
1564
1565/*
1566 * W25Q adds an optional byte to the standard WRSR opcode. If /CS is
1567 * de-asserted after the first byte, then it acts like a JEDEC-standard
1568 * WRSR command. if /CS is asserted, then the next data byte is written
1569 * into status register 2.
1570 */
1571#define W25Q_WRSR_OUTSIZE 0x03
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001572static int w25q_write_status_register_WREN(const struct flashctx *flash, uint8_t s1, uint8_t s2)
David Hendricks1c09f802012-10-03 11:03:48 -07001573{
1574 int result;
1575 struct spi_command cmds[] = {
1576 {
1577 /* FIXME: WRSR requires either EWSR or WREN depending on chip type. */
1578 .writecnt = JEDEC_WREN_OUTSIZE,
1579 .writearr = (const unsigned char[]){ JEDEC_WREN },
1580 .readcnt = 0,
1581 .readarr = NULL,
1582 }, {
1583 .writecnt = W25Q_WRSR_OUTSIZE,
1584 .writearr = (const unsigned char[]){ JEDEC_WRSR, s1, s2 },
1585 .readcnt = 0,
1586 .readarr = NULL,
1587 }, {
1588 .writecnt = 0,
1589 .writearr = NULL,
1590 .readcnt = 0,
1591 .readarr = NULL,
1592 }};
1593
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001594 result = spi_send_multicommand(flash, cmds);
David Hendricks1c09f802012-10-03 11:03:48 -07001595 if (result) {
1596 msg_cerr("%s failed during command execution\n",
1597 __func__);
1598 }
1599
1600 /* WRSR performs a self-timed erase before the changes take effect. */
David Hendricks60824042014-12-11 17:22:06 -08001601 programmer_delay(100 * 1000);
David Hendricks1c09f802012-10-03 11:03:48 -07001602
1603 return result;
1604}
1605
1606/*
1607 * Set/clear the SRP1 bit in status register 2.
1608 * FIXME: make this more generic if other chips use the same SR2 layout
1609 */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001610static int w25q_set_srp1(const struct flashctx *flash, int enable)
David Hendricks1c09f802012-10-03 11:03:48 -07001611{
1612 struct w25q_status sr1;
1613 struct w25q_status_2 sr2;
1614 uint8_t tmp, expected;
1615
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05301616 tmp = do_read_status(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001617 memcpy(&sr1, &tmp, 1);
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001618 tmp = w25q_read_status_register_2(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001619 memcpy(&sr2, &tmp, 1);
1620
1621 msg_cdbg("%s: old status 2: 0x%02x\n", __func__, tmp);
1622
1623 sr2.srp1 = enable ? 1 : 0;
1624
1625 memcpy(&expected, &sr2, 1);
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001626 w25q_write_status_register_WREN(flash, *((uint8_t *)&sr1), *((uint8_t *)&sr2));
David Hendricks1c09f802012-10-03 11:03:48 -07001627
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001628 tmp = w25q_read_status_register_2(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001629 msg_cdbg("%s: new status 2: 0x%02x\n", __func__, tmp);
1630 if ((tmp & MASK_WP2_AREA) != (expected & MASK_WP2_AREA))
1631 return 1;
1632
1633 return 0;
1634}
1635
1636enum wp_mode get_wp_mode(const char *mode_str)
1637{
1638 enum wp_mode wp_mode = WP_MODE_UNKNOWN;
1639
1640 if (!strcasecmp(mode_str, "hardware"))
1641 wp_mode = WP_MODE_HARDWARE;
1642 else if (!strcasecmp(mode_str, "power_cycle"))
1643 wp_mode = WP_MODE_POWER_CYCLE;
1644 else if (!strcasecmp(mode_str, "permanent"))
1645 wp_mode = WP_MODE_PERMANENT;
1646
1647 return wp_mode;
1648}
1649
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001650static int w25q_disable_writeprotect(const struct flashctx *flash,
David Hendricks1c09f802012-10-03 11:03:48 -07001651 enum wp_mode wp_mode)
1652{
1653 int ret = 1;
David Hendricks1c09f802012-10-03 11:03:48 -07001654 struct w25q_status_2 sr2;
1655 uint8_t tmp;
1656
1657 switch (wp_mode) {
1658 case WP_MODE_HARDWARE:
1659 ret = w25_set_srp0(flash, 0);
1660 break;
1661 case WP_MODE_POWER_CYCLE:
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001662 tmp = w25q_read_status_register_2(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001663 memcpy(&sr2, &tmp, 1);
1664 if (sr2.srp1) {
1665 msg_cerr("%s(): must disconnect power to disable "
1666 "write-protection\n", __func__);
1667 } else {
1668 ret = 0;
1669 }
1670 break;
1671 case WP_MODE_PERMANENT:
1672 msg_cerr("%s(): cannot disable permanent write-protection\n",
1673 __func__);
1674 break;
1675 default:
1676 msg_cerr("%s(): invalid mode specified\n", __func__);
1677 break;
1678 }
1679
1680 if (ret)
1681 msg_cerr("%s(): error=%d.\n", __func__, ret);
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001682
David Hendricks1c09f802012-10-03 11:03:48 -07001683 return ret;
1684}
1685
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001686static int w25q_disable_writeprotect_default(const struct flashctx *flash)
David Hendricks1c09f802012-10-03 11:03:48 -07001687{
1688 return w25q_disable_writeprotect(flash, WP_MODE_HARDWARE);
1689}
1690
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001691static int w25q_enable_writeprotect(const struct flashctx *flash,
David Hendricks1c09f802012-10-03 11:03:48 -07001692 enum wp_mode wp_mode)
1693{
1694 int ret = 1;
1695 struct w25q_status sr1;
1696 struct w25q_status_2 sr2;
1697 uint8_t tmp;
1698
1699 switch (wp_mode) {
1700 case WP_MODE_HARDWARE:
1701 if (w25q_disable_writeprotect(flash, WP_MODE_POWER_CYCLE)) {
1702 msg_cerr("%s(): cannot disable power cycle WP mode\n",
1703 __func__);
1704 break;
1705 }
1706
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05301707 tmp = do_read_status(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001708 memcpy(&sr1, &tmp, 1);
1709 if (sr1.srp0)
1710 ret = 0;
1711 else
1712 ret = w25_set_srp0(flash, 1);
1713
1714 break;
1715 case WP_MODE_POWER_CYCLE:
1716 if (w25q_disable_writeprotect(flash, WP_MODE_HARDWARE)) {
1717 msg_cerr("%s(): cannot disable hardware WP mode\n",
1718 __func__);
1719 break;
1720 }
1721
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001722 tmp = w25q_read_status_register_2(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001723 memcpy(&sr2, &tmp, 1);
1724 if (sr2.srp1)
1725 ret = 0;
1726 else
1727 ret = w25q_set_srp1(flash, 1);
1728
1729 break;
1730 case WP_MODE_PERMANENT:
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05301731 tmp = do_read_status(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001732 memcpy(&sr1, &tmp, 1);
1733 if (sr1.srp0 == 0) {
1734 ret = w25_set_srp0(flash, 1);
1735 if (ret) {
David Hendricksf1bd8802012-10-30 11:37:57 -07001736 msg_perr("%s(): cannot enable SRP0 for "
David Hendricks1c09f802012-10-03 11:03:48 -07001737 "permanent WP\n", __func__);
1738 break;
1739 }
1740 }
1741
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001742 tmp = w25q_read_status_register_2(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001743 memcpy(&sr2, &tmp, 1);
1744 if (sr2.srp1 == 0) {
1745 ret = w25q_set_srp1(flash, 1);
1746 if (ret) {
David Hendricksf1bd8802012-10-30 11:37:57 -07001747 msg_perr("%s(): cannot enable SRP1 for "
David Hendricks1c09f802012-10-03 11:03:48 -07001748 "permanent WP\n", __func__);
1749 break;
1750 }
1751 }
1752
1753 break;
David Hendricksf1bd8802012-10-30 11:37:57 -07001754 default:
1755 msg_perr("%s(): invalid mode %d\n", __func__, wp_mode);
1756 break;
David Hendricks1c09f802012-10-03 11:03:48 -07001757 }
1758
1759 if (ret)
1760 msg_cerr("%s(): error=%d.\n", __func__, ret);
1761 return ret;
1762}
1763
1764/* W25P, W25X, and many flash chips from various vendors */
David Hendricksf7924d12010-06-10 21:26:44 -07001765struct wp wp_w25 = {
David Hendricks0f7f5382011-02-11 18:12:31 -08001766 .list_ranges = w25_list_ranges,
David Hendricksf7924d12010-06-10 21:26:44 -07001767 .set_range = w25_set_range,
1768 .enable = w25_enable_writeprotect,
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001769 .disable = w25_disable_writeprotect,
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001770 .wp_status = w25_wp_status,
David Hendricks1c09f802012-10-03 11:03:48 -07001771
1772};
1773
1774/* W25Q series has features such as a second status register and SFDP */
1775struct wp wp_w25q = {
1776 .list_ranges = w25_list_ranges,
1777 .set_range = w25_set_range,
1778 .enable = w25q_enable_writeprotect,
1779 /*
1780 * By default, disable hardware write-protection. We may change
1781 * this later if we want to add fine-grained write-protect disable
1782 * as a command-line option.
1783 */
1784 .disable = w25q_disable_writeprotect_default,
1785 .wp_status = w25q_wp_status,
David Hendricksf7924d12010-06-10 21:26:44 -07001786};
David Hendrickse0512a72014-07-15 20:30:47 -07001787
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001788/* W25Q large series has 4 block-protect bits */
1789struct wp wp_w25q_large = {
1790 .list_ranges = w25_list_ranges,
1791 .set_range = w25q_large_set_range,
1792 .enable = w25q_enable_writeprotect,
1793 /*
1794 * By default, disable hardware write-protection. We may change
1795 * this later if we want to add fine-grained write-protect disable
1796 * as a command-line option.
1797 */
1798 .disable = w25q_disable_writeprotect_default,
1799 .wp_status = w25q_large_wp_status,
1800};
1801
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001802struct wp_range_descriptor gd25q32_cmp0_ranges[] = {
David Hendricksaf3944a2014-07-28 18:37:40 -07001803 /* none, bp4 and bp3 => don't care */
David Hendricks148a4bf2015-03-13 21:02:42 -07001804 { { }, 0x00, {0, 0} },
1805 { { }, 0x08, {0, 0} },
1806 { { }, 0x10, {0, 0} },
1807 { { }, 0x18, {0, 0} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001808
David Hendricks148a4bf2015-03-13 21:02:42 -07001809 { { }, 0x01, {0x3f0000, 64 * 1024} },
1810 { { }, 0x02, {0x3e0000, 128 * 1024} },
1811 { { }, 0x03, {0x3c0000, 256 * 1024} },
1812 { { }, 0x04, {0x380000, 512 * 1024} },
1813 { { }, 0x05, {0x300000, 1024 * 1024} },
1814 { { }, 0x06, {0x200000, 2048 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001815
David Hendricks148a4bf2015-03-13 21:02:42 -07001816 { { }, 0x09, {0x000000, 64 * 1024} },
1817 { { }, 0x0a, {0x000000, 128 * 1024} },
1818 { { }, 0x0b, {0x000000, 256 * 1024} },
1819 { { }, 0x0c, {0x000000, 512 * 1024} },
1820 { { }, 0x0d, {0x000000, 1024 * 1024} },
1821 { { }, 0x0e, {0x000000, 2048 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001822
1823 /* all, bp4 and bp3 => don't care */
David Hendricks148a4bf2015-03-13 21:02:42 -07001824 { { }, 0x07, {0x000000, 4096 * 1024} },
1825 { { }, 0x0f, {0x000000, 4096 * 1024} },
1826 { { }, 0x17, {0x000000, 4096 * 1024} },
1827 { { }, 0x1f, {0x000000, 4096 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001828
David Hendricks148a4bf2015-03-13 21:02:42 -07001829 { { }, 0x11, {0x3ff000, 4 * 1024} },
1830 { { }, 0x12, {0x3fe000, 8 * 1024} },
1831 { { }, 0x13, {0x3fc000, 16 * 1024} },
1832 { { }, 0x14, {0x3f8000, 32 * 1024} }, /* bp0 => don't care */
1833 { { }, 0x15, {0x3f8000, 32 * 1024} }, /* bp0 => don't care */
1834 { { }, 0x16, {0x3f8000, 32 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001835
David Hendricks148a4bf2015-03-13 21:02:42 -07001836 { { }, 0x19, {0x000000, 4 * 1024} },
1837 { { }, 0x1a, {0x000000, 8 * 1024} },
1838 { { }, 0x1b, {0x000000, 16 * 1024} },
1839 { { }, 0x1c, {0x000000, 32 * 1024} }, /* bp0 => don't care */
1840 { { }, 0x1d, {0x000000, 32 * 1024} }, /* bp0 => don't care */
1841 { { }, 0x1e, {0x000000, 32 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001842};
1843
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001844struct wp_range_descriptor gd25q32_cmp1_ranges[] = {
Martin Roth563a1fe2017-04-18 14:26:27 -06001845 /* All, bp4 and bp3 => don't care */
1846 { { }, 0x00, {0x000000, 4096 * 1024} }, /* All */
1847 { { }, 0x08, {0x000000, 4096 * 1024} },
1848 { { }, 0x10, {0x000000, 4096 * 1024} },
1849 { { }, 0x18, {0x000000, 4096 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001850
David Hendricks148a4bf2015-03-13 21:02:42 -07001851 { { }, 0x01, {0x000000, 4032 * 1024} },
1852 { { }, 0x02, {0x000000, 3968 * 1024} },
1853 { { }, 0x03, {0x000000, 3840 * 1024} },
1854 { { }, 0x04, {0x000000, 3584 * 1024} },
1855 { { }, 0x05, {0x000000, 3 * 1024 * 1024} },
1856 { { }, 0x06, {0x000000, 2 * 1024 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001857
David Hendricks148a4bf2015-03-13 21:02:42 -07001858 { { }, 0x09, {0x010000, 4032 * 1024} },
1859 { { }, 0x0a, {0x020000, 3968 * 1024} },
1860 { { }, 0x0b, {0x040000, 3840 * 1024} },
1861 { { }, 0x0c, {0x080000, 3584 * 1024} },
1862 { { }, 0x0d, {0x100000, 3 * 1024 * 1024} },
1863 { { }, 0x0e, {0x200000, 2 * 1024 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001864
Martin Roth563a1fe2017-04-18 14:26:27 -06001865 /* None, bp4 and bp3 => don't care */
1866 { { }, 0x07, {0, 0} }, /* None */
1867 { { }, 0x0f, {0, 0} },
1868 { { }, 0x17, {0, 0} },
1869 { { }, 0x1f, {0, 0} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001870
David Hendricks148a4bf2015-03-13 21:02:42 -07001871 { { }, 0x11, {0x000000, 4092 * 1024} },
1872 { { }, 0x12, {0x000000, 4088 * 1024} },
1873 { { }, 0x13, {0x000000, 4080 * 1024} },
1874 { { }, 0x14, {0x000000, 4064 * 1024} }, /* bp0 => don't care */
1875 { { }, 0x15, {0x000000, 4064 * 1024} }, /* bp0 => don't care */
1876 { { }, 0x16, {0x000000, 4064 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001877
David Hendricks148a4bf2015-03-13 21:02:42 -07001878 { { }, 0x19, {0x001000, 4092 * 1024} },
1879 { { }, 0x1a, {0x002000, 4088 * 1024} },
1880 { { }, 0x1b, {0x040000, 4080 * 1024} },
1881 { { }, 0x1c, {0x080000, 4064 * 1024} }, /* bp0 => don't care */
1882 { { }, 0x1d, {0x080000, 4064 * 1024} }, /* bp0 => don't care */
1883 { { }, 0x1e, {0x080000, 4064 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001884};
1885
Edward O'Callaghana3edcb22019-12-05 14:30:50 +11001886static struct wp_context gd25q32_wp = {
David Hendricksaf3944a2014-07-28 18:37:40 -07001887 /* TODO: map second status register */
1888 .sr1 = { .bp0_pos = 2, .bp_bits = 5, .srp_pos = 7 },
1889};
1890
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001891struct wp_range_descriptor gd25q128_cmp0_ranges[] = {
David Hendricks1e9d7ca2016-03-14 15:50:34 -07001892 /* none, bp4 and bp3 => don't care, others = 0 */
1893 { { .tb = 0 }, 0x00, {0, 0} },
1894 { { .tb = 0 }, 0x08, {0, 0} },
1895 { { .tb = 0 }, 0x10, {0, 0} },
1896 { { .tb = 0 }, 0x18, {0, 0} },
1897
1898 { { .tb = 0 }, 0x01, {0xfc0000, 256 * 1024} },
1899 { { .tb = 0 }, 0x02, {0xf80000, 512 * 1024} },
1900 { { .tb = 0 }, 0x03, {0xf00000, 1024 * 1024} },
1901 { { .tb = 0 }, 0x04, {0xe00000, 2048 * 1024} },
1902 { { .tb = 0 }, 0x05, {0xc00000, 4096 * 1024} },
1903 { { .tb = 0 }, 0x06, {0x800000, 8192 * 1024} },
1904
1905 { { .tb = 0 }, 0x09, {0x000000, 256 * 1024} },
1906 { { .tb = 0 }, 0x0a, {0x000000, 512 * 1024} },
1907 { { .tb = 0 }, 0x0b, {0x000000, 1024 * 1024} },
1908 { { .tb = 0 }, 0x0c, {0x000000, 2048 * 1024} },
1909 { { .tb = 0 }, 0x0d, {0x000000, 4096 * 1024} },
1910 { { .tb = 0 }, 0x0e, {0x000000, 8192 * 1024} },
1911
1912 /* all, bp4 and bp3 => don't care, others = 1 */
1913 { { .tb = 0 }, 0x07, {0x000000, 16384 * 1024} },
1914 { { .tb = 0 }, 0x0f, {0x000000, 16384 * 1024} },
1915 { { .tb = 0 }, 0x17, {0x000000, 16384 * 1024} },
1916 { { .tb = 0 }, 0x1f, {0x000000, 16384 * 1024} },
1917
1918 { { .tb = 0 }, 0x11, {0xfff000, 4 * 1024} },
1919 { { .tb = 0 }, 0x12, {0xffe000, 8 * 1024} },
1920 { { .tb = 0 }, 0x13, {0xffc000, 16 * 1024} },
1921 { { .tb = 0 }, 0x14, {0xff8000, 32 * 1024} }, /* bp0 => don't care */
1922 { { .tb = 0 }, 0x15, {0xff8000, 32 * 1024} }, /* bp0 => don't care */
1923
1924 { { .tb = 0 }, 0x19, {0x000000, 4 * 1024} },
1925 { { .tb = 0 }, 0x1a, {0x000000, 8 * 1024} },
1926 { { .tb = 0 }, 0x1b, {0x000000, 16 * 1024} },
1927 { { .tb = 0 }, 0x1c, {0x000000, 32 * 1024} }, /* bp0 => don't care */
1928 { { .tb = 0 }, 0x1d, {0x000000, 32 * 1024} }, /* bp0 => don't care */
1929 { { .tb = 0 }, 0x1e, {0x000000, 32 * 1024} },
1930};
1931
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001932struct wp_range_descriptor gd25q128_cmp1_ranges[] = {
David Hendricks1e9d7ca2016-03-14 15:50:34 -07001933 /* none, bp4 and bp3 => don't care, others = 0 */
1934 { { .tb = 1 }, 0x00, {0x000000, 16384 * 1024} },
1935 { { .tb = 1 }, 0x08, {0x000000, 16384 * 1024} },
1936 { { .tb = 1 }, 0x10, {0x000000, 16384 * 1024} },
1937 { { .tb = 1 }, 0x18, {0x000000, 16384 * 1024} },
1938
1939 { { .tb = 1 }, 0x01, {0x000000, 16128 * 1024} },
1940 { { .tb = 1 }, 0x02, {0x000000, 15872 * 1024} },
1941 { { .tb = 1 }, 0x03, {0x000000, 15360 * 1024} },
1942 { { .tb = 1 }, 0x04, {0x000000, 14336 * 1024} },
1943 { { .tb = 1 }, 0x05, {0x000000, 12288 * 1024} },
1944 { { .tb = 1 }, 0x06, {0x000000, 8192 * 1024} },
1945
1946 { { .tb = 1 }, 0x09, {0x000000, 16128 * 1024} },
1947 { { .tb = 1 }, 0x0a, {0x000000, 15872 * 1024} },
1948 { { .tb = 1 }, 0x0b, {0x000000, 15360 * 1024} },
1949 { { .tb = 1 }, 0x0c, {0x000000, 14336 * 1024} },
1950 { { .tb = 1 }, 0x0d, {0x000000, 12288 * 1024} },
1951 { { .tb = 1 }, 0x0e, {0x000000, 8192 * 1024} },
1952
1953 /* none, bp4 and bp3 => don't care, others = 1 */
1954 { { .tb = 1 }, 0x07, {0x000000, 16384 * 1024} },
1955 { { .tb = 1 }, 0x08, {0x000000, 16384 * 1024} },
1956 { { .tb = 1 }, 0x0f, {0x000000, 16384 * 1024} },
1957 { { .tb = 1 }, 0x17, {0x000000, 16384 * 1024} },
1958 { { .tb = 1 }, 0x1f, {0x000000, 16384 * 1024} },
1959
1960 { { .tb = 1 }, 0x11, {0x000000, 16380 * 1024} },
1961 { { .tb = 1 }, 0x12, {0x000000, 16376 * 1024} },
1962 { { .tb = 1 }, 0x13, {0x000000, 16368 * 1024} },
1963 { { .tb = 1 }, 0x14, {0x000000, 16352 * 1024} }, /* bp0 => don't care */
1964 { { .tb = 1 }, 0x15, {0x000000, 16352 * 1024} }, /* bp0 => don't care */
1965
1966 { { .tb = 1 }, 0x19, {0x001000, 16380 * 1024} },
1967 { { .tb = 1 }, 0x1a, {0x002000, 16376 * 1024} },
1968 { { .tb = 1 }, 0x1b, {0x004000, 16368 * 1024} },
1969 { { .tb = 1 }, 0x1c, {0x008000, 16352 * 1024} }, /* bp0 => don't care */
1970 { { .tb = 1 }, 0x1d, {0x008000, 16352 * 1024} }, /* bp0 => don't care */
1971 { { .tb = 1 }, 0x1e, {0x008000, 16352 * 1024} },
1972};
1973
Edward O'Callaghana3edcb22019-12-05 14:30:50 +11001974static struct wp_context gd25q128_wp = {
David Hendricks1e9d7ca2016-03-14 15:50:34 -07001975 /* TODO: map second and third status registers */
1976 .sr1 = { .bp0_pos = 2, .bp_bits = 5, .srp_pos = 7 },
1977};
1978
David Hendricks83541d32014-07-15 20:58:21 -07001979/* FIXME: MX25L6406 has same ID as MX25L6405D */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001980struct wp_range_descriptor mx25l6406e_ranges[] = {
David Hendricks148a4bf2015-03-13 21:02:42 -07001981 { { }, 0, {0, 0} }, /* none */
1982 { { }, 0x1, {0x7e0000, 64 * 2 * 1024} }, /* blocks 126-127 */
1983 { { }, 0x2, {0x7c0000, 64 * 4 * 1024} }, /* blocks 124-127 */
1984 { { }, 0x3, {0x7a0000, 64 * 8 * 1024} }, /* blocks 120-127 */
1985 { { }, 0x4, {0x700000, 64 * 16 * 1024} }, /* blocks 112-127 */
1986 { { }, 0x5, {0x600000, 64 * 32 * 1024} }, /* blocks 96-127 */
1987 { { }, 0x6, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
David Hendricks83541d32014-07-15 20:58:21 -07001988
David Hendricks148a4bf2015-03-13 21:02:42 -07001989 { { }, 0x7, {0x000000, 64 * 128 * 1024} }, /* all */
1990 { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* all */
1991 { { }, 0x9, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
1992 { { }, 0xa, {0x000000, 64 * 96 * 1024} }, /* blocks 0-95 */
1993 { { }, 0xb, {0x000000, 64 * 112 * 1024} }, /* blocks 0-111 */
1994 { { }, 0xc, {0x000000, 64 * 120 * 1024} }, /* blocks 0-119 */
1995 { { }, 0xd, {0x000000, 64 * 124 * 1024} }, /* blocks 0-123 */
1996 { { }, 0xe, {0x000000, 64 * 126 * 1024} }, /* blocks 0-125 */
1997 { { }, 0xf, {0x000000, 64 * 128 * 1024} }, /* all */
David Hendricks83541d32014-07-15 20:58:21 -07001998};
1999
Edward O'Callaghana3edcb22019-12-05 14:30:50 +11002000static struct wp_context mx25l6406e_wp = {
David Hendricks83541d32014-07-15 20:58:21 -07002001 .sr1 = { .bp0_pos = 2, .bp_bits = 4, .srp_pos = 7 },
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11002002 .descrs = &mx25l6406e_ranges[0],
David Hendricks83541d32014-07-15 20:58:21 -07002003};
David Hendrickse0512a72014-07-15 20:30:47 -07002004
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11002005struct wp_range_descriptor mx25l6495f_tb0_ranges[] = {
David Hendricks148a4bf2015-03-13 21:02:42 -07002006 { { }, 0, {0, 0} }, /* none */
2007 { { }, 0x1, {0x7f0000, 64 * 1 * 1024} }, /* block 127 */
2008 { { }, 0x2, {0x7e0000, 64 * 2 * 1024} }, /* blocks 126-127 */
2009 { { }, 0x3, {0x7c0000, 64 * 4 * 1024} }, /* blocks 124-127 */
David Hendricksc3496092014-11-13 17:20:55 -08002010
David Hendricks148a4bf2015-03-13 21:02:42 -07002011 { { }, 0x4, {0x780000, 64 * 8 * 1024} }, /* blocks 120-127 */
2012 { { }, 0x5, {0x700000, 64 * 16 * 1024} }, /* blocks 112-127 */
2013 { { }, 0x6, {0x600000, 64 * 32 * 1024} }, /* blocks 96-127 */
2014 { { }, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
2015 { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* all */
2016 { { }, 0x9, {0x000000, 64 * 128 * 1024} }, /* all */
2017 { { }, 0xa, {0x000000, 64 * 128 * 1024} }, /* all */
2018 { { }, 0xb, {0x000000, 64 * 128 * 1024} }, /* all */
2019 { { }, 0xc, {0x000000, 64 * 128 * 1024} }, /* all */
2020 { { }, 0xd, {0x000000, 64 * 128 * 1024} }, /* all */
2021 { { }, 0xe, {0x000000, 64 * 128 * 1024} }, /* all */
2022 { { }, 0xf, {0x000000, 64 * 128 * 1024} }, /* all */
David Hendricksc3496092014-11-13 17:20:55 -08002023};
2024
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11002025struct wp_range_descriptor mx25l6495f_tb1_ranges[] = {
David Hendricks148a4bf2015-03-13 21:02:42 -07002026 { { }, 0, {0, 0} }, /* none */
2027 { { }, 0x1, {0x000000, 64 * 1 * 1024} }, /* block 0 */
2028 { { }, 0x2, {0x000000, 64 * 2 * 1024} }, /* blocks 0-1 */
2029 { { }, 0x3, {0x000000, 64 * 4 * 1024} }, /* blocks 0-3 */
2030 { { }, 0x4, {0x000000, 64 * 8 * 1024} }, /* blocks 0-7 */
2031 { { }, 0x5, {0x000000, 64 * 16 * 1024} }, /* blocks 0-15 */
2032 { { }, 0x6, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
2033 { { }, 0x7, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
2034 { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* all */
2035 { { }, 0x9, {0x000000, 64 * 128 * 1024} }, /* all */
2036 { { }, 0xa, {0x000000, 64 * 128 * 1024} }, /* all */
2037 { { }, 0xb, {0x000000, 64 * 128 * 1024} }, /* all */
2038 { { }, 0xc, {0x000000, 64 * 128 * 1024} }, /* all */
2039 { { }, 0xd, {0x000000, 64 * 128 * 1024} }, /* all */
2040 { { }, 0xe, {0x000000, 64 * 128 * 1024} }, /* all */
2041 { { }, 0xf, {0x000000, 64 * 128 * 1024} }, /* all */
David Hendricksc3496092014-11-13 17:20:55 -08002042};
2043
Edward O'Callaghana3edcb22019-12-05 14:30:50 +11002044static struct wp_context mx25l6495f_wp = {
David Hendricksc3496092014-11-13 17:20:55 -08002045 .sr1 = { .bp0_pos = 2, .bp_bits = 4, .srp_pos = 7 },
2046};
2047
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11002048struct wp_range_descriptor mx25l25635f_tb0_ranges[] = {
Vic Yang848bfd12018-03-23 10:24:07 -07002049 { { }, 0, {0, 0} }, /* none */
2050 { { }, 0x1, {0x1ff0000, 64 * 1 * 1024} }, /* block 511 */
2051 { { }, 0x2, {0x1fe0000, 64 * 2 * 1024} }, /* blocks 510-511 */
2052 { { }, 0x3, {0x1fc0000, 64 * 4 * 1024} }, /* blocks 508-511 */
2053 { { }, 0x4, {0x1f80000, 64 * 8 * 1024} }, /* blocks 504-511 */
2054 { { }, 0x5, {0x1f00000, 64 * 16 * 1024} }, /* blocks 496-511 */
2055 { { }, 0x6, {0x1e00000, 64 * 32 * 1024} }, /* blocks 480-511 */
2056 { { }, 0x7, {0x1c00000, 64 * 64 * 1024} }, /* blocks 448-511 */
2057 { { }, 0x8, {0x1800000, 64 * 128 * 1024} }, /* blocks 384-511 */
2058 { { }, 0x9, {0x1000000, 64 * 256 * 1024} }, /* blocks 256-511 */
2059 { { }, 0xa, {0x0000000, 64 * 512 * 1024} }, /* all */
2060 { { }, 0xb, {0x0000000, 64 * 512 * 1024} }, /* all */
2061 { { }, 0xc, {0x0000000, 64 * 512 * 1024} }, /* all */
2062 { { }, 0xd, {0x0000000, 64 * 512 * 1024} }, /* all */
2063 { { }, 0xe, {0x0000000, 64 * 512 * 1024} }, /* all */
2064 { { }, 0xf, {0x0000000, 64 * 512 * 1024} }, /* all */
2065};
2066
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11002067struct wp_range_descriptor mx25l25635f_tb1_ranges[] = {
Vic Yang848bfd12018-03-23 10:24:07 -07002068 { { }, 0, {0, 0} }, /* none */
2069 { { }, 0x1, {0x000000, 64 * 1 * 1024} }, /* block 0 */
2070 { { }, 0x2, {0x000000, 64 * 2 * 1024} }, /* blocks 0-1 */
2071 { { }, 0x3, {0x000000, 64 * 4 * 1024} }, /* blocks 0-3 */
2072 { { }, 0x4, {0x000000, 64 * 8 * 1024} }, /* blocks 0-7 */
2073 { { }, 0x5, {0x000000, 64 * 16 * 1024} }, /* blocks 0-15 */
2074 { { }, 0x6, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
2075 { { }, 0x7, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
2076 { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* blocks 0-127 */
2077 { { }, 0x9, {0x000000, 64 * 256 * 1024} }, /* blocks 0-255 */
2078 { { }, 0xa, {0x000000, 64 * 512 * 1024} }, /* all */
2079 { { }, 0xb, {0x000000, 64 * 512 * 1024} }, /* all */
2080 { { }, 0xc, {0x000000, 64 * 512 * 1024} }, /* all */
2081 { { }, 0xd, {0x000000, 64 * 512 * 1024} }, /* all */
2082 { { }, 0xe, {0x000000, 64 * 512 * 1024} }, /* all */
2083 { { }, 0xf, {0x000000, 64 * 512 * 1024} }, /* all */
2084};
2085
Edward O'Callaghana3edcb22019-12-05 14:30:50 +11002086static struct wp_context mx25l25635f_wp = {
Vic Yang848bfd12018-03-23 10:24:07 -07002087 .sr1 = { .bp0_pos = 2, .bp_bits = 4, .srp_pos = 7 },
2088};
2089
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11002090struct wp_range_descriptor s25fs128s_ranges[] = {
David Hendricks148a4bf2015-03-13 21:02:42 -07002091 { { .tb = 1 }, 0, {0, 0} }, /* none */
2092 { { .tb = 1 }, 0x1, {0x000000, 256 * 1024} }, /* lower 64th */
2093 { { .tb = 1 }, 0x2, {0x000000, 512 * 1024} }, /* lower 32nd */
2094 { { .tb = 1 }, 0x3, {0x000000, 1024 * 1024} }, /* lower 16th */
2095 { { .tb = 1 }, 0x4, {0x000000, 2048 * 1024} }, /* lower 8th */
2096 { { .tb = 1 }, 0x5, {0x000000, 4096 * 1024} }, /* lower 4th */
2097 { { .tb = 1 }, 0x6, {0x000000, 8192 * 1024} }, /* lower half */
2098 { { .tb = 1 }, 0x7, {0x000000, 16384 * 1024} }, /* all */
David Hendricksa9884852014-12-11 15:31:12 -08002099
David Hendricks148a4bf2015-03-13 21:02:42 -07002100 { { .tb = 0 }, 0, {0, 0} }, /* none */
2101 { { .tb = 0 }, 0x1, {0xfc0000, 256 * 1024} }, /* upper 64th */
2102 { { .tb = 0 }, 0x2, {0xf80000, 512 * 1024} }, /* upper 32nd */
2103 { { .tb = 0 }, 0x3, {0xf00000, 1024 * 1024} }, /* upper 16th */
2104 { { .tb = 0 }, 0x4, {0xe00000, 2048 * 1024} }, /* upper 8th */
2105 { { .tb = 0 }, 0x5, {0xc00000, 4096 * 1024} }, /* upper 4th */
2106 { { .tb = 0 }, 0x6, {0x800000, 8192 * 1024} }, /* upper half */
2107 { { .tb = 0 }, 0x7, {0x000000, 16384 * 1024} }, /* all */
David Hendricksa9884852014-12-11 15:31:12 -08002108};
2109
Edward O'Callaghana3edcb22019-12-05 14:30:50 +11002110static struct wp_context s25fs128s_wp = {
David Hendricksa9884852014-12-11 15:31:12 -08002111 .sr1 = { .bp0_pos = 2, .bp_bits = 3, .srp_pos = 7 },
David Hendricks148a4bf2015-03-13 21:02:42 -07002112 .get_modifier_bits = s25f_get_modifier_bits,
2113 .set_modifier_bits = s25f_set_modifier_bits,
David Hendricksa9884852014-12-11 15:31:12 -08002114};
2115
David Hendricksc694bb82015-02-25 14:52:17 -08002116
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11002117struct wp_range_descriptor s25fl256s_ranges[] = {
David Hendricks148a4bf2015-03-13 21:02:42 -07002118 { { .tb = 1 }, 0, {0, 0} }, /* none */
2119 { { .tb = 1 }, 0x1, {0x000000, 512 * 1024} }, /* lower 64th */
2120 { { .tb = 1 }, 0x2, {0x000000, 1024 * 1024} }, /* lower 32nd */
2121 { { .tb = 1 }, 0x3, {0x000000, 2048 * 1024} }, /* lower 16th */
2122 { { .tb = 1 }, 0x4, {0x000000, 4096 * 1024} }, /* lower 8th */
2123 { { .tb = 1 }, 0x5, {0x000000, 8192 * 1024} }, /* lower 4th */
2124 { { .tb = 1 }, 0x6, {0x000000, 16384 * 1024} }, /* lower half */
2125 { { .tb = 1 }, 0x7, {0x000000, 32768 * 1024} }, /* all */
2126
2127 { { .tb = 0 }, 0, {0, 0} }, /* none */
2128 { { .tb = 0 }, 0x1, {0x1f80000, 512 * 1024} }, /* upper 64th */
2129 { { .tb = 0 }, 0x2, {0x1f00000, 1024 * 1024} }, /* upper 32nd */
2130 { { .tb = 0 }, 0x3, {0x1e00000, 2048 * 1024} }, /* upper 16th */
2131 { { .tb = 0 }, 0x4, {0x1c00000, 4096 * 1024} }, /* upper 8th */
2132 { { .tb = 0 }, 0x5, {0x1800000, 8192 * 1024} }, /* upper 4th */
2133 { { .tb = 0 }, 0x6, {0x1000000, 16384 * 1024} }, /* upper half */
2134 { { .tb = 0 }, 0x7, {0x000000, 32768 * 1024} }, /* all */
David Hendricksc694bb82015-02-25 14:52:17 -08002135};
2136
Edward O'Callaghana3edcb22019-12-05 14:30:50 +11002137static struct wp_context s25fl256s_wp = {
David Hendricksc694bb82015-02-25 14:52:17 -08002138 .sr1 = { .bp0_pos = 2, .bp_bits = 3, .srp_pos = 7 },
David Hendricks148a4bf2015-03-13 21:02:42 -07002139 .get_modifier_bits = s25f_get_modifier_bits,
2140 .set_modifier_bits = s25f_set_modifier_bits,
David Hendricksc694bb82015-02-25 14:52:17 -08002141};
2142
David Hendrickse0512a72014-07-15 20:30:47 -07002143/* Given a flash chip, this function returns its writeprotect info. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002144static int generic_range_table(const struct flashctx *flash,
Edward O'Callaghana3edcb22019-12-05 14:30:50 +11002145 struct wp_context **wp,
David Hendrickse0512a72014-07-15 20:30:47 -07002146 int *num_entries)
2147{
2148 *wp = NULL;
2149 *num_entries = 0;
2150
Patrick Georgif3fa2992017-02-02 16:24:44 +01002151 switch (flash->chip->manufacture_id) {
David Hendricksaf3944a2014-07-28 18:37:40 -07002152 case GIGADEVICE_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +01002153 switch(flash->chip->model_id) {
David Hendricks1e9d7ca2016-03-14 15:50:34 -07002154
Martin Roth563a1fe2017-04-18 14:26:27 -06002155 case GIGADEVICE_GD25LQ32:
David Hendricksaf3944a2014-07-28 18:37:40 -07002156 case GIGADEVICE_GD25Q32: {
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002157 uint8_t sr1 = w25q_read_status_register_2(flash);
David Hendricksaf3944a2014-07-28 18:37:40 -07002158 *wp = &gd25q32_wp;
David Hendricks1e9d7ca2016-03-14 15:50:34 -07002159
David Hendricksaf3944a2014-07-28 18:37:40 -07002160 if (!(sr1 & (1 << 6))) { /* CMP == 0 */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11002161 (*wp)->descrs = &gd25q32_cmp0_ranges[0];
David Hendricksaf3944a2014-07-28 18:37:40 -07002162 *num_entries = ARRAY_SIZE(gd25q32_cmp0_ranges);
2163 } else { /* CMP == 1 */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11002164 (*wp)->descrs = &gd25q32_cmp1_ranges[0];
David Hendricksaf3944a2014-07-28 18:37:40 -07002165 *num_entries = ARRAY_SIZE(gd25q32_cmp1_ranges);
2166 }
2167
2168 break;
David Hendricks1e9d7ca2016-03-14 15:50:34 -07002169 }
Furquan Shaikh62cd8102016-07-17 23:04:06 -07002170 case GIGADEVICE_GD25Q128:
Aaron Durbin6c957d72018-08-20 09:31:01 -06002171 case GIGADEVICE_GD25LQ128CD: {
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002172 uint8_t sr1 = w25q_read_status_register_2(flash);
David Hendricks1e9d7ca2016-03-14 15:50:34 -07002173 *wp = &gd25q128_wp;
2174
2175 if (!(sr1 & (1 << 6))) { /* CMP == 0 */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11002176 (*wp)->descrs = &gd25q128_cmp0_ranges[0];
David Hendricks1e9d7ca2016-03-14 15:50:34 -07002177 *num_entries = ARRAY_SIZE(gd25q128_cmp0_ranges);
2178 } else { /* CMP == 1 */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11002179 (*wp)->descrs = &gd25q128_cmp1_ranges[0];
David Hendricks1e9d7ca2016-03-14 15:50:34 -07002180 *num_entries = ARRAY_SIZE(gd25q128_cmp1_ranges);
2181 }
2182
2183 break;
David Hendricksaf3944a2014-07-28 18:37:40 -07002184 }
2185 default:
2186 msg_cerr("%s() %d: GigaDevice flash chip mismatch"
2187 " (0x%04x), aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +01002188 flash->chip->model_id);
David Hendricksaf3944a2014-07-28 18:37:40 -07002189 return -1;
2190 }
2191 break;
David Hendricks83541d32014-07-15 20:58:21 -07002192 case MACRONIX_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +01002193 switch (flash->chip->model_id) {
David Hendricks83541d32014-07-15 20:58:21 -07002194 case MACRONIX_MX25L6405:
2195 /* FIXME: MX25L64* chips have mixed capabilities and
2196 share IDs */
2197 *wp = &mx25l6406e_wp;
2198 *num_entries = ARRAY_SIZE(mx25l6406e_ranges);
2199 break;
David Hendricksc3496092014-11-13 17:20:55 -08002200 case MACRONIX_MX25L6495F: {
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002201 uint8_t cr = mx25l_read_config_register(flash);
David Hendricksc3496092014-11-13 17:20:55 -08002202
2203 *wp = &mx25l6495f_wp;
2204 if (!(cr & (1 << 3))) { /* T/B == 0 */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11002205 (*wp)->descrs = &mx25l6495f_tb0_ranges[0];
David Hendricksc3496092014-11-13 17:20:55 -08002206 *num_entries = ARRAY_SIZE(mx25l6495f_tb0_ranges);
2207 } else { /* T/B == 1 */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11002208 (*wp)->descrs = &mx25l6495f_tb1_ranges[0];
David Hendricksc3496092014-11-13 17:20:55 -08002209 *num_entries = ARRAY_SIZE(mx25l6495f_tb1_ranges);
2210 }
2211 break;
2212 }
Vic Yang848bfd12018-03-23 10:24:07 -07002213 case MACRONIX_MX25L25635F: {
2214 uint8_t cr = mx25l_read_config_register(flash);
2215
2216 *wp = &mx25l25635f_wp;
2217 if (!(cr & (1 << 3))) { /* T/B == 0 */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11002218 (*wp)->descrs = &mx25l25635f_tb0_ranges[0];
Vic Yang848bfd12018-03-23 10:24:07 -07002219 *num_entries = ARRAY_SIZE(mx25l25635f_tb0_ranges);
2220 } else { /* T/B == 1 */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11002221 (*wp)->descrs = &mx25l25635f_tb1_ranges[0];
Vic Yang848bfd12018-03-23 10:24:07 -07002222 *num_entries = ARRAY_SIZE(mx25l25635f_tb1_ranges);
2223 }
2224 break;
2225 }
David Hendricks83541d32014-07-15 20:58:21 -07002226 default:
2227 msg_cerr("%s():%d: MXIC flash chip mismatch (0x%04x)"
2228 ", aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +01002229 flash->chip->model_id);
David Hendricks83541d32014-07-15 20:58:21 -07002230 return -1;
2231 }
2232 break;
David Hendricksa9884852014-12-11 15:31:12 -08002233 case SPANSION_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +01002234 switch (flash->chip->model_id) {
David Hendricksa9884852014-12-11 15:31:12 -08002235 case SPANSION_S25FS128S_L:
2236 case SPANSION_S25FS128S_S: {
David Hendricksa9884852014-12-11 15:31:12 -08002237 *wp = &s25fs128s_wp;
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11002238 (*wp)->descrs = s25fs128s_ranges;
David Hendricks148a4bf2015-03-13 21:02:42 -07002239 *num_entries = ARRAY_SIZE(s25fs128s_ranges);
David Hendricksa9884852014-12-11 15:31:12 -08002240 break;
2241 }
David Hendricksc694bb82015-02-25 14:52:17 -08002242 case SPANSION_S25FL256S_UL:
2243 case SPANSION_S25FL256S_US: {
David Hendricksc694bb82015-02-25 14:52:17 -08002244 *wp = &s25fl256s_wp;
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11002245 (*wp)->descrs = s25fl256s_ranges;
David Hendricks148a4bf2015-03-13 21:02:42 -07002246 *num_entries = ARRAY_SIZE(s25fl256s_ranges);
David Hendricksc694bb82015-02-25 14:52:17 -08002247 break;
2248 }
David Hendricksa9884852014-12-11 15:31:12 -08002249 default:
2250 msg_cerr("%s():%d Spansion flash chip mismatch (0x%04x)"
Patrick Georgif3fa2992017-02-02 16:24:44 +01002251 ", aborting\n", __func__, __LINE__,
2252 flash->chip->model_id);
David Hendricksa9884852014-12-11 15:31:12 -08002253 return -1;
2254 }
2255 break;
David Hendrickse0512a72014-07-15 20:30:47 -07002256 default:
2257 msg_cerr("%s: flash vendor (0x%x) not found, aborting\n",
Patrick Georgif3fa2992017-02-02 16:24:44 +01002258 __func__, flash->chip->manufacture_id);
David Hendrickse0512a72014-07-15 20:30:47 -07002259 return -1;
2260 }
2261
2262 return 0;
2263}
2264
Edward O'Callaghana3edcb22019-12-05 14:30:50 +11002265static uint8_t generic_get_bp_mask(struct wp_context *wp)
Marco Chen9d5bddb2020-02-11 17:12:56 +08002266{
2267 return ((1 << (wp->sr1.bp0_pos + wp->sr1.bp_bits)) - 1) ^ \
2268 ((1 << wp->sr1.bp0_pos) - 1);
2269}
2270
Edward O'Callaghana3edcb22019-12-05 14:30:50 +11002271static uint8_t generic_get_status_check_mask(struct wp_context *wp)
Marco Chen9d5bddb2020-02-11 17:12:56 +08002272{
2273 return generic_get_bp_mask(wp) | 1 << wp->sr1.srp_pos;
2274}
2275
David Hendrickse0512a72014-07-15 20:30:47 -07002276/* Given a [start, len], this function finds a block protect bit combination
2277 * (if possible) and sets the corresponding bits in "status". Remaining bits
2278 * are preserved. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002279static int generic_range_to_status(const struct flashctx *flash,
David Hendrickse0512a72014-07-15 20:30:47 -07002280 unsigned int start, unsigned int len,
Marco Chen9d5bddb2020-02-11 17:12:56 +08002281 uint8_t *status, uint8_t *check_mask)
David Hendrickse0512a72014-07-15 20:30:47 -07002282{
Edward O'Callaghana3edcb22019-12-05 14:30:50 +11002283 struct wp_context *wp;
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11002284 struct wp_range_descriptor *r;
David Hendrickse0512a72014-07-15 20:30:47 -07002285 int i, range_found = 0, num_entries;
2286 uint8_t bp_mask;
2287
2288 if (generic_range_table(flash, &wp, &num_entries))
2289 return -1;
2290
Marco Chen9d5bddb2020-02-11 17:12:56 +08002291 bp_mask = generic_get_bp_mask(wp);
David Hendrickse0512a72014-07-15 20:30:47 -07002292
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11002293 for (i = 0, r = &wp->descrs[0]; i < num_entries; i++, r++) {
David Hendrickse0512a72014-07-15 20:30:47 -07002294 msg_cspew("comparing range 0x%x 0x%x / 0x%x 0x%x\n",
2295 start, len, r->range.start, r->range.len);
2296 if ((start == r->range.start) && (len == r->range.len)) {
2297 *status &= ~(bp_mask);
2298 *status |= r->bp << (wp->sr1.bp0_pos);
David Hendricks148a4bf2015-03-13 21:02:42 -07002299
2300 if (wp->set_modifier_bits) {
2301 if (wp->set_modifier_bits(flash, &r->m) < 0) {
2302 msg_cerr("error setting modifier "
2303 "bits for range.\n");
2304 return -1;
2305 }
2306 }
2307
David Hendrickse0512a72014-07-15 20:30:47 -07002308 range_found = 1;
2309 break;
2310 }
2311 }
2312
2313 if (!range_found) {
Edward O'Callaghan3be63e02020-03-27 14:44:24 +11002314 msg_cerr("%s: matching range not found\n", __func__);
David Hendrickse0512a72014-07-15 20:30:47 -07002315 return -1;
2316 }
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11002317
Marco Chen9d5bddb2020-02-11 17:12:56 +08002318 *check_mask = generic_get_status_check_mask(wp);
David Hendrickse0512a72014-07-15 20:30:47 -07002319 return 0;
2320}
2321
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002322static int generic_status_to_range(const struct flashctx *flash,
David Hendrickse0512a72014-07-15 20:30:47 -07002323 const uint8_t sr1, unsigned int *start, unsigned int *len)
2324{
Edward O'Callaghana3edcb22019-12-05 14:30:50 +11002325 struct wp_context *wp;
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11002326 struct wp_range_descriptor *r;
Duncan Laurie04ca1172015-03-12 09:25:34 -07002327 int num_entries, i, status_found = 0;
David Hendrickse0512a72014-07-15 20:30:47 -07002328 uint8_t sr1_bp;
Edward O'Callaghan9c4c9a52019-12-04 18:18:01 +11002329 struct modifier_bits m;
David Hendrickse0512a72014-07-15 20:30:47 -07002330
2331 if (generic_range_table(flash, &wp, &num_entries))
2332 return -1;
2333
David Hendricks148a4bf2015-03-13 21:02:42 -07002334 /* modifier bits may be compared more than once, so get them here */
Edward O'Callaghanadcc7782019-12-04 14:50:14 +11002335 if (wp->get_modifier_bits && wp->get_modifier_bits(flash, &m) < 0)
David Hendricks148a4bf2015-03-13 21:02:42 -07002336 return -1;
David Hendricks148a4bf2015-03-13 21:02:42 -07002337
David Hendrickse0512a72014-07-15 20:30:47 -07002338 sr1_bp = (sr1 >> wp->sr1.bp0_pos) & ((1 << wp->sr1.bp_bits) - 1);
2339
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11002340 for (i = 0, r = &wp->descrs[0]; i < num_entries; i++, r++) {
David Hendricks148a4bf2015-03-13 21:02:42 -07002341 if (wp->get_modifier_bits) {
2342 if (memcmp(&m, &r->m, sizeof(m)))
2343 continue;
2344 }
David Hendrickse0512a72014-07-15 20:30:47 -07002345 msg_cspew("comparing 0x%02x 0x%02x\n", sr1_bp, r->bp);
2346 if (sr1_bp == r->bp) {
2347 *start = r->range.start;
2348 *len = r->range.len;
2349 status_found = 1;
2350 break;
2351 }
2352 }
2353
2354 if (!status_found) {
2355 msg_cerr("matching status not found\n");
2356 return -1;
2357 }
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11002358
David Hendrickse0512a72014-07-15 20:30:47 -07002359 return 0;
2360}
2361
2362/* Given a [start, len], this function calls generic_range_to_status() to
2363 * convert it to flash-chip-specific range bits, then sets into status register.
2364 */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002365static int generic_set_range(const struct flashctx *flash,
David Hendrickse0512a72014-07-15 20:30:47 -07002366 unsigned int start, unsigned int len)
2367{
Marco Chen9d5bddb2020-02-11 17:12:56 +08002368 uint8_t status, expected, check_mask;
David Hendrickse0512a72014-07-15 20:30:47 -07002369
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05302370 status = do_read_status(flash);
David Hendrickse0512a72014-07-15 20:30:47 -07002371 msg_cdbg("%s: old status: 0x%02x\n", __func__, status);
2372
2373 expected = status; /* preserve non-bp bits */
Marco Chen9d5bddb2020-02-11 17:12:56 +08002374 if (generic_range_to_status(flash, start, len, &expected, &check_mask))
David Hendrickse0512a72014-07-15 20:30:47 -07002375 return -1;
2376
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05302377 do_write_status(flash, expected);
David Hendrickse0512a72014-07-15 20:30:47 -07002378
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05302379 status = do_read_status(flash);
David Hendrickse0512a72014-07-15 20:30:47 -07002380 msg_cdbg("%s: new status: 0x%02x\n", __func__, status);
Marco Chen9d5bddb2020-02-11 17:12:56 +08002381 if ((status & check_mask) != (expected & check_mask)) {
2382 msg_cerr("expected=0x%02x, but actual=0x%02x. check mask=0x%02x\n",
2383 expected, status, check_mask);
David Hendrickse0512a72014-07-15 20:30:47 -07002384 return 1;
2385 }
David Hendrickse0512a72014-07-15 20:30:47 -07002386 return 0;
2387}
2388
2389/* Set/clear the status regsiter write protect bit in SR1. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002390static int generic_set_srp0(const struct flashctx *flash, int enable)
David Hendrickse0512a72014-07-15 20:30:47 -07002391{
Marco Chen9d5bddb2020-02-11 17:12:56 +08002392 uint8_t status, expected, check_mask;
Edward O'Callaghana3edcb22019-12-05 14:30:50 +11002393 struct wp_context *wp;
David Hendrickse0512a72014-07-15 20:30:47 -07002394 int num_entries;
2395
2396 if (generic_range_table(flash, &wp, &num_entries))
2397 return -1;
2398
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05302399 expected = do_read_status(flash);
David Hendrickse0512a72014-07-15 20:30:47 -07002400 msg_cdbg("%s: old status: 0x%02x\n", __func__, expected);
2401
2402 if (enable)
2403 expected |= 1 << wp->sr1.srp_pos;
2404 else
2405 expected &= ~(1 << wp->sr1.srp_pos);
2406
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05302407 do_write_status(flash, expected);
David Hendrickse0512a72014-07-15 20:30:47 -07002408
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05302409 status = do_read_status(flash);
David Hendrickse0512a72014-07-15 20:30:47 -07002410 msg_cdbg("%s: new status: 0x%02x\n", __func__, status);
Marco Chen9d5bddb2020-02-11 17:12:56 +08002411
2412 check_mask = generic_get_status_check_mask(wp);
2413 msg_cdbg("%s: check mask: 0x%02x\n", __func__, check_mask);
2414 if ((status & check_mask) != (expected & check_mask)) {
2415 msg_cerr("expected=0x%02x, but actual=0x%02x. check mask=0x%02x\n",
2416 expected, status, check_mask);
David Hendrickse0512a72014-07-15 20:30:47 -07002417 return -1;
Marco Chen9d5bddb2020-02-11 17:12:56 +08002418 }
David Hendrickse0512a72014-07-15 20:30:47 -07002419
2420 return 0;
2421}
2422
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002423static int generic_enable_writeprotect(const struct flashctx *flash,
David Hendrickse0512a72014-07-15 20:30:47 -07002424 enum wp_mode wp_mode)
2425{
2426 int ret;
2427
Edward O'Callaghanca44e5c2019-12-04 14:23:54 +11002428 if (wp_mode != WP_MODE_HARDWARE) {
David Hendrickse0512a72014-07-15 20:30:47 -07002429 msg_cerr("%s(): unsupported write-protect mode\n", __func__);
2430 return 1;
2431 }
2432
Edward O'Callaghanca44e5c2019-12-04 14:23:54 +11002433 ret = generic_set_srp0(flash, 1);
David Hendrickse0512a72014-07-15 20:30:47 -07002434 if (ret)
2435 msg_cerr("%s(): error=%d.\n", __func__, ret);
Edward O'Callaghanca44e5c2019-12-04 14:23:54 +11002436
David Hendrickse0512a72014-07-15 20:30:47 -07002437 return ret;
2438}
2439
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002440static int generic_disable_writeprotect(const struct flashctx *flash)
David Hendrickse0512a72014-07-15 20:30:47 -07002441{
2442 int ret;
2443
2444 ret = generic_set_srp0(flash, 0);
2445 if (ret)
2446 msg_cerr("%s(): error=%d.\n", __func__, ret);
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11002447
David Hendrickse0512a72014-07-15 20:30:47 -07002448 return ret;
2449}
2450
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002451static int generic_list_ranges(const struct flashctx *flash)
David Hendrickse0512a72014-07-15 20:30:47 -07002452{
Edward O'Callaghana3edcb22019-12-05 14:30:50 +11002453 struct wp_context *wp;
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11002454 struct wp_range_descriptor *r;
David Hendrickse0512a72014-07-15 20:30:47 -07002455 int i, num_entries;
2456
2457 if (generic_range_table(flash, &wp, &num_entries))
2458 return -1;
2459
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11002460 r = &wp->descrs[0];
David Hendrickse0512a72014-07-15 20:30:47 -07002461 for (i = 0; i < num_entries; i++) {
2462 msg_cinfo("start: 0x%06x, length: 0x%06x\n",
2463 r->range.start, r->range.len);
2464 r++;
2465 }
2466
2467 return 0;
2468}
2469
Edward O'Callaghana3edcb22019-12-05 14:30:50 +11002470static int wp_context_status(const struct flashctx *flash)
David Hendrickse0512a72014-07-15 20:30:47 -07002471{
2472 uint8_t sr1;
2473 unsigned int start, len;
2474 int ret = 0;
Edward O'Callaghana3edcb22019-12-05 14:30:50 +11002475 struct wp_context *wp;
David Hendrickse0512a72014-07-15 20:30:47 -07002476 int num_entries, wp_en;
2477
2478 if (generic_range_table(flash, &wp, &num_entries))
2479 return -1;
2480
Ramya Vijaykumar4af3f822016-01-27 11:51:27 +05302481 sr1 = do_read_status(flash);
David Hendrickse0512a72014-07-15 20:30:47 -07002482 wp_en = (sr1 >> wp->sr1.srp_pos) & 1;
2483
2484 msg_cinfo("WP: status: 0x%04x\n", sr1);
2485 msg_cinfo("WP: status.srp0: %x\n", wp_en);
2486 /* FIXME: SRP1 is not really generic, but we probably should print
2487 * it anyway to have consistent output. #legacycruft */
2488 msg_cinfo("WP: status.srp1: %x\n", 0);
2489 msg_cinfo("WP: write protect is %s.\n",
2490 wp_en ? "enabled" : "disabled");
2491
2492 msg_cinfo("WP: write protect range: ");
2493 if (generic_status_to_range(flash, sr1, &start, &len)) {
2494 msg_cinfo("(cannot resolve the range)\n");
2495 ret = -1;
2496 } else {
2497 msg_cinfo("start=0x%08x, len=0x%08x\n", start, len);
2498 }
2499
2500 return ret;
2501}
2502
2503struct wp wp_generic = {
2504 .list_ranges = generic_list_ranges,
2505 .set_range = generic_set_range,
2506 .enable = generic_enable_writeprotect,
2507 .disable = generic_disable_writeprotect,
Edward O'Callaghana3edcb22019-12-05 14:30:50 +11002508 .wp_status = wp_context_status,
David Hendrickse0512a72014-07-15 20:30:47 -07002509};