David Hendricks | 6638f87 | 2015-11-04 14:52:02 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2015, Google Inc. |
| 3 | * All rights reserved. |
| 4 | * |
| 5 | * Redistribution and use in source and binary forms, with or without |
| 6 | * modification, are permitted provided that the following conditions are |
| 7 | * met: |
| 8 | * |
| 9 | * * Redistributions of source code must retain the above copyright |
| 10 | * notice, this list of conditions and the following disclaimer. |
| 11 | * * Redistributions in binary form must reproduce the above |
| 12 | * copyright notice, this list of conditions and the following |
| 13 | * disclaimer in the documentation and/or other materials provided |
| 14 | * with the distribution. |
| 15 | * * Neither the name of Google Inc. nor the names of its |
| 16 | * contributors may be used to endorse or promote products derived |
| 17 | * from this software without specific prior written permission. |
| 18 | * |
| 19 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS |
| 20 | * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT |
| 21 | * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR |
| 22 | * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT |
| 23 | * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, |
| 24 | * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT |
| 25 | * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, |
| 26 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY |
| 27 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT |
| 28 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
| 29 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
| 30 | */ |
| 31 | |
| 32 | #include "lib/nonspd.h" |
| 33 | |
David Hendricks | 0fa5415 | 2016-03-16 15:08:56 -0700 | [diff] [blame] | 34 | const struct nonspd_mem_info elpida_lpddr3_edfa164a2ma_jd_f = { |
David Hendricks | 6638f87 | 2015-11-04 14:52:02 -0800 | [diff] [blame] | 35 | .dram_type = SPD_DRAM_TYPE_LPDDR3, |
| 36 | .module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED, |
| 37 | |
| 38 | .module_size_mbits = 8192, |
| 39 | .num_ranks = 2, |
| 40 | .device_width = 32, |
| 41 | .ddr_freq = { DDR_333, DDR_400, DDR_533, DDR_667, DDR_800, DDR_933 }, |
| 42 | |
| 43 | .module_mfg_id = { .msb = 0x2c, .lsb = 0x80 }, |
| 44 | .dram_mfg_id = { .msb = 0x2c, .lsb = 0x80 }, |
| 45 | |
| 46 | .part_num = |
| 47 | { 'E', 'D', 'F', 'A', '1', '6', '4', 'A', '2', 'M', 'A', '-', |
| 48 | 'J', 'D', '-', 'F',}, |
| 49 | }; |
| 50 | |
David Hendricks | 0fa5415 | 2016-03-16 15:08:56 -0700 | [diff] [blame] | 51 | const struct nonspd_mem_info elpida_lpddr3_f8132a3ma_gd_f = { |
David Hendricks | 6638f87 | 2015-11-04 14:52:02 -0800 | [diff] [blame] | 52 | .dram_type = SPD_DRAM_TYPE_LPDDR3, |
| 53 | .module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED, |
| 54 | |
| 55 | .module_size_mbits = 8192, |
| 56 | .num_ranks = 2, |
| 57 | .device_width = 32, |
| 58 | .ddr_freq = { DDR_333, DDR_400, DDR_533, DDR_667, DDR_800 }, |
| 59 | |
| 60 | .module_mfg_id = { .msb = 0x2c, .lsb = 0x80 }, |
| 61 | .dram_mfg_id = { .msb = 0x2c, .lsb = 0x80 }, |
| 62 | |
| 63 | .part_num = |
| 64 | { 'F', '8', '1', '3', '2', 'A', '3', 'M', 'A', '-', 'G', 'D', |
| 65 | '-', 'F',}, |
| 66 | }; |
| 67 | |
David Hendricks | 0fa5415 | 2016-03-16 15:08:56 -0700 | [diff] [blame] | 68 | const struct nonspd_mem_info elpida_lpddr3_fa232a2ma_gc_f = { |
David Hendricks | 6638f87 | 2015-11-04 14:52:02 -0800 | [diff] [blame] | 69 | .dram_type = SPD_DRAM_TYPE_LPDDR3, |
| 70 | .module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED, |
| 71 | |
| 72 | .module_size_mbits = 16384, |
| 73 | .num_ranks = 2, |
| 74 | .device_width = 32, |
| 75 | .ddr_freq = { DDR_333, DDR_400, DDR_533, DDR_667, DDR_800 }, |
| 76 | |
| 77 | .module_mfg_id = { .msb = 0x2c, .lsb = 0x80 }, |
| 78 | .dram_mfg_id = { .msb = 0x2c, .lsb = 0x80 }, |
| 79 | |
| 80 | .part_num = |
| 81 | { 'F', 'A', '2', '3', '2', 'A', '2', 'M', 'A', '-', 'G', 'C', |
| 82 | '-', 'F',}, |
| 83 | }; |
| 84 | |
David Hendricks | 0fa5415 | 2016-03-16 15:08:56 -0700 | [diff] [blame] | 85 | const struct nonspd_mem_info hynix_ddr3l_h5tc4g63afr_pba = { |
David Hendricks | 6638f87 | 2015-11-04 14:52:02 -0800 | [diff] [blame] | 86 | .dram_type = SPD_DRAM_TYPE_DDR3, |
| 87 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 88 | |
| 89 | .module_size_mbits = 4096, |
| 90 | .num_ranks = 1, |
| 91 | .device_width = 16, |
| 92 | .ddr_freq = { DDR_333, DDR_400, DDR_533, DDR_667, DDR_800 }, |
| 93 | |
| 94 | .module_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 95 | .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 96 | |
| 97 | .serial_num = { 0, 0, 0, 0 }, |
| 98 | .part_num = |
| 99 | { 'H', '5', 'T', 'C', '4', 'G', '6', '3', 'A', 'F', 'R', '-', |
| 100 | 'P', 'B', 'A'}, |
| 101 | }; |
| 102 | |
David Hendricks | 0fa5415 | 2016-03-16 15:08:56 -0700 | [diff] [blame] | 103 | const struct nonspd_mem_info hynix_ddr3l_h5tc4g63cfr_pba = { |
David Hendricks | 6638f87 | 2015-11-04 14:52:02 -0800 | [diff] [blame] | 104 | .dram_type = SPD_DRAM_TYPE_DDR3, |
| 105 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 106 | |
| 107 | .module_size_mbits = 4096, |
| 108 | .num_ranks = 1, |
| 109 | .device_width = 16, |
| 110 | .ddr_freq = { DDR_333, DDR_400, DDR_533, DDR_667, DDR_800 }, |
| 111 | |
| 112 | .module_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 113 | .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 114 | |
| 115 | .serial_num = { 0, 0, 0, 0 }, |
| 116 | .part_num = |
| 117 | { 'H', '5', 'T', 'C', '4', 'G', '6', '3', 'C', 'F', 'R', '-', |
| 118 | 'P', 'B', 'A'}, |
| 119 | }; |
| 120 | |
Zheng Pan | 56c19e5 | 2018-10-23 17:01:11 -0700 | [diff] [blame] | 121 | const struct nonspd_mem_info hynix_ddr3l_h5tc4g63efr_rda = { |
| 122 | .dram_type = SPD_DRAM_TYPE_DDR3, |
| 123 | .module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED, |
| 124 | |
| 125 | .module_size_mbits = 4096, |
| 126 | .num_ranks = 1, |
| 127 | .device_width = 16, |
| 128 | .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800, DDR_933 }, |
| 129 | |
| 130 | .module_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 131 | .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 132 | |
| 133 | .serial_num = { 0, 0, 0, 0 }, |
| 134 | .part_num = |
| 135 | { 'H', '5', 'T', 'C', '4', 'G', '6', '3', 'E', 'F', 'R', '-', |
| 136 | 'R', 'D', 'A'}, |
| 137 | }; |
| 138 | |
David Hendricks | 0fa5415 | 2016-03-16 15:08:56 -0700 | [diff] [blame] | 139 | const struct nonspd_mem_info hynix_lpddr3_h9ccnnn8gtmlar_nud = { |
David Hendricks | 6638f87 | 2015-11-04 14:52:02 -0800 | [diff] [blame] | 140 | .dram_type = SPD_DRAM_TYPE_LPDDR3, |
| 141 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 142 | |
| 143 | .module_size_mbits = 8192, |
| 144 | .num_ranks = 1, |
| 145 | .device_width = 32, |
| 146 | .ddr_freq = { DDR_333, DDR_400, DDR_533, DDR_667, DDR_800 }, |
| 147 | |
| 148 | .module_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 149 | .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 150 | |
| 151 | .part_num = |
| 152 | { 'H', '9', 'C', 'C', 'N', 'N', 'N', '8', 'G', 'T', 'M', 'L', |
| 153 | 'A', 'R', '-', 'N', 'U', 'D',}, |
| 154 | }; |
| 155 | |
Milton Chiang | 5664fe3 | 2016-11-29 14:59:49 +0800 | [diff] [blame] | 156 | const struct nonspd_mem_info hynix_lpddr3_h9ccnnnbjtalar_nud = { |
| 157 | .dram_type = SPD_DRAM_TYPE_LPDDR3, |
| 158 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 159 | |
| 160 | .module_size_mbits = 16384, |
| 161 | .num_ranks = 2, |
| 162 | .device_width = 32, |
| 163 | .ddr_freq = { DDR_333, DDR_400, DDR_533, DDR_667, DDR_800 }, |
| 164 | |
| 165 | .module_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 166 | .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 167 | |
| 168 | .part_num = |
| 169 | { 'H', '9', 'C', 'C', 'N', 'N', 'N', 'B', 'J', 'T', 'A', 'L', |
| 170 | 'A', 'R', '-', 'N', 'U', 'D',}, |
| 171 | }; |
| 172 | |
David Hendricks | 0fa5415 | 2016-03-16 15:08:56 -0700 | [diff] [blame] | 173 | const struct nonspd_mem_info hynix_lpddr3_h9ccnnnbjtmlar_nud = { |
David Hendricks | 6638f87 | 2015-11-04 14:52:02 -0800 | [diff] [blame] | 174 | .dram_type = SPD_DRAM_TYPE_LPDDR3, |
| 175 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 176 | |
| 177 | .module_size_mbits = 16384, |
| 178 | .num_ranks = 2, |
| 179 | .device_width = 32, |
| 180 | .ddr_freq = { DDR_333, DDR_400, DDR_533, DDR_667, DDR_800 }, |
| 181 | |
| 182 | .module_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 183 | .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 184 | |
| 185 | .part_num = |
| 186 | { 'H', '9', 'C', 'C', 'N', 'N', 'N', 'B', 'J', 'T', 'M', 'L', |
| 187 | 'A', 'R', '-', 'N', 'U', 'D',}, |
| 188 | }; |
| 189 | |
David Hendricks | 0fa5415 | 2016-03-16 15:08:56 -0700 | [diff] [blame] | 190 | const struct nonspd_mem_info hynix_ddr3l_h5tc8g63amr_pba = { |
David Hendricks | 6638f87 | 2015-11-04 14:52:02 -0800 | [diff] [blame] | 191 | .dram_type = SPD_DRAM_TYPE_DDR3, |
| 192 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 193 | .module_size_mbits = 8192, |
| 194 | .num_ranks = 2, |
| 195 | .device_width = 16, |
| 196 | .ddr_freq = { DDR_333, DDR_400, DDR_533, DDR_667, DDR_800 }, |
| 197 | |
| 198 | .module_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 199 | .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 200 | |
| 201 | .serial_num = { 0, 0, 0, 0 }, |
| 202 | .part_num = |
| 203 | { 'H', '5', 'T', 'C', '8', 'G', '6', '3', 'A', 'M', 'R', '-', |
| 204 | 'P', 'B', 'A' }, |
| 205 | }; |
| 206 | |
David Hendricks | 0fa5415 | 2016-03-16 15:08:56 -0700 | [diff] [blame] | 207 | const struct nonspd_mem_info hynix_lpddr3_h9ccnnnbptblbr_nud = { |
Loop Wu | 2a7e0fc | 2016-01-20 14:39:46 +0800 | [diff] [blame] | 208 | .dram_type = SPD_DRAM_TYPE_LPDDR3, |
| 209 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 210 | |
| 211 | .module_size_mbits = 16384, |
| 212 | .num_ranks = 2, |
| 213 | .device_width = 32, |
| 214 | .ddr_freq = { DDR_667, DDR_800, DDR_933 }, |
| 215 | |
| 216 | .module_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 217 | .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 218 | |
| 219 | .part_num = |
| 220 | { 'H', '9', 'C', 'C', 'N', 'N', 'N', 'B', 'P', 'T', 'B', 'L', |
| 221 | 'B', 'R', '-', 'N', 'U', 'D',}, |
| 222 | }; |
| 223 | |
Milton Chiang | 1bcd0e6 | 2016-04-12 16:38:25 +0800 | [diff] [blame] | 224 | const struct nonspd_mem_info hynix_lpddr3_h9ccnnnbltblar_nud = { |
| 225 | .dram_type = SPD_DRAM_TYPE_LPDDR3, |
| 226 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 227 | |
| 228 | .module_size_mbits = 16384, |
| 229 | .num_ranks = 2, |
| 230 | .device_width = 32, |
| 231 | .ddr_freq = { DDR_667, DDR_800, DDR_933 }, |
| 232 | |
| 233 | .module_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 234 | .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 235 | |
| 236 | .part_num = |
| 237 | { 'H', '9', 'C', 'C', 'N', 'N', 'N', 'B', 'L', 'T', 'B', 'L', |
| 238 | 'A', 'R', '-', 'N', 'U', 'D',}, |
| 239 | }; |
| 240 | |
Kevin Chiu | 55250dd | 2016-11-08 17:21:23 +0800 | [diff] [blame] | 241 | const struct nonspd_mem_info hynix_lpddr4_h9hcnnn8kumlhr = { |
| 242 | .dram_type = SPD_DRAM_TYPE_LPDDR4, |
| 243 | |
| 244 | .module_size_mbits = 8192, |
| 245 | .num_ranks = 1, |
| 246 | .device_width = 32, |
| 247 | .ddr_freq = { DDR_667, DDR_800, DDR_933, DDR_1067, DDR_1400}, |
| 248 | |
| 249 | .module_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 250 | .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 251 | |
| 252 | .part_num = |
| 253 | { 'H', '9', 'H', 'C', 'N', 'N', 'N', '8', 'K', 'U', 'M', 'L', |
| 254 | 'H', 'R',}, |
| 255 | }; |
| 256 | |
| 257 | const struct nonspd_mem_info hynix_lpddr4_h9hcnnnbpumlhr = { |
| 258 | .dram_type = SPD_DRAM_TYPE_LPDDR4, |
| 259 | |
| 260 | .module_size_mbits = 16384, |
| 261 | .num_ranks = 2, |
| 262 | .device_width = 32, |
| 263 | .ddr_freq = { DDR_667, DDR_800, DDR_933, DDR_1067, DDR_1400}, |
| 264 | |
| 265 | .module_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 266 | .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 267 | |
| 268 | .part_num = |
| 269 | { 'H', '9', 'H', 'C', 'N', 'N', 'N', 'B', 'P', 'U', 'M', 'L', |
| 270 | 'H', 'R',}, |
| 271 | }; |
| 272 | |
Hsin-Yi, Wang | afcacfb | 2019-01-17 19:23:10 +0800 | [diff] [blame^] | 273 | const struct nonspd_mem_info hynix_lpddr4x_h9hcnnncpmalhr_nee = { |
| 274 | .dram_type = SPD_DRAM_TYPE_LPDDR4X, |
| 275 | |
| 276 | .module_size_mbits = 32768, |
| 277 | .num_ranks = 2, |
| 278 | .device_width = 32, |
| 279 | .ddr_freq = { DDR_800, DDR_1400, DDR_1600 }, |
| 280 | |
| 281 | .module_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 282 | .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 283 | |
| 284 | .part_num = |
| 285 | { 'H', '9', 'H', 'C', 'N', 'N', 'N', 'C', 'P', 'M', 'A', 'L', |
| 286 | 'H', 'R', '-', 'N', 'E', 'E'}, |
| 287 | }; |
| 288 | |
David Hendricks | 6638f87 | 2015-11-04 14:52:02 -0800 | [diff] [blame] | 289 | const struct nonspd_mem_info micron_mt41k256m16ha = { |
| 290 | .dram_type = SPD_DRAM_TYPE_DDR3, |
| 291 | .module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED, |
| 292 | |
| 293 | .module_size_mbits = 4096, |
| 294 | .num_ranks = 1, |
| 295 | .device_width = 16, |
| 296 | .ddr_freq = { DDR_533, DDR_667, DDR_800 }, |
| 297 | |
| 298 | .module_mfg_id = { .msb = 0x2c, .lsb = 0x00 }, |
| 299 | .dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 }, |
| 300 | |
| 301 | .serial_num = { 0, 0, 0, 0 }, |
| 302 | .part_num = { 'M', 'T', '4', '1', 'K', '2', '5', '6', 'M', |
| 303 | '1', '6', 'H', 'A', '-', '1', '2', '5' }, |
| 304 | }; |
| 305 | |
Milton Chiang | 5664fe3 | 2016-11-29 14:59:49 +0800 | [diff] [blame] | 306 | const struct nonspd_mem_info micron_mt52l256m32d1pf = { |
| 307 | .dram_type = SPD_DRAM_TYPE_DDR3, |
| 308 | .module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED, |
| 309 | |
| 310 | .module_size_mbits = 8192, |
| 311 | .num_ranks = 1, |
| 312 | .device_width = 32, |
| 313 | .ddr_freq = { DDR_800, DDR_933, DDR_1067 }, |
| 314 | |
| 315 | .module_mfg_id = { .msb = 0x2c, .lsb = 0x00 }, |
| 316 | .dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 }, |
| 317 | |
| 318 | .serial_num = { 0, 0, 0, 0 }, |
| 319 | .part_num = { 'M', 'T', '5', '2', 'L', '2', '5', '6', 'M', |
| 320 | '3', '2', 'D', '1', 'P', 'F', '-', '0', '9', |
| 321 | '3', 'W', 'T', ':', 'B' }, |
| 322 | }; |
| 323 | |
| 324 | const struct nonspd_mem_info micron_mt52l512m32d2pf = { |
| 325 | .dram_type = SPD_DRAM_TYPE_DDR3, |
| 326 | .module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED, |
| 327 | |
| 328 | .module_size_mbits = 16384, |
| 329 | .num_ranks = 2, |
| 330 | .device_width = 32, |
| 331 | .ddr_freq = { DDR_800, DDR_933, DDR_1067 }, |
| 332 | |
| 333 | .module_mfg_id = { .msb = 0x2c, .lsb = 0x00 }, |
| 334 | .dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 }, |
| 335 | |
| 336 | .serial_num = { 0, 0, 0, 0 }, |
| 337 | .part_num = { 'M', 'T', '5', '2', 'L', '5', '1', '2', 'M', |
| 338 | '3', '2', 'D', '2', 'P', 'F', '-', '0', '9', |
| 339 | '3', 'W', 'T', ':', 'B' }, |
| 340 | }; |
| 341 | |
David Hendricks | 9730324 | 2015-11-11 14:41:40 -0800 | [diff] [blame] | 342 | const struct nonspd_mem_info nanya_ddr3l_nt5cc256m16dp_di = { |
| 343 | .dram_type = SPD_DRAM_TYPE_DDR3, |
| 344 | .module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED, |
| 345 | |
| 346 | .module_size_mbits = 4096, |
| 347 | .num_ranks = 1, |
| 348 | .device_width = 16, |
| 349 | /* CL = 11, CWL = 8, min = 1.25ns, max <1.5ns */ |
| 350 | .ddr_freq = { DDR_667, DDR_800 }, |
| 351 | .module_mfg_id = { .msb = 0x0b, .lsb = 0x03 }, |
| 352 | .dram_mfg_id = { .msb = 0x0b, .lsb = 0x03 }, |
| 353 | |
| 354 | .serial_num = { 0, 0, 0, 0 }, |
| 355 | .part_num = { 'N', 'T', '5', 'C', 'C', '2', '5', '6', |
| 356 | 'M', '1', '6', 'D', 'P', '-', 'D', 'I' }, |
| 357 | }; |
| 358 | |
Zheng Pan | 56c19e5 | 2018-10-23 17:01:11 -0700 | [diff] [blame] | 359 | const struct nonspd_mem_info nanya_ddr3l_nt5cc256m16er_ek = { |
| 360 | .dram_type = SPD_DRAM_TYPE_DDR3, |
| 361 | .module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED, |
| 362 | |
| 363 | .module_size_mbits = 4096, |
| 364 | .num_ranks = 1, |
| 365 | .device_width = 16, |
| 366 | .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800, DDR_933 }, |
| 367 | .module_mfg_id = { .msb = 0x0b, .lsb = 0x03 }, |
| 368 | .dram_mfg_id = { .msb = 0x0b, .lsb = 0x03 }, |
| 369 | |
| 370 | .serial_num = { 0, 0, 0, 0 }, |
| 371 | .part_num = { 'N', 'T', '5', 'C', 'C', '2', '5', '6', |
| 372 | 'M', '1', '6', 'E', 'R', '-', 'E', 'K' }, |
| 373 | }; |
| 374 | |
David Hendricks | 6638f87 | 2015-11-04 14:52:02 -0800 | [diff] [blame] | 375 | const struct nonspd_mem_info samsung_k4b4g1646d = { |
| 376 | .dram_type = SPD_DRAM_TYPE_DDR3, |
| 377 | .module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED, |
| 378 | |
| 379 | .module_size_mbits = 4096, |
| 380 | .num_ranks = 1, |
| 381 | .device_width = 16, |
| 382 | .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800 }, |
| 383 | |
| 384 | .module_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 385 | .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 386 | |
| 387 | .serial_num = { 0, 0, 0, 0 }, |
| 388 | .part_num = |
| 389 | { 'K', '4', 'B', '4', 'G', '1', '6', '4', '6', 'D', |
| 390 | '-', 'B', 'Y', 'K', '0' }, |
| 391 | }; |
| 392 | |
| 393 | const struct nonspd_mem_info samsung_k4b4g1646e = { |
| 394 | .dram_type = SPD_DRAM_TYPE_DDR3, |
| 395 | .module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED, |
| 396 | |
| 397 | .module_size_mbits = 4096, |
| 398 | .num_ranks = 1, |
| 399 | .device_width = 16, |
| 400 | .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800 }, |
| 401 | |
| 402 | .module_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 403 | .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 404 | |
| 405 | .serial_num = { 0, 0, 0, 0 }, |
| 406 | .part_num = |
| 407 | { 'K', '4', 'B', '4', 'G', '1', '6', '4', '6', 'E', |
| 408 | '-', 'B', 'Y', 'K', '0' }, |
| 409 | }; |
| 410 | |
Zheng Pan | 56c19e5 | 2018-10-23 17:01:11 -0700 | [diff] [blame] | 411 | const struct nonspd_mem_info samsung_k4b4g1646e_byma = { |
| 412 | .dram_type = SPD_DRAM_TYPE_DDR3, |
| 413 | .module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED, |
| 414 | |
| 415 | .module_size_mbits = 4096, |
| 416 | .num_ranks = 1, |
| 417 | .device_width = 16, |
| 418 | .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800, DDR_933 }, |
| 419 | |
| 420 | .module_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 421 | .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 422 | |
| 423 | .serial_num = { 0, 0, 0, 0 }, |
| 424 | .part_num = |
| 425 | { 'K', '4', 'B', '4', 'G', '1', '6', '4', '6', 'E', |
| 426 | '-', 'B', 'Y', 'M', 'A' }, |
| 427 | }; |
| 428 | |
David Hendricks | 0fa5415 | 2016-03-16 15:08:56 -0700 | [diff] [blame] | 429 | const struct nonspd_mem_info samsung_ddr3l_k4b4g1646d_byk0 = { |
David Hendricks | 6638f87 | 2015-11-04 14:52:02 -0800 | [diff] [blame] | 430 | .dram_type = SPD_DRAM_TYPE_DDR3, |
| 431 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 432 | |
| 433 | .module_size_mbits = 4096, |
| 434 | .num_ranks = 1, |
| 435 | .device_width = 16, |
| 436 | .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800 }, |
| 437 | |
| 438 | .module_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 439 | .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 440 | |
| 441 | .serial_num = { 0, 0, 0, 0 }, |
| 442 | .part_num = |
| 443 | { 'K', '4', 'B', '4', 'G', '1', '6', '4', '6', 'D', '-', |
| 444 | 'B', 'Y', 'K', '0' }, |
| 445 | }; |
| 446 | |
David Hendricks | 0fa5415 | 2016-03-16 15:08:56 -0700 | [diff] [blame] | 447 | const struct nonspd_mem_info samsung_ddr3l_k4b4g1646q_hyk0 = { |
David Hendricks | 6638f87 | 2015-11-04 14:52:02 -0800 | [diff] [blame] | 448 | .dram_type = SPD_DRAM_TYPE_DDR3, |
| 449 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 450 | |
| 451 | .module_size_mbits = 4096, |
| 452 | .num_ranks = 1, |
| 453 | .device_width = 16, |
| 454 | .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800 }, |
| 455 | |
| 456 | .module_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 457 | .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 458 | |
| 459 | .serial_num = { 0, 0, 0, 0 }, |
| 460 | .part_num = |
| 461 | { 'K', '4', 'B', '4', 'G', '1', '6', '4', '6', 'Q', '-', |
| 462 | 'H', 'Y', 'K', '0' }, |
| 463 | }; |
| 464 | |
David Hendricks | 0fa5415 | 2016-03-16 15:08:56 -0700 | [diff] [blame] | 465 | const struct nonspd_mem_info samsung_ddr3l_k4b8g1646q_myk0 = { |
David Hendricks | 6638f87 | 2015-11-04 14:52:02 -0800 | [diff] [blame] | 466 | .dram_type = SPD_DRAM_TYPE_DDR3, |
| 467 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 468 | .module_size_mbits = 8192, |
| 469 | .num_ranks = 2, |
| 470 | .device_width = 16, |
| 471 | .ddr_freq = { DDR_333, DDR_400, DDR_533, DDR_667, DDR_800 }, |
| 472 | |
| 473 | .module_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 474 | .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 475 | |
| 476 | .serial_num = { 0, 0, 0, 0 }, |
| 477 | .part_num = |
| 478 | { 'K', '4', 'B', '8', 'G', '1', '6', '4', '6', 'Q', '-', |
| 479 | 'M', 'Y', 'K', '0' }, |
| 480 | }; |
| 481 | |
David Hendricks | 0fa5415 | 2016-03-16 15:08:56 -0700 | [diff] [blame] | 482 | const struct nonspd_mem_info samsung_lpddr3_k3qf2f20em_agce = { |
David Hendricks | 6638f87 | 2015-11-04 14:52:02 -0800 | [diff] [blame] | 483 | .dram_type = SPD_DRAM_TYPE_LPDDR3, |
| 484 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 485 | |
| 486 | .module_size_mbits = 8192, |
| 487 | .num_ranks = 2, |
| 488 | .device_width = 32, |
| 489 | .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800 }, |
| 490 | |
| 491 | .module_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 492 | .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 493 | |
| 494 | .part_num = |
| 495 | { 'K', '3', 'Q', 'F', '2', 'F', '2', '0', 'E', 'M', '-', |
| 496 | 'A', 'G', 'C', 'E' }, |
| 497 | }; |
| 498 | |
Vincent Palatin | 90af8e6 | 2016-05-20 12:12:49 -0700 | [diff] [blame] | 499 | const struct nonspd_mem_info samsung_lpddr3_k4e6e304eb_egce = { |
| 500 | .dram_type = SPD_DRAM_TYPE_LPDDR3, |
| 501 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 502 | |
| 503 | .module_size_mbits = 16384, |
| 504 | .num_ranks = 2, |
| 505 | .device_width = 32, |
| 506 | .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800, DDR_933}, |
| 507 | |
| 508 | .module_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 509 | .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 510 | |
| 511 | .part_num = |
| 512 | { 'K', '4', 'E', '6', 'E', '3', '0', '4', 'E', 'B', '-', |
| 513 | 'E', 'G', 'C', 'E' }, |
| 514 | }; |
| 515 | |
David Hendricks | 0fa5415 | 2016-03-16 15:08:56 -0700 | [diff] [blame] | 516 | const struct nonspd_mem_info samsung_lpddr3_k4e6e304ee_egce = { |
David Hendricks | 6638f87 | 2015-11-04 14:52:02 -0800 | [diff] [blame] | 517 | .dram_type = SPD_DRAM_TYPE_LPDDR3, |
| 518 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 519 | |
| 520 | .module_size_mbits = 16384, |
| 521 | .num_ranks = 2, |
| 522 | .device_width = 32, |
| 523 | .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800, DDR_933}, |
| 524 | |
| 525 | .module_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 526 | .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 527 | |
| 528 | .part_num = |
| 529 | { 'K', '4', 'E', '6', 'E', '3', '0', '4', 'E', 'E', '-', |
| 530 | 'E', 'G', 'C', 'E' }, |
| 531 | }; |
| 532 | |
Milton Chiang | 1bcd0e6 | 2016-04-12 16:38:25 +0800 | [diff] [blame] | 533 | const struct nonspd_mem_info samsung_lpddr3_k4e6e304eb_egcf = { |
| 534 | .dram_type = SPD_DRAM_TYPE_LPDDR3, |
| 535 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 536 | |
| 537 | .module_size_mbits = 16384, |
| 538 | .num_ranks = 2, |
| 539 | .device_width = 32, |
| 540 | .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800, DDR_933}, |
| 541 | |
| 542 | .module_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 543 | .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 544 | |
| 545 | .part_num = |
| 546 | { 'K', '4', 'E', '6', 'E', '3', '0', '4', 'E', 'B', '-', |
| 547 | 'E', 'G', 'C', 'F' }, |
| 548 | }; |
| 549 | |
David Hendricks | 0fa5415 | 2016-03-16 15:08:56 -0700 | [diff] [blame] | 550 | const struct nonspd_mem_info samsung_lpddr3_k4e8e304ed_egcc = { |
David Hendricks | 6638f87 | 2015-11-04 14:52:02 -0800 | [diff] [blame] | 551 | .dram_type = SPD_DRAM_TYPE_DDR3, |
| 552 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 553 | |
| 554 | .module_size_mbits = 8192, |
| 555 | .num_ranks = 2, |
| 556 | .device_width = 32, |
| 557 | .ddr_freq = { DDR_533 }, |
| 558 | |
| 559 | .module_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 560 | .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 561 | |
| 562 | .serial_num = { 0, 0, 0, 0 }, |
| 563 | .part_num = |
| 564 | { 'K', '4', 'E', '8', 'E', '3', '0', '4', 'E', 'D', '-', |
| 565 | 'E', 'G', 'C', 'C' }, |
| 566 | }; |
| 567 | |
David Hendricks | 0fa5415 | 2016-03-16 15:08:56 -0700 | [diff] [blame] | 568 | const struct nonspd_mem_info samsung_lpddr3_k4e8e304ee_egce = { |
David Hendricks | 6638f87 | 2015-11-04 14:52:02 -0800 | [diff] [blame] | 569 | .dram_type = SPD_DRAM_TYPE_LPDDR3, |
| 570 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 571 | |
| 572 | .module_size_mbits = 8192, |
| 573 | .num_ranks = 2, |
| 574 | .device_width = 32, |
| 575 | .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800, DDR_933 }, |
| 576 | |
| 577 | .module_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 578 | .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 579 | |
| 580 | .part_num = |
| 581 | { 'K', '4', 'E', '8', 'E', '3', '0', '4', 'E', 'E', '-', |
| 582 | 'E', 'G', 'C', 'E' }, |
| 583 | }; |
Vincent Palatin | 90af8e6 | 2016-05-20 12:12:49 -0700 | [diff] [blame] | 584 | |
| 585 | const struct nonspd_mem_info samsung_lpddr3_k4e8e324eb_egcf = { |
| 586 | .dram_type = SPD_DRAM_TYPE_LPDDR3, |
| 587 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 588 | |
| 589 | .module_size_mbits = 8192, |
| 590 | .num_ranks = 2, |
| 591 | .device_width = 32, |
| 592 | .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800, DDR_933 }, |
| 593 | |
| 594 | .module_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 595 | .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 596 | |
| 597 | .part_num = |
| 598 | { 'K', '4', 'E', '8', 'E', '3', '2', '4', 'E', 'B', '-', |
| 599 | 'E', 'G', 'C', 'F' }, |
| 600 | }; |
Ravi Sarawadi | 7ef277d | 2016-08-16 17:04:00 -0700 | [diff] [blame] | 601 | |
Loop Wu | e0fa321 | 2016-12-01 16:25:41 +0800 | [diff] [blame] | 602 | const struct nonspd_mem_info micron_lpddr3_mt52l256m32d1pf_107wtb = { |
| 603 | .dram_type = SPD_DRAM_TYPE_LPDDR3, |
| 604 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 605 | |
| 606 | .module_size_mbits = 8192, |
| 607 | .num_ranks = 1, |
| 608 | .device_width = 32, |
| 609 | .ddr_freq = { DDR_667, DDR_800, DDR_933 }, |
| 610 | |
| 611 | .module_mfg_id = { .msb = 0x2c, .lsb = 0x00 }, |
| 612 | .dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 }, |
| 613 | |
| 614 | .part_num = |
| 615 | { 'M', 'T', '5', '2', 'L', '2', '5', '6', 'M', '3', '2', 'D', |
| 616 | '1', 'P', 'F', '-', '1', '0', '7', 'W', 'T', ':', 'B' }, |
| 617 | }; |
| 618 | |
jiazi Yang | 5e3d594 | 2017-04-05 22:30:45 -0400 | [diff] [blame] | 619 | const struct nonspd_mem_info micron_lpddr3_mt52l256m64d2pp_107wtb = { |
| 620 | .dram_type = SPD_DRAM_TYPE_LPDDR3, |
| 621 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 622 | |
| 623 | .module_size_mbits = 8192, |
| 624 | .num_ranks = 1, |
| 625 | .device_width = 32, |
| 626 | .ddr_freq = { DDR_667, DDR_800, DDR_933 }, |
| 627 | |
| 628 | .module_mfg_id = { .msb = 0x2c, .lsb = 0x00 }, |
| 629 | .dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 }, |
| 630 | |
| 631 | .part_num = |
| 632 | { 'M', 'T', '5', '2', 'L', '2', '5', '6', 'M', '6', '4', 'D', |
| 633 | '2', 'P', 'P', '-', '1', '0', '7', 'W', 'T', ':', 'B' }, |
| 634 | }; |
| 635 | |
Loop Wu | e0fa321 | 2016-12-01 16:25:41 +0800 | [diff] [blame] | 636 | const struct nonspd_mem_info micron_lpddr3_mt52l512m32d2pf_107wtb = { |
| 637 | .dram_type = SPD_DRAM_TYPE_LPDDR3, |
| 638 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 639 | |
| 640 | .module_size_mbits = 16384, |
| 641 | .num_ranks = 2, |
| 642 | .device_width = 32, |
| 643 | .ddr_freq = { DDR_667, DDR_800, DDR_933 }, |
| 644 | |
| 645 | .module_mfg_id = { .msb = 0x2c, .lsb = 0x00 }, |
| 646 | .dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 }, |
| 647 | |
| 648 | .part_num = |
| 649 | { 'M', 'T', '5', '2', 'L', '5', '1', '2', 'M', '3', '2', 'D', |
| 650 | '2', 'P', 'F', '-', '1', '0', '7', 'W', 'T', ':', 'B' }, |
| 651 | }; |
| 652 | |
Ravi Sarawadi | 7ef277d | 2016-08-16 17:04:00 -0700 | [diff] [blame] | 653 | static const struct nonspd_mem_info micron_lpddr4_mt53b256m32d1np = { |
| 654 | .dram_type = SPD_DRAM_TYPE_LPDDR4, |
| 655 | |
| 656 | .module_size_mbits = 8192, |
| 657 | .num_ranks = 1, |
| 658 | .device_width = 32, |
| 659 | .ddr_freq = { DDR_667, DDR_800, DDR_933, DDR_1067, DDR_1400}, |
| 660 | |
| 661 | .module_mfg_id = { .msb = 0x2c, .lsb = 0x00 }, |
| 662 | .dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 }, |
| 663 | |
| 664 | .part_num = |
| 665 | { 'M', 'T', '5', '3', 'B', '2', '5', '6', 'M', '3', '2', 'D', |
| 666 | '1', 'N', 'P'}, |
| 667 | }; |
| 668 | |
| 669 | static const struct nonspd_mem_info micron_lpddr4_mt53b512m32d2np = { |
| 670 | .dram_type = SPD_DRAM_TYPE_LPDDR4, |
| 671 | |
| 672 | .module_size_mbits = 16384, |
| 673 | .num_ranks = 2, |
| 674 | .device_width = 32, |
| 675 | .ddr_freq = { DDR_667, DDR_800, DDR_933, DDR_1067, DDR_1400}, |
| 676 | |
| 677 | .module_mfg_id = { .msb = 0x2c, .lsb = 0x00 }, |
| 678 | .dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 }, |
| 679 | |
| 680 | .part_num = |
| 681 | { 'M', 'T', '5', '3', 'B', '5', '1', '2', 'M', '3', '2', 'D', |
| 682 | '2', 'N', 'P'}, |
| 683 | }; |
| 684 | |
ren kuo | c9202c9 | 2018-05-14 19:46:20 +0800 | [diff] [blame] | 685 | static const struct nonspd_mem_info micron_lpddr4_mt53e512m32d2np = { |
| 686 | .dram_type = SPD_DRAM_TYPE_LPDDR4, |
| 687 | |
| 688 | .module_size_mbits = 16384, |
| 689 | .num_ranks = 2, |
| 690 | .device_width = 32, |
| 691 | .ddr_freq = { DDR_667, DDR_800, DDR_933, DDR_1067, DDR_1400}, |
| 692 | |
| 693 | .module_mfg_id = { .msb = 0x2c, .lsb = 0x00 }, |
| 694 | .dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 }, |
| 695 | |
| 696 | .part_num = |
| 697 | { 'M', 'T', '5', '3', 'E', '5', '1', '2', 'M', '3', '2', 'D', |
| 698 | '2', 'N', 'P'}, |
| 699 | }; |
| 700 | |
Philip Chen | cccc704 | 2018-09-25 20:31:37 -0700 | [diff] [blame] | 701 | const struct nonspd_mem_info samsung_lpddr4_k3uh5h50mm_agcj = { |
| 702 | .dram_type = SPD_DRAM_TYPE_LPDDR4, |
| 703 | |
| 704 | .module_size_mbits = 32768, |
| 705 | .num_ranks = 2, |
| 706 | .device_width = 32, |
| 707 | .ddr_freq = { DDR_1355 }, |
| 708 | |
| 709 | .module_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 710 | .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 711 | |
| 712 | .part_num = |
| 713 | { 'K', '3', 'U', 'H', '5', 'H', '5', '0', 'M', 'M', '-', |
| 714 | 'A', 'G', 'C', 'J' }, |
| 715 | }; |
| 716 | |
Ravi Sarawadi | 7ef277d | 2016-08-16 17:04:00 -0700 | [diff] [blame] | 717 | static const struct nonspd_mem_info samsung_lpddr4_k4f6e304hb_mgcj = { |
| 718 | .dram_type = SPD_DRAM_TYPE_LPDDR4, |
| 719 | |
| 720 | .module_size_mbits = 16384, |
| 721 | .num_ranks = 2, |
| 722 | .device_width = 32, |
| 723 | .ddr_freq = { DDR_667, DDR_800, DDR_933, DDR_1067, DDR_1400}, |
| 724 | |
| 725 | .module_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 726 | .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 727 | |
| 728 | .part_num = |
| 729 | { 'K', '4', 'F', '6', 'E', '3', '0', '4', 'H', 'B', '-', |
| 730 | 'M', 'G', 'C', 'J' }, |
| 731 | }; |
| 732 | |
ren kuo | 500c9c6 | 2018-05-24 17:57:50 +0800 | [diff] [blame] | 733 | static const struct nonspd_mem_info samsung_lpddr4_k4f6e3s4hm_mgcj = { |
| 734 | .dram_type = SPD_DRAM_TYPE_LPDDR4, |
| 735 | |
| 736 | .module_size_mbits = 16384, |
| 737 | .num_ranks = 1, |
| 738 | .device_width = 32, |
| 739 | .ddr_freq = { DDR_667, DDR_800, DDR_933, DDR_1067, DDR_1400}, |
| 740 | |
| 741 | .module_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 742 | .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 743 | |
| 744 | .part_num = |
| 745 | { 'K', '4', 'F', '6', 'E', '3', 'S', '4', 'H', 'M', '-', |
| 746 | 'M', 'G', 'C', 'J' }, |
| 747 | }; |
| 748 | |
Ravi Sarawadi | 7ef277d | 2016-08-16 17:04:00 -0700 | [diff] [blame] | 749 | static const struct nonspd_mem_info samsung_lpddr4_k4f8e304hb_mgcj = { |
| 750 | .dram_type = SPD_DRAM_TYPE_LPDDR4, |
| 751 | |
| 752 | .module_size_mbits = 8192, |
| 753 | .num_ranks = 1, |
| 754 | .device_width = 32, |
| 755 | .ddr_freq = { DDR_667, DDR_800, DDR_933, DDR_1067, DDR_1400}, |
| 756 | |
| 757 | .module_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 758 | .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 759 | |
| 760 | .part_num = |
| 761 | { 'K', '4', 'F', '8', 'E', '3', '0', '4', 'H', 'B', '-', |
| 762 | 'M', 'G', 'C', 'J' }, |
| 763 | }; |
| 764 | |
| 765 | static const struct nonspd_mem_info samsung_lpddr4_k4f6e304hb_mgch = { |
| 766 | .dram_type = SPD_DRAM_TYPE_LPDDR4, |
| 767 | |
| 768 | .module_size_mbits = 8192, |
| 769 | .num_ranks = 1, |
| 770 | .device_width = 32, |
| 771 | .ddr_freq = { DDR_667, DDR_800, DDR_933, DDR_1067, DDR_1400}, |
| 772 | |
| 773 | .module_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 774 | .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 775 | |
| 776 | .part_num = |
| 777 | { 'K', '4', 'F', '6', 'E', '3', '0', '4', 'H', 'B', '-', |
| 778 | 'M', 'G', 'C', 'H' }, |
| 779 | }; |
| 780 | |
Marco Chen | a18bbb2 | 2018-08-13 16:10:55 +0800 | [diff] [blame] | 781 | // This one is reserved for storing mem info from SMBIOS if no explicit entry |
| 782 | // was added above. |
| 783 | static struct nonspd_mem_info part_extracted_from_smbios = { |
| 784 | .part_num = |
| 785 | { 'U', 'N', 'P', 'R', 'O', 'V', 'I', 'S', 'I', 'O', 'N', 'E', 'D'}, |
| 786 | }; |
| 787 | |
Ravi Sarawadi | 7ef277d | 2016-08-16 17:04:00 -0700 | [diff] [blame] | 788 | static const struct nonspd_mem_info *nospdmemory[] = { |
| 789 | &elpida_lpddr3_edfa164a2ma_jd_f, |
| 790 | &elpida_lpddr3_f8132a3ma_gd_f, |
| 791 | &elpida_lpddr3_fa232a2ma_gc_f, |
| 792 | &hynix_ddr3l_h5tc4g63afr_pba, |
| 793 | &hynix_ddr3l_h5tc4g63cfr_pba, |
Zheng Pan | 56c19e5 | 2018-10-23 17:01:11 -0700 | [diff] [blame] | 794 | &hynix_ddr3l_h5tc4g63efr_rda, |
Ravi Sarawadi | 7ef277d | 2016-08-16 17:04:00 -0700 | [diff] [blame] | 795 | &hynix_lpddr3_h9ccnnn8gtmlar_nud, |
Milton Chiang | 5664fe3 | 2016-11-29 14:59:49 +0800 | [diff] [blame] | 796 | &hynix_lpddr3_h9ccnnnbjtalar_nud, |
Ravi Sarawadi | 7ef277d | 2016-08-16 17:04:00 -0700 | [diff] [blame] | 797 | &hynix_lpddr3_h9ccnnnbjtmlar_nud, |
| 798 | &hynix_ddr3l_h5tc8g63amr_pba, |
| 799 | &hynix_lpddr3_h9ccnnnbptblbr_nud, |
| 800 | &hynix_lpddr3_h9ccnnnbltblar_nud, |
Kevin Chiu | 55250dd | 2016-11-08 17:21:23 +0800 | [diff] [blame] | 801 | &hynix_lpddr4_h9hcnnn8kumlhr, |
| 802 | &hynix_lpddr4_h9hcnnnbpumlhr, |
Hsin-Yi, Wang | afcacfb | 2019-01-17 19:23:10 +0800 | [diff] [blame^] | 803 | &hynix_lpddr4x_h9hcnnncpmalhr_nee, |
Marco Chen | a18bbb2 | 2018-08-13 16:10:55 +0800 | [diff] [blame] | 804 | µn_lpddr3_mt52l256m32d1pf_107wtb, |
| 805 | µn_lpddr3_mt52l256m64d2pp_107wtb, |
| 806 | µn_lpddr3_mt52l512m32d2pf_107wtb, |
Ravi Sarawadi | 7ef277d | 2016-08-16 17:04:00 -0700 | [diff] [blame] | 807 | µn_lpddr4_mt53b256m32d1np, |
| 808 | µn_lpddr4_mt53b512m32d2np, |
ren kuo | c9202c9 | 2018-05-14 19:46:20 +0800 | [diff] [blame] | 809 | µn_lpddr4_mt53e512m32d2np, |
Ravi Sarawadi | 7ef277d | 2016-08-16 17:04:00 -0700 | [diff] [blame] | 810 | µn_mt41k256m16ha, |
Milton Chiang | 5664fe3 | 2016-11-29 14:59:49 +0800 | [diff] [blame] | 811 | µn_mt52l256m32d1pf, |
| 812 | µn_mt52l512m32d2pf, |
Ravi Sarawadi | 7ef277d | 2016-08-16 17:04:00 -0700 | [diff] [blame] | 813 | &nanya_ddr3l_nt5cc256m16dp_di, |
Zheng Pan | 56c19e5 | 2018-10-23 17:01:11 -0700 | [diff] [blame] | 814 | &nanya_ddr3l_nt5cc256m16er_ek, |
Ravi Sarawadi | 7ef277d | 2016-08-16 17:04:00 -0700 | [diff] [blame] | 815 | &samsung_k4b4g1646d, |
| 816 | &samsung_k4b4g1646e, |
Zheng Pan | 56c19e5 | 2018-10-23 17:01:11 -0700 | [diff] [blame] | 817 | &samsung_k4b4g1646e_byma, |
Ravi Sarawadi | 7ef277d | 2016-08-16 17:04:00 -0700 | [diff] [blame] | 818 | &samsung_ddr3l_k4b4g1646d_byk0, |
| 819 | &samsung_ddr3l_k4b4g1646q_hyk0, |
| 820 | &samsung_ddr3l_k4b8g1646q_myk0, |
| 821 | &samsung_lpddr3_k3qf2f20em_agce, |
| 822 | &samsung_lpddr3_k4e6e304eb_egce, |
| 823 | &samsung_lpddr3_k4e6e304ee_egce, |
| 824 | &samsung_lpddr3_k4e6e304eb_egcf, |
| 825 | &samsung_lpddr3_k4e8e304ed_egcc, |
| 826 | &samsung_lpddr3_k4e8e304ee_egce, |
| 827 | &samsung_lpddr3_k4e8e324eb_egcf, |
Philip Chen | cccc704 | 2018-09-25 20:31:37 -0700 | [diff] [blame] | 828 | &samsung_lpddr4_k3uh5h50mm_agcj, |
Ravi Sarawadi | 7ef277d | 2016-08-16 17:04:00 -0700 | [diff] [blame] | 829 | &samsung_lpddr4_k4f6e304hb_mgch, |
| 830 | &samsung_lpddr4_k4f6e304hb_mgcj, |
ren kuo | 500c9c6 | 2018-05-24 17:57:50 +0800 | [diff] [blame] | 831 | &samsung_lpddr4_k4f6e3s4hm_mgcj, |
Ravi Sarawadi | 7ef277d | 2016-08-16 17:04:00 -0700 | [diff] [blame] | 832 | &samsung_lpddr4_k4f8e304hb_mgcj, |
| 833 | }; |
| 834 | |
Marco Chen | a18bbb2 | 2018-08-13 16:10:55 +0800 | [diff] [blame] | 835 | static int transfer_speed_from_smbios_to_nonspd_mem_info( |
| 836 | struct smbios_table *table, |
| 837 | struct nonspd_mem_info *info) |
| 838 | { |
| 839 | for (int index = DDR_333; index < DDR_FREQ_MAX; index++) { |
| 840 | if (table->data.mem_device.speed == atoi(ddr_freq_prettyprint[index])) { |
| 841 | info->ddr_freq[0] = index; |
| 842 | return 0; |
| 843 | } |
| 844 | } |
| 845 | |
| 846 | lprintf(LOG_ERR, "%s: mem speed %hu in SMBIOS is out of range.", |
| 847 | __func__, table->data.mem_device.speed); |
| 848 | return -1; |
| 849 | } |
| 850 | |
Furquan Shaikh | 8866b2c | 2018-11-29 17:56:19 -0800 | [diff] [blame] | 851 | enum spd_dram_type map_smbios_mem_type_to_spd(struct smbios_table *table) |
| 852 | { |
| 853 | switch (table->data.mem_device.type) { |
| 854 | case SMBIOS_MEMORY_TYPE_DDR: |
| 855 | return SPD_DRAM_TYPE_DDR; |
| 856 | case SMBIOS_MEMORY_TYPE_DDR2: |
| 857 | return SPD_DRAM_TYPE_DDR2; |
| 858 | case SMBIOS_MEMORY_TYPE_DDR2_FBDIMM: |
| 859 | return SPD_DRAM_TYPE_FBDIMM; |
| 860 | case SMBIOS_MEMORY_TYPE_DDR3: |
| 861 | return SPD_DRAM_TYPE_DDR3; |
| 862 | case SMBIOS_MEMORY_TYPE_DDR4: |
| 863 | return SPD_DRAM_TYPE_DDR4; |
| 864 | case SMBIOS_MEMORY_TYPE_LPDDR4: |
| 865 | return SPD_DRAM_TYPE_LPDDR4; |
| 866 | default: |
| 867 | lprintf(LOG_ERR, "%s: Unknown SMBIOS memory type: %d\n", |
| 868 | __func__, table->data.mem_device.type); |
| 869 | return 0; |
| 870 | } |
| 871 | } |
| 872 | |
Marco Chen | a18bbb2 | 2018-08-13 16:10:55 +0800 | [diff] [blame] | 873 | static int extract_mem_info_from_smbios( |
| 874 | struct smbios_table *table, |
| 875 | struct nonspd_mem_info *info) |
| 876 | { |
| 877 | const char *smbios_part_num; |
Marco Chen | 05511cb | 2018-10-01 08:35:37 +0800 | [diff] [blame] | 878 | size_t smbios_part_num_len, max_part_num_len; |
Marco Chen | a18bbb2 | 2018-08-13 16:10:55 +0800 | [diff] [blame] | 879 | uint32_t size; |
| 880 | |
Marco Chen | 05511cb | 2018-10-01 08:35:37 +0800 | [diff] [blame] | 881 | max_part_num_len = sizeof(info->part_num) - 1; |
Marco Chen | a18bbb2 | 2018-08-13 16:10:55 +0800 | [diff] [blame] | 882 | smbios_part_num = table->string[table->data.mem_device.part_number]; |
Marco Chen | 05511cb | 2018-10-01 08:35:37 +0800 | [diff] [blame] | 883 | smbios_part_num_len = strlen(smbios_part_num); |
Marco Chen | a18bbb2 | 2018-08-13 16:10:55 +0800 | [diff] [blame] | 884 | |
| 885 | if (!smbios_part_num_len || |
Marco Chen | 05511cb | 2018-10-01 08:35:37 +0800 | [diff] [blame] | 886 | smbios_part_num_len > max_part_num_len) { |
Marco Chen | a18bbb2 | 2018-08-13 16:10:55 +0800 | [diff] [blame] | 887 | lprintf(LOG_ERR, "%s: SMBIOS Memory info table: part num is missing. " |
| 888 | "Or len of part number %lu is larger then buffer %lu." |
| 889 | , __func__, (unsigned long)smbios_part_num_len, |
Marco Chen | 05511cb | 2018-10-01 08:35:37 +0800 | [diff] [blame] | 890 | (unsigned long)max_part_num_len); |
Marco Chen | a18bbb2 | 2018-08-13 16:10:55 +0800 | [diff] [blame] | 891 | return -1; |
| 892 | } |
| 893 | |
| 894 | size = (table->data.mem_device.size & 0x7fff) * 8; |
| 895 | info->module_size_mbits = |
| 896 | (table->data.mem_device.size & 0x8000 ? size * 1024 : size); |
| 897 | |
Marco Chen | 05511cb | 2018-10-01 08:35:37 +0800 | [diff] [blame] | 898 | strncpy((char *)info->part_num, smbios_part_num, max_part_num_len); |
Furquan Shaikh | 8866b2c | 2018-11-29 17:56:19 -0800 | [diff] [blame] | 899 | |
| 900 | info->dram_type = map_smbios_mem_type_to_spd(table); |
| 901 | |
Marco Chen | a18bbb2 | 2018-08-13 16:10:55 +0800 | [diff] [blame] | 902 | return transfer_speed_from_smbios_to_nonspd_mem_info(table, info); |
| 903 | } |
| 904 | |
Ravi Sarawadi | 7ef277d | 2016-08-16 17:04:00 -0700 | [diff] [blame] | 905 | int spd_set_nonspd_info(struct platform_intf *intf, |
| 906 | const struct nonspd_mem_info **info) |
| 907 | { |
| 908 | int dimm = 0, index; |
| 909 | struct smbios_table table; |
| 910 | |
| 911 | if (smbios_find_table(intf, SMBIOS_TYPE_MEMORY, dimm, &table, |
| 912 | SMBIOS_LEGACY_ENTRY_BASE, |
| 913 | SMBIOS_LEGACY_ENTRY_LEN) < 0) { |
| 914 | lprintf(LOG_ERR, "%s: SMBIOS Memory info table missing\n" |
| 915 | , __func__); |
| 916 | return -1; |
| 917 | } |
| 918 | |
| 919 | for (index = 0; index < ARRAY_SIZE(nospdmemory); index++) { |
| 920 | if (!strncmp(table.string[table.data.mem_device.part_number], |
Brian Norris | d7384fb | 2018-04-30 11:05:23 -0700 | [diff] [blame] | 921 | (const char *)nospdmemory[index]->part_num, |
Ravi Sarawadi | 7ef277d | 2016-08-16 17:04:00 -0700 | [diff] [blame] | 922 | sizeof(nospdmemory[index]->part_num))) { |
| 923 | *info = nospdmemory[index]; |
| 924 | break; |
| 925 | } |
| 926 | } |
| 927 | |
Marco Chen | a18bbb2 | 2018-08-13 16:10:55 +0800 | [diff] [blame] | 928 | if (index < ARRAY_SIZE(nospdmemory)) { |
| 929 | return 0; |
| 930 | } |
| 931 | |
| 932 | // memory device from SMBIOS is mapped into a nonspd_mem_info. |
| 933 | if (extract_mem_info_from_smbios(&table, &part_extracted_from_smbios)) { |
Ravi Sarawadi | 7ef277d | 2016-08-16 17:04:00 -0700 | [diff] [blame] | 934 | return -1; |
| 935 | } |
| 936 | |
Marco Chen | a18bbb2 | 2018-08-13 16:10:55 +0800 | [diff] [blame] | 937 | *info = &part_extracted_from_smbios; |
| 938 | |
Ravi Sarawadi | 7ef277d | 2016-08-16 17:04:00 -0700 | [diff] [blame] | 939 | return 0; |
| 940 | } |