blob: 7a45f919e5e86f0a8e4c77c940977165c02f2eb6 [file] [log] [blame]
David Hendricks6638f872015-11-04 14:52:02 -08001/*
2 * Copyright 2015, Google Inc.
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions are
7 * met:
8 *
9 * * Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * * Redistributions in binary form must reproduce the above
12 * copyright notice, this list of conditions and the following
13 * disclaimer in the documentation and/or other materials provided
14 * with the distribution.
15 * * Neither the name of Google Inc. nor the names of its
16 * contributors may be used to endorse or promote products derived
17 * from this software without specific prior written permission.
18 *
19 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
20 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
21 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
22 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
23 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
24 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
25 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
29 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 */
31
Jack Rosenthal65ea4c32020-04-22 13:59:11 -060032#include <string.h>
33
34#include "lib/math.h"
David Hendricks6638f872015-11-04 14:52:02 -080035#include "lib/nonspd.h"
Jack Rosenthal65ea4c32020-04-22 13:59:11 -060036#include "mosys/log.h"
David Hendricks6638f872015-11-04 14:52:02 -080037
David Hendricks0fa54152016-03-16 15:08:56 -070038const struct nonspd_mem_info elpida_lpddr3_edfa164a2ma_jd_f = {
David Hendricks6638f872015-11-04 14:52:02 -080039 .dram_type = SPD_DRAM_TYPE_LPDDR3,
40 .module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED,
41
42 .module_size_mbits = 8192,
43 .num_ranks = 2,
44 .device_width = 32,
45 .ddr_freq = { DDR_333, DDR_400, DDR_533, DDR_667, DDR_800, DDR_933 },
46
47 .module_mfg_id = { .msb = 0x2c, .lsb = 0x80 },
48 .dram_mfg_id = { .msb = 0x2c, .lsb = 0x80 },
49
50 .part_num =
51 { 'E', 'D', 'F', 'A', '1', '6', '4', 'A', '2', 'M', 'A', '-',
52 'J', 'D', '-', 'F',},
53};
54
David Hendricks0fa54152016-03-16 15:08:56 -070055const struct nonspd_mem_info elpida_lpddr3_f8132a3ma_gd_f = {
David Hendricks6638f872015-11-04 14:52:02 -080056 .dram_type = SPD_DRAM_TYPE_LPDDR3,
57 .module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED,
58
59 .module_size_mbits = 8192,
60 .num_ranks = 2,
61 .device_width = 32,
62 .ddr_freq = { DDR_333, DDR_400, DDR_533, DDR_667, DDR_800 },
63
64 .module_mfg_id = { .msb = 0x2c, .lsb = 0x80 },
65 .dram_mfg_id = { .msb = 0x2c, .lsb = 0x80 },
66
67 .part_num =
68 { 'F', '8', '1', '3', '2', 'A', '3', 'M', 'A', '-', 'G', 'D',
69 '-', 'F',},
70};
71
David Hendricks0fa54152016-03-16 15:08:56 -070072const struct nonspd_mem_info elpida_lpddr3_fa232a2ma_gc_f = {
David Hendricks6638f872015-11-04 14:52:02 -080073 .dram_type = SPD_DRAM_TYPE_LPDDR3,
74 .module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED,
75
76 .module_size_mbits = 16384,
77 .num_ranks = 2,
78 .device_width = 32,
79 .ddr_freq = { DDR_333, DDR_400, DDR_533, DDR_667, DDR_800 },
80
81 .module_mfg_id = { .msb = 0x2c, .lsb = 0x80 },
82 .dram_mfg_id = { .msb = 0x2c, .lsb = 0x80 },
83
84 .part_num =
85 { 'F', 'A', '2', '3', '2', 'A', '2', 'M', 'A', '-', 'G', 'C',
86 '-', 'F',},
87};
88
David Hendricks0fa54152016-03-16 15:08:56 -070089const struct nonspd_mem_info hynix_ddr3l_h5tc4g63afr_pba = {
David Hendricks6638f872015-11-04 14:52:02 -080090 .dram_type = SPD_DRAM_TYPE_DDR3,
91 .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
92
93 .module_size_mbits = 4096,
94 .num_ranks = 1,
95 .device_width = 16,
96 .ddr_freq = { DDR_333, DDR_400, DDR_533, DDR_667, DDR_800 },
97
98 .module_mfg_id = { .msb = 0xad, .lsb = 0x80 },
99 .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 },
100
David Hendricks6638f872015-11-04 14:52:02 -0800101 .part_num =
102 { 'H', '5', 'T', 'C', '4', 'G', '6', '3', 'A', 'F', 'R', '-',
103 'P', 'B', 'A'},
104};
105
David Hendricks0fa54152016-03-16 15:08:56 -0700106const struct nonspd_mem_info hynix_ddr3l_h5tc4g63cfr_pba = {
David Hendricks6638f872015-11-04 14:52:02 -0800107 .dram_type = SPD_DRAM_TYPE_DDR3,
108 .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
109
110 .module_size_mbits = 4096,
111 .num_ranks = 1,
112 .device_width = 16,
113 .ddr_freq = { DDR_333, DDR_400, DDR_533, DDR_667, DDR_800 },
114
115 .module_mfg_id = { .msb = 0xad, .lsb = 0x80 },
116 .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 },
117
David Hendricks6638f872015-11-04 14:52:02 -0800118 .part_num =
119 { 'H', '5', 'T', 'C', '4', 'G', '6', '3', 'C', 'F', 'R', '-',
120 'P', 'B', 'A'},
121};
122
Zheng Pan56c19e52018-10-23 17:01:11 -0700123const struct nonspd_mem_info hynix_ddr3l_h5tc4g63efr_rda = {
124 .dram_type = SPD_DRAM_TYPE_DDR3,
125 .module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED,
126
127 .module_size_mbits = 4096,
128 .num_ranks = 1,
129 .device_width = 16,
130 .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800, DDR_933 },
131
132 .module_mfg_id = { .msb = 0xad, .lsb = 0x80 },
133 .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 },
134
Zheng Pan56c19e52018-10-23 17:01:11 -0700135 .part_num =
136 { 'H', '5', 'T', 'C', '4', 'G', '6', '3', 'E', 'F', 'R', '-',
137 'R', 'D', 'A'},
138};
139
David Hendricks0fa54152016-03-16 15:08:56 -0700140const struct nonspd_mem_info hynix_lpddr3_h9ccnnn8gtmlar_nud = {
David Hendricks6638f872015-11-04 14:52:02 -0800141 .dram_type = SPD_DRAM_TYPE_LPDDR3,
142 .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
143
144 .module_size_mbits = 8192,
145 .num_ranks = 1,
146 .device_width = 32,
147 .ddr_freq = { DDR_333, DDR_400, DDR_533, DDR_667, DDR_800 },
148
149 .module_mfg_id = { .msb = 0xad, .lsb = 0x80 },
150 .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 },
151
152 .part_num =
153 { 'H', '9', 'C', 'C', 'N', 'N', 'N', '8', 'G', 'T', 'M', 'L',
154 'A', 'R', '-', 'N', 'U', 'D',},
155};
156
Jack Rosenthal956a5b42020-05-06 14:26:32 -0600157const struct nonspd_mem_info hynix_lpddr3_h9ccnnn8jtblar_nud = {
158 .dram_type = SPD_DRAM_TYPE_LPDDR3,
159 .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
160
161 .module_size_mbits = 2048 * 8,
162 .num_ranks = 2,
163 .device_width = 64,
164 .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800, DDR_933 },
165
166 .module_mfg_id = { .msb = 0xad, .lsb = 0x80 },
167 .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 },
168
169 .part_num = { 'H', '9', 'C', 'C', 'N', 'N', 'N', '8', 'J', 'T', 'B',
170 'L', 'A', 'R', '-', 'N', 'U', 'D' },
171};
172
Milton Chiang5664fe32016-11-29 14:59:49 +0800173const struct nonspd_mem_info hynix_lpddr3_h9ccnnnbjtalar_nud = {
174 .dram_type = SPD_DRAM_TYPE_LPDDR3,
175 .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
176
177 .module_size_mbits = 16384,
178 .num_ranks = 2,
179 .device_width = 32,
180 .ddr_freq = { DDR_333, DDR_400, DDR_533, DDR_667, DDR_800 },
181
182 .module_mfg_id = { .msb = 0xad, .lsb = 0x80 },
183 .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 },
184
185 .part_num =
186 { 'H', '9', 'C', 'C', 'N', 'N', 'N', 'B', 'J', 'T', 'A', 'L',
187 'A', 'R', '-', 'N', 'U', 'D',},
188};
189
David Hendricks0fa54152016-03-16 15:08:56 -0700190const struct nonspd_mem_info hynix_lpddr3_h9ccnnnbjtmlar_nud = {
David Hendricks6638f872015-11-04 14:52:02 -0800191 .dram_type = SPD_DRAM_TYPE_LPDDR3,
192 .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
193
194 .module_size_mbits = 16384,
195 .num_ranks = 2,
196 .device_width = 32,
197 .ddr_freq = { DDR_333, DDR_400, DDR_533, DDR_667, DDR_800 },
198
199 .module_mfg_id = { .msb = 0xad, .lsb = 0x80 },
200 .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 },
201
202 .part_num =
203 { 'H', '9', 'C', 'C', 'N', 'N', 'N', 'B', 'J', 'T', 'M', 'L',
204 'A', 'R', '-', 'N', 'U', 'D',},
205};
206
David Hendricks0fa54152016-03-16 15:08:56 -0700207const struct nonspd_mem_info hynix_ddr3l_h5tc8g63amr_pba = {
David Hendricks6638f872015-11-04 14:52:02 -0800208 .dram_type = SPD_DRAM_TYPE_DDR3,
209 .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
210 .module_size_mbits = 8192,
211 .num_ranks = 2,
212 .device_width = 16,
213 .ddr_freq = { DDR_333, DDR_400, DDR_533, DDR_667, DDR_800 },
214
215 .module_mfg_id = { .msb = 0xad, .lsb = 0x80 },
216 .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 },
217
David Hendricks6638f872015-11-04 14:52:02 -0800218 .part_num =
219 { 'H', '5', 'T', 'C', '8', 'G', '6', '3', 'A', 'M', 'R', '-',
220 'P', 'B', 'A' },
221};
222
David Hendricks0fa54152016-03-16 15:08:56 -0700223const struct nonspd_mem_info hynix_lpddr3_h9ccnnnbptblbr_nud = {
Loop Wu2a7e0fc2016-01-20 14:39:46 +0800224 .dram_type = SPD_DRAM_TYPE_LPDDR3,
225 .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
226
227 .module_size_mbits = 16384,
228 .num_ranks = 2,
229 .device_width = 32,
230 .ddr_freq = { DDR_667, DDR_800, DDR_933 },
231
232 .module_mfg_id = { .msb = 0xad, .lsb = 0x80 },
233 .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 },
234
235 .part_num =
236 { 'H', '9', 'C', 'C', 'N', 'N', 'N', 'B', 'P', 'T', 'B', 'L',
237 'B', 'R', '-', 'N', 'U', 'D',},
238};
239
Milton Chiang1bcd0e62016-04-12 16:38:25 +0800240const struct nonspd_mem_info hynix_lpddr3_h9ccnnnbltblar_nud = {
241 .dram_type = SPD_DRAM_TYPE_LPDDR3,
242 .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
243
244 .module_size_mbits = 16384,
245 .num_ranks = 2,
246 .device_width = 32,
247 .ddr_freq = { DDR_667, DDR_800, DDR_933 },
248
249 .module_mfg_id = { .msb = 0xad, .lsb = 0x80 },
250 .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 },
251
252 .part_num =
253 { 'H', '9', 'C', 'C', 'N', 'N', 'N', 'B', 'L', 'T', 'B', 'L',
254 'A', 'R', '-', 'N', 'U', 'D',},
255};
256
Loop_Wu9ec61642019-01-29 14:28:34 +0800257const struct nonspd_mem_info hynix_lpddr3_h9ccnnnbktmlbr_ntd = {
258 .dram_type = SPD_DRAM_TYPE_LPDDR3,
259 .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
260
261 .module_size_mbits = 16384,
262 .num_ranks = 2,
263 .device_width = 32,
264 .ddr_freq = { DDR_333, DDR_400, DDR_533, DDR_667, DDR_800 },
265
266 .module_mfg_id = { .msb = 0xad, .lsb = 0x80 },
267 .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 },
268
269 .part_num =
270 { 'H', '9', 'C', 'C', 'N', 'N', 'N', 'B', 'K', 'T', 'M', 'L',
271 'B', 'R', '-', 'N', 'T', 'D',},
272};
273
Jack Rosenthal73a32f32020-05-07 08:24:48 -0600274const struct nonspd_mem_info hynix_lpddr3_h9ccnnncltmlar_nud = {
275 .dram_type = SPD_DRAM_TYPE_LPDDR3,
276 .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
277
278 .module_size_mbits = 8192 * 8,
279 .num_ranks = 2,
280 .device_width = 64,
281 .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800, DDR_933 },
282
283 .module_mfg_id = { .msb = 0xad, .lsb = 0x80 },
284 .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 },
285
286 .part_num = { 'H', '9', 'C', 'C', 'N', 'N', 'N', 'C', 'L', 'T', 'M',
287 'L', 'A', 'R', '-', 'N', 'U', 'D' },
288};
289
Jack Rosenthale279bb22020-05-15 17:46:55 -0600290static const struct nonspd_mem_info hynix_lpddr4_h9hcnnn8kumlhr = {
Kevin Chiu55250dd2016-11-08 17:21:23 +0800291 .dram_type = SPD_DRAM_TYPE_LPDDR4,
292
293 .module_size_mbits = 8192,
294 .num_ranks = 1,
295 .device_width = 32,
Philip Chen0bf30ae2019-04-22 21:11:54 -0700296 .ddr_freq = { DDR_667, DDR_800, DDR_933, DDR_1067, DDR_1200},
Kevin Chiu55250dd2016-11-08 17:21:23 +0800297
298 .module_mfg_id = { .msb = 0xad, .lsb = 0x80 },
299 .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 },
300
301 .part_num =
302 { 'H', '9', 'H', 'C', 'N', 'N', 'N', '8', 'K', 'U', 'M', 'L',
303 'H', 'R',},
304};
305
Jack Rosenthale279bb22020-05-15 17:46:55 -0600306static const struct nonspd_mem_info hynix_lpddr4_h9hcnnnbpumlhr = {
Kevin Chiu55250dd2016-11-08 17:21:23 +0800307 .dram_type = SPD_DRAM_TYPE_LPDDR4,
308
309 .module_size_mbits = 16384,
310 .num_ranks = 2,
311 .device_width = 32,
Philip Chen0bf30ae2019-04-22 21:11:54 -0700312 .ddr_freq = { DDR_667, DDR_800, DDR_933, DDR_1067, DDR_1200},
Kevin Chiu55250dd2016-11-08 17:21:23 +0800313
314 .module_mfg_id = { .msb = 0xad, .lsb = 0x80 },
315 .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 },
316
317 .part_num =
318 { 'H', '9', 'H', 'C', 'N', 'N', 'N', 'B', 'P', 'U', 'M', 'L',
319 'H', 'R',},
320};
321
Hsin-Yi, Wangafcacfb2019-01-17 19:23:10 +0800322const struct nonspd_mem_info hynix_lpddr4x_h9hcnnncpmalhr_nee = {
323 .dram_type = SPD_DRAM_TYPE_LPDDR4X,
324
325 .module_size_mbits = 32768,
326 .num_ranks = 2,
327 .device_width = 32,
Philip Chen0bf30ae2019-04-22 21:11:54 -0700328 .ddr_freq = { DDR_800, DDR_1200, DDR_1600 },
Hsin-Yi, Wangafcacfb2019-01-17 19:23:10 +0800329
330 .module_mfg_id = { .msb = 0xad, .lsb = 0x80 },
331 .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 },
332
333 .part_num =
334 { 'H', '9', 'H', 'C', 'N', 'N', 'N', 'C', 'P', 'M', 'A', 'L',
335 'H', 'R', '-', 'N', 'E', 'E'},
336};
337
Eason Lina80ba0a2020-07-15 16:58:24 +0800338const struct nonspd_mem_info hynix_lpddr4x_h9hcnnncpmmlxr_nee = {
339 .dram_type = SPD_DRAM_TYPE_LPDDR4X,
340
341 .module_size_mbits = 32768,
342 .num_ranks = 2,
343 .device_width = 32,
344 .ddr_freq = { DDR_800, DDR_1200, DDR_1600 },
345
346 .module_mfg_id = { .msb = 0xad, .lsb = 0x80 },
347 .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 },
348
349 .part_num =
350 { 'H', '9', 'H', 'C', 'N', 'N', 'N', 'C', 'P', 'M', 'M', 'L',
351 'X', 'R', '-', 'N', 'E', 'E'},
352};
353
David Hendricks6638f872015-11-04 14:52:02 -0800354const struct nonspd_mem_info micron_mt41k256m16ha = {
355 .dram_type = SPD_DRAM_TYPE_DDR3,
356 .module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED,
357
358 .module_size_mbits = 4096,
359 .num_ranks = 1,
360 .device_width = 16,
361 .ddr_freq = { DDR_533, DDR_667, DDR_800 },
362
363 .module_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
364 .dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
365
David Hendricks6638f872015-11-04 14:52:02 -0800366 .part_num = { 'M', 'T', '4', '1', 'K', '2', '5', '6', 'M',
367 '1', '6', 'H', 'A', '-', '1', '2', '5' },
368};
369
Milton Chiang5664fe32016-11-29 14:59:49 +0800370const struct nonspd_mem_info micron_mt52l256m32d1pf = {
371 .dram_type = SPD_DRAM_TYPE_DDR3,
372 .module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED,
373
374 .module_size_mbits = 8192,
375 .num_ranks = 1,
376 .device_width = 32,
377 .ddr_freq = { DDR_800, DDR_933, DDR_1067 },
378
379 .module_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
380 .dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
381
Milton Chiang5664fe32016-11-29 14:59:49 +0800382 .part_num = { 'M', 'T', '5', '2', 'L', '2', '5', '6', 'M',
383 '3', '2', 'D', '1', 'P', 'F', '-', '0', '9',
384 '3', 'W', 'T', ':', 'B' },
385};
386
387const struct nonspd_mem_info micron_mt52l512m32d2pf = {
388 .dram_type = SPD_DRAM_TYPE_DDR3,
389 .module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED,
390
391 .module_size_mbits = 16384,
392 .num_ranks = 2,
393 .device_width = 32,
394 .ddr_freq = { DDR_800, DDR_933, DDR_1067 },
395
396 .module_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
397 .dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
398
Milton Chiang5664fe32016-11-29 14:59:49 +0800399 .part_num = { 'M', 'T', '5', '2', 'L', '5', '1', '2', 'M',
400 '3', '2', 'D', '2', 'P', 'F', '-', '0', '9',
401 '3', 'W', 'T', ':', 'B' },
402};
403
David Hendricks97303242015-11-11 14:41:40 -0800404const struct nonspd_mem_info nanya_ddr3l_nt5cc256m16dp_di = {
405 .dram_type = SPD_DRAM_TYPE_DDR3,
406 .module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED,
407
408 .module_size_mbits = 4096,
409 .num_ranks = 1,
410 .device_width = 16,
411 /* CL = 11, CWL = 8, min = 1.25ns, max <1.5ns */
412 .ddr_freq = { DDR_667, DDR_800 },
413 .module_mfg_id = { .msb = 0x0b, .lsb = 0x03 },
414 .dram_mfg_id = { .msb = 0x0b, .lsb = 0x03 },
415
David Hendricks97303242015-11-11 14:41:40 -0800416 .part_num = { 'N', 'T', '5', 'C', 'C', '2', '5', '6',
417 'M', '1', '6', 'D', 'P', '-', 'D', 'I' },
418};
419
Zheng Pan56c19e52018-10-23 17:01:11 -0700420const struct nonspd_mem_info nanya_ddr3l_nt5cc256m16er_ek = {
421 .dram_type = SPD_DRAM_TYPE_DDR3,
422 .module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED,
423
424 .module_size_mbits = 4096,
425 .num_ranks = 1,
426 .device_width = 16,
427 .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800, DDR_933 },
428 .module_mfg_id = { .msb = 0x0b, .lsb = 0x03 },
429 .dram_mfg_id = { .msb = 0x0b, .lsb = 0x03 },
430
Zheng Pan56c19e52018-10-23 17:01:11 -0700431 .part_num = { 'N', 'T', '5', 'C', 'C', '2', '5', '6',
432 'M', '1', '6', 'E', 'R', '-', 'E', 'K' },
433};
434
David Hendricks6638f872015-11-04 14:52:02 -0800435const struct nonspd_mem_info samsung_k4b4g1646d = {
436 .dram_type = SPD_DRAM_TYPE_DDR3,
437 .module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED,
438
439 .module_size_mbits = 4096,
440 .num_ranks = 1,
441 .device_width = 16,
442 .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800 },
443
444 .module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
445 .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
446
David Hendricks6638f872015-11-04 14:52:02 -0800447 .part_num =
448 { 'K', '4', 'B', '4', 'G', '1', '6', '4', '6', 'D',
449 '-', 'B', 'Y', 'K', '0' },
450};
451
452const struct nonspd_mem_info samsung_k4b4g1646e = {
453 .dram_type = SPD_DRAM_TYPE_DDR3,
454 .module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED,
455
456 .module_size_mbits = 4096,
457 .num_ranks = 1,
458 .device_width = 16,
459 .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800 },
460
461 .module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
462 .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
463
David Hendricks6638f872015-11-04 14:52:02 -0800464 .part_num =
465 { 'K', '4', 'B', '4', 'G', '1', '6', '4', '6', 'E',
466 '-', 'B', 'Y', 'K', '0' },
467};
468
Zheng Pan56c19e52018-10-23 17:01:11 -0700469const struct nonspd_mem_info samsung_k4b4g1646e_byma = {
470 .dram_type = SPD_DRAM_TYPE_DDR3,
471 .module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED,
472
473 .module_size_mbits = 4096,
474 .num_ranks = 1,
475 .device_width = 16,
476 .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800, DDR_933 },
477
478 .module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
479 .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
480
Zheng Pan56c19e52018-10-23 17:01:11 -0700481 .part_num =
482 { 'K', '4', 'B', '4', 'G', '1', '6', '4', '6', 'E',
483 '-', 'B', 'Y', 'M', 'A' },
484};
485
David Hendricks0fa54152016-03-16 15:08:56 -0700486const struct nonspd_mem_info samsung_ddr3l_k4b4g1646d_byk0 = {
David Hendricks6638f872015-11-04 14:52:02 -0800487 .dram_type = SPD_DRAM_TYPE_DDR3,
488 .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
489
490 .module_size_mbits = 4096,
491 .num_ranks = 1,
492 .device_width = 16,
493 .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800 },
494
495 .module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
496 .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
497
David Hendricks6638f872015-11-04 14:52:02 -0800498 .part_num =
499 { 'K', '4', 'B', '4', 'G', '1', '6', '4', '6', 'D', '-',
500 'B', 'Y', 'K', '0' },
501};
502
David Hendricks0fa54152016-03-16 15:08:56 -0700503const struct nonspd_mem_info samsung_ddr3l_k4b4g1646q_hyk0 = {
David Hendricks6638f872015-11-04 14:52:02 -0800504 .dram_type = SPD_DRAM_TYPE_DDR3,
505 .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
506
507 .module_size_mbits = 4096,
508 .num_ranks = 1,
509 .device_width = 16,
510 .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800 },
511
512 .module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
513 .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
514
David Hendricks6638f872015-11-04 14:52:02 -0800515 .part_num =
516 { 'K', '4', 'B', '4', 'G', '1', '6', '4', '6', 'Q', '-',
517 'H', 'Y', 'K', '0' },
518};
519
David Hendricks0fa54152016-03-16 15:08:56 -0700520const struct nonspd_mem_info samsung_ddr3l_k4b8g1646q_myk0 = {
David Hendricks6638f872015-11-04 14:52:02 -0800521 .dram_type = SPD_DRAM_TYPE_DDR3,
522 .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
523 .module_size_mbits = 8192,
524 .num_ranks = 2,
525 .device_width = 16,
526 .ddr_freq = { DDR_333, DDR_400, DDR_533, DDR_667, DDR_800 },
527
528 .module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
529 .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
530
David Hendricks6638f872015-11-04 14:52:02 -0800531 .part_num =
532 { 'K', '4', 'B', '8', 'G', '1', '6', '4', '6', 'Q', '-',
533 'M', 'Y', 'K', '0' },
534};
535
David Hendricks0fa54152016-03-16 15:08:56 -0700536const struct nonspd_mem_info samsung_lpddr3_k3qf2f20em_agce = {
David Hendricks6638f872015-11-04 14:52:02 -0800537 .dram_type = SPD_DRAM_TYPE_LPDDR3,
538 .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
539
540 .module_size_mbits = 8192,
541 .num_ranks = 2,
542 .device_width = 32,
543 .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800 },
544
545 .module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
546 .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
547
548 .part_num =
549 { 'K', '3', 'Q', 'F', '2', 'F', '2', '0', 'E', 'M', '-',
550 'A', 'G', 'C', 'E' },
551};
552
Vincent Palatin90af8e62016-05-20 12:12:49 -0700553const struct nonspd_mem_info samsung_lpddr3_k4e6e304eb_egce = {
554 .dram_type = SPD_DRAM_TYPE_LPDDR3,
555 .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
556
557 .module_size_mbits = 16384,
558 .num_ranks = 2,
559 .device_width = 32,
560 .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800, DDR_933},
561
562 .module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
563 .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
564
565 .part_num =
566 { 'K', '4', 'E', '6', 'E', '3', '0', '4', 'E', 'B', '-',
567 'E', 'G', 'C', 'E' },
568};
569
Jack Rosenthal6b99a832020-05-06 15:34:10 -0600570const struct nonspd_mem_info samsung_lpddr3_k4e6e304ec_egcf = {
571 .dram_type = SPD_DRAM_TYPE_LPDDR3,
572 .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
573
574 .module_size_mbits = 4096 * 8,
575 .num_ranks = 2,
576 .device_width = 64,
577 .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800, DDR_933 },
578
579 .module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
580 .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
581
582 .part_num = { 'K', '4', 'E', '6', 'E', '3', '0', '4', 'E', 'C', '-',
583 'E', 'G', 'C', 'F' },
584};
585
David Hendricks0fa54152016-03-16 15:08:56 -0700586const struct nonspd_mem_info samsung_lpddr3_k4e6e304ee_egce = {
David Hendricks6638f872015-11-04 14:52:02 -0800587 .dram_type = SPD_DRAM_TYPE_LPDDR3,
588 .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
589
590 .module_size_mbits = 16384,
591 .num_ranks = 2,
592 .device_width = 32,
593 .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800, DDR_933},
594
595 .module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
596 .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
597
598 .part_num =
599 { 'K', '4', 'E', '6', 'E', '3', '0', '4', 'E', 'E', '-',
600 'E', 'G', 'C', 'E' },
601};
602
Jack Rosenthal4eccd7d2020-05-06 14:05:15 -0600603const struct nonspd_mem_info samsung_lpddr3_k4e6e304ee_egcf = {
604 .dram_type = SPD_DRAM_TYPE_LPDDR3,
605 .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
606
607 .module_size_mbits = 4096 * 8,
608 .num_ranks = 2,
609 .device_width = 64,
610 .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800, DDR_933 },
611
612 .module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
613 .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
614
615 .part_num = { 'K', '4', 'E', '6', 'E', '3', '0', '4', 'E', 'E', '-',
616 'E', 'G', 'C', 'F' },
617};
618
Milton Chiang1bcd0e62016-04-12 16:38:25 +0800619const struct nonspd_mem_info samsung_lpddr3_k4e6e304eb_egcf = {
620 .dram_type = SPD_DRAM_TYPE_LPDDR3,
621 .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
622
623 .module_size_mbits = 16384,
624 .num_ranks = 2,
625 .device_width = 32,
626 .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800, DDR_933},
627
628 .module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
629 .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
630
631 .part_num =
632 { 'K', '4', 'E', '6', 'E', '3', '0', '4', 'E', 'B', '-',
633 'E', 'G', 'C', 'F' },
634};
635
David Hendricks0fa54152016-03-16 15:08:56 -0700636const struct nonspd_mem_info samsung_lpddr3_k4e8e304ed_egcc = {
David Hendricks6638f872015-11-04 14:52:02 -0800637 .dram_type = SPD_DRAM_TYPE_DDR3,
638 .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
639
640 .module_size_mbits = 8192,
641 .num_ranks = 2,
642 .device_width = 32,
643 .ddr_freq = { DDR_533 },
644
645 .module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
646 .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
647
David Hendricks6638f872015-11-04 14:52:02 -0800648 .part_num =
649 { 'K', '4', 'E', '8', 'E', '3', '0', '4', 'E', 'D', '-',
650 'E', 'G', 'C', 'C' },
651};
652
David Hendricks0fa54152016-03-16 15:08:56 -0700653const struct nonspd_mem_info samsung_lpddr3_k4e8e304ee_egce = {
David Hendricks6638f872015-11-04 14:52:02 -0800654 .dram_type = SPD_DRAM_TYPE_LPDDR3,
655 .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
656
657 .module_size_mbits = 8192,
658 .num_ranks = 2,
659 .device_width = 32,
660 .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800, DDR_933 },
661
662 .module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
663 .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
664
665 .part_num =
666 { 'K', '4', 'E', '8', 'E', '3', '0', '4', 'E', 'E', '-',
667 'E', 'G', 'C', 'E' },
668};
Vincent Palatin90af8e62016-05-20 12:12:49 -0700669
670const struct nonspd_mem_info samsung_lpddr3_k4e8e324eb_egcf = {
671 .dram_type = SPD_DRAM_TYPE_LPDDR3,
672 .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
673
674 .module_size_mbits = 8192,
675 .num_ranks = 2,
676 .device_width = 32,
677 .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800, DDR_933 },
678
679 .module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
680 .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
681
682 .part_num =
683 { 'K', '4', 'E', '8', 'E', '3', '2', '4', 'E', 'B', '-',
684 'E', 'G', 'C', 'F' },
685};
Ravi Sarawadi7ef277d2016-08-16 17:04:00 -0700686
Jack Rosenthal7f5861c2020-05-07 07:30:55 -0600687const struct nonspd_mem_info samsung_lpddr3_k4ebe304eb_egcf = {
688 .dram_type = SPD_DRAM_TYPE_LPDDR3,
689 .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
690
691 .module_size_mbits = 8192 * 8,
692 .num_ranks = 2,
693 .device_width = 64,
694 .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800, DDR_933 },
695
696 .module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
697 .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
698
699 .part_num = { 'K', '4', 'E', 'B', 'E', '3', '0', '4', 'E', 'B', '-',
700 'E', 'G', 'C', 'F' },
701};
702
Loop Wue0fa3212016-12-01 16:25:41 +0800703const struct nonspd_mem_info micron_lpddr3_mt52l256m32d1pf_107wtb = {
704 .dram_type = SPD_DRAM_TYPE_LPDDR3,
705 .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
706
707 .module_size_mbits = 8192,
708 .num_ranks = 1,
709 .device_width = 32,
710 .ddr_freq = { DDR_667, DDR_800, DDR_933 },
711
712 .module_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
713 .dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
714
715 .part_num =
716 { 'M', 'T', '5', '2', 'L', '2', '5', '6', 'M', '3', '2', 'D',
717 '1', 'P', 'F', '-', '1', '0', '7', 'W', 'T', ':', 'B' },
718};
719
Jack Rosenthal7bdaff92020-05-06 13:04:59 -0600720const struct nonspd_mem_info micron_lpddr3_mt52l256m32d1pf107 = {
721 .dram_type = SPD_DRAM_TYPE_LPDDR3,
722 .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
723
724 .module_size_mbits = 2048 * 8,
725 .num_ranks = 1,
726 .device_width = 64,
727 .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800, DDR_933 },
728
729 .module_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
730 .dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
731
732 .part_num = { 'M', 'T', '5', '2', 'L', '2', '5', '6', 'M', '3', '2',
733 'D', '1', 'P', 'F', '1', '0', '7' },
734};
735
Jack Rosenthal10611d32020-05-06 12:46:38 -0600736const struct nonspd_mem_info micron_lpddr3_mt52l256m32d1pf_10 = {
737 .dram_type = SPD_DRAM_TYPE_LPDDR3,
738 .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
739
740 .module_size_mbits = 2048 * 8,
741 .num_ranks = 1,
742 .device_width = 64,
743 .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800, DDR_933 },
744
745 .module_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
746 .dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
747
748 .part_num = { 'M', 'T', '5', '2', 'L', '2', '5', '6', 'M', '3', '2',
749 'D', '1', 'P', 'F', '-', '1', '0' },
750};
751
jiazi Yang5e3d5942017-04-05 22:30:45 -0400752const struct nonspd_mem_info micron_lpddr3_mt52l256m64d2pp_107wtb = {
753 .dram_type = SPD_DRAM_TYPE_LPDDR3,
754 .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
755
756 .module_size_mbits = 8192,
757 .num_ranks = 1,
758 .device_width = 32,
759 .ddr_freq = { DDR_667, DDR_800, DDR_933 },
760
761 .module_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
762 .dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
763
764 .part_num =
765 { 'M', 'T', '5', '2', 'L', '2', '5', '6', 'M', '6', '4', 'D',
766 '2', 'P', 'P', '-', '1', '0', '7', 'W', 'T', ':', 'B' },
767};
768
Loop Wue0fa3212016-12-01 16:25:41 +0800769const struct nonspd_mem_info micron_lpddr3_mt52l512m32d2pf_107wtb = {
770 .dram_type = SPD_DRAM_TYPE_LPDDR3,
771 .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
772
773 .module_size_mbits = 16384,
774 .num_ranks = 2,
775 .device_width = 32,
776 .ddr_freq = { DDR_667, DDR_800, DDR_933 },
777
778 .module_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
779 .dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
780
781 .part_num =
782 { 'M', 'T', '5', '2', 'L', '5', '1', '2', 'M', '3', '2', 'D',
783 '2', 'P', 'F', '-', '1', '0', '7', 'W', 'T', ':', 'B' },
784};
785
Jack Rosenthal1ca003d2020-05-07 09:04:54 -0600786const struct nonspd_mem_info micron_lpddr3_mt52l512m32d2pf_10 = {
787 .dram_type = SPD_DRAM_TYPE_LPDDR3,
788 .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
789
790 .module_size_mbits = 4096 * 8,
791 .num_ranks = 2,
792 .device_width = 64,
793 .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800, DDR_933 },
794
795 .module_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
796 .dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
797
798 .part_num = { 'M', 'T', '5', '2', 'L', '5', '1', '2', 'M', '3', '2',
799 'D', '2', 'P', 'F', '-', '1', '0' },
800};
801
Ravi Sarawadi7ef277d2016-08-16 17:04:00 -0700802static const struct nonspd_mem_info micron_lpddr4_mt53b256m32d1np = {
803 .dram_type = SPD_DRAM_TYPE_LPDDR4,
804
805 .module_size_mbits = 8192,
806 .num_ranks = 1,
807 .device_width = 32,
Philip Chen0bf30ae2019-04-22 21:11:54 -0700808 .ddr_freq = { DDR_667, DDR_800, DDR_933, DDR_1067, DDR_1200},
Ravi Sarawadi7ef277d2016-08-16 17:04:00 -0700809
810 .module_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
811 .dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
812
813 .part_num =
814 { 'M', 'T', '5', '3', 'B', '2', '5', '6', 'M', '3', '2', 'D',
815 '1', 'N', 'P'},
816};
817
818static const struct nonspd_mem_info micron_lpddr4_mt53b512m32d2np = {
819 .dram_type = SPD_DRAM_TYPE_LPDDR4,
820
821 .module_size_mbits = 16384,
822 .num_ranks = 2,
823 .device_width = 32,
Philip Chen0bf30ae2019-04-22 21:11:54 -0700824 .ddr_freq = { DDR_667, DDR_800, DDR_933, DDR_1067, DDR_1200},
Ravi Sarawadi7ef277d2016-08-16 17:04:00 -0700825
826 .module_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
827 .dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
828
829 .part_num =
830 { 'M', 'T', '5', '3', 'B', '5', '1', '2', 'M', '3', '2', 'D',
831 '2', 'N', 'P'},
832};
833
ren kuoc9202c92018-05-14 19:46:20 +0800834static const struct nonspd_mem_info micron_lpddr4_mt53e512m32d2np = {
835 .dram_type = SPD_DRAM_TYPE_LPDDR4,
836
837 .module_size_mbits = 16384,
838 .num_ranks = 2,
839 .device_width = 32,
Philip Chen0bf30ae2019-04-22 21:11:54 -0700840 .ddr_freq = { DDR_667, DDR_800, DDR_933, DDR_1067, DDR_1200},
ren kuoc9202c92018-05-14 19:46:20 +0800841
842 .module_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
843 .dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
844
845 .part_num =
846 { 'M', 'T', '5', '3', 'E', '5', '1', '2', 'M', '3', '2', 'D',
847 '2', 'N', 'P'},
848};
849
Kaka Niae6ece42019-02-26 09:55:57 +0800850const struct nonspd_mem_info micron_lpddr4x_mt53e1g32d4nq_046wte = {
851 .dram_type = SPD_DRAM_TYPE_LPDDR4X,
852
853 .module_size_mbits = 32768,
854 .num_ranks = 2,
855 .device_width = 32,
Philip Chen0bf30ae2019-04-22 21:11:54 -0700856 .ddr_freq = { DDR_800, DDR_1200, DDR_1600 },
Kaka Niae6ece42019-02-26 09:55:57 +0800857
858 .module_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
859 .dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
860
861 .part_num =
862 { 'M', 'T', '5', '3', 'E', '1', 'G', '3', '2', 'D', '4', 'N',
863 'Q', '-', '4', '6', 'W', 'T', ':', 'E'},
864};
865
Bob Moraguesfdcf0552020-04-23 14:50:16 -0700866const struct nonspd_mem_info micron_lpddr4x_mt53e1g32d2np_046wta = {
867 .dram_type = SPD_DRAM_TYPE_LPDDR4X,
868
869 .module_size_mbits = 32768,
870 .num_ranks = 1,
871 .device_width = 32,
872 .ddr_freq = { DDR_2133 },
873
874 .module_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
875 .dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
876
877 .part_num =
878 { 'M', 'T', '5', '3', 'E', '1', 'G', '3', '2', 'D', '2', 'N',
879 'P', '-', '4', '6', 'W', 'T', ':', 'A'},
880};
881
882const struct nonspd_mem_info micron_lpddr4x_mt53e2g32d4nq_046wta = {
883 .dram_type = SPD_DRAM_TYPE_LPDDR4X,
884
885 .module_size_mbits = 32768,
886 .num_ranks = 2,
887 .device_width = 32,
888 .ddr_freq = { DDR_2133 },
889
890 .module_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
891 .dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
892
893 .part_num =
894 { 'M', 'T', '5', '3', 'E', '2', 'G', '3', '2', 'D', '4', 'N',
895 'Q', '-', '4', '6', 'W', 'T', ':', 'A'},
896};
897
karen_wuc94b8d32020-07-16 14:54:14 +0800898const struct nonspd_mem_info micron_lpddr4x_mt53d1g32d4dt_046wtd = {
899 .dram_type = SPD_DRAM_TYPE_LPDDR4X,
900
901 .module_size_mbits = 32768,
902 .num_ranks = 2,
903 .device_width = 32,
904 .ddr_freq = { DDR_2133 },
905
906 .module_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
907 .dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
908
909 .part_num =
910 { 'M', 'T', '5', '3', 'D', '1', 'G', '3', '2', 'D', '4', 'D',
911 'T', '-', '4', '6', 'W', 'T', ':', 'D'},
912};
913
Hsin-Yi Wang4e357982019-06-04 16:54:59 +0800914const struct nonspd_mem_info micron_lpddr4x_mt29vzzzad8dqksl = {
915 .dram_type = SPD_DRAM_TYPE_LPDDR4X,
916
917 .module_size_mbits = 32768,
918 .num_ranks = 2,
919 .device_width = 32,
920 .ddr_freq = { DDR_800, DDR_1200, DDR_1600 },
921
922 .module_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
923 .dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
924
925 .part_num =
926 { 'M', 'T', '2', '9', 'V', 'Z', 'Z', 'Z', 'A', 'D', '8', 'D',
927 'Q', 'K', 'S', 'L'},
928};
929
Hsin-Yi Wangd62a29d2020-07-20 18:05:16 +0800930const struct nonspd_mem_info micron_lpddr4x_mt29vzzzad8gqfsl_046 = {
931 .dram_type = SPD_DRAM_TYPE_LPDDR4X,
932
933 .module_size_mbits = 32768,
934 .num_ranks = 2,
935 .device_width = 32,
936 .ddr_freq = { DDR_2133 },
937
938 .module_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
939 .dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
940
941 .part_num =
942 { 'M', 'T', '2', '9', 'V', 'Z', 'Z', 'Z', 'A', 'D', '8', 'G',
943 'Q', 'F', 'S', 'L', '-', '0', '4', '6'},
944};
945
946const struct nonspd_mem_info micron_lpddr4x_mt29vzzzbd9dqkpr_046 = {
947 .dram_type = SPD_DRAM_TYPE_LPDDR4X,
948
949 .module_size_mbits = 32768,
950 .num_ranks = 2,
951 .device_width = 32,
952 .ddr_freq = { DDR_2133 },
953
954 .module_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
955 .dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
956
957 .part_num =
958 { 'M', 'T', '2', '9', 'V', 'Z', 'Z', 'Z', 'B', 'D', '9', 'D',
959 'Q', 'K', 'P', 'R', '-', '0', '4', '6'},
960};
961
Philip Chencccc7042018-09-25 20:31:37 -0700962const struct nonspd_mem_info samsung_lpddr4_k3uh5h50mm_agcj = {
963 .dram_type = SPD_DRAM_TYPE_LPDDR4,
964
965 .module_size_mbits = 32768,
966 .num_ranks = 2,
967 .device_width = 32,
968 .ddr_freq = { DDR_1355 },
969
970 .module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
971 .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
972
973 .part_num =
974 { 'K', '3', 'U', 'H', '5', 'H', '5', '0', 'M', 'M', '-',
975 'A', 'G', 'C', 'J' },
976};
977
Ravi Sarawadi7ef277d2016-08-16 17:04:00 -0700978static const struct nonspd_mem_info samsung_lpddr4_k4f6e304hb_mgcj = {
979 .dram_type = SPD_DRAM_TYPE_LPDDR4,
980
981 .module_size_mbits = 16384,
982 .num_ranks = 2,
983 .device_width = 32,
Philip Chen0bf30ae2019-04-22 21:11:54 -0700984 .ddr_freq = { DDR_667, DDR_800, DDR_933, DDR_1067, DDR_1200},
Ravi Sarawadi7ef277d2016-08-16 17:04:00 -0700985
986 .module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
987 .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
988
989 .part_num =
990 { 'K', '4', 'F', '6', 'E', '3', '0', '4', 'H', 'B', '-',
991 'M', 'G', 'C', 'J' },
992};
993
ren kuo500c9c62018-05-24 17:57:50 +0800994static const struct nonspd_mem_info samsung_lpddr4_k4f6e3s4hm_mgcj = {
995 .dram_type = SPD_DRAM_TYPE_LPDDR4,
996
997 .module_size_mbits = 16384,
998 .num_ranks = 1,
999 .device_width = 32,
Philip Chen0bf30ae2019-04-22 21:11:54 -07001000 .ddr_freq = { DDR_667, DDR_800, DDR_933, DDR_1067, DDR_1200},
ren kuo500c9c62018-05-24 17:57:50 +08001001
1002 .module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
1003 .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
1004
1005 .part_num =
1006 { 'K', '4', 'F', '6', 'E', '3', 'S', '4', 'H', 'M', '-',
1007 'M', 'G', 'C', 'J' },
1008};
1009
Ravi Sarawadi7ef277d2016-08-16 17:04:00 -07001010static const struct nonspd_mem_info samsung_lpddr4_k4f8e304hb_mgcj = {
1011 .dram_type = SPD_DRAM_TYPE_LPDDR4,
1012
1013 .module_size_mbits = 8192,
1014 .num_ranks = 1,
1015 .device_width = 32,
Philip Chen0bf30ae2019-04-22 21:11:54 -07001016 .ddr_freq = { DDR_667, DDR_800, DDR_933, DDR_1067, DDR_1200},
Ravi Sarawadi7ef277d2016-08-16 17:04:00 -07001017
1018 .module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
1019 .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
1020
1021 .part_num =
1022 { 'K', '4', 'F', '8', 'E', '3', '0', '4', 'H', 'B', '-',
1023 'M', 'G', 'C', 'J' },
1024};
1025
Kevin Chiucba66122020-07-14 20:08:52 +08001026static const struct nonspd_mem_info samsung_lpddr4_k4f8e3s4hd_mgcl = {
1027 .dram_type = SPD_DRAM_TYPE_LPDDR4,
1028
1029 .module_size_mbits = 8192,
1030 .num_ranks = 1,
1031 .device_width = 32,
1032 .ddr_freq = { DDR_667, DDR_800, DDR_933, DDR_1067, DDR_1200},
1033
1034 .module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
1035 .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
1036
1037 .part_num =
1038 { 'K', '4', 'F', '8', 'E', '3', 'S', '4', 'H', 'D', '-',
1039 'M', 'G', 'C', 'L' },
1040};
1041
Hsin-Yi Wang12ebb282019-07-05 12:31:10 +08001042const struct nonspd_mem_info samsung_lpddr4x_kmdh6001da_b422 = {
1043 .dram_type = SPD_DRAM_TYPE_LPDDR4X,
1044
1045 .module_size_mbits = 32768,
1046 .num_ranks = 2,
1047 .device_width = 32,
1048 .ddr_freq = { DDR_667, DDR_800, DDR_933, DDR_1067, DDR_1200},
1049
1050 .module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
1051 .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
1052
1053 .part_num =
1054 { 'K', 'M', 'D', 'H', '6', '0', '0', '1', 'D', 'A', '-',
1055 'B', '4', '2', '2' },
1056};
1057
Hsin-Yi Wang4e357982019-06-04 16:54:59 +08001058const struct nonspd_mem_info samsung_lpddr4x_kmdp6001da_b425 = {
1059 .dram_type = SPD_DRAM_TYPE_LPDDR4X,
1060
1061 .module_size_mbits = 32768,
1062 .num_ranks = 2,
1063 .device_width = 32,
1064 .ddr_freq = { DDR_667, DDR_800, DDR_933, DDR_1067, DDR_1200},
1065
1066 .module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
1067 .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
1068
1069 .part_num =
1070 { 'K', 'M', 'D', 'P', '6', '0', '0', '1', 'D', 'A', '-',
1071 'B', '4', '2', '5' },
1072};
1073
Hsin-Yi Wang12ebb282019-07-05 12:31:10 +08001074const struct nonspd_mem_info samsung_lpddr4x_kmdv6001da_b620 = {
1075 .dram_type = SPD_DRAM_TYPE_LPDDR4X,
1076
1077 .module_size_mbits = 32768,
1078 .num_ranks = 2,
1079 .device_width = 32,
1080 .ddr_freq = { DDR_667, DDR_800, DDR_933, DDR_1067, DDR_1200},
1081
1082 .module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
1083 .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
1084
1085 .part_num =
1086 { 'K', 'M', 'D', 'V', '6', '0', '0', '1', 'D', 'A', '-',
1087 'B', '6', '2', '0' },
1088};
1089
1090const struct nonspd_mem_info samsung_lpddr4x_k4ube3d4am_mgcj = {
1091 .dram_type = SPD_DRAM_TYPE_LPDDR4X,
1092
1093 .module_size_mbits = 32768,
1094 .num_ranks = 2,
1095 .device_width = 32,
1096 .ddr_freq = { DDR_667, DDR_800, DDR_933, DDR_1067, DDR_1200},
1097
1098 .module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
1099 .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
1100
1101 .part_num =
1102 { 'K', '4', 'U', 'B', 'E', '3', 'D', '4', 'A', 'M', '-',
1103 'M', 'G', 'C', 'J' },
1104};
1105
cherish8851df02019-09-01 14:35:55 +08001106const struct nonspd_mem_info samsung_lpddr4x_k4ube3d4aa_mgcl = {
1107 .dram_type = SPD_DRAM_TYPE_LPDDR4X,
1108
1109 .module_size_mbits = 32768,
1110 .num_ranks = 2,
1111 .device_width = 32,
1112 .ddr_freq = { DDR_667, DDR_800, DDR_933, DDR_1067, DDR_1200},
1113
1114 .module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
1115 .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
1116
1117 .part_num =
1118 { 'K', '4', 'U', 'B', 'E', '3', 'D', '4', 'A', 'A', '-',
1119 'M', 'G', 'C', 'L' },
1120};
1121
Ravi Sarawadi7ef277d2016-08-16 17:04:00 -07001122static const struct nonspd_mem_info samsung_lpddr4_k4f6e304hb_mgch = {
1123 .dram_type = SPD_DRAM_TYPE_LPDDR4,
1124
1125 .module_size_mbits = 8192,
1126 .num_ranks = 1,
1127 .device_width = 32,
Philip Chen0bf30ae2019-04-22 21:11:54 -07001128 .ddr_freq = { DDR_667, DDR_800, DDR_933, DDR_1067, DDR_1200},
Ravi Sarawadi7ef277d2016-08-16 17:04:00 -07001129
1130 .module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
1131 .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
1132
1133 .part_num =
1134 { 'K', '4', 'F', '6', 'E', '3', '0', '4', 'H', 'B', '-',
1135 'M', 'G', 'C', 'H' },
1136};
1137
Kaka Ni9db5d8a2019-07-05 12:13:33 +08001138const struct nonspd_mem_info sandisk_lpddr4x_sdada4cr_128g = {
1139 .dram_type = SPD_DRAM_TYPE_LPDDR4X,
1140
1141 .module_size_mbits = 32768,
1142 .num_ranks = 2,
1143 .device_width = 32,
1144 .ddr_freq = { DDR_667, DDR_800, DDR_933, DDR_1067, DDR_1200},
1145
1146 .module_mfg_id = { .msb = 0x45, .lsb = 0x00 },
1147 .dram_mfg_id = { .msb = 0x45, .lsb = 0x00 },
1148
1149 .part_num =
1150 { 'S', 'D', 'A', 'D', 'A', '4', 'C', 'R', '-', '1', '2',
1151 '8', 'G' },
1152};
1153
1154
Marco Chena18bbb22018-08-13 16:10:55 +08001155// This one is reserved for storing mem info from SMBIOS if no explicit entry
1156// was added above.
1157static struct nonspd_mem_info part_extracted_from_smbios = {
1158 .part_num =
1159 { 'U', 'N', 'P', 'R', 'O', 'V', 'I', 'S', 'I', 'O', 'N', 'E', 'D'},
1160};
1161
Ravi Sarawadi7ef277d2016-08-16 17:04:00 -07001162static const struct nonspd_mem_info *nospdmemory[] = {
1163 &elpida_lpddr3_edfa164a2ma_jd_f,
1164 &elpida_lpddr3_f8132a3ma_gd_f,
1165 &elpida_lpddr3_fa232a2ma_gc_f,
1166 &hynix_ddr3l_h5tc4g63afr_pba,
1167 &hynix_ddr3l_h5tc4g63cfr_pba,
Zheng Pan56c19e52018-10-23 17:01:11 -07001168 &hynix_ddr3l_h5tc4g63efr_rda,
Ravi Sarawadi7ef277d2016-08-16 17:04:00 -07001169 &hynix_lpddr3_h9ccnnn8gtmlar_nud,
Jack Rosenthal956a5b42020-05-06 14:26:32 -06001170 &hynix_lpddr3_h9ccnnn8jtblar_nud,
Milton Chiang5664fe32016-11-29 14:59:49 +08001171 &hynix_lpddr3_h9ccnnnbjtalar_nud,
Ravi Sarawadi7ef277d2016-08-16 17:04:00 -07001172 &hynix_lpddr3_h9ccnnnbjtmlar_nud,
Jack Rosenthal73a32f32020-05-07 08:24:48 -06001173 &hynix_lpddr3_h9ccnnncltmlar_nud,
Ravi Sarawadi7ef277d2016-08-16 17:04:00 -07001174 &hynix_ddr3l_h5tc8g63amr_pba,
1175 &hynix_lpddr3_h9ccnnnbptblbr_nud,
1176 &hynix_lpddr3_h9ccnnnbltblar_nud,
Bob Moraguesfdcf0552020-04-23 14:50:16 -07001177 &hynix_lpddr3_h9ccnnnbktmlbr_ntd,
Kevin Chiu55250dd2016-11-08 17:21:23 +08001178 &hynix_lpddr4_h9hcnnn8kumlhr,
1179 &hynix_lpddr4_h9hcnnnbpumlhr,
Hsin-Yi, Wangafcacfb2019-01-17 19:23:10 +08001180 &hynix_lpddr4x_h9hcnnncpmalhr_nee,
Eason Lina80ba0a2020-07-15 16:58:24 +08001181 &hynix_lpddr4x_h9hcnnncpmmlxr_nee,
Jack Rosenthal7bdaff92020-05-06 13:04:59 -06001182 &micron_lpddr3_mt52l256m32d1pf107,
Jack Rosenthal10611d32020-05-06 12:46:38 -06001183 &micron_lpddr3_mt52l256m32d1pf_10,
Marco Chena18bbb22018-08-13 16:10:55 +08001184 &micron_lpddr3_mt52l256m32d1pf_107wtb,
1185 &micron_lpddr3_mt52l256m64d2pp_107wtb,
1186 &micron_lpddr3_mt52l512m32d2pf_107wtb,
Jack Rosenthal1ca003d2020-05-07 09:04:54 -06001187 &micron_lpddr3_mt52l512m32d2pf_10,
Ravi Sarawadi7ef277d2016-08-16 17:04:00 -07001188 &micron_lpddr4_mt53b256m32d1np,
1189 &micron_lpddr4_mt53b512m32d2np,
ren kuoc9202c92018-05-14 19:46:20 +08001190 &micron_lpddr4_mt53e512m32d2np,
Hsin-Yi Wang4e357982019-06-04 16:54:59 +08001191 &micron_lpddr4x_mt29vzzzad8dqksl,
Hsin-Yi Wangd62a29d2020-07-20 18:05:16 +08001192 &micron_lpddr4x_mt29vzzzad8gqfsl_046,
1193 &micron_lpddr4x_mt29vzzzbd9dqkpr_046,
Kaka Niae6ece42019-02-26 09:55:57 +08001194 &micron_lpddr4x_mt53e1g32d4nq_046wte,
Bob Moraguesfdcf0552020-04-23 14:50:16 -07001195 &micron_lpddr4x_mt53e1g32d2np_046wta,
1196 &micron_lpddr4x_mt53e2g32d4nq_046wta,
karen_wuc94b8d32020-07-16 14:54:14 +08001197 &micron_lpddr4x_mt53d1g32d4dt_046wtd,
Ravi Sarawadi7ef277d2016-08-16 17:04:00 -07001198 &micron_mt41k256m16ha,
Milton Chiang5664fe32016-11-29 14:59:49 +08001199 &micron_mt52l256m32d1pf,
1200 &micron_mt52l512m32d2pf,
Ravi Sarawadi7ef277d2016-08-16 17:04:00 -07001201 &nanya_ddr3l_nt5cc256m16dp_di,
Zheng Pan56c19e52018-10-23 17:01:11 -07001202 &nanya_ddr3l_nt5cc256m16er_ek,
Ravi Sarawadi7ef277d2016-08-16 17:04:00 -07001203 &samsung_k4b4g1646d,
1204 &samsung_k4b4g1646e,
Zheng Pan56c19e52018-10-23 17:01:11 -07001205 &samsung_k4b4g1646e_byma,
Ravi Sarawadi7ef277d2016-08-16 17:04:00 -07001206 &samsung_ddr3l_k4b4g1646d_byk0,
1207 &samsung_ddr3l_k4b4g1646q_hyk0,
1208 &samsung_ddr3l_k4b8g1646q_myk0,
1209 &samsung_lpddr3_k3qf2f20em_agce,
1210 &samsung_lpddr3_k4e6e304eb_egce,
Jack Rosenthal6b99a832020-05-06 15:34:10 -06001211 &samsung_lpddr3_k4e6e304ec_egcf,
Ravi Sarawadi7ef277d2016-08-16 17:04:00 -07001212 &samsung_lpddr3_k4e6e304ee_egce,
Jack Rosenthal4eccd7d2020-05-06 14:05:15 -06001213 &samsung_lpddr3_k4e6e304ee_egcf,
Ravi Sarawadi7ef277d2016-08-16 17:04:00 -07001214 &samsung_lpddr3_k4e6e304eb_egcf,
1215 &samsung_lpddr3_k4e8e304ed_egcc,
1216 &samsung_lpddr3_k4e8e304ee_egce,
1217 &samsung_lpddr3_k4e8e324eb_egcf,
Jack Rosenthal7f5861c2020-05-07 07:30:55 -06001218 &samsung_lpddr3_k4ebe304eb_egcf,
Philip Chencccc7042018-09-25 20:31:37 -07001219 &samsung_lpddr4_k3uh5h50mm_agcj,
Ravi Sarawadi7ef277d2016-08-16 17:04:00 -07001220 &samsung_lpddr4_k4f6e304hb_mgch,
1221 &samsung_lpddr4_k4f6e304hb_mgcj,
ren kuo500c9c62018-05-24 17:57:50 +08001222 &samsung_lpddr4_k4f6e3s4hm_mgcj,
Ravi Sarawadi7ef277d2016-08-16 17:04:00 -07001223 &samsung_lpddr4_k4f8e304hb_mgcj,
Kevin Chiucba66122020-07-14 20:08:52 +08001224 &samsung_lpddr4_k4f8e3s4hd_mgcl,
Hsin-Yi Wang12ebb282019-07-05 12:31:10 +08001225 &samsung_lpddr4x_kmdh6001da_b422,
Hsin-Yi Wang4e357982019-06-04 16:54:59 +08001226 &samsung_lpddr4x_kmdp6001da_b425,
Hsin-Yi Wang12ebb282019-07-05 12:31:10 +08001227 &samsung_lpddr4x_kmdv6001da_b620,
1228 &samsung_lpddr4x_k4ube3d4am_mgcj,
cherish8851df02019-09-01 14:35:55 +08001229 &samsung_lpddr4x_k4ube3d4aa_mgcl,
Hsin-Yi Wang12ebb282019-07-05 12:31:10 +08001230 &sandisk_lpddr4x_sdada4cr_128g
Ravi Sarawadi7ef277d2016-08-16 17:04:00 -07001231};
1232
Marco Chena18bbb22018-08-13 16:10:55 +08001233static int transfer_speed_from_smbios_to_nonspd_mem_info(
1234 struct smbios_table *table,
1235 struct nonspd_mem_info *info)
1236{
1237 for (int index = DDR_333; index < DDR_FREQ_MAX; index++) {
1238 if (table->data.mem_device.speed == atoi(ddr_freq_prettyprint[index])) {
1239 info->ddr_freq[0] = index;
1240 return 0;
1241 }
1242 }
1243
1244 lprintf(LOG_ERR, "%s: mem speed %hu in SMBIOS is out of range.",
1245 __func__, table->data.mem_device.speed);
1246 return -1;
1247}
1248
Jack Rosenthale279bb22020-05-15 17:46:55 -06001249static enum spd_dram_type map_smbios_mem_type_to_spd(struct smbios_table *table)
Furquan Shaikh8866b2c2018-11-29 17:56:19 -08001250{
1251 switch (table->data.mem_device.type) {
Furquan Shaikh8866b2c2018-11-29 17:56:19 -08001252 case SMBIOS_MEMORY_TYPE_DDR3:
1253 return SPD_DRAM_TYPE_DDR3;
1254 case SMBIOS_MEMORY_TYPE_DDR4:
1255 return SPD_DRAM_TYPE_DDR4;
Paul Fagerburg1f3997c2019-05-17 09:31:29 -06001256 case SMBIOS_MEMORY_TYPE_LPDDR3:
1257 return SPD_DRAM_TYPE_LPDDR3;
Furquan Shaikh8866b2c2018-11-29 17:56:19 -08001258 case SMBIOS_MEMORY_TYPE_LPDDR4:
1259 return SPD_DRAM_TYPE_LPDDR4;
1260 default:
1261 lprintf(LOG_ERR, "%s: Unknown SMBIOS memory type: %d\n",
1262 __func__, table->data.mem_device.type);
1263 return 0;
1264 }
1265}
1266
Marco Chena18bbb22018-08-13 16:10:55 +08001267static int extract_mem_info_from_smbios(
1268 struct smbios_table *table,
1269 struct nonspd_mem_info *info)
1270{
1271 const char *smbios_part_num;
Marco Chen05511cb2018-10-01 08:35:37 +08001272 size_t smbios_part_num_len, max_part_num_len;
Marco Chena18bbb22018-08-13 16:10:55 +08001273 uint32_t size;
1274
Marco Chen05511cb2018-10-01 08:35:37 +08001275 max_part_num_len = sizeof(info->part_num) - 1;
Marco Chena18bbb22018-08-13 16:10:55 +08001276 smbios_part_num = table->string[table->data.mem_device.part_number];
Marco Chen05511cb2018-10-01 08:35:37 +08001277 smbios_part_num_len = strlen(smbios_part_num);
Marco Chena18bbb22018-08-13 16:10:55 +08001278
1279 if (!smbios_part_num_len ||
Marco Chen05511cb2018-10-01 08:35:37 +08001280 smbios_part_num_len > max_part_num_len) {
Marco Chena18bbb22018-08-13 16:10:55 +08001281 lprintf(LOG_ERR, "%s: SMBIOS Memory info table: part num is missing. "
1282 "Or len of part number %lu is larger then buffer %lu."
1283 , __func__, (unsigned long)smbios_part_num_len,
Marco Chen05511cb2018-10-01 08:35:37 +08001284 (unsigned long)max_part_num_len);
Marco Chena18bbb22018-08-13 16:10:55 +08001285 return -1;
1286 }
1287
1288 size = (table->data.mem_device.size & 0x7fff) * 8;
1289 info->module_size_mbits =
1290 (table->data.mem_device.size & 0x8000 ? size * 1024 : size);
1291
Marco Chen05511cb2018-10-01 08:35:37 +08001292 strncpy((char *)info->part_num, smbios_part_num, max_part_num_len);
Furquan Shaikh8866b2c2018-11-29 17:56:19 -08001293
1294 info->dram_type = map_smbios_mem_type_to_spd(table);
Francois Toguoce08eb02019-02-04 17:34:55 -08001295 info->num_ranks = table->data.mem_device.attributes & 0xf;
1296 info->device_width = table->data.mem_device.data_width;
Furquan Shaikh8866b2c2018-11-29 17:56:19 -08001297
Marco Chena18bbb22018-08-13 16:10:55 +08001298 return transfer_speed_from_smbios_to_nonspd_mem_info(table, info);
1299}
1300
Edward O'Callaghan36f667d2020-07-07 12:25:43 +10001301int spd_set_nonspd_info(struct platform_intf *intf, int dimm,
Ravi Sarawadi7ef277d2016-08-16 17:04:00 -07001302 const struct nonspd_mem_info **info)
1303{
Edward O'Callaghan36f667d2020-07-07 12:25:43 +10001304 int index;
Ravi Sarawadi7ef277d2016-08-16 17:04:00 -07001305 struct smbios_table table;
1306
Jack Rosenthal248b3c62020-05-14 20:29:48 -06001307 if (smbios_find_table(intf, SMBIOS_TYPE_MEMORY, dimm, &table) < 0) {
Ravi Sarawadi7ef277d2016-08-16 17:04:00 -07001308 lprintf(LOG_ERR, "%s: SMBIOS Memory info table missing\n"
1309 , __func__);
1310 return -1;
1311 }
1312
1313 for (index = 0; index < ARRAY_SIZE(nospdmemory); index++) {
1314 if (!strncmp(table.string[table.data.mem_device.part_number],
Brian Norrisd7384fb2018-04-30 11:05:23 -07001315 (const char *)nospdmemory[index]->part_num,
Ravi Sarawadi7ef277d2016-08-16 17:04:00 -07001316 sizeof(nospdmemory[index]->part_num))) {
1317 *info = nospdmemory[index];
1318 break;
1319 }
1320 }
1321
Marco Chena18bbb22018-08-13 16:10:55 +08001322 if (index < ARRAY_SIZE(nospdmemory)) {
1323 return 0;
1324 }
1325
1326 // memory device from SMBIOS is mapped into a nonspd_mem_info.
1327 if (extract_mem_info_from_smbios(&table, &part_extracted_from_smbios)) {
Ravi Sarawadi7ef277d2016-08-16 17:04:00 -07001328 return -1;
1329 }
1330
Marco Chena18bbb22018-08-13 16:10:55 +08001331 *info = &part_extracted_from_smbios;
1332
Ravi Sarawadi7ef277d2016-08-16 17:04:00 -07001333 return 0;
1334}