David Hendricks | 6638f87 | 2015-11-04 14:52:02 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2015, Google Inc. |
| 3 | * All rights reserved. |
| 4 | * |
| 5 | * Redistribution and use in source and binary forms, with or without |
| 6 | * modification, are permitted provided that the following conditions are |
| 7 | * met: |
| 8 | * |
| 9 | * * Redistributions of source code must retain the above copyright |
| 10 | * notice, this list of conditions and the following disclaimer. |
| 11 | * * Redistributions in binary form must reproduce the above |
| 12 | * copyright notice, this list of conditions and the following |
| 13 | * disclaimer in the documentation and/or other materials provided |
| 14 | * with the distribution. |
| 15 | * * Neither the name of Google Inc. nor the names of its |
| 16 | * contributors may be used to endorse or promote products derived |
| 17 | * from this software without specific prior written permission. |
| 18 | * |
| 19 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS |
| 20 | * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT |
| 21 | * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR |
| 22 | * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT |
| 23 | * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, |
| 24 | * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT |
| 25 | * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, |
| 26 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY |
| 27 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT |
| 28 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
| 29 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
| 30 | */ |
| 31 | |
| 32 | #include "lib/nonspd.h" |
| 33 | |
| 34 | const struct nonspd_mem_info elpida_8gbit_lpddr3_edfa164a2ma_jd_f = { |
| 35 | .dram_type = SPD_DRAM_TYPE_LPDDR3, |
| 36 | .module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED, |
| 37 | |
| 38 | .module_size_mbits = 8192, |
| 39 | .num_ranks = 2, |
| 40 | .device_width = 32, |
| 41 | .ddr_freq = { DDR_333, DDR_400, DDR_533, DDR_667, DDR_800, DDR_933 }, |
| 42 | |
| 43 | .module_mfg_id = { .msb = 0x2c, .lsb = 0x80 }, |
| 44 | .dram_mfg_id = { .msb = 0x2c, .lsb = 0x80 }, |
| 45 | |
| 46 | .part_num = |
| 47 | { 'E', 'D', 'F', 'A', '1', '6', '4', 'A', '2', 'M', 'A', '-', |
| 48 | 'J', 'D', '-', 'F',}, |
| 49 | }; |
| 50 | |
| 51 | const struct nonspd_mem_info elpida_8gbit_lpddr3_f8132a3ma_gd_f = { |
| 52 | .dram_type = SPD_DRAM_TYPE_LPDDR3, |
| 53 | .module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED, |
| 54 | |
| 55 | .module_size_mbits = 8192, |
| 56 | .num_ranks = 2, |
| 57 | .device_width = 32, |
| 58 | .ddr_freq = { DDR_333, DDR_400, DDR_533, DDR_667, DDR_800 }, |
| 59 | |
| 60 | .module_mfg_id = { .msb = 0x2c, .lsb = 0x80 }, |
| 61 | .dram_mfg_id = { .msb = 0x2c, .lsb = 0x80 }, |
| 62 | |
| 63 | .part_num = |
| 64 | { 'F', '8', '1', '3', '2', 'A', '3', 'M', 'A', '-', 'G', 'D', |
| 65 | '-', 'F',}, |
| 66 | }; |
| 67 | |
| 68 | const struct nonspd_mem_info elpida_16gbit_lpddr3_fa232a2ma_gc_f = { |
| 69 | .dram_type = SPD_DRAM_TYPE_LPDDR3, |
| 70 | .module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED, |
| 71 | |
| 72 | .module_size_mbits = 16384, |
| 73 | .num_ranks = 2, |
| 74 | .device_width = 32, |
| 75 | .ddr_freq = { DDR_333, DDR_400, DDR_533, DDR_667, DDR_800 }, |
| 76 | |
| 77 | .module_mfg_id = { .msb = 0x2c, .lsb = 0x80 }, |
| 78 | .dram_mfg_id = { .msb = 0x2c, .lsb = 0x80 }, |
| 79 | |
| 80 | .part_num = |
| 81 | { 'F', 'A', '2', '3', '2', 'A', '2', 'M', 'A', '-', 'G', 'C', |
| 82 | '-', 'F',}, |
| 83 | }; |
| 84 | |
| 85 | const struct nonspd_mem_info hynix_4gbit_ddr3l_h5tc4g63afr_pba = { |
| 86 | .dram_type = SPD_DRAM_TYPE_DDR3, |
| 87 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 88 | |
| 89 | .module_size_mbits = 4096, |
| 90 | .num_ranks = 1, |
| 91 | .device_width = 16, |
| 92 | .ddr_freq = { DDR_333, DDR_400, DDR_533, DDR_667, DDR_800 }, |
| 93 | |
| 94 | .module_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 95 | .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 96 | |
| 97 | .serial_num = { 0, 0, 0, 0 }, |
| 98 | .part_num = |
| 99 | { 'H', '5', 'T', 'C', '4', 'G', '6', '3', 'A', 'F', 'R', '-', |
| 100 | 'P', 'B', 'A'}, |
| 101 | }; |
| 102 | |
| 103 | const struct nonspd_mem_info hynix_4gbit_ddr3l_h5tc4g63cfr_pba = { |
| 104 | .dram_type = SPD_DRAM_TYPE_DDR3, |
| 105 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 106 | |
| 107 | .module_size_mbits = 4096, |
| 108 | .num_ranks = 1, |
| 109 | .device_width = 16, |
| 110 | .ddr_freq = { DDR_333, DDR_400, DDR_533, DDR_667, DDR_800 }, |
| 111 | |
| 112 | .module_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 113 | .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 114 | |
| 115 | .serial_num = { 0, 0, 0, 0 }, |
| 116 | .part_num = |
| 117 | { 'H', '5', 'T', 'C', '4', 'G', '6', '3', 'C', 'F', 'R', '-', |
| 118 | 'P', 'B', 'A'}, |
| 119 | }; |
| 120 | |
| 121 | const struct nonspd_mem_info hynix_2gbit_lpddr3_h9ccnnn8gtmlar_nud = { |
| 122 | .dram_type = SPD_DRAM_TYPE_LPDDR3, |
| 123 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 124 | |
| 125 | .module_size_mbits = 8192, |
| 126 | .num_ranks = 1, |
| 127 | .device_width = 32, |
| 128 | .ddr_freq = { DDR_333, DDR_400, DDR_533, DDR_667, DDR_800 }, |
| 129 | |
| 130 | .module_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 131 | .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 132 | |
| 133 | .part_num = |
| 134 | { 'H', '9', 'C', 'C', 'N', 'N', 'N', '8', 'G', 'T', 'M', 'L', |
| 135 | 'A', 'R', '-', 'N', 'U', 'D',}, |
| 136 | }; |
| 137 | |
| 138 | const struct nonspd_mem_info hynix_4gbit_lpddr3_h9ccnnnbjtmlar_nud = { |
| 139 | .dram_type = SPD_DRAM_TYPE_LPDDR3, |
| 140 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 141 | |
| 142 | .module_size_mbits = 16384, |
| 143 | .num_ranks = 2, |
| 144 | .device_width = 32, |
| 145 | .ddr_freq = { DDR_333, DDR_400, DDR_533, DDR_667, DDR_800 }, |
| 146 | |
| 147 | .module_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 148 | .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 149 | |
| 150 | .part_num = |
| 151 | { 'H', '9', 'C', 'C', 'N', 'N', 'N', 'B', 'J', 'T', 'M', 'L', |
| 152 | 'A', 'R', '-', 'N', 'U', 'D',}, |
| 153 | }; |
| 154 | |
| 155 | const struct nonspd_mem_info hynix_8gbit_ddr3l_h5tc8g63amr_pba = { |
| 156 | .dram_type = SPD_DRAM_TYPE_DDR3, |
| 157 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 158 | .module_size_mbits = 8192, |
| 159 | .num_ranks = 2, |
| 160 | .device_width = 16, |
| 161 | .ddr_freq = { DDR_333, DDR_400, DDR_533, DDR_667, DDR_800 }, |
| 162 | |
| 163 | .module_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 164 | .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 165 | |
| 166 | .serial_num = { 0, 0, 0, 0 }, |
| 167 | .part_num = |
| 168 | { 'H', '5', 'T', 'C', '8', 'G', '6', '3', 'A', 'M', 'R', '-', |
| 169 | 'P', 'B', 'A' }, |
| 170 | }; |
| 171 | |
| 172 | const struct nonspd_mem_info hynix_8gbit_lpddr3_h9ccnnn8gtmlar_nud = { |
| 173 | .dram_type = SPD_DRAM_TYPE_LPDDR3, |
| 174 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 175 | |
| 176 | .module_size_mbits = 16384, |
| 177 | .num_ranks = 1, |
| 178 | .device_width = 32, |
| 179 | .ddr_freq = { DDR_533, DDR_667, DDR_800 }, |
| 180 | |
| 181 | .module_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 182 | .dram_mfg_id = { .msb = 0xad, .lsb = 0x80 }, |
| 183 | |
| 184 | .part_num = |
| 185 | { 'H', '9', 'C', 'C', 'N', 'N', 'N', '8', 'G', 'T', 'M', 'L', |
| 186 | 'A', 'R', '-', 'N', 'U', 'D',}, |
| 187 | }; |
| 188 | |
| 189 | const struct nonspd_mem_info micron_mt41k256m16ha = { |
| 190 | .dram_type = SPD_DRAM_TYPE_DDR3, |
| 191 | .module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED, |
| 192 | |
| 193 | .module_size_mbits = 4096, |
| 194 | .num_ranks = 1, |
| 195 | .device_width = 16, |
| 196 | .ddr_freq = { DDR_533, DDR_667, DDR_800 }, |
| 197 | |
| 198 | .module_mfg_id = { .msb = 0x2c, .lsb = 0x00 }, |
| 199 | .dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 }, |
| 200 | |
| 201 | .serial_num = { 0, 0, 0, 0 }, |
| 202 | .part_num = { 'M', 'T', '4', '1', 'K', '2', '5', '6', 'M', |
| 203 | '1', '6', 'H', 'A', '-', '1', '2', '5' }, |
| 204 | }; |
| 205 | |
David Hendricks | 9730324 | 2015-11-11 14:41:40 -0800 | [diff] [blame^] | 206 | const struct nonspd_mem_info nanya_ddr3l_nt5cc256m16dp_di = { |
| 207 | .dram_type = SPD_DRAM_TYPE_DDR3, |
| 208 | .module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED, |
| 209 | |
| 210 | .module_size_mbits = 4096, |
| 211 | .num_ranks = 1, |
| 212 | .device_width = 16, |
| 213 | /* CL = 11, CWL = 8, min = 1.25ns, max <1.5ns */ |
| 214 | .ddr_freq = { DDR_667, DDR_800 }, |
| 215 | .module_mfg_id = { .msb = 0x0b, .lsb = 0x03 }, |
| 216 | .dram_mfg_id = { .msb = 0x0b, .lsb = 0x03 }, |
| 217 | |
| 218 | .serial_num = { 0, 0, 0, 0 }, |
| 219 | .part_num = { 'N', 'T', '5', 'C', 'C', '2', '5', '6', |
| 220 | 'M', '1', '6', 'D', 'P', '-', 'D', 'I' }, |
| 221 | }; |
| 222 | |
David Hendricks | 6638f87 | 2015-11-04 14:52:02 -0800 | [diff] [blame] | 223 | const struct nonspd_mem_info samsung_k4b4g1646d = { |
| 224 | .dram_type = SPD_DRAM_TYPE_DDR3, |
| 225 | .module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED, |
| 226 | |
| 227 | .module_size_mbits = 4096, |
| 228 | .num_ranks = 1, |
| 229 | .device_width = 16, |
| 230 | .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800 }, |
| 231 | |
| 232 | .module_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 233 | .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 234 | |
| 235 | .serial_num = { 0, 0, 0, 0 }, |
| 236 | .part_num = |
| 237 | { 'K', '4', 'B', '4', 'G', '1', '6', '4', '6', 'D', |
| 238 | '-', 'B', 'Y', 'K', '0' }, |
| 239 | }; |
| 240 | |
| 241 | const struct nonspd_mem_info samsung_k4b4g1646e = { |
| 242 | .dram_type = SPD_DRAM_TYPE_DDR3, |
| 243 | .module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED, |
| 244 | |
| 245 | .module_size_mbits = 4096, |
| 246 | .num_ranks = 1, |
| 247 | .device_width = 16, |
| 248 | .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800 }, |
| 249 | |
| 250 | .module_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 251 | .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 252 | |
| 253 | .serial_num = { 0, 0, 0, 0 }, |
| 254 | .part_num = |
| 255 | { 'K', '4', 'B', '4', 'G', '1', '6', '4', '6', 'E', |
| 256 | '-', 'B', 'Y', 'K', '0' }, |
| 257 | }; |
| 258 | |
| 259 | const struct nonspd_mem_info samsung_4gbit_ddr3l_k4b4g1646d_byk0 = { |
| 260 | .dram_type = SPD_DRAM_TYPE_DDR3, |
| 261 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 262 | |
| 263 | .module_size_mbits = 4096, |
| 264 | .num_ranks = 1, |
| 265 | .device_width = 16, |
| 266 | .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800 }, |
| 267 | |
| 268 | .module_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 269 | .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 270 | |
| 271 | .serial_num = { 0, 0, 0, 0 }, |
| 272 | .part_num = |
| 273 | { 'K', '4', 'B', '4', 'G', '1', '6', '4', '6', 'D', '-', |
| 274 | 'B', 'Y', 'K', '0' }, |
| 275 | }; |
| 276 | |
| 277 | const struct nonspd_mem_info samsung_4gbit_ddr3l_k4b4g1646q_hyk0 = { |
| 278 | .dram_type = SPD_DRAM_TYPE_DDR3, |
| 279 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 280 | |
| 281 | .module_size_mbits = 4096, |
| 282 | .num_ranks = 1, |
| 283 | .device_width = 16, |
| 284 | .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800 }, |
| 285 | |
| 286 | .module_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 287 | .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 288 | |
| 289 | .serial_num = { 0, 0, 0, 0 }, |
| 290 | .part_num = |
| 291 | { 'K', '4', 'B', '4', 'G', '1', '6', '4', '6', 'Q', '-', |
| 292 | 'H', 'Y', 'K', '0' }, |
| 293 | }; |
| 294 | |
| 295 | const struct nonspd_mem_info samsung_8gbit_ddr3l_k4b8g1646q_myk0 = { |
| 296 | .dram_type = SPD_DRAM_TYPE_DDR3, |
| 297 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 298 | .module_size_mbits = 8192, |
| 299 | .num_ranks = 2, |
| 300 | .device_width = 16, |
| 301 | .ddr_freq = { DDR_333, DDR_400, DDR_533, DDR_667, DDR_800 }, |
| 302 | |
| 303 | .module_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 304 | .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 305 | |
| 306 | .serial_num = { 0, 0, 0, 0 }, |
| 307 | .part_num = |
| 308 | { 'K', '4', 'B', '8', 'G', '1', '6', '4', '6', 'Q', '-', |
| 309 | 'M', 'Y', 'K', '0' }, |
| 310 | }; |
| 311 | |
| 312 | const struct nonspd_mem_info samsung_2gbit_lpddr3_k3qf2f20em_agce = { |
| 313 | .dram_type = SPD_DRAM_TYPE_LPDDR3, |
| 314 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 315 | |
| 316 | .module_size_mbits = 8192, |
| 317 | .num_ranks = 2, |
| 318 | .device_width = 32, |
| 319 | .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800 }, |
| 320 | |
| 321 | .module_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 322 | .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 323 | |
| 324 | .part_num = |
| 325 | { 'K', '3', 'Q', 'F', '2', 'F', '2', '0', 'E', 'M', '-', |
| 326 | 'A', 'G', 'C', 'E' }, |
| 327 | }; |
| 328 | |
| 329 | const struct nonspd_mem_info samsung_4gbit_lpddr3_k4e6e304ee_egce = { |
| 330 | .dram_type = SPD_DRAM_TYPE_LPDDR3, |
| 331 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 332 | |
| 333 | .module_size_mbits = 16384, |
| 334 | .num_ranks = 2, |
| 335 | .device_width = 32, |
| 336 | .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800, DDR_933}, |
| 337 | |
| 338 | .module_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 339 | .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 340 | |
| 341 | .part_num = |
| 342 | { 'K', '4', 'E', '6', 'E', '3', '0', '4', 'E', 'E', '-', |
| 343 | 'E', 'G', 'C', 'E' }, |
| 344 | }; |
| 345 | |
| 346 | const struct nonspd_mem_info samsung_8gbit_lpddr3_k4e8e304ed_egcc = { |
| 347 | .dram_type = SPD_DRAM_TYPE_DDR3, |
| 348 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 349 | |
| 350 | .module_size_mbits = 8192, |
| 351 | .num_ranks = 2, |
| 352 | .device_width = 32, |
| 353 | .ddr_freq = { DDR_533 }, |
| 354 | |
| 355 | .module_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 356 | .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 357 | |
| 358 | .serial_num = { 0, 0, 0, 0 }, |
| 359 | .part_num = |
| 360 | { 'K', '4', 'E', '8', 'E', '3', '0', '4', 'E', 'D', '-', |
| 361 | 'E', 'G', 'C', 'C' }, |
| 362 | }; |
| 363 | |
| 364 | const struct nonspd_mem_info samsung_2gbit_lpddr3_k4e8e304ee_egce = { |
| 365 | .dram_type = SPD_DRAM_TYPE_LPDDR3, |
| 366 | .module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM, |
| 367 | |
| 368 | .module_size_mbits = 8192, |
| 369 | .num_ranks = 2, |
| 370 | .device_width = 32, |
| 371 | .ddr_freq = { DDR_400, DDR_533, DDR_667, DDR_800, DDR_933 }, |
| 372 | |
| 373 | .module_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 374 | .dram_mfg_id = { .msb = 0xce, .lsb = 0x00 }, |
| 375 | |
| 376 | .part_num = |
| 377 | { 'K', '4', 'E', '8', 'E', '3', '0', '4', 'E', 'E', '-', |
| 378 | 'E', 'G', 'C', 'E' }, |
| 379 | }; |